WO2007069606A1 - チップ内蔵基板およびチップ内蔵基板の製造方法 - Google Patents
チップ内蔵基板およびチップ内蔵基板の製造方法 Download PDFInfo
- Publication number
- WO2007069606A1 WO2007069606A1 PCT/JP2006/324764 JP2006324764W WO2007069606A1 WO 2007069606 A1 WO2007069606 A1 WO 2007069606A1 JP 2006324764 W JP2006324764 W JP 2006324764W WO 2007069606 A1 WO2007069606 A1 WO 2007069606A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- substrate
- wiring
- chip
- wiring board
- embedded
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 490
- 238000000034 method Methods 0.000 title claims abstract description 160
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 113
- 239000004065 semiconductor Substances 0.000 claims abstract description 189
- 229910000679 solder Inorganic materials 0.000 claims description 107
- 238000007789 sealing Methods 0.000 claims description 55
- 230000008569 process Effects 0.000 claims description 23
- 239000004020 conductor Substances 0.000 claims description 19
- 125000006850 spacer group Chemical group 0.000 claims description 15
- 238000009713 electroplating Methods 0.000 claims description 7
- 238000007747 plating Methods 0.000 claims description 6
- 238000010586 diagram Methods 0.000 description 59
- 239000011347 resin Substances 0.000 description 41
- 229920005989 resin Polymers 0.000 description 41
- 239000010949 copper Substances 0.000 description 21
- 239000000463 material Substances 0.000 description 16
- 230000000694 effects Effects 0.000 description 8
- 239000007788 liquid Substances 0.000 description 7
- UHOVQNZJYSORNB-UHFFFAOYSA-N Benzene Chemical compound C1=CC=CC=C1 UHOVQNZJYSORNB-UHFFFAOYSA-N 0.000 description 6
- 229920001187 thermosetting polymer Polymers 0.000 description 6
- 238000010438 heat treatment Methods 0.000 description 5
- 238000010030 laminating Methods 0.000 description 5
- 239000003822 epoxy resin Substances 0.000 description 4
- 229920000647 polyepoxide Polymers 0.000 description 4
- 230000008901 benefit Effects 0.000 description 3
- 230000007423 decrease Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000009434 installation Methods 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 238000004381 surface treatment Methods 0.000 description 3
- 239000004925 Acrylic resin Substances 0.000 description 2
- 229920000178 Acrylic resin Polymers 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 238000007772 electroless plating Methods 0.000 description 2
- 239000003365 glass fiber Substances 0.000 description 2
- 239000004519 grease Substances 0.000 description 2
- 239000007769 metal material Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000011889 copper foil Substances 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 239000004744 fabric Substances 0.000 description 1
- -1 for example Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000009477 glass transition Effects 0.000 description 1
- 239000004615 ingredient Substances 0.000 description 1
- 238000007689 inspection Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000012423 maintenance Methods 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 238000004382 potting Methods 0.000 description 1
- 238000003825 pressing Methods 0.000 description 1
- 230000003014 reinforcing effect Effects 0.000 description 1
- 239000003566 sealing material Substances 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 239000003351 stiffener Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5383—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
- H01L25/162—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits the devices being mounted on two or more different substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
- H05K1/186—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit manufactured by mounting on or connecting to patterned circuits before or during embedding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68345—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1133—Manufacturing methods by local deposition of the material of the bump connector in solid form
- H01L2224/1134—Stud bumping, i.e. using a wire-bonding apparatus
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13144—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16237—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4501—Shape
- H01L2224/45012—Cross-sectional shape
- H01L2224/45015—Cross-sectional shape being circular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/81001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus
- H01L2224/81005—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81193—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/831—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
- H01L2224/83101—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus as prepeg comprising a layer connector, e.g. provided in an insulating plate member
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/831—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus
- H01L2224/83102—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector the layer connector being supplied to the parts to be connected in the bonding apparatus using surface energy, e.g. capillary forces
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9212—Sequential connecting processes
- H01L2224/92122—Sequential connecting processes the first connecting process involving a bump connector
- H01L2224/92125—Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06568—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices decreasing in size, e.g. pyramidical stack
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1041—Special adaptations for top connections of the lowermost container, e.g. redistribution layer, integral interposer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49833—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00011—Not relevant to the scope of the group, the symbol of which is combined with the symbol of this group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00012—Relevant to the scope of the group, the symbol of which is combined with the symbol of this group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01002—Helium [He]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01015—Phosphorus [P]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01075—Rhenium [Re]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01087—Francium [Fr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/0781—Adhesive characteristics other than chemical being an ohmic electrical conductor
- H01L2924/07811—Extrinsic, i.e. with electrical conductive fillers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15192—Resurf arrangement of the internal vias
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19042—Component type being an inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19102—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device
- H01L2924/19104—Disposition of discrete passive components in a stacked assembly with the semiconductor or solid state device on the semiconductor or solid-state device, i.e. passive-on-chip
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/207—Diameter ranges
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
- H01L2924/3511—Warping
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10674—Flip chip
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10954—Other details of electrical connections
- H05K2201/10977—Encapsulated connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4614—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4614—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination
- H05K3/462—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination characterized by laminating only or mainly similar double-sided circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
- Y10T29/49144—Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/4913—Assembling to base an electrical component, e.g., capacitor, etc.
- Y10T29/49146—Assembling to base an electrical component, e.g., capacitor, etc. with encapsulating, e.g., potting, etc.
Definitions
- Chip embedded substrate and manufacturing method of chip embedded substrate are Chip embedded substrate and manufacturing method of chip embedded substrate
- the present invention relates to a chip built-in substrate that incorporates a semiconductor chip.
- a substrate in which a semiconductor chip is embedded a so-called chip-embedded wiring substrate
- various structures for incorporating the semiconductor chip in the substrate have been proposed.
- the semiconductor chip wiring has been miniaturized, and accordingly, the wiring structure of the chip-embedded substrate has been miniaturized, and the wiring structure of the chip-embedded substrate has been required to be multilayered.
- Patent Document 1 Japanese Patent Laid-Open No. 2003-347722 discloses a method of stacking substrates on which semiconductor chips are mounted.
- the invention disclosed in Patent Document 1 is a method of simply laminating substrates, and a solution to a decrease in production yield when the wiring of a substrate incorporating a semiconductor chip is miniaturized and multilayered. No means are disclosed or suggested.
- Patent Document 1 Japanese Patent Laid-Open No. 2003-347722
- an object of the present invention is to provide a new and useful chip-embedded substrate and a method for manufacturing the chip-embedded substrate that solve the above-described problems.
- a specific problem of the present invention is that the production yield is good and the multilayer wiring connected to the built-in semiconductor chip has high reliability, and the chip built-in substrate is manufactured. It is to provide a manufacturing method.
- the above-described problem is solved by the first step of mounting the semiconductor chip on the first substrate on which the first wiring is formed, and the second wiring is formed.
- the first wiring and the second wiring are electrically connected to form a multilayer wiring connected to the semiconductor chip.
- the above-described problem is solved by a first substrate in which a first wiring is formed and a semiconductor chip is mounted on the first wiring, and a second wiring.
- a chip-embedded substrate having a second substrate bonded to the first substrate, wherein the semiconductor chip is interposed between the first substrate and the second substrate.
- a chip-embedded substrate having a good production yield and high reliability of multilayer wiring connected to a built-in semiconductor chip, and a manufacturing method for manufacturing the chip-embedded substrate. It becomes possible to provide.
- FIG. 1A is a view (No. 1) showing a method for manufacturing a chip-embedded substrate according to Embodiment 1.
- FIG. 1B is a diagram (part 2) illustrating the method for manufacturing the chip-embedded substrate according to the first embodiment.
- FIG. 1C is a diagram (part 3) illustrating the method for manufacturing the chip-embedded substrate according to the first embodiment.
- FIG. 1D is a view (No. 4) illustrating the method for manufacturing the chip-embedded substrate according to the first embodiment.
- ⁇ IE] No. 5 showing the method for manufacturing the chip-embedded substrate according to Example 1.
- ⁇ 1F No. 6 showing the method for manufacturing the chip-embedded substrate according to the first embodiment.
- FIG. 2A is a view (No. 1) showing the method for manufacturing the chip-embedded substrate according to the second embodiment.
- FIG. 2B is a diagram (part 2) illustrating the method for manufacturing the chip-embedded substrate according to the second embodiment.
- FIG. 3 is a view showing a chip built-in substrate according to Example 3.
- FIG. 4A is a diagram (part 1) illustrating the method for manufacturing the chip-embedded substrate according to the fourth embodiment.
- FIG. 4B is a diagram (part 2) illustrating the method for manufacturing the chip-embedded substrate according to the fourth embodiment.
- FIG. 4C is a diagram (part 3) illustrating the method for manufacturing the chip-embedded substrate according to the fourth embodiment.
- FIG. 5A is a diagram (part 1) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5B is a diagram (part 2) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5C is a diagram (part 3) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5A is a diagram (part 1) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5B is a diagram (part 2) illustrating the method for manufacturing the chip-e
- FIG. 5D is a diagram (part 4) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5E is a diagram (No. 5) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5F is a view (No. 6) showing the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5G is a view (No. 7) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5H is a view (No. 8) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 51 is a view (No.
- FIG. 11 is a view (No. 11) showing the method for manufacturing the chip-embedded substrate according to the fifth embodiment. ⁇ 5L] (No. 12) showing the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5M is a view (No. 13) illustrating the method for manufacturing the chip-embedded substrate according to the fifth embodiment. ⁇ 5N] (No. 14) showing the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 50 is a view (No.
- FIG. 15 is a view (No. 16) showing the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- FIG. 5P is a view (No. 16) showing the method for manufacturing the chip-embedded substrate according to the fifth embodiment.
- ⁇ 6A] (No. 1) showing the method for manufacturing the chip-embedded substrate according to the sixth embodiment.
- FIG. 6B is a diagram (part 2) illustrating the method for manufacturing the chip-embedded substrate according to the sixth embodiment.
- FIG. 6C is a diagram (part 3) illustrating the method for manufacturing the chip-embedded substrate according to the sixth embodiment.
- FIG. 6D is a diagram (part 4) illustrating the method for manufacturing the chip-embedded substrate according to the sixth embodiment.
- ⁇ 6E] (No. 5) showing the method for manufacturing the chip-embedded substrate according to the sixth embodiment.
- FIG. 7 shows a chip built-in substrate according to Example 7.
- FIG. 8 is a view showing a chip built-in substrate according to Example 8.
- FIG. 9 is a view showing a chip built-in substrate according to Example 9.
- FIG. 10 is a view showing a chip built-in substrate according to Example 10.
- FIG. 11 shows a chip built-in substrate according to Example 11.
- FIG. 12 is a view showing a chip built-in substrate according to Example 12.
- FIG. 13 shows a chip built-in substrate according to Example 13.
- FIG. 14 is a view showing a chip built-in substrate according to Example 14.
- FIG. 15 is a view showing a chip built-in substrate according to Example 15.
- FIG. 16 is a view showing a chip built-in substrate according to Example 16.
- FIG. 17 is a view showing a chip built-in substrate according to Example 17;
- FIG. 18 is a view showing a connecting portion of a chip built-in substrate according to Example 17.
- FIG. 19 is a diagram (No. 1) showing a method for manufacturing the chip-embedded substrate shown in FIG. [19B]
- FIG. 19B is a view (No. 2) showing a method for manufacturing the chip-embedded substrate shown in FIG. [19C]
- FIG. 19C is a diagram (No. 3) showing a method for manufacturing the chip-embedded substrate shown in FIG. [19D]
- FIG. 19D is a diagram (part 4) illustrating the manufacturing method of the chip-embedded substrate shown in FIG. ⁇ 19E] (No. 5) showing a method for manufacturing the chip-embedded substrate shown in FIG.
- FIG. 20 is a view (No.).
- FIG. 21A is a view (No. 2) showing the method for manufacturing the chip-embedded substrate according to Example 18.
- FIG. 21B is a diagram (No. 3) showing the method for manufacturing the chip-embedded substrate according to Example 18;
- Fig. 22 is a diagram (No. 1) showing a method of bonding wiring substrates.
- Fig. 23 is a diagram (No. 2) showing a method of bonding wiring substrates.
- Fig. 24 is a diagram (No. 3) showing a method of bonding wiring substrates.
- Fig. 25 is a diagram (No. 4) showing a method of bonding wiring boards.
- FIG. 26 is a diagram (No. 1) showing a method for manufacturing a chip-embedded substrate according to Example 20.
- FIG. 27 is a view (No. 2) showing the method for manufacturing the chip-embedded substrate according to the embodiment 20.
- FIG. 28] shows a method for manufacturing a chip-embedded substrate according to Example 21 (No. 1).
- FIG. 29 is a diagram (part 2) showing a manufacturing method of an embodiment 21 (; such a chip-embedded substrate;
- FIG. 30 is a diagram (part 1) showing an embodiment 22 (;) showing such a chip-embedded substrate.
- FIG. 31 is a diagram (part 2) showing an example 22 (; showing such a chip-embedded substrate.
- FIG. 32 Example 22 (3) showing such a chip-embedded substrate (No. 3).
- Example 23 (;) is a diagram (part 1) showing such a chip-embedded substrate.
- FIG. 34 is a diagram (part 2) showing an example 23 (;) showing such a chip-embedded substrate.
- FIG. 35 is a diagram (part 1) showing an embodiment 24 (;; showing such a chip-embedded substrate.
- FIG. 36 Example 24 (2) showing such a chip-embedded substrate (part 2).
- FIG. 37 is a diagram (part 1) showing an embodiment 25 (; showing such a chip-embedded substrate.
- FIG. 38 is a diagram (part 2) showing an embodiment 25 (; showing such a chip-embedded substrate.
- FIG. 39 Example 25 (3) showing such a chip-embedded substrate (No. 3).
- FIG. 40 is a diagram (part 4) showing Example 25 (;; showing such a chip-embedded substrate.
- FIG. 41 Example 25 (5) showing such a chip-embedded substrate (part 5).
- FIG. 42 Example 25 (6) showing such a chip-embedded substrate (part 6).
- FIG. 43A is a diagram (part 1) illustrating a method for forming an insulating layer.
- FIG. 43B is a diagram (part 2) illustrating the method for forming the insulating layer.
- FIG. 44A is a diagram (No. 1) showing another method of forming the insulating layer.
- FIG. 44B is a diagram (No. 2) showing another method of forming the insulating layer.
- FIG. 44C is a diagram (No. 3) showing another method of forming the insulating layer.
- FIG. 44D is a diagram (No. 4) showing another method of forming the insulating layer.
- FIG. 44E is a diagram (No. 5) showing another method of forming the insulating layer.
- FIG. 44F is a view (No. 6) showing another method of forming the insulating layer.
- FIG. 44G is a diagram (No. 7) showing another method of forming the insulating layer.
- FIG. 45 is a view (No. 1) showing a method for manufacturing a chip-embedded substrate according to Example 27;
- FIG. 46 is a (second) diagram illustrating the method of manufacturing the chip-embedded substrate according to Example 27.
- the first step of mounting the semiconductor chip on the first substrate on which the first wiring is formed, the second substrate on which the second wiring is formed, and the front substrate A second step of bonding the first substrate together, and in the second step, the semiconductor chip is sealed between the first substrate and the second substrate. Together with the first A wiring and the second wiring are electrically connected to form a multilayer wiring connected to the semiconductor chip.
- a conventional chip-embedded substrate for example, a multilayer wiring structure that is connected to a semiconductor chip by a build-up method and incorporates a semiconductor chip is formed. Therefore, when the wiring is miniaturized or the number of wiring layers increases, There has been a problem that the reliability of the wiring is lowered and the production yield is lowered. For this reason, there has been a problem that a substrate in which an expensive semiconductor chip is embedded must be discarded.
- the multilayer wiring structure connected to the semiconductor chip is formed by bonding (stacking) a plurality of substrates on which wiring is formed.
- the first wiring and the second wiring constitute a multilayer wiring structure connected to the semiconductor chip. Therefore, the reliability of the miniaturized multilayer wiring structure is improved and the manufacturing yield is improved.
- FIG. 1A to FIG. 1F are diagrams for explaining the procedure of the method for manufacturing a chip-embedded substrate according to the first embodiment of the present invention.
- the parts described above are denoted by the same reference numerals and the description thereof may be omitted (the same applies to the following examples).
- a via plug that penetrates the core substrate 101 made of Cu for example, with respect to the core substrate 101 made of a pre-predder material (a material in which glass fiber is impregnated with epoxy resin or the like).
- a pre-predder material a material in which glass fiber is impregnated with epoxy resin or the like.
- 102 is formed.
- a non-turn wiring 103A is formed on the first side of the core substrate 101 (side on which a semiconductor chip is mounted in a later step)
- a pattern wiring 103B is formed on the second side of the core substrate 101, and Cu is used, for example Form.
- a part of the pattern wirings 103 A and 103 B is formed to be connected by the via plug 102.
- a solder resist layer 104A is formed on the first side of the core substrate 101, and a part of the pattern wiring 103A exposed from the solder resist layer cover includes, for example, NiZAu (pattern wiring 103A Connection layer consisting of Ni layer, Au layer, etc.) 5A is formed. Further, the connection layer 105A is not formed in the pattern wiring 103A formed in the opening 106 for mounting the semiconductor chip in a later process. Similarly, a solder resist layer 104B is formed on the second side of the core substrate 101, and the pattern wiring 103B in which the force of the solder resist layer 104B is also exposed is, for example, NiZAu (Ni on the pattern wiring 103B). The connection layer 105B is formed of a layer, a layer laminated in the order of the Au layer, and the like. Here, a wiring substrate 100 for mounting a semiconductor chip is formed.
- connection layer 107 made of, for example, solder is formed on the pattern wiring 103A exposed from the opening 106 by electrolytic plating or the like.
- the semiconductor chip 110 on which the bumps 108 (for example, bumps formed by using a bonding wire such as Au by wire bonding) 108 are formed is bonded to the connection layer 107. Then, flip-chip mounting is performed on the pattern wiring 103A. Next, an underfill (underfill resin) 109 is infiltrated between the semiconductor chip and the wiring substrate 100.
- the bumps 108 for example, bumps formed by using a bonding wire such as Au by wire bonding
- a wiring board 100A is formed, on which the semiconductor chip 110 is flip-chip mounted on the wiring board 100.
- the pattern wiring 103A is not limited to a semiconductor chip, but may be other electronic components (for example, a capacitor, a resistor, an inductor, etc.). You can also use CSP (chip size package), which has rewiring formed on the semiconductor chip.
- a wiring board 200 that is bonded (laminated) to the wiring board 100A is formed in the same manner as when the wiring board 100 is formed.
- via plugs 202 penetrating the core substrate 201 made of Cu, for example, are formed on the core substrate 201.
- pattern wiring 203A is formed on the first side of the core substrate 101 (opposite side facing the semiconductor chip), and pattern wiring 203B is formed on the second side of the core substrate 201, for example, by Cu. .
- a part of the pattern wirings 203A and 203B is formed to be connected by the via plug 202.
- a solder resist layer 204A is formed on the first side of the core substrate 201, and the pattern wiring 203A exposed from the solder resist layer cover is, for example, NiZAu (on the pattern wiring 203A).
- a connection layer 205A is formed, which is made up of a Ni layer, an Au layer, and the like.
- a solder resist layer 204B is formed on the second side of the core substrate 201, and the pattern wiring 203B from which the solder resist layer is exposed is, for example, NiZAu (Ni layer on the pattern wiring 203B).
- a connection layer 205B made of, for example, Au layers stacked in this order is formed, and solder balls 206 are formed on the connection layer 205B.
- a wiring board 200 to be bonded to the wiring board 100A is formed.
- the wiring board 100A and the wiring board 200 are bonded (laminated).
- the semiconductor chip 110 is sealed between the wiring board 200 and the wiring board 100A, and the wiring of the wiring board 200 and the wiring of the wiring board 100 are connected. Then, the sealing connection layer L1 is formed.
- the sealing connection layer L1 is formed of an insulating layer D1 made of, for example, a build-up resin formed by laminating, and an electric connection member (for example, a solder ball 206) formed in the insulating layer D1.
- the solder ball 206 connected to the pattern wiring 203B via the connection layer 205B is electrically connected to the pattern wiring 103A via the connection layer 105A.
- the wiring board 200 and the wiring board 100A are bonded together, they can be bonded together by the following first method or second method.
- the first method can be performed as follows. First, the wiring board 200 is laminated and pressed onto the wiring board 100A via a thermosetting film-like build-up resin (uncured at this stage), and the solder balls (electrical connection) of the wiring board 200 are pressed. Member) 206 is pushed into the film-shaped build-up resin and pressed against the connection layer 105A of the wiring board 100A. By heating in this state, the solder ball 206 is melted, and the solder ball 206 is electrically connected to the connection layer 105A. Further, the build-up resin is cured by heat and becomes the insulating layer D1.
- the second method can be performed as follows. First, the wiring board 200 is connected to the wiring board. Laminate on the plate 100A and heat to melt the solder balls (electrical connection members) 206 and connect them to the connection layer 105A. Next, a liquid resin is filled and hardened between the wiring board 200 and the wiring board 100A to form an insulating layer D1.
- solder balls (external connection terminals) 111 and 207 are formed on the connection layers 105B and 205A, respectively, and the chip-embedded substrate 300 is formed.
- the multilayer wiring structure connected to the semiconductor chip 110 has a plurality of wirings (pattern wirings 103A, 103B, 203A, 203B, etc.) formed thereon.
- the two substrates (wiring substrates 100A, 200) are pasted together (stacked). For this reason, for example, as compared with the case where all multilayer wiring structures are formed by the build-up method, there are features that the wiring reliability is high and the manufacturing yield is good.
- the semiconductor chip mounting side and the upper layer side (upper wiring side) can be manufactured separately, individual inspections and the like are also possible. This has the effect of reducing the rate at which expensive semiconductor chips are discarded because defects are found after the chips are built into the substrate.
- manufacturing a chip-embedded substrate having a multilayer wiring structure by combining the substrates as described above has an advantage that a plurality of substrates can be stocked individually.
- the sealing connection layer L1 is formed by a combination of an insulating layer D1 made of, for example, a build-up resin and an electric connection member (conductive material) such as a solder ball 206, and the sealing connection layer L1
- an insulating layer D1 made of, for example, a build-up resin and an electric connection member (conductive material) such as a solder ball 206
- the sealing connection layer L1 the sealing connection layer L1
- sealing connection layer L1 is not limited to the combination of the build-up resin and the solder ball, and can have various structures as described below.
- Example 2
- FIGS. 2A to 2B are diagrams showing a method for manufacturing a chip-embedded substrate according to Embodiment 2 of the present invention.
- the steps up to the step shown in FIG. 2A are performed in the same manner as the steps shown in FIGS.
- the solder ball 206 is not formed in the process corresponding to FIG. 1D.
- a sealing connection layer L2 corresponding to the sealing connection layer L1 is formed between the wiring board 200 and the wiring board 100A.
- the sealing connection layer L2 is constituted by, for example, a connection layer D2 made of an anisotropic conductive material.
- the anisotropic conductive material include an anisotropic conductive film (ACF) and an anisotropic conductive paste ( AC P). That is, the anisotropic conductive material has a function as a sealing material for sealing the semiconductor chip and a function of an electrical connection member for connecting each wiring pattern of two wiring substrates to be bonded.
- the third method can be performed as follows. First, the wiring board 200 is laminated and pressed onto the wiring board 100A via a thermosetting anisotropic conductive film (uncured at this stage) and heated in this state. By this heating, the anisotropic conductive film is cured by heat, and the connection layer D2 is formed.
- the fourth method can be performed as follows. First, the wiring board 200 and the wiring board 100A are stacked and pressed in a state where the anisotropic conductive paste is applied to the wiring board 200 or the wiring board 100A, and heated in this state. By this heating, the anisotropic conductive paste is cured by heat, and the connection layer D2 is formed.
- solder balls 111 and 207 are formed on the connection layers 105B and 205A, respectively, to form a chip built-in substrate 300A.
- the semiconductor chip 110 is sealed and protected and insulated by the sealing connection layer L2, and the laminated substrates 100A and 200 are bonded to ensure mechanical strength. Further, the pattern wiring 203B of the wiring board 200 and the pattern wiring 103A of the wiring board 100 are electrically connected (the connection layer 205B and the connection layer 105A).
- the chip-embedded substrate 300A according to the present embodiment can be configured with a structure in which the solder ball of the sealing connection layer is omitted, is easy to manufacture, and has a simple structure and reliable connection. It has high characteristics.
- the method for forming the sealing connection layer L2 is not limited to the formation by sticking an anisotropic conductive film, and for example, anisotropic methods such as anisotropic conductive paste and anisotropic conductive ink are used. It may be formed using a conductive conductive adhesive.
- a conductive structure such as a via plug corresponding to the solder ball is formed in the insulating layer D1 in advance. It may be. In this case, the reliability of the electrical connection between the two wiring boards is improved, and the chip built-in board can be easily manufactured.
- FIG. 3 shows another modification of the chip-embedded substrate 300 described in the first embodiment.
- a wiring substrate 200A is further laminated on the chip-embedded substrate 300 (stretching). Are combined).
- the wiring board 200A is formed in the same manner as the wiring board 200.
- the core substrate 301, the via plug 302, the non-turn wiring 303A, 303B, the solder resist layers 304A, 304B, and the connection layers 305A, 305B of the wiring substrate 200A are respectively the core substrates of the wiring substrate 200.
- 201, Via plug 202, Node ⁇ Turn wiring 203A, 203B, Soldering resist layer 204A, 204B, Connection layer 205A, 205B Can be made.
- a semiconductor chip 307 and a semiconductor chip 309 are stacked and mounted on the solder resist layer 304A of the wiring board 200A.
- the semiconductor chip 307 is installed on the solder resist layer 304A through an installation film 306, and the semiconductor chip 309 is installed on the semiconductor chip 307 through an installation film 308.
- the semiconductor chips 307 and 309 are electrically connected to the pattern wiring 303A (the connection layer 305A) through wires 310 and 311, respectively.
- an insulating layer 312 made of a mold resin for sealing the semiconductor chips 307 and 309 and the wire wirings 310 and 311 is formed.
- the configuration of the chip-embedded substrate according to the present invention is not limited to the case where two substrates are used, and may be configured using three or more substrates.
- FIGS. 4A to 4C are diagrams showing a method for manufacturing a chip-embedded substrate according to Embodiment 4 of the present invention.
- the steps up to the step shown in FIG. 4A are the same as the steps shown in FIGS. 1A to C of Example 1.
- the steps in FIG. 4A and subsequent steps corresponding to the subsequent steps shown in FIG. are the same as the steps shown in FIGS. 1A to C of Example 1.
- a wiring board 200B corresponding to the wiring board 200 of Example 1 is formed.
- the wiring board 200B is formed by sealing the semiconductor chips 307 and 309 on the solder resist layer 304A with an insulating layer 312 made of a mold resin in the wiring board 200A shown in the third embodiment. To do. Also, solder balls 313 are formed on the connection layer 305B.
- the wiring board 100A and the wiring board 200B are bonded (laminated) in the same manner as in the step of FIG. 1E shown in the first embodiment.
- the above-described sealing connection layer L1 is formed between the wiring board 200B and the wiring board 100A, and the semiconductor chip is protected by the sealing connection layer L1. Insulated and laminated wiring boards 100A and 200B are bonded together and arranged. Electrical connection between the pattern wirings of the wiring boards 100A and 200B is performed.
- solder balls 111 are formed on the connection layer 105B to form a chip built-in substrate 300C.
- the configuration and order of the wiring boards stacked in the present invention can be variously changed.
- the present invention is not limited to the case where the so-called printed wiring boards (wiring boards 100, 100A, 200, 200A, 200B, etc.) shown above are bonded together, and are formed by a so-called build-up method. It can be applied to the case where the board (the build-up board in the text below) and the printed wiring board are pasted together, or the case where the build-up boards are pasted together.
- the multilayer wiring connected to the semiconductor chip can be easily miniaturized and multilayered. Further, in this way, even when the substrate to be stacked includes a build-up substrate or when the build-up substrates are stacked to form a chip-embedded substrate, the semiconductor chip connected to the semiconductor chip Compared with the case where all the multilayer wirings containing semiconductor chips are formed by the build-up method, the yield is good and the number of discarded semiconductor chips is reduced.
- FIG. 5A to FIG. 5P are diagrams showing a method for manufacturing a chip-embedded substrate according to Embodiment 5 of the present invention.
- a support substrate 401 made of a conductive material, for example, Cu and having a thickness of 00 m is prepared.
- a resist pattern (not shown) is formed on the support substrate 401 by a photolithography method, and the resist pattern is used as a mask to form, for example, an Au layer.
- a connection layer 402 having a structure in which 402a, Ni layer 402b, and Cu layer 402c are laminated is formed.
- the support substrate 401 since the support substrate 401 serves as an energization path, the support substrate 401 is preferably a conductive material, and more preferably a low-resistance material such as Cu.
- an insulating layer 403 is formed on the support substrate 401 so as to cover the connection layer 402.
- the insulating layer 403 is formed of, for example, build-up resin (epoxy resin, polyimide resin, etc.) or solder resist (acrylic resin, epoxy acrylic resin, etc.).
- the insulating layer 403 when the insulating layer 403 is formed of a material having high mechanical strength such as a pre-predder material such as a glass cloth epoxy pre-predder in which a glass fiber is impregnated with a resin, the insulating layer 403 Functions as a reinforcing layer (stiffener) of the wiring board, which is preferable.
- a pre-predder material such as a glass cloth epoxy pre-predder in which a glass fiber is impregnated with a resin
- the insulating layer 403 Functions as a reinforcing layer (stiffener) of the wiring board, which is preferable.
- via holes 403A are formed in the insulating layer 403 by, for example, a laser so that the connection layer 402 is exposed.
- a desmear process is performed as necessary to remove residues of via holes and surface treatment (roughness treatment) of the insulating layer 403, and then the insulating layer
- a Cu seed layer 404 is formed on the surface of 403 and the surface of the connection layer 402 by electroless plating.
- a resist pattern (not shown) is formed by photolithography.
- via plugs 405a are formed in the via holes 403A and pattern wirings 405b connected to the via plugs 405a are formed on the insulating layer 403 by electrolytic plating of Cu, and wiring portions 405 are formed.
- the resist pattern is peeled off, and the exposed excess seed layer is removed by etching.
- an insulating layer (build-up layer) 406 made of, for example, thermosetting epoxy resin is formed on the insulating layer 403 so as to cover the wiring portion 405. Further, the array layer 406 is exposed so that a part of the pattern wiring 405b is exposed. Via hole 406 A is formed by the.
- a desmear process is performed as necessary to remove via-hole residues and surface treatment of the insulating layer 406. Thereafter, a Cu seed layer 407 is formed on the surface of the insulating layer 406 and the exposed surface of the patterned wiring 405b by electroless plating.
- a resist pattern (not shown) is formed by the photolithography method in the same manner as the step shown in FIG. 5E.
- via plugs 408a are formed in the via holes 406A and pattern wirings 408b connected to the via plugs 408a are formed on the insulating layer 406 by Cu electrolytic plating. Form.
- the resist pattern is peeled off, and the exposed excess seed layer is removed by etching.
- an insulating layer (build-up layer) 406a made of, for example, a thermosetting epoxy resin is formed on the insulating layer 406 so as to cover the wiring portion 408.
- an opening 406B is formed in the insulating layer 406a so that a part of the pattern wiring 408b is exposed by, for example, a laser.
- a desmear process is performed as necessary to remove the residue in the opening and the surface treatment of the insulating layer 406, and then, for example, by electrolytic plating.
- a solder connection portion 409 is formed in the opening 406B.
- an opening is formed in the insulating layer 406a so that another part of the pattern wiring 408b is exposed by, for example, a laser, and a mesh is formed in the opening.
- a connection layer 407 made of AuZNi (a layer in which a Ni layer and an Au layer are stacked in this order on the pattern wiring 408b) is formed.
- the semiconductor chip 410 on which the bump 411 formed by, for example, a bonding wire such as Au is formed is placed on the wiring portion 408 so that the bump 411 and the solder connection portion 409 correspond to each other.
- the solder connection part 409 is reflowed as necessary to improve the electrical connection between the solder connection part 409 and the bump 411. And are preferred. Further, it is preferable to fill the gap between the semiconductor chip 410 and the insulating layer 406a as necessary to form an underfill 410A.
- the wiring board 400 is formed by mounting the semiconductor chip on the build-up board.
- the wiring board 400 and the wiring board 200 are bonded (laminated) in the same manner as in the process shown in FIG. 1E of Example 1.
- the semiconductor chip 410 is sealed between the wiring board 400 and the wiring board 200, and the wiring of the wiring board 400 and the wiring of the wiring board 200 are connected. Then, the sealing connection layer L1 is formed.
- the sealing connection layer L1 is formed of, for example, an insulating layer D1 made of a build-up resin formed by laminating, and solder balls 206 in the insulating layer D1.
- the solder ball 206 connected to the pattern wiring 203B via the connection layer 205B is electrically connected to the pattern wiring 408b via the connection layer 407.
- the sealing connection layer L2 including the connection layer D2 made of an anisotropic conductive material may be used instead of the sealing connection layer L1. .
- the support substrate 401 is removed, for example, by wet etching.
- the flatness of the wiring substrate 400 which is a build-up substrate, is improved, and by further removing the support substrate 401, the wiring substrate 400 can be thinned.
- the support substrate 401 is preferably removed after the wiring substrate 400 and the wiring substrate 200 are bonded together. In this case, the flatness of the entire chip-embedded substrate is maintained by the core substrate 201 of the wiring substrate 200.
- a solder resist layer 412 is formed so as to cover the insulating layer 403 and to expose the connection layer 402. Note that this step can be omitted when the insulating layer 403 is formed of a solder resist.
- solder balls 413 are formed on the connection layer 402 as necessary. In this way, the chip built-in substrate 300D can be formed.
- the chip-embedded substrate according to the present invention is a wiring substrate 400 that is a build-up substrate.
- the printed circuit board 200 which is a printed circuit board
- a multilayer wiring connected to the semiconductor chip is formed. For this reason, compared with the case where all the multilayer wirings connected to the semiconductor chip are formed by the build-up method, the yield is good and the number of discarded semiconductor chips is reduced. Further, as compared with the case where all the multilayer wirings connected to the semiconductor chip are formed by the printed wiring board, the multilayer wirings have a feature that it is easy to make the multilayer wirings finer.
- 6A to 6E are diagrams showing a method for manufacturing a chip-embedded substrate according to Embodiment 6 of the present invention.
- the wiring substrate 400 is formed by performing the steps of FIGS. 5A to 5L of the fifth embodiment, and the wiring substrate 500 is formed in the same manner.
- the connection layer 507 includes the support substrate 401, the connection layer 402, the insulating layers 403, ⁇ , and 406a, the wiring portion 405 (via plug 405a and the non-turn wiring 405b), and the wiring portion 408 (via plug 408a, It corresponds to the pattern wiring 408b) and the connection layer 407, and is formed in the same manner as the wiring board 400.
- no semiconductor chip is mounted on the wiring substrate 500, and solder balls 510 are formed on the connection layer 507.
- the wiring board 400 and the wiring board 500 are bonded (laminated) in the same manner as in the step shown in FIG. 1E of Example 1.
- the semiconductor chip 410 is sealed between the wiring board 400 and the wiring board 500, and the wiring of the wiring board 400 and the wiring of the wiring board 500 are A sealing connection layer L1 is formed to connect the two.
- the sealing connection layer L1 is formed of, for example, an insulating layer D1 made of a buildup resin formed by laminating, and a solder ball 510 in the insulating layer D1.
- the solder ball 510 connected to the pattern wiring 508b via the connection layer 507 is electrically connected to the pattern wiring 408b via the connection layer 407.
- a sealing connection layer L2 including a connection layer D2 made of an anisotropic conductive material is used. May be used.
- the support substrates 401 and 501 are removed by, for example, wet etching in the same manner as in the step shown in FIG. 5N.
- the flatness of the wiring substrates 400 and 500, which are build-up substrates is improved, and by further removing the support substrates 401 and 501, the wiring substrates 400, 500 can be made thinner.
- the support substrates 401 and 501 are preferably removed after the wiring substrate 400 and the wiring substrate 500 are bonded together in order to maintain flatness.
- a solder resist layer 412 is formed so as to cover the insulating layer 403 and to expose the connection layer 402.
- a solder resist layer 512 is formed so as to cover the insulating layer 503 and to expose the connection layer 502. Note that this step can be omitted when the insulating layers 403 and 503 are formed of a solder resist layer.
- solder balls 413 are formed on the connection layer 402 as necessary. In this way, the chip built-in substrate 300E can be formed.
- FIG. 7 is a view showing a chip built-in substrate 600 according to Example 7 of the present invention.
- a chip built-in substrate 600 according to the present embodiment has a structure in which the chip built-in substrate 300E described in the sixth embodiment is laminated.
- the chip-embedded substrate according to the present invention can be variously configured as necessary, and can be further multilayered by increasing the number of layers stacked as necessary.
- FIG. 8 is a view showing a chip built-in substrate 300F according to Example 8 of the present invention.
- the chip-embedded substrate 300F according to this example is substantially the same as the chip-embedded substrate 300 described in Example 1. It has a structure with a spherical spacer SP1 added.
- the spacer SP1 is formed of, for example, a resin material (for example, dibutene benzene) or a conductive material (for example, Cu).
- the spacing between the wiring board 100A and the wiring board 200 is adjusted by inserting the spacer SP1 into the insulating layer D1 between the wiring board 100A and the wiring board 200. . Inserting the spacer SP1 facilitates control (maintenance) of the distance between the wiring board 100A and the wiring board 200, and reduces the amount of warpage of the chip-embedded board 300F. Is possible. In addition, the parallelism between the wiring board 100A and the wiring board 200 is also improved.
- FIG. 9 is a view showing a chip built-in substrate 300G according to Example 9 of the present invention.
- a spacer SP2 corresponding to the spacer SP1 described in the eighth embodiment is installed in the solder ball (electrical connection member) 206.
- solder balls (electrical connection members) 206 having a spacer inside electrically connect the wiring formed on the wiring board 100A and the wiring formed on the wiring board 200. And has a function of controlling the distance between the wiring board 1 OOA and the wiring board 200. Further, in the case of the present embodiment, it is possible to cope with the narrowing of the wiring pitch without particularly requiring an area for installing the spacer.
- the spacer SP2 is formed of, for example, a resin material (eg, dibutene benzene) or a conductive material (eg, Cu).
- a resin material eg, dibutene benzene
- a conductive material eg, Cu
- the wiring board 100A is compared with the case of the eighth embodiment.
- the resistance of the connection portion between the formed wiring and the wiring formed on the wiring substrate 200 can be reduced.
- the electrical connection member and the metal material are melted.
- the temperature to perform differs. For example, when a solder ball (electrical connection member) is melted, Cu having a melting temperature higher than that of the solder ball serves as a spacer, and keeps the distance between two wiring boards at a predetermined value.
- solder ball electrical connection member
- connection layer D2 (a layer made of an anisotropic conductive material) may be used instead of the insulating layer D1. That is, in order to ensure electrical connection, solder balls and anisotropic conductive materials may be used in combination.
- solder balls are used as electrical connection members that electrically connect the wiring formed on the wiring board 100A and the wiring formed on the wiring board 200.
- a protruding conductive member other than solder balls for the electrical connection member.
- the projecting conductive member include a post-like (for example, columnar) conductive member (described later in Examples 10 to 13) or a bump formed by a bonding wire (described later in Examples 14 to 16). .
- FIG. 10 is a diagram showing a chip built-in substrate 300H according to Example 10 of the present invention.
- the chip-embedded substrate 300H according to the present embodiment is made of Cu for electrically connecting the wiring formed on the wiring substrate 100A and the wiring formed on the wiring substrate 200.
- a conductive post PS1 is formed.
- the post PS1 is connected to the pattern wiring 203B via the connection layer 205B. Further, a connection layer AD1 made of, for example, solder is formed between the post PS1 and the connection layer 105A. In this case, the post PS1 is connected to the pattern wiring 103A via the connection layers AD1, 105A. Further, when forming the connection layer AD1, a solder ball force or a solder ball having a spacer as described in Example 9 may be used.
- the sealing connection layer L3 corresponding to the sealing connection layer L1 of Example 1 includes the insulating layer Dl, the post PS1, and the connection layer AD1.
- the post PS1 is formed on the connection layer 205B of the wiring substrate 200 by, for example, a Cu plating method. Good. Also, the post PS1 should be formed on the wiring board 100A side (on the connection layer 105A).
- the parallelism between the OA and the wiring substrate 200 is also improved.
- connection between the wiring formed on the wiring board 100A and the wiring formed on the wiring board 200 can be made at a narrower pitch than when using, for example, solder balls. It becomes possible to do. For this reason, it is possible to easily cope with the miniaturization of the semiconductor device.
- the electrical connection reliability is low because the resistance of the connection between the wiring formed on the wiring substrate 100A and the wiring formed on the wiring substrate 200 is small. It has the characteristic of being an excellent structure!
- FIG. 11 shows a chip built-in substrate 3001 according to Embodiment 11 of the present invention.
- the post PS2 corresponding to the post PS1 is used in the chip-embedded substrate 300H according to the above-described embodiment 10. Further, the connection with the post PS2 is performed.
- a connection layer AD2 made of, for example, solder is formed between the layers 205B. Further, the connection layer AD2 can be formed by the same method as the connection layer AD1.
- the sealing connection layer L4 corresponding to the sealing connection layer L1 of Example 1 includes the insulating layer Dl, the post PS2, and the connection layers AD1 and AD2. That is, in the above structure, a connection layer made of solder is formed on both surfaces of the post PS2.
- connection layer made of solder By adding a connection layer made of solder, the reliability of electrical connection can be improved.
- FIG. 12 is a diagram showing a chip built-in substrate 300J according to Example 12 of the present invention.
- the connection layer AD1 is not formed in the chip-embedded substrate 300H according to the above-described embodiment 10, and the insulating layer D1 is replaced with an anisotropic layer.
- a connection layer D2 made of a conductive material is formed.
- the electrical connection between the post PS1 and the connection layer 105A is made by the connection layer D2. That is, in the above structure, the sealing connection layer L5 corresponding to the sealing connection layer L3 of Example 10 has the connection layer D2 and the post PS1.
- the above structure has a feature that the manufacture of the chip-embedded substrate is facilitated.
- the electrical connection between the post PS1 and the connection layer 105A can be easily performed by inserting (pushing) the post PS1 into the connection layer D2. Therefore, a special process such as thermocompression bonding or ultrasonic bonding for connecting the post PS1 and the connection layer 105A is not required, and the manufacturing process is simplified.
- the post PS1 may be formed on the connection layer 105A side.
- FIG. 13 is a view showing a chip built-in substrate 300K according to Embodiment 13 of the present invention.
- a post PS3 is formed on the connection layer 105A
- a post PS4 is formed on the connection layer 205B.
- a connection layer AD3 made of solder is formed between the post PS3 and the post PS4, for example.
- the posts PS3 and PS4 can be formed by, for example, a plating method. That is, in the above structure, the sealing connection layer L6 corresponding to the sealing connection layer L1 of Example 1 includes the insulating layer Dl, the post PS3, PS4, and the connection layer AD3. become.
- the posts that electrically connect the wiring formed on the wiring board 100A and the wiring formed on the wiring board 200 are provided on both the wiring board 100A side and the wiring board 200 side. You may form in.
- FIG. 14 is a diagram showing a chip-embedded substrate 300L according to Embodiment 14 of the present invention. Referring to FIG. 14, in the chip-embedded substrate 300L according to the present example, the above-described example 12 is described. In the chip-embedded substrate 300J, the post PS1 is replaced with the bump BP1.
- connection layer D2 made of an anisotropic conductive material. That is, in the above structure, the sealing connection layer L7 corresponding to the sealing connection layer L5 of Example 12 has the connection layer D2 and the bump BP1.
- the above structure has an advantage that the manufacturing process of the chip built-in substrate is simple in addition to the effects described in the twelfth embodiment.
- the bump BP1 is formed by laminating a plurality of (for example, two) bumps formed using a bonding wire such as Au by wire bonding. This eliminates the need for complicated processes (such as chemicals) such as a plating method, and makes it possible to reduce manufacturing costs. Further, the bump BP 1 may be formed on the connection layer 105A side.
- FIG. 15 is a view showing a chip-embedded substrate 300M according to Embodiment 15 of the present invention.
- the insulating layer D1 is used in place of the connection layer D2 in the chip built-in substrate 300L described in the fourteenth example.
- the electrical connection between the bump BP1 and the connection layer 105A is performed by a connection layer AD4 made of, for example, solder. That is, in the above structure, the sealing connection layer L8 corresponding to the sealing connection layer L1 of Example 1 includes the insulating layer Dl, the bump BP1, and the connection layer AD4. .
- the resistance of connection between the bump BP1 and the connection layer 105A is smaller than that of the chip-embedded substrate 300L.
- the bump BP1 may be provided on the connection layer 105A
- the connection layer AD4 may be provided on the connection layer 205B.
- FIG. 16 is a view showing a chip-embedded substrate 300N according to Embodiment 16 of the present invention.
- a bump is formed on the connection layer 105A (a bump formed using a bonding wire such as Au by wire bonding) BP2 and the connection layer 205B.
- Bumps bonding such as Au by wire bonding
- BP3 is formed, and the bump BP2 and the bump BP3 are connected by, for example, ultrasonic bonding or thermocompression bonding.
- the sealing connection layer L9 corresponding to the sealing connection layer L1 of Example 1 has the insulating layer Dl and the bumps BP2 and BP3.
- the bumps that electrically connect the wiring formed on the wiring board 100A and the wiring formed on the wiring board 200 have both the wiring board 100A side and the wiring board 200 side. You may form in.
- the pitch of the connecting portion can be reduced compared to when using solder balls.
- the chip-embedded substrate has the following structure.
- the chip-embedded substrate described below has a structure in which posts for connecting two wiring substrates can be installed at a narrow pitch.
- FIG. 17 is a diagram schematically showing a chip built-in substrate 700 according to Embodiment 17 of the present invention.
- a chip-embedded substrate 700 according to the present embodiment has a sealing connection layer L10 between a wiring substrate 800 on which a semiconductor chip 704 is flip-chip mounted and a wiring substrate 900 on the wiring substrate 800. It has a structure formed.
- the sealing connection layer L10 includes an insulating layer 701 corresponding to the insulating layer D1, a post 702 corresponding to the post PS1, and a connection layer 703 made of solder.
- the sealing connection layer L10 seals the semiconductor chip 704 mounted on the wiring board 800, and connects the wiring formed on the wiring board 800 and the wiring formed on the wiring board 900. It has a function.
- the wiring board 800 has a structure in which wirings are formed on both surfaces of a core substrate 801 made of, for example, a pre-predder material.
- a pattern wiring 804 is formed on the side of the core substrate 801 where the semiconductor chip 704 is mounted (hereinafter referred to as an upper side), and an insulating layer (build-up layer) 802 is formed so as to cover the pattern wiring 804.
- an insulating layer (a solder resist layer or a build-up layer! /) 803 is formed on the insulating layer 802 !.
- a via plug 805 connected to the pattern wiring 804 is formed in the insulating layer 802, and the uppermost layer patterns 806A to 806D are connected to the via plug 805.
- the insulating layer 803 is formed so as to cover the uppermost layer pattern, while the insulating layer 803 has an opening that exposes a part of the uppermost layer pattern.
- the opening corresponds to a portion where the uppermost layer pattern is connected to a semiconductor chip or a post.
- the semiconductor chip 704 is mounted so as to be connected to the uppermost layer pattern 806D.
- the post 702 is formed so as to be connected to the uppermost layer patterns 806A to 806C. Details of this structure will be described later.
- a non-turn wiring 809 is formed on the side opposite to the side on which the semiconductor chip 704 is mounted (hereinafter referred to as the lower side) of the core substrate 801, and an insulating layer (build) is formed so as to cover the pattern wiring 809.
- Up layer) 807 is formed, and further, an insulating layer (which may be a solder resist layer or a binored up layer) 808 is formed on the insulating layer 807 so as to cover it.
- a via plug 810 connected to the pattern wiring 809 is formed in the insulating layer 807. Furthermore, a via plug 812 that is connected to the pattern wiring 804 and extends through the core substrate 801 and extends toward the insulating layer 807 is formed. In addition, an electrode pad 811 connected to the via plug 810 or the via plug 812 and surrounded by the insulating layer 808 is formed.
- the wiring substrate 900 has a structure in which wiring is formed on both surfaces of a core substrate 901 made of, for example, a pre-predder material.
- Pattern wiring 904 is formed on the side opposite to the side facing the semiconductor chip 704 (hereinafter referred to as the upper side) of the core substrate 901, and an insulating layer (build-up layer) 902 is formed so as to cover the pattern wiring 904. Further, an insulating layer (which may be a solder resist layer or a build-up layer) 903 is formed on the insulating layer 902.
- a via plug 905 connected to the pattern wiring 904 is formed in the insulating layer 902, and an electrode pad 906 surrounded by the insulating layer 903 is connected to the via plug 905. Yes.
- a pattern wiring 909 is formed on the side of the core substrate 901 facing the semiconductor chip 704 (hereinafter referred to as a lower side), and an insulating layer (build-up) is formed so as to cover the pattern wiring 909.
- Layer) 907 is formed, and an insulating layer (solder resist layer or build-up layer! /) 908 is formed so as to cover the insulating layer 907.
- a via plug 910 connected to the pattern wiring 909 is formed in the insulating layer 907. Further, a via plug 912 that is connected to the pattern wiring 904 and penetrates the core substrate 901 and extends toward the insulating layer 907 is formed. In addition, an electrode pad 911 connected to the via plug 910 or the via plug 912 and surrounded by the insulating layer 908 is formed, and a part of the plurality of electrode pads 911 are formed as described above. It is structured to be connected to the post 702 through a connection layer 703.
- the wiring structure on the upper side of the wiring substrate 800 is a multi-layer wiring structure, and the uppermost layer pattern (the uppermost layer patterns 806A to 806C) and the uppermost layer pattern of the multilayer wiring structure are changed.
- the structure of the covering insulating layer is characterized in that the post 702 can be arranged at a narrow pitch.
- FIG. 18 is a plan view showing the positional relationship between the uppermost layer patterns 806A to 806C and the post 702 formed so as to be connected to the uppermost layer patterns 806A to 806C.
- the length of the adjacent uppermost layer pattern that extends is appropriately changed.
- the top layer pattern is arranged so that short and long patterns are alternately arranged. Therefore, the posts 702 connected to the uppermost layer patterns 806A to 806C are arranged alternately when viewed in plan.
- portions of the uppermost layer patterns 806A to 806C other than the portion connected to the post 702 are covered with the insulating layer 803. 18 corresponds to FIG. 17, but it is obvious that the uppermost layer pattern 806B is covered with the insulating layer 803 in the cross section.
- the posts 702 can be installed at a narrower pitch.
- the conductive pattern of the uppermost layer connected to the post is appropriately changed, and if necessary, the part other than the connection part of the post is covered with an insulating layer (solder resist layer) to cope with a narrow pitch of the connection part. It is possible to do.
- an insulating layer solder resist layer
- the wiring board 800 is formed by a known method (for example, a semi-additive method).
- the pattern wirings 804 and 809 are formed by pattern-etching the surface of a pre-preda material with copper foil, and the via plugs 805, 810 and 812, the electrode pads 811 and the uppermost layer node are formed by a Cu plating method.
- ⁇ Turns 806 A ⁇ 806D etc. are formed.
- the uppermost layer patterns 806A to 806D are all covered with the insulating layer 803! /.
- openings h that penetrate the insulating layer 803 and reach the uppermost layer patterns 806A to 806D are formed by, for example, a laser.
- the opening h corresponding to the uppermost layer pattern 806B is not shown. This is because the openings corresponding to the uppermost layer patterns 806A to 806C are formed alternately when viewed in plan. That is, in the cross section shown in the drawing, the uppermost layer pattern 806B is covered with the insulating layer 803.
- a resist layer FR is formed on the insulating layer 803 by coating or pasting.
- the resist layer FR is patterned to form an opening H corresponding to a portion where the uppermost layer patterns 806A to 806C are exposed (the opening h).
- a post 702 is formed by, for example, a Cu plating method so as to correspond to the opening H and the opening h, and the resist layer FR is peeled off.
- the semiconductor chip 704 is flip-chip mounted so as to be connected to the uppermost layer pattern 806D, and the semiconductor chip is sealed with the insulating layer 7001. Further, the wiring board 900 is bonded onto the wiring board 800, and in this case, a connection layer 703 made of, for example, solder is formed between the post 702 and the electrode pad 911. In this way, the wiring board 800 and the wiring board 900 are electrically connected, and the semiconductor chip 704 between the wiring board 800 and the wiring board 900 is sealed, and the chip-embedded board 700 is formed. [0153] According to the above manufacturing method, it is possible to manufacture a high-performance semiconductor device having a fine wiring structure, corresponding to the narrowing of the pitch of the connection portion of the wiring board.
- Example 8 to Example 17 are built up like the chip embedded substrate 3 OOD of Example 5 (Fig. 5P) and the chip embedded substrate 300E of Example 6 (Fig. 6E). It can also be applied to a chip-embedded substrate (manufactured by a build-up method) using a substrate.
- solder balls are formed as external connection terminals of the chip-embedded substrate.
- the solder balls 111 and 207 may be omitted.
- the connection layers 105B and 205A function as external connection terminals.
- the present invention is not limited to the case where substrates having a size corresponding to the chip-embedded substrate are bonded together.
- a plurality of chip-embedded substrates may be simultaneously formed using a large-sized substrate, and the large-sized substrate may be cut (diced) in a later process to separate the chip-embedded substrates individually.
- a chip-embedded substrate can be formed by variously combining substrates of various sizes.
- the wiring substrate 100A as the first substrate and the wiring substrate 200 as the second substrate.
- a plurality of first substrates are formed on a large substrate (or a large substrate formed on a support substrate), and individual second substrates are stacked on the first substrate on the large substrate. Do (paste together). Thereafter, the large substrate can be cut to form a chip-embedded substrate so that the first substrates are individually separated.
- a large substrate (or a support substrate) A plurality of second substrates are formed on the large substrate formed in (1), and the individual first substrates are laminated (bonded) to the second substrate on the large substrate. Thereafter, the large substrate can be cut to form a chip-embedded substrate so that the second substrates are individually separated.
- a fourth example there is the following method. First, a plurality of first substrates are formed on a first large substrate (or a large substrate formed on a support substrate), and similarly, a second large substrate (or a support substrate is formed). A plurality of second substrates are formed on the large-sized substrate). Next, the first large-sized substrate and the second large-sized substrate are stacked (bonded), and the second substrate is stacked on the first substrate. Thereafter, the first large substrate and the second large substrate bonded together are cut so that the first substrate and the second substrate are individually separated to form a chip built-in substrate. be able to.
- the shape of the underfill or the method of forming the underfill may be variously changed.
- a resin material called an underfill for example, liquid resin
- an underfill is generally infiltrated between a semiconductor chip and a substrate to be cured. Yes.
- the wiring board is further repeatedly heated and cooled, so the difference in thermal history, thermal expansion coefficient, or stress between the underfill and the surrounding material Warping may occur in the underfill (wiring board).
- the area (volume) where the underfill is formed may be reduced as shown below.
- the step shown in Fig. 20 may be performed instead of the step shown in Fig. 1C.
- the underfill 109A does not penetrate the entire area between the semiconductor chip and the wiring board, and the bumps 108 on the four sides of the semiconductor chip 110 and the vicinity of the bumps 108 are shown. Only applied to. Because of this The area (volume) in which the durfill is formed becomes smaller, and it becomes possible to suppress warping of the wiring board and the like caused by underfill.
- the underfill may be formed only near the center of the semiconductor chip as shown in FIGS. 21A to 21B below. In this case, the steps shown in FIGS. 21A to 21B may be performed instead of the steps shown in FIG.
- liquid grease (underfill) 109B is dropped by potting at the center of the position where the semiconductor chip on the solder resist layer 104A of the wiring board is mounted.
- the underfill 109B can be formed only near the center of the semiconductor chip 101 by flip-chip mounting the semiconductor chip 101.
- an electrical connection member (for example, a solder ball) used when two wiring boards are bonded together may be installed on the side of the board on which the semiconductor chip is mounted. It may be installed on the side of the substrate that is to be bonded to the substrate on which the chip is mounted.
- Example 1 For example, in the case of Example 1, as described above, the electrical connection member is installed on the side of the wiring board to be bonded to the wiring board on which the semiconductor chip is mounted.
- FIG. 22 is a diagram for explaining the process shown in FIG. 1E of Example 1 in more detail. In accordance with the method for manufacturing the wiring board shown in Example 1, the wiring board 100A and the wiring board 200 are bonded together. It is the figure which showed the process to match
- the electrical connection member (solder ball 206) is installed on the side of the wiring board 200 to be bonded to the wiring board 100A on which the semiconductor chip 110 is mounted. Has been.
- an electrical connection member (solder ball 206) is installed on the side of the wiring board 100A on which the semiconductor chip 110 is mounted.
- the gap between the board on which the semiconductor chip is mounted and the board on which the semiconductor chip is mounted is bonded to the lower (upper) side. Good.
- the upper and lower relations between the wiring board 100A and the wiring board 200 are used, and the wiring installed on the lower side (for example, on the work table)
- the wiring substrate 100A on which the semiconductor chip 110 is mounted may be pasted on the substrate 200.
- the electrical connection member (solder ball 206) is installed on the lower wiring board 200 side.
- the wiring installed on the lower side with the vertical relationship between the wiring board 100A and the wiring board 200 in the process shown in FIG.
- the wiring substrate 100A on which the semiconductor chip 110 is mounted may be pasted on the substrate 200.
- the electrical connection member (solder ball 206) is installed on the upper wiring board 100A side.
- the semiconductor chip is mounted on the wiring board by face down (for example, flip chip mounting) is described as an example. It is not limited.
- the semiconductor chip may be mounted (mounted) on the substrate face up.
- FIG. 26 to FIG. 27 are diagrams schematically showing a manufacturing method in the case where a semiconductor chip is mounted face-up on a wiring board to manufacture a chip-embedded substrate.
- FIG. 26 in the present embodiment, first, FIG. 1A to FIG. 1B of Embodiment 1 are performed, and wiring board 100 is brought into the state shown in FIG. 1B. That is, in the wiring substrate 100 shown in FIG. 1A, the connection layer 107 made of, for example, solder is formed on the pattern wiring 103A exposed from the opening 106 of the solder resist layer 104A by electrolytic plating or the like.
- the semiconductor chip 110 is face-upd using the grease 208 (for example, called a die attach film) on the film on the wiring board 200 (on the solder resist layer 204B) shown in FIG. 1D of the first embodiment. Paste with. On the semiconductor chip 110, bumps (electric connection members) 108 formed of a bonding wire such as Au are formed.
- connection layer 205B on the pattern wiring 203B of the wiring board 200, a plurality of laminated bumps (from the wire bonding insulator, Au, etc.) are used as electrical connection members instead of the solder balls 206. Bumps 209 are formed using the bonding wires. [0180] Next, in the step shown in FIG. 27, the wiring board 100 and the wiring board 200 are bonded together in the same manner as described above with reference to FIG. 1E.
- the wiring substrate 200 and the wiring substrate 100 are bonded together, they can be bonded together by the following first method or second method.
- the first method can be performed as follows. First, the wiring substrate 200 is laminated and pressed 100 ° C. through a thermosetting film-like buildup resin (uncured at this stage). Here, the bump (electrical connection member) 209 of the wiring board 200 is pressed into a film-like build-up resin and pressed against the connection layer 105A of the wiring board 100. At the same time, the bump 108 is pressed into the build-up resin and pressed against the connection layer 107 of the wiring board 100. By heating in this state, the connection layer 107 is melted and the resin build-up resin is cured by heat to become the insulating layer D1. As a result, the sealing connection layer Lla including the insulating layer D1 and the bump 209 is formed.
- the second method can be performed as follows. First, the wiring board 200 is stacked on the wiring board 100 and pressed. Here, the bump 209 of the wiring board 200 is pressed against the connection layer 105 A of the wiring board 100. At the same time, the bump 108 is pressed against the connection layer 107. By heating in this state, the connection layer 107 is melted. Next, a liquid resin is filled between the wiring board 200 and the wiring board 100 and cured to form the insulating layer D1. As a result, the sealing connection layer Lla including the insulating layer D1 and the bump 209 is formed.
- the pattern wiring 203B of the wiring board 200 and the pattern wiring 103A of the wiring board 100 are electrically connected by the bump 209. .
- the semiconductor chip 110 and the pattern wiring 103A of the wiring board 100 are electrically connected by the non-power supply 108.
- the semiconductor chip 110 is electrically connected to the substrate (wiring board 200) on which the semiconductor chip 110 is first mounted (installed or attached). I have not been told. That is, “mounting” in this embodiment means that at least a semiconductor chip is attached (installed), and is not necessarily used to include electrical connection. [0186] According to this embodiment, it is not necessary to fill the underfill with the substrate on which the semiconductor chip is mounted (installed). For this reason, there is an effect of suppressing the occurrence of warpage of the substrate due to underfill.
- the power described using an example in which bumps are used to connect the semiconductor chip and the pattern wiring is not limited to this.
- a bonding wire may be used to connect the semiconductor chip and the pattern wiring.
- FIG. 28 to FIG. 29 are diagrams showing a method for manufacturing a chip-embedded substrate according to the twenty-first embodiment.
- a film-like resin DF for example, a diamond
- the semiconductor chip 110 is attached face up using a touch film). Further, the semiconductor chip 110 and the pattern wiring 103A are connected by the bonding wire WB.
- the shape of the pattern wiring 103A and the opening formed in the solder resist layer 104A may be appropriately changed according to wire bonding.
- a chip-embedded substrate can be manufactured by performing the same process as that in FIG. 1E of Example 1.
- the semiconductor chip may be face-up with respect to the substrate to be mounted, or electrical connection may be performed by shear bonding.
- the electronic component includes an electronic component called a surface mount device.
- the electronic component includes a capacitor, an inductor, a resistance element, an oscillation element (for example, a crystal resonator), a filter, a communication element (for example, a SAW element), and the like.
- FIG. 30 is a diagram showing an example in which electronic components EL1, EL2, and EL3 are mounted on the chip-embedded substrate 300 shown in the first embodiment.
- the electronic components EL2 and EL3 are mounted on the opposite side (upper side) of the wiring board 200 facing the semiconductor chip 110 so as to be connected to the pattern wiring 203A.
- the wiring board 200 (chip built-in board) needs to be enlarged.
- the electronic component EL1 is mounted on the same surface as the surface on which the semiconductor chip 110 of the wiring substrate 100A is mounted. Further, the electronic component EL1 is further mounted on the side of the wiring board 200 facing the semiconductor chip 110. In this case, the electronic component EL1 is sealed with the sealing connection layer L1 (insulating layer D1) similarly to the semiconductor chip 110. In addition, when the electronic component EL1 is mounted on the side of the wiring board 200 facing the semiconductor chip 110, the electronic component is positioned at a position where the semiconductor chip 110 is avoided (position adjacent to the semiconductor chip 110) when viewed in plan. Preferably EL1 is implemented. In this case, the chip built-in substrate can be made thinner.
- the electronic component EL1 may be mounted on both the wiring board 200 and the wiring board 100A.
- the electronic component EL1 is mounted only on the wiring board 200 and only on the wiring board 100. Be it!
- FIG. 31 is a diagram showing an example in which the electronic component EL4 is further mounted on the chip-embedded substrate 300 shown in the first embodiment in addition to the electronic components EL1, EL2, and EL3.
- the electronic component EL4 is mounted on the side facing the semiconductor chip 110 of the wiring substrate 200 (the substrate bonded to the substrate on which the semiconductor chip is mounted). Further, the electronic component EL4 is disposed immediately above the semiconductor chip 110. As described above, when the electronic component is arranged immediately above the semiconductor chip 110, the electronic component can be mounted with high density, and the area of the chip-embedded substrate when viewed in plan can be reduced. [0197] In addition, in the chip-embedded substrate shown in this figure, conductive layer 100P is formed (built-in) on wiring substrate 100A (lower wiring substrate), and conductive layer 200P is formed on wiring substrate 200 (upper wiring substrate). Formed (built-in). The conductive layer 100P is formed substantially on the entire surface of the wiring board 100A when the wiring board 100A is viewed in plan. Similarly, the conductive layer 200P is formed substantially on the entire surface of the wiring board 200 when the wiring base 200 is viewed in plan.
- electronic components EL1, EL4 and semiconductor chip 110 mounted between wiring board 100A and wiring board 200 are electromagnetically shielded.
- electronic components (semiconductor chips) that are electromagnetically shielded are less susceptible to the effects of noise such as the electronic components EL2 and EL3.
- an electromagnetic component (semiconductor chip) that is electromagnetically shielded exerts the effect of ⁇ influencing noise on the electronic components EL2, EL3, etc.
- a conductive layer (ground plane) that is grounded and has a potential at the ground level, and a conductive layer (power plane) that is given a predetermined potential with respect to the ground potential are formed on the wiring board.
- a conductive layer (ground plane) that is grounded and has a potential at the ground level, and a conductive layer (power plane) that is given a predetermined potential with respect to the ground potential are formed on the wiring board.
- the conductive layers such as the ground plane and power plane described above for electromagnetic shielding. It becomes.
- an analog element is mounted between the wiring board 100A and the wiring board 200, and a digital element (analog element) is placed on the wiring board 200 (the opposite side of the wiring board 200 facing the semiconductor chip). If implemented ,.
- a wiring structure 102a (via plug, pattern wiring, etc.) is formed between the pattern wiring 103A and the conductive layer 100P, and a wiring structure 102b is formed between the pattern wiring 103B and the conductive layer 100P as necessary. Also good.
- a wiring structure 202a may be formed between the non-turn wiring 203A and the conductive layer 200P, and a wiring structure 202b may be formed between the non-turn wiring 203B and the conductive layer 200P as necessary.
- FIG. 31 has been changed as shown in FIG. It may be stacked and mounted on the chip 110.
- some electronic components are thicker (higher) than the semiconductor chip, so when mounting an electronic component between the wiring board 100A and the wiring board 200, the electronic component If the distance between the wiring board 100A and the wiring board 200 is set to match, the chip-embedded board may become thicker (larger).
- FIG. 33 is a diagram showing an example in which the electronic component EL5 is mounted on the chip-embedded substrate 300 shown in the first embodiment.
- the electronic component EL5 is mounted on the wiring board 100A, and the electronic component EL5 and the pattern wiring 103A are connected.
- the chip-embedded substrate shown in this figure is characterized in that an opening 200a for exposing the electronic component EL5 mounted on the wiring substrate 100A is formed in the wiring substrate 200. For this reason, when the electronic component EL5 whose height from the mounting surface is higher than that of the semiconductor chip 110 is mounted, it is possible to suppress the influence of increasing the thickness of the chip-embedded substrate.
- opening 100a for exposing electronic component EL1 mounted on wiring board 200 is exposed on wiring board 100A.
- an opening for exposing the semiconductor chip may be formed in the wiring board 200.
- an opening for exposing the semiconductor chip may be formed on the wiring board 100A.
- the semiconductor chip to be mounted is large (thick), or when multiple stacked semiconductor chips are mounted, by forming openings in the wiring board, the effect of increasing the size of the chip-embedded board can be affected. Can be suppressed.
- the portion occupied by the solder resist layer be as small as possible.
- the solder resist layer is not solder It is a resin material that is used as a solder flow stop when melted, but it may contain photosensitive material so that patterning is easy. What is a general resin material called build-up resin? The ingredients are different.
- the solder resist layer is characterized by a lower physical strength and a lower glass transition temperature (lower heat resistance) than the build-up resin. Therefore, for example, as shown below, it is preferable to make the area of the solder resist layer as small as possible (or avoid using it).
- FIG. 35 is a diagram showing an example in which the solder resist layer 204B of the wiring board 200 is made smaller in the chip-embedded substrate 300 shown in the first embodiment.
- the area where the solder resist layer 204B is formed is reduced, and the solder resist layer 204B is formed only in the vicinity of the pattern wiring 203B to which the solder connection is performed.
- the volume (area) occupied by the insulating layer D1 made of the buildup resin instead of the solder resist layer is increased between the wiring board 100A and the wiring board 200, and the reliability of the substrate with a built-in chip is good. The effect which becomes.
- Such a configuration may also be applied to the solder resist layer 104A on the wiring board 100A side!
- FIG. 36 is a diagram showing a configuration in which the solder resist layer 204B of the wiring substrate 200 is deleted from the chip-embedded substrate 300 shown in the first embodiment.
- the solder ball 206 is formed at a position corresponding to the pattern wiring 203B force via plug 202 to which the solder ball 206 is melted and connected.
- the shape of the pattern wiring 203B is reduced, and the space where solder flows on the pattern wiring 203B is reduced.
- the non-turn wiring 203B has a shape (area) close to a so-called electrode pad.
- the number of semiconductor chips to be mounted is not limited to one, and a plurality of semiconductor chips may be mounted.
- FIG. 37 to FIG. 42 show that a plurality of semiconductor chips are mounted on the chip-embedded substrate 300 shown in the first embodiment. It is the figure which showed the example to wear.
- the electronic parts EL2 and EL3 described above are mounted on the chip-embedded board, and the detailed structure (pattern wiring, via plugs, etc.) of the wiring board 100A and wiring board 200 is partially omitted. Therefore, it is a schematic description.
- the semiconductor chip 110A is further stacked and mounted on the semiconductor chip 110 flip-chip connected to the wiring board 100A.
- the semiconductor chip 110A is connected to the wiring substrate 100A by bonding wires.
- the semiconductor chips 110 and 110A both laminated face-up on the wiring board 100A are connected to the wiring board 100A by bonding wires.
- the semiconductor chip 110B is further flip-chip connected on the semiconductor chip 110 flip-chip connected to the wiring substrate 100A.
- a through plug (not shown) is formed in the semiconductor chip 110, and the semiconductor chip 110B is connected to the wiring substrate 100A through the through plug.
- the semiconductor chip 110B is flip-chip connected to the wiring substrate 200 on the semiconductor chip 110 flip-chip connected to the wiring substrate 100A. That is, the semiconductor chip 110B is flip-chip mounted on the side of the wiring board 200 facing the semiconductor chip 110 (wiring board 100A).
- the semiconductor chip 110B is flip-chip mounted on the side opposite to the side on which the semiconductor chip 110 is mounted on the wiring board 100A on which the semiconductor chip 110 is flip-chip mounted. ing. That is, in the case shown in this figure, semiconductor chips are flip-chip mounted on both surfaces of the wiring board 100A.
- the number of semiconductor chips to be mounted is not limited to two, and a larger number of semiconductor chips may be mounted.
- a plurality of semiconductor chips 110 are installed between the wiring board 100A and the wiring board 200, and positions where the semiconductor chips 110 avoid each other when viewed in plan (semiconductor value) Chips 110 are mounted at adjacent positions).
- the chip built-in substrate can be thinned, which is preferable.
- the electronic component EL3 may be mounted via an interposer.
- the first method is a method using a thermosetting film-like build-up resin
- the other method is a method using liquid resin.
- FIGS. 43A to 43B show a wiring board using a mold press instead of a method of sandwiching a resin film or a method of infiltrating liquid resin in the process shown in FIG. 1E of Example 1.
- FIG. 5 is a diagram schematically showing a method of forming an insulating layer (layer made of a resin) D1 between 100A and a wiring board 200.
- the detailed structure of the wiring boards 100A and 200 is partially omitted, and there is a part schematically shown.
- the wiring board 100A and the wiring board 200 are installed in the mold KG0 in a state where the wiring boards 100A and 200B are facing each other.
- the mold KG0 opening (mold gate) OP force is also introduced by pressurizing mold resin between the wiring board 100A and the wiring board 200, and cured.
- the wiring board can be taken out from the mold KG0 (Fig. 43B).
- the insulating layer D1 (sealed connection layer L1) can be formed even by using the mold press technique.
- mold press may be performed using, for example, the following method (mold).
- a mold KG 1 having a recess KGa is prepared.
- the wiring board 100A and the wiring board 200 are installed in the concave portion KGa of the mold KG1 in a state where the forces are combined.
- the molds KG2 and KG3 are sequentially installed.
- the uniformity of the stress applied to the surface of the mold KG3 is improved by separately pressing the mold KG3 with a plurality of pressurizing means SP.
- an opening (mold gate) OP for introducing mold resin is formed in the mold KG2.
- the molds KG2, KG3 may be placed on the wiring board 200 after the film FL is adsorbed on the molds KG2, KG3.
- mold resin is pressed and introduced between the wiring board 100A and the wiring board 200 from the mold gate OP, and cured to form the insulating layer D1.
- the mold force can also be removed from the wiring board (FIG. 44F).
- the wiring board can be cut into pieces by dicing (cut along the dotted line) to produce a chip-embedded board.
- a chip-embedded substrate substrates of various sizes can be used as described above.
- the combination shown in Fig. 45 is an example of this, and a plurality of wiring boards 200 corresponding to the size of the chip-embedded board are placed on and bonded to a large wiring board 100A to form the wiring board. is doing.
- the mounted semiconductor chip is indicated by a dotted line.
- the chip-embedded substrate can be manufactured by cutting the wiring substrate 100A into pieces by dicing.
- the large-sized wiring board 100A and the large-sized wiring board 200 are bonded together, and both of the wiring boards 100A and 200 are cut by dicing into individual pieces, thereby manufacturing a chip-embedded board. A little.
- a wiring board 200 of a size (so-called two-chip use) that can form two chip-embedded boards is placed on a large wiring board 100A.
- the substrate with a built-in chip may be manufactured by a method of bonding together.
- a chip built-in substrate can be manufactured by dicing the wiring substrate 200 into pieces.
- the mounted semiconductor chip and the portion that becomes one chip-embedded substrate are indicated by dotted lines.
- the substrate to be placed is not limited to a size that allows two chip-embedded substrates to be formed (for taking two), but is large enough to form a chip-embedded substrate.
- Various changes can be made, such as the size (for 4 chips) and the size that can form 6 chip-embedded substrates (for 6 chips).
- a chip-embedded substrate having a good production yield and high reliability of multilayer wiring connected to a built-in semiconductor chip, and a manufacturing method for manufacturing the chip-embedded substrate. It becomes possible to provide.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Geometry (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
Abstract
Description
Claims
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007518400A JPWO2007069606A1 (ja) | 2005-12-14 | 2006-12-12 | チップ内蔵基板の製造方法 |
US11/815,580 US7989707B2 (en) | 2005-12-14 | 2006-12-12 | Chip embedded substrate and method of producing the same |
EP06834519A EP1962342A4 (en) | 2005-12-14 | 2006-12-12 | SUBSTRATE WITH INTEGRATED CHIP AND METHOD FOR MANUFACTURING THE SAME |
US13/167,203 US8793868B2 (en) | 2005-12-14 | 2011-06-23 | Chip embedded substrate and method of producing the same |
US14/321,030 US9451702B2 (en) | 2005-12-14 | 2014-07-01 | Chip embedded substrate and method of producing the same |
US15/241,482 US9768122B2 (en) | 2005-12-14 | 2016-08-19 | Electronic part embedded substrate and method of producing an electronic part embedded substrate |
US15/676,288 US10134680B2 (en) | 2005-12-14 | 2017-08-14 | Electronic part embedded substrate and method of producing an electronic part embedded substrate |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005360519 | 2005-12-14 | ||
JP2005-360519 | 2005-12-14 | ||
JP2006-117618 | 2006-04-21 | ||
JP2006117618 | 2006-04-21 |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/815,580 A-371-Of-International US7989707B2 (en) | 2005-12-14 | 2006-12-12 | Chip embedded substrate and method of producing the same |
US13/167,203 Division US8793868B2 (en) | 2005-12-14 | 2011-06-23 | Chip embedded substrate and method of producing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2007069606A1 true WO2007069606A1 (ja) | 2007-06-21 |
Family
ID=38162914
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2006/324764 WO2007069606A1 (ja) | 2005-12-14 | 2006-12-12 | チップ内蔵基板およびチップ内蔵基板の製造方法 |
Country Status (6)
Country | Link |
---|---|
US (5) | US7989707B2 (ja) |
EP (2) | EP1962342A4 (ja) |
JP (1) | JPWO2007069606A1 (ja) |
KR (1) | KR100892935B1 (ja) |
TW (1) | TW200737383A (ja) |
WO (1) | WO2007069606A1 (ja) |
Cited By (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009105302A (ja) * | 2007-10-25 | 2009-05-14 | Panasonic Corp | 部品内蔵プリント配線基板および部品内蔵プリント配線基板の製造方法 |
JP2009130196A (ja) * | 2007-11-26 | 2009-06-11 | Shinko Electric Ind Co Ltd | 半導体装置 |
JP2009129960A (ja) * | 2007-11-20 | 2009-06-11 | Nec Electronics Corp | 半導体装置およびその製造方法 |
JP2009141169A (ja) * | 2007-12-07 | 2009-06-25 | Shinko Electric Ind Co Ltd | 半導体装置 |
US20090190706A1 (en) * | 2008-01-25 | 2009-07-30 | Huang Chung-Er | Substrate module having an embedded phase-locked loop, integerated system using the same, and fabricating method thereof |
WO2010001597A1 (ja) * | 2008-06-30 | 2010-01-07 | 三洋電機株式会社 | 素子搭載用基板、半導体モジュール、半導体装置、素子搭載用基板の製造方法および半導体装置の製造方法、ならびに携帯機器 |
WO2010047014A1 (ja) * | 2008-10-21 | 2010-04-29 | パナソニック株式会社 | 積層型半導体装置及び電子機器 |
JP2010097991A (ja) * | 2008-10-14 | 2010-04-30 | Shinko Electric Ind Co Ltd | 積層配線基板の樹脂封止方法及び樹脂封止装置 |
US7989707B2 (en) | 2005-12-14 | 2011-08-02 | Shinko Electric Industries Co., Ltd. | Chip embedded substrate and method of producing the same |
JP2011258742A (ja) * | 2010-06-09 | 2011-12-22 | Sumitomo Electric Printed Circuit Inc | プリント配線板の接続構造、配線板接続体及び電子機器 |
US8106495B2 (en) | 2008-12-17 | 2012-01-31 | Shinko Electric Industries Co., Ltd. | Semiconductor apparatus and manufacturing method thereof |
DE102012109922A1 (de) * | 2012-04-16 | 2013-10-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package-on-Package-Struktur und Verfahren zur Herstellung derselben |
CN103400829A (zh) * | 2012-08-01 | 2013-11-20 | 日月光半导体制造股份有限公司 | 半导体封装件及其制造方法 |
JP2014502057A (ja) * | 2010-12-10 | 2014-01-23 | テッセラ,インコーポレイテッド | 相互接続構造体 |
JP2014049476A (ja) * | 2012-08-29 | 2014-03-17 | Shinko Electric Ind Co Ltd | 電子部品内蔵基板及び電子部品内蔵基板の製造方法 |
US20140203443A1 (en) * | 2009-03-17 | 2014-07-24 | Stats Chippac, Ltd. | Semiconductor Device and Method of Providing Z-Interconnect Conductive Pillars with Inner Polymer Core |
US8994134B2 (en) | 2011-12-22 | 2015-03-31 | Shinko Electric Industires Co., Ltd. | Electronic device and method of manufacturing the same |
US9036362B2 (en) | 2012-08-29 | 2015-05-19 | Shinko Electric Industries Co., Ltd. | Electronic component incorporated substrate |
US9263361B2 (en) | 2006-11-10 | 2016-02-16 | Stats Chippac, Ltd. | Semiconductor device having a vertical interconnect structure using stud bumps |
US9524931B2 (en) | 2014-02-12 | 2016-12-20 | Shinko Electric Industries Co., Ltd. | Wiring substrate, semiconductor package, and method for manufacturing semiconductor package |
US9773763B2 (en) | 2016-01-28 | 2017-09-26 | Shinko Electric Industries Co., Ltd. | Semiconductor device |
JP2017199937A (ja) * | 2017-08-01 | 2017-11-02 | 新光電気工業株式会社 | 電子部品内蔵基板及びその製造方法 |
US9818713B2 (en) | 2015-07-10 | 2017-11-14 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
US9818681B2 (en) | 2014-12-25 | 2017-11-14 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
JP2018019076A (ja) * | 2016-07-28 | 2018-02-01 | サムソン エレクトロ−メカニックス カンパニーリミテッド. | プリント回路基板 |
US9935053B2 (en) | 2016-01-28 | 2018-04-03 | Shinko Electric Industries Co., Ltd. | Electronic component integrated substrate |
JP2019057741A (ja) * | 2019-01-17 | 2019-04-11 | 東芝メモリ株式会社 | 半導体装置および半導体装置の製造方法 |
US10535626B2 (en) | 2015-07-10 | 2020-01-14 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
US10727175B2 (en) | 2017-12-25 | 2020-07-28 | Shinko Electric Industries Co., Ltd. | Electronic component-incorporating substrate and sheet substrate |
KR20210052244A (ko) | 2019-10-30 | 2021-05-10 | 신꼬오덴기 고교 가부시키가이샤 | 반도체 장치 및 반도체 장치의 제조 방법 |
WO2022209737A1 (ja) * | 2021-03-31 | 2022-10-06 | 株式会社村田製作所 | 高周波モジュール及び通信装置 |
KR20230004283A (ko) | 2021-06-30 | 2023-01-06 | 신꼬오덴기 고교 가부시키가이샤 | 반도체 장치 |
US11705400B2 (en) | 2018-12-10 | 2023-07-18 | Shinko Electric Industries Co., Ltd. | Semiconductor package |
US11929342B2 (en) | 2019-10-30 | 2024-03-12 | Shinko Electric Industries Co., Ltd. | Semiconductor device with leads having step surfaces |
US11973056B2 (en) | 2016-10-27 | 2024-04-30 | Adeia Semiconductor Technologies Llc | Methods for low temperature bonding using nanoparticles |
Families Citing this family (147)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4790297B2 (ja) * | 2005-04-06 | 2011-10-12 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
US7993972B2 (en) * | 2008-03-04 | 2011-08-09 | Stats Chippac, Ltd. | Wafer level die integration and method therefor |
TWI353661B (en) * | 2007-04-09 | 2011-12-01 | Unimicron Technology Corp | Circuit board structure capable of embedding semic |
US9601412B2 (en) * | 2007-06-08 | 2017-03-21 | Cyntec Co., Ltd. | Three-dimensional package structure |
JP2008306105A (ja) * | 2007-06-11 | 2008-12-18 | Oki Electric Ind Co Ltd | 半導体装置の製造方法 |
JP2008306128A (ja) * | 2007-06-11 | 2008-12-18 | Shinko Electric Ind Co Ltd | 半導体装置およびその製造方法 |
JP5179787B2 (ja) * | 2007-06-22 | 2013-04-10 | ラピスセミコンダクタ株式会社 | 半導体装置及びその製造方法 |
US9941245B2 (en) * | 2007-09-25 | 2018-04-10 | Intel Corporation | Integrated circuit packages including high density bump-less build up layers and a lesser density core or coreless substrate |
US8077475B2 (en) * | 2007-09-27 | 2011-12-13 | Infineon Technologies Ag | Electronic device |
US10074553B2 (en) * | 2007-12-03 | 2018-09-11 | STATS ChipPAC Pte. Ltd. | Wafer level package integration and method |
US8618669B2 (en) * | 2008-01-09 | 2013-12-31 | Ibiden Co., Ltd. | Combination substrate |
US8024858B2 (en) * | 2008-02-14 | 2011-09-27 | Ibiden Co., Ltd. | Method of manufacturing printed wiring board with built-in electronic component |
US7935893B2 (en) * | 2008-02-14 | 2011-05-03 | Ibiden Co., Ltd. | Method of manufacturing printed wiring board with built-in electronic component |
JP2009218545A (ja) * | 2008-03-12 | 2009-09-24 | Ibiden Co Ltd | 多層プリント配線板及びその製造方法 |
US8659154B2 (en) * | 2008-03-14 | 2014-02-25 | Infineon Technologies Ag | Semiconductor device including adhesive covered element |
JP2009231818A (ja) * | 2008-03-21 | 2009-10-08 | Ibiden Co Ltd | 多層プリント配線板及びその製造方法 |
WO2009147936A1 (ja) * | 2008-06-02 | 2009-12-10 | イビデン株式会社 | 多層プリント配線板の製造方法 |
JP2009302427A (ja) * | 2008-06-17 | 2009-12-24 | Shinko Electric Ind Co Ltd | 半導体装置および半導体装置の製造方法 |
KR100996914B1 (ko) * | 2008-06-19 | 2010-11-26 | 삼성전기주식회사 | 칩 내장 인쇄회로기판 및 그 제조방법 |
US7888184B2 (en) * | 2008-06-20 | 2011-02-15 | Stats Chippac Ltd. | Integrated circuit packaging system with embedded circuitry and post, and method of manufacture thereof |
US8704350B2 (en) * | 2008-11-13 | 2014-04-22 | Samsung Electro-Mechanics Co., Ltd. | Stacked wafer level package and method of manufacturing the same |
US9257356B2 (en) * | 2008-12-10 | 2016-02-09 | Stats Chippac, Ltd. | Semiconductor device and method of forming an IPD beneath a semiconductor die with direct connection to external devices |
KR101526581B1 (ko) * | 2009-03-17 | 2015-06-05 | 엘지이노텍 주식회사 | 인쇄회로기판 및 그 제조 방법 |
JPWO2010134511A1 (ja) * | 2009-05-20 | 2012-11-12 | 日本電気株式会社 | 半導体装置及び半導体装置の製造方法 |
US8058934B2 (en) | 2009-06-03 | 2011-11-15 | Qualcomm Incorporated | Apparatus and method for frequency generation |
JP5231340B2 (ja) * | 2009-06-11 | 2013-07-10 | 新光電気工業株式会社 | 配線基板の製造方法 |
JP5445001B2 (ja) * | 2009-09-29 | 2014-03-19 | 沖電気工業株式会社 | 半導体素子内蔵基板及び半導体素子内蔵基板の製造方法 |
DE102009053255A1 (de) * | 2009-11-06 | 2011-05-12 | Technische Universität Berlin | Verfahren zum Herstellen einer Anordnung |
JP5665020B2 (ja) | 2009-12-22 | 2015-02-04 | 国立大学法人九州工業大学 | 配線用電子部品の製造方法 |
JP5481724B2 (ja) * | 2009-12-24 | 2014-04-23 | 新光電気工業株式会社 | 半導体素子内蔵基板 |
US20110156240A1 (en) * | 2009-12-31 | 2011-06-30 | Stmicroelectronics Asia Pacific Pte. Ltd. | Reliable large die fan-out wafer level package and method of manufacture |
US8436255B2 (en) * | 2009-12-31 | 2013-05-07 | Stmicroelectronics Pte Ltd. | Fan-out wafer level package with polymeric layer for high reliability |
US8884422B2 (en) * | 2009-12-31 | 2014-11-11 | Stmicroelectronics Pte Ltd. | Flip-chip fan-out wafer level package for package-on-package applications, and method of manufacture |
US8466997B2 (en) * | 2009-12-31 | 2013-06-18 | Stmicroelectronics Pte Ltd. | Fan-out wafer level package for an optical sensor and method of manufacture thereof |
US8502394B2 (en) * | 2009-12-31 | 2013-08-06 | Stmicroelectronics Pte Ltd. | Multi-stacked semiconductor dice scale package structure and method of manufacturing same |
JP5136632B2 (ja) * | 2010-01-08 | 2013-02-06 | 大日本印刷株式会社 | 電子部品 |
JPWO2011089936A1 (ja) * | 2010-01-22 | 2013-05-23 | 日本電気株式会社 | 機能素子内蔵基板及び配線基板 |
JP2011165741A (ja) | 2010-02-05 | 2011-08-25 | Renesas Electronics Corp | 半導体装置およびその製造方法 |
JP2011243612A (ja) * | 2010-05-14 | 2011-12-01 | Sony Corp | 半導体装置及びその製造方法並びに電子機器 |
JP5421863B2 (ja) | 2010-06-28 | 2014-02-19 | 新光電気工業株式会社 | 半導体パッケージの製造方法 |
TWI451546B (zh) * | 2010-10-29 | 2014-09-01 | Advanced Semiconductor Eng | 堆疊式封裝結構、其封裝結構及封裝結構之製造方法 |
JP2012114173A (ja) * | 2010-11-23 | 2012-06-14 | Shinko Electric Ind Co Ltd | 半導体装置の製造方法及び半導体装置 |
US8643154B2 (en) * | 2011-01-31 | 2014-02-04 | Ibiden Co., Ltd. | Semiconductor mounting device having multiple substrates connected via bumps |
KR101144610B1 (ko) * | 2011-08-02 | 2012-05-11 | 한국기계연구원 | 투명 전극의 전도성 메쉬 매설 방법 |
JP5357241B2 (ja) * | 2011-08-10 | 2013-12-04 | 新光電気工業株式会社 | 半導体装置及び半導体装置の製造方法 |
KR101952844B1 (ko) * | 2011-09-14 | 2019-02-28 | 삼성전기주식회사 | 전력 모듈 패키지 및 그 제조방법 |
US9013037B2 (en) | 2011-09-14 | 2015-04-21 | Stmicroelectronics Pte Ltd. | Semiconductor package with improved pillar bump process and structure |
US8916481B2 (en) | 2011-11-02 | 2014-12-23 | Stmicroelectronics Pte Ltd. | Embedded wafer level package for 3D and package-on-package applications, and method of manufacture |
US8779601B2 (en) | 2011-11-02 | 2014-07-15 | Stmicroelectronics Pte Ltd | Embedded wafer level package for 3D and package-on-package applications, and method of manufacture |
US20130113118A1 (en) * | 2011-11-04 | 2013-05-09 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Sloped Surface in Patterning Layer to Separate Bumps of Semiconductor Die from Patterning Layer |
TWI449271B (zh) * | 2011-11-16 | 2014-08-11 | Dawning Leading Technology Inc | 具有連接介面的電子裝置、其電路基板以及其製造方法 |
JP5778557B2 (ja) * | 2011-11-28 | 2015-09-16 | 新光電気工業株式会社 | 半導体装置の製造方法、半導体装置、及び半導体素子 |
KR20130089473A (ko) * | 2012-02-02 | 2013-08-12 | 삼성전자주식회사 | 반도체 패키지 |
US20130234317A1 (en) | 2012-03-09 | 2013-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Methods and Packaged Semiconductor Devices |
US9263412B2 (en) | 2012-03-09 | 2016-02-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging methods and packaged semiconductor devices |
JP5993248B2 (ja) | 2012-08-27 | 2016-09-14 | 新光電気工業株式会社 | 電子部品内蔵基板及びその製造方法 |
US9721878B2 (en) * | 2012-09-28 | 2017-08-01 | Intel Corporation | High density second level interconnection for bumpless build up layer (BBUL) packaging technology |
KR101366461B1 (ko) | 2012-11-20 | 2014-02-26 | 앰코 테크놀로지 코리아 주식회사 | 반도체 디바이스 및 그 제조 방법 |
US9799592B2 (en) | 2013-11-19 | 2017-10-24 | Amkor Technology, Inc. | Semicondutor device with through-silicon via-less deep wells |
US9048222B2 (en) | 2013-03-06 | 2015-06-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating interconnect structure for package-on-package devices |
CN203225947U (zh) * | 2013-03-28 | 2013-10-02 | 富士康(昆山)电脑接插件有限公司 | 印刷电路板组件 |
US9748157B1 (en) | 2013-05-29 | 2017-08-29 | STATS ChipPAC Pte. Ltd. | Integrated circuit packaging system with joint assembly and method of manufacture thereof |
TWI533421B (zh) | 2013-06-14 | 2016-05-11 | 日月光半導體製造股份有限公司 | 半導體封裝結構及半導體製程 |
US9679868B2 (en) * | 2013-06-19 | 2017-06-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ball height control in bonding process |
US8883563B1 (en) | 2013-07-15 | 2014-11-11 | Invensas Corporation | Fabrication of microelectronic assemblies having stack terminals coupled by connectors extending through encapsulation |
US9023691B2 (en) * | 2013-07-15 | 2015-05-05 | Invensas Corporation | Microelectronic assemblies with stack terminals coupled by connectors extending through encapsulation |
US9034696B2 (en) * | 2013-07-15 | 2015-05-19 | Invensas Corporation | Microelectronic assemblies having reinforcing collars on connectors extending through encapsulation |
DE102013217301A1 (de) * | 2013-08-30 | 2015-03-05 | Robert Bosch Gmbh | Bauteil |
US9111870B2 (en) * | 2013-10-17 | 2015-08-18 | Freescale Semiconductor Inc. | Microelectronic packages containing stacked microelectronic devices and methods for the fabrication thereof |
US9698079B2 (en) * | 2014-01-03 | 2017-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Barrier structures between external electrical connectors |
KR20150091932A (ko) * | 2014-02-04 | 2015-08-12 | 앰코 테크놀로지 코리아 주식회사 | 반도체 디바이스의 제조 방법 및 이에 따른 반도체 디바이스 |
DE102014101366B3 (de) * | 2014-02-04 | 2015-05-13 | Infineon Technologies Ag | Chip-Montage an über Chip hinausstehender Adhäsions- bzw. Dielektrikumsschicht auf Substrat |
JP6130312B2 (ja) * | 2014-02-10 | 2017-05-17 | 新光電気工業株式会社 | 半導体装置及びその製造方法 |
CN104851812B (zh) * | 2014-02-19 | 2017-10-20 | 钰桥半导体股份有限公司 | 半导体元件及其制作方法 |
US9281297B2 (en) | 2014-03-07 | 2016-03-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Solution for reducing poor contact in info packages |
US9214454B2 (en) | 2014-03-31 | 2015-12-15 | Invensas Corporation | Batch process fabrication of package-on-package microelectronic assemblies |
JP6017492B2 (ja) | 2014-04-24 | 2016-11-02 | Towa株式会社 | 樹脂封止電子部品の製造方法、突起電極付き板状部材、及び樹脂封止電子部品 |
JP2015211194A (ja) | 2014-04-30 | 2015-11-24 | イビデン株式会社 | プリント配線板および半導体パッケージ、ならびにプリント配線板の製造方法 |
TWI567886B (zh) * | 2014-05-28 | 2017-01-21 | 南茂科技股份有限公司 | 晶片封裝結構以及晶片封裝結構的製作方法 |
WO2015198836A1 (ja) * | 2014-06-27 | 2015-12-30 | ソニー株式会社 | 半導体装置およびその製造方法 |
US9449947B2 (en) | 2014-07-01 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package for thermal dissipation |
TWI533771B (zh) * | 2014-07-17 | 2016-05-11 | 矽品精密工業股份有限公司 | 無核心層封裝基板及其製法 |
US9754928B2 (en) * | 2014-07-17 | 2017-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | SMD, IPD, and/or wire mount in a package |
US9613910B2 (en) | 2014-07-17 | 2017-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Anti-fuse on and/or in package |
JP5944445B2 (ja) * | 2014-07-18 | 2016-07-05 | Towa株式会社 | 樹脂封止電子部品の製造方法、突起電極付き板状部材、樹脂封止電子部品、及び突起電極付き板状部材の製造方法 |
JP6358431B2 (ja) * | 2014-08-25 | 2018-07-18 | 新光電気工業株式会社 | 電子部品装置及びその製造方法 |
JP2016063130A (ja) * | 2014-09-19 | 2016-04-25 | イビデン株式会社 | プリント配線板および半導体パッケージ |
JP6319013B2 (ja) * | 2014-09-24 | 2018-05-09 | 富士通株式会社 | 電子装置及び電子装置の製造方法 |
TWI566305B (zh) * | 2014-10-29 | 2017-01-11 | 巨擘科技股份有限公司 | 製造三維積體電路的方法 |
TWI566349B (zh) * | 2014-12-04 | 2017-01-11 | 矽品精密工業股份有限公司 | 封裝結構及其製法 |
US10354974B2 (en) * | 2014-12-11 | 2019-07-16 | Mediatek Inc. | Structure and formation method of chip package structure |
US9941226B2 (en) * | 2014-12-15 | 2018-04-10 | Industrial Technology Research Institute | Integrated millimeter-wave chip package |
US9859200B2 (en) * | 2014-12-29 | 2018-01-02 | STATS ChipPAC Pte. Ltd. | Integrated circuit packaging system with interposer support structure mechanism and method of manufacture thereof |
US9871013B2 (en) * | 2014-12-29 | 2018-01-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact area design for solder bonding |
US9601435B2 (en) | 2015-01-22 | 2017-03-21 | Qualcomm Incorporated | Semiconductor package with embedded components and method of making the same |
US9502397B1 (en) * | 2015-04-29 | 2016-11-22 | Deca Technologies, Inc. | 3D interconnect component for fully molded packages |
US10403669B2 (en) * | 2015-06-15 | 2019-09-03 | Sony Corporation | Semiconductor device and electronic device having a chip size package (CSP) stack |
JP6444269B2 (ja) | 2015-06-19 | 2018-12-26 | 新光電気工業株式会社 | 電子部品装置及びその製造方法 |
KR102367404B1 (ko) * | 2015-08-03 | 2022-02-25 | 삼성전자주식회사 | 반도체 패키지의 제조 방법 |
US9930783B2 (en) | 2016-03-24 | 2018-03-27 | Qualcomm Incorporated | Passive device assembly for accurate ground plane control |
KR101799668B1 (ko) * | 2016-04-07 | 2017-11-20 | 앰코 테크놀로지 코리아 주식회사 | 반도체 패키지 및 그 제조 방법 |
KR20170129983A (ko) | 2016-05-17 | 2017-11-28 | 삼성전자주식회사 | 발광소자 패키지, 이를 이용한 디스플레이 장치 및 그 제조방법 |
CN107424974A (zh) * | 2016-05-24 | 2017-12-01 | 胡迪群 | 具有埋入式噪声屏蔽墙的封装基板 |
JP2017212356A (ja) * | 2016-05-26 | 2017-11-30 | 京セラ株式会社 | 積層型基板およびその製造方法 |
US10741519B2 (en) * | 2016-07-11 | 2020-08-11 | Laird Technologies, Inc. | Systems of applying materials to components |
US10229859B2 (en) * | 2016-08-17 | 2019-03-12 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and a method of manufacturing the same |
JP2018032659A (ja) * | 2016-08-22 | 2018-03-01 | イビデン株式会社 | プリント配線板およびプリント配線板の製造方法 |
US9960328B2 (en) | 2016-09-06 | 2018-05-01 | Amkor Technology, Inc. | Semiconductor device and manufacturing method thereof |
TWI602275B (zh) * | 2016-10-14 | 2017-10-11 | 恆勁科技股份有限公司 | 封裝結構及其製作方法 |
US10079222B2 (en) * | 2016-11-16 | 2018-09-18 | Powertech Technology Inc. | Package-on-package structure and manufacturing method thereof |
US10204889B2 (en) * | 2016-11-28 | 2019-02-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure and method of forming thereof |
US20180160533A1 (en) * | 2016-12-05 | 2018-06-07 | Kinsus Interconnect Technology Corp. | Multilayer printed circuit board |
US10388637B2 (en) | 2016-12-07 | 2019-08-20 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming a 3D interposer system-in-package module |
US10797039B2 (en) | 2016-12-07 | 2020-10-06 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming a 3D interposer system-in-package module |
US10867924B2 (en) * | 2017-07-06 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package with redistribution structure and pre-made substrate on opposing sides for dual-side metal routing |
KR102358323B1 (ko) | 2017-07-17 | 2022-02-04 | 삼성전자주식회사 | 반도체 패키지 |
US10804115B2 (en) | 2017-08-03 | 2020-10-13 | General Electric Company | Electronics package with integrated interconnect structure and method of manufacturing thereof |
US10541209B2 (en) * | 2017-08-03 | 2020-01-21 | General Electric Company | Electronics package including integrated electromagnetic interference shield and method of manufacturing thereof |
US10879197B2 (en) * | 2017-08-30 | 2020-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and method of fabricating package structure |
US10636774B2 (en) | 2017-09-06 | 2020-04-28 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming a 3D integrated system-in-package module |
CN110199579B (zh) | 2017-09-14 | 2022-07-01 | 新电元工业株式会社 | 电子模块以及电子模块的制造方法 |
US10468384B2 (en) | 2017-09-15 | 2019-11-05 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming embedded die substrate, and system-in-package modules with the same |
KR102446861B1 (ko) | 2017-09-21 | 2022-09-23 | 삼성전자주식회사 | 적층 패키지 및 그의 제조 방법 |
WO2019131014A1 (ja) * | 2017-12-27 | 2019-07-04 | 株式会社村田製作所 | 弾性波装置 |
US10651052B2 (en) * | 2018-01-12 | 2020-05-12 | Advanced Semiconductor Engineering, Inc. | Semiconductor package structure and method for manufacturing the same |
TWI655739B (zh) * | 2018-04-19 | 2019-04-01 | 南亞電路板股份有限公司 | 封裝結構及其形成方法 |
KR102497572B1 (ko) | 2018-07-03 | 2023-02-09 | 삼성전자주식회사 | 반도체 패키지 및 그의 제조 방법 |
US10825774B2 (en) | 2018-08-01 | 2020-11-03 | Samsung Electronics Co., Ltd. | Semiconductor package |
US11430739B2 (en) * | 2018-10-30 | 2022-08-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of package structure with fan-out structure |
JP7242342B2 (ja) * | 2019-02-22 | 2023-03-20 | 三菱重工業株式会社 | マルチチップモジュール、電子機器およびマルチチップモジュールの製造方法 |
US10950530B2 (en) * | 2019-05-17 | 2021-03-16 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and method of manufacturing the same |
US11545435B2 (en) * | 2019-06-10 | 2023-01-03 | Qualcomm Incorporated | Double sided embedded trace substrate |
US10937736B2 (en) * | 2019-06-14 | 2021-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid integrated circuit package and method |
US11721657B2 (en) | 2019-06-14 | 2023-08-08 | Stmicroelectronics Pte Ltd | Wafer level chip scale package having varying thicknesses |
US10991656B2 (en) * | 2019-06-19 | 2021-04-27 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package |
US11211299B2 (en) * | 2019-06-27 | 2021-12-28 | Advanced Semiconductor Engineering, Inc. | Wiring structure having at least one sub-unit |
US11664300B2 (en) * | 2019-12-26 | 2023-05-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fan-out packages and methods of forming the same |
US11342316B2 (en) * | 2020-01-16 | 2022-05-24 | Mediatek Inc. | Semiconductor package |
WO2021146894A1 (zh) * | 2020-01-21 | 2021-07-29 | 鹏鼎控股(深圳)股份有限公司 | 内埋电子元件的电路板及制作方法 |
TW202201673A (zh) | 2020-03-17 | 2022-01-01 | 新加坡商安靠科技新加坡控股私人有限公司 | 半導體裝置和製造半導體裝置的方法 |
US11715699B2 (en) * | 2020-03-17 | 2023-08-01 | Amkor Technology Singapore Holding Pte. Ltd. | Semiconductor devices and methods of manufacturing semiconductor devices |
KR20210126228A (ko) | 2020-04-10 | 2021-10-20 | 삼성전자주식회사 | 반도체 패키지 |
JP2022188977A (ja) * | 2021-06-10 | 2022-12-22 | 新光電気工業株式会社 | 半導体装置及び半導体装置の製造方法 |
US11869848B2 (en) | 2021-08-11 | 2024-01-09 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of stacking devices using support frame |
US11735530B2 (en) | 2021-08-25 | 2023-08-22 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of integrating RF antenna interposer with semiconductor package |
US20230230908A1 (en) * | 2022-01-19 | 2023-07-20 | Qualcomm Incorporated | Package comprising a substrate with post interconnects and a solder resist layer having a cavity |
US20240063195A1 (en) * | 2022-08-16 | 2024-02-22 | Qualcomm Incorporated | Package comprising a first substrate, a second substrate and an electrical device coupled to a bottom surface of the second substrate |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001007472A (ja) * | 1999-06-17 | 2001-01-12 | Sony Corp | 電子回路装置およびその製造方法 |
JP2001267490A (ja) * | 2000-03-14 | 2001-09-28 | Ibiden Co Ltd | 半導体モジュール |
JP2003209366A (ja) * | 2002-01-15 | 2003-07-25 | Sony Corp | フレキシブル多層配線基板およびその製造方法 |
JP2004071858A (ja) * | 2002-08-07 | 2004-03-04 | Hitachi Cable Ltd | 配線板及び電子装置、ならびに配線板の製造方法及び電子装置の製造方法 |
JP2005150443A (ja) * | 2003-11-17 | 2005-06-09 | Sharp Corp | 積層型半導体装置およびその製造方法 |
JP2005340469A (ja) * | 2004-05-26 | 2005-12-08 | Matsushita Electric Ind Co Ltd | 回路基板用コンポジットシート、積層シート、シート構造体、回路基板、シート構造体の製造方法及び回路基板の製造方法 |
Family Cites Families (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6835898B2 (en) * | 1993-11-16 | 2004-12-28 | Formfactor, Inc. | Electrical contact structures formed by configuring a flexible wire to have a springable shape and overcoating the wire with at least one layer of a resilient conductive material, methods of mounting the contact structures to electronic components, and applications for employing the contact structures |
JP2944449B2 (ja) | 1995-02-24 | 1999-09-06 | 日本電気株式会社 | 半導体パッケージとその製造方法 |
WO1997001866A1 (en) * | 1995-06-29 | 1997-01-16 | Minnesota Mining And Manufacturing Company | Ball grid array package utilizing solder coated spheres |
JPH10178271A (ja) | 1996-12-19 | 1998-06-30 | Dainippon Printing Co Ltd | 多層配線基板の製造方法および多層配線基板 |
JP3362249B2 (ja) | 1997-11-07 | 2003-01-07 | ローム株式会社 | 半導体装置、およびその製造方法 |
JP3990814B2 (ja) | 1998-06-02 | 2007-10-17 | 松下電器産業株式会社 | 電子部品の製造方法および電子部品の製造装置 |
JP2000286380A (ja) * | 1999-03-30 | 2000-10-13 | Nec Corp | 半導体の実装構造および製造方法 |
JP3581816B2 (ja) | 2000-02-14 | 2004-10-27 | Towa株式会社 | フリップチップの樹脂注入方法 |
JP3680684B2 (ja) * | 2000-03-06 | 2005-08-10 | 株式会社村田製作所 | 絶縁体磁器、セラミック多層基板、セラミック電子部品及び積層セラミック電子部品 |
JP2001267343A (ja) * | 2000-03-17 | 2001-09-28 | Mitsubishi Electric Corp | 半導体装置の樹脂封止装置 |
US7247932B1 (en) * | 2000-05-19 | 2007-07-24 | Megica Corporation | Chip package with capacitor |
TW445612B (en) * | 2000-08-03 | 2001-07-11 | Siliconware Precision Industries Co Ltd | Solder ball array structure to control the degree of collapsing |
US6506681B2 (en) | 2000-12-06 | 2003-01-14 | Micron Technology, Inc. | Thin flip—chip method |
JP3589190B2 (ja) * | 2001-03-28 | 2004-11-17 | セイコーエプソン株式会社 | 液晶装置および電子機器 |
US7176506B2 (en) | 2001-08-28 | 2007-02-13 | Tessera, Inc. | High frequency chip packages with connecting elements |
US7049528B2 (en) * | 2002-02-06 | 2006-05-23 | Ibiden Co., Ltd. | Semiconductor chip mounting wiring board, manufacturing method for same, and semiconductor module |
JP3878878B2 (ja) | 2002-04-11 | 2007-02-07 | 京セラ株式会社 | 配線基板 |
JP2003347722A (ja) | 2002-05-23 | 2003-12-05 | Ibiden Co Ltd | 多層電子部品搭載用基板及びその製造方法 |
US7132311B2 (en) * | 2002-07-26 | 2006-11-07 | Intel Corporation | Encapsulation of a stack of semiconductor dice |
JP4221238B2 (ja) * | 2002-09-26 | 2009-02-12 | エルピーダメモリ株式会社 | メモリモジュール |
JP4052078B2 (ja) * | 2002-10-04 | 2008-02-27 | 富士通株式会社 | 半導体装置 |
TW567601B (en) * | 2002-10-18 | 2003-12-21 | Siliconware Precision Industries Co Ltd | Module device of stacked semiconductor package and method for fabricating the same |
JP2004153023A (ja) | 2002-10-30 | 2004-05-27 | Kyocera Corp | 高周波用多層回路基板 |
JP2004274035A (ja) | 2003-02-18 | 2004-09-30 | Matsushita Electric Ind Co Ltd | 電子部品内蔵モジュールとその製造方法 |
US7394663B2 (en) | 2003-02-18 | 2008-07-01 | Matsushita Electric Industrial Co., Ltd. | Electronic component built-in module and method of manufacturing the same |
JP3917946B2 (ja) | 2003-03-11 | 2007-05-23 | 富士通株式会社 | 積層型半導体装置 |
JP3858854B2 (ja) * | 2003-06-24 | 2006-12-20 | 富士通株式会社 | 積層型半導体装置 |
JP3879853B2 (ja) | 2003-10-10 | 2007-02-14 | セイコーエプソン株式会社 | 半導体装置、回路基板及び電子機器 |
JP4541753B2 (ja) * | 2004-05-10 | 2010-09-08 | 新光電気工業株式会社 | 電子部品実装構造の製造方法 |
JP4561969B2 (ja) | 2004-05-26 | 2010-10-13 | セイコーエプソン株式会社 | 半導体装置 |
US6987314B1 (en) * | 2004-06-08 | 2006-01-17 | Amkor Technology, Inc. | Stackable semiconductor package with solder on pads on which second semiconductor package is stacked |
JP2006108284A (ja) * | 2004-10-04 | 2006-04-20 | Sharp Corp | 半導体パッケージ |
JP2006117618A (ja) | 2004-10-25 | 2006-05-11 | Nippon Health Farm Kk | 肌質改善用セット |
JP5592055B2 (ja) * | 2004-11-03 | 2014-09-17 | テッセラ,インコーポレイテッド | 積層パッケージングの改良 |
JP4444088B2 (ja) | 2004-12-10 | 2010-03-31 | 新光電気工業株式会社 | 半導体装置 |
JP2006196709A (ja) * | 2005-01-13 | 2006-07-27 | Sharp Corp | 半導体装置およびその製造方法 |
JP4778725B2 (ja) * | 2005-05-09 | 2011-09-21 | アピックヤマダ株式会社 | 樹脂モールド装置 |
EP1962342A4 (en) * | 2005-12-14 | 2010-09-01 | Shinko Electric Ind Co | SUBSTRATE WITH INTEGRATED CHIP AND METHOD FOR MANUFACTURING THE SAME |
US7608921B2 (en) | 2006-12-07 | 2009-10-27 | Stats Chippac, Inc. | Multi-layer semiconductor package |
CA2841689C (en) * | 2009-02-05 | 2016-01-05 | Japan Aviation Electronics Industry, Limited | Optical connector apparatus |
-
2006
- 2006-12-12 EP EP06834519A patent/EP1962342A4/en not_active Withdrawn
- 2006-12-12 US US11/815,580 patent/US7989707B2/en active Active
- 2006-12-12 KR KR1020077018510A patent/KR100892935B1/ko active IP Right Grant
- 2006-12-12 JP JP2007518400A patent/JPWO2007069606A1/ja active Pending
- 2006-12-12 WO PCT/JP2006/324764 patent/WO2007069606A1/ja active Application Filing
- 2006-12-12 EP EP10193431A patent/EP2290682A3/en not_active Withdrawn
- 2006-12-13 TW TW095146596A patent/TW200737383A/zh unknown
-
2011
- 2011-06-23 US US13/167,203 patent/US8793868B2/en active Active
-
2014
- 2014-07-01 US US14/321,030 patent/US9451702B2/en active Active
-
2016
- 2016-08-19 US US15/241,482 patent/US9768122B2/en active Active
-
2017
- 2017-08-14 US US15/676,288 patent/US10134680B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001007472A (ja) * | 1999-06-17 | 2001-01-12 | Sony Corp | 電子回路装置およびその製造方法 |
JP2001267490A (ja) * | 2000-03-14 | 2001-09-28 | Ibiden Co Ltd | 半導体モジュール |
JP2003209366A (ja) * | 2002-01-15 | 2003-07-25 | Sony Corp | フレキシブル多層配線基板およびその製造方法 |
JP2004071858A (ja) * | 2002-08-07 | 2004-03-04 | Hitachi Cable Ltd | 配線板及び電子装置、ならびに配線板の製造方法及び電子装置の製造方法 |
JP2005150443A (ja) * | 2003-11-17 | 2005-06-09 | Sharp Corp | 積層型半導体装置およびその製造方法 |
JP2005340469A (ja) * | 2004-05-26 | 2005-12-08 | Matsushita Electric Ind Co Ltd | 回路基板用コンポジットシート、積層シート、シート構造体、回路基板、シート構造体の製造方法及び回路基板の製造方法 |
Non-Patent Citations (1)
Title |
---|
See also references of EP1962342A4 * |
Cited By (52)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10134680B2 (en) | 2005-12-14 | 2018-11-20 | Shinko Electric Industries Co., Ltd. | Electronic part embedded substrate and method of producing an electronic part embedded substrate |
US8793868B2 (en) | 2005-12-14 | 2014-08-05 | Shinko Electric Industries Co., Ltd. | Chip embedded substrate and method of producing the same |
US9451702B2 (en) | 2005-12-14 | 2016-09-20 | Shinko Electric Industries Co., Ltd. | Chip embedded substrate and method of producing the same |
US7989707B2 (en) | 2005-12-14 | 2011-08-02 | Shinko Electric Industries Co., Ltd. | Chip embedded substrate and method of producing the same |
US9768122B2 (en) | 2005-12-14 | 2017-09-19 | Shinko Electric Industries Co., Ltd. | Electronic part embedded substrate and method of producing an electronic part embedded substrate |
US9263361B2 (en) | 2006-11-10 | 2016-02-16 | Stats Chippac, Ltd. | Semiconductor device having a vertical interconnect structure using stud bumps |
JP2009105302A (ja) * | 2007-10-25 | 2009-05-14 | Panasonic Corp | 部品内蔵プリント配線基板および部品内蔵プリント配線基板の製造方法 |
US8418358B2 (en) | 2007-10-25 | 2013-04-16 | Panasonic Corporation | Wiring board with built-in component and method for manufacturing wiring board with built-in component |
JP2009129960A (ja) * | 2007-11-20 | 2009-06-11 | Nec Electronics Corp | 半導体装置およびその製造方法 |
US8208268B2 (en) | 2007-11-26 | 2012-06-26 | Shinko Electric Industries Co., Ltd. | Semiconductor apparatus |
JP2009130196A (ja) * | 2007-11-26 | 2009-06-11 | Shinko Electric Ind Co Ltd | 半導体装置 |
JP2009141169A (ja) * | 2007-12-07 | 2009-06-25 | Shinko Electric Ind Co Ltd | 半導体装置 |
US20090190706A1 (en) * | 2008-01-25 | 2009-07-30 | Huang Chung-Er | Substrate module having an embedded phase-locked loop, integerated system using the same, and fabricating method thereof |
US8749038B2 (en) * | 2008-01-25 | 2014-06-10 | Azurewave Technologies, Inc. | Substrate module having an embedded phase-locked loop, integerated system using the same, and fabricating method thereof |
WO2010001597A1 (ja) * | 2008-06-30 | 2010-01-07 | 三洋電機株式会社 | 素子搭載用基板、半導体モジュール、半導体装置、素子搭載用基板の製造方法および半導体装置の製造方法、ならびに携帯機器 |
JP2010097991A (ja) * | 2008-10-14 | 2010-04-30 | Shinko Electric Ind Co Ltd | 積層配線基板の樹脂封止方法及び樹脂封止装置 |
US8062571B2 (en) | 2008-10-14 | 2011-11-22 | Shinko Electric Industries Co.. Ltd. | Resin sealing method in stacked wiring substrate |
US8269335B2 (en) | 2008-10-21 | 2012-09-18 | Panasonic Corporation | Multilayer semiconductor device and electronic equipment |
WO2010047014A1 (ja) * | 2008-10-21 | 2010-04-29 | パナソニック株式会社 | 積層型半導体装置及び電子機器 |
JP2010103129A (ja) * | 2008-10-21 | 2010-05-06 | Panasonic Corp | 積層型半導体装置及び電子機器 |
US8106495B2 (en) | 2008-12-17 | 2012-01-31 | Shinko Electric Industries Co., Ltd. | Semiconductor apparatus and manufacturing method thereof |
US20140203443A1 (en) * | 2009-03-17 | 2014-07-24 | Stats Chippac, Ltd. | Semiconductor Device and Method of Providing Z-Interconnect Conductive Pillars with Inner Polymer Core |
US9640504B2 (en) * | 2009-03-17 | 2017-05-02 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of providing z-interconnect conductive pillars with inner polymer core |
JP2011258742A (ja) * | 2010-06-09 | 2011-12-22 | Sumitomo Electric Printed Circuit Inc | プリント配線板の接続構造、配線板接続体及び電子機器 |
JP2014502057A (ja) * | 2010-12-10 | 2014-01-23 | テッセラ,インコーポレイテッド | 相互接続構造体 |
US8994134B2 (en) | 2011-12-22 | 2015-03-31 | Shinko Electric Industires Co., Ltd. | Electronic device and method of manufacturing the same |
DE102012109922A1 (de) * | 2012-04-16 | 2013-10-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package-on-Package-Struktur und Verfahren zur Herstellung derselben |
DE102012109922B4 (de) * | 2012-04-16 | 2020-04-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package-on-Package-Struktur und Verfahren zur Herstellung derselben |
CN103400829A (zh) * | 2012-08-01 | 2013-11-20 | 日月光半导体制造股份有限公司 | 半导体封装件及其制造方法 |
US9036362B2 (en) | 2012-08-29 | 2015-05-19 | Shinko Electric Industries Co., Ltd. | Electronic component incorporated substrate |
US9137900B2 (en) | 2012-08-29 | 2015-09-15 | Shinko Electric Industries Co., Ltd. | Electronic component incorporated substrate and method for manufacturing electronic component incorporated substrate |
JP2014049476A (ja) * | 2012-08-29 | 2014-03-17 | Shinko Electric Ind Co Ltd | 電子部品内蔵基板及び電子部品内蔵基板の製造方法 |
US9524931B2 (en) | 2014-02-12 | 2016-12-20 | Shinko Electric Industries Co., Ltd. | Wiring substrate, semiconductor package, and method for manufacturing semiconductor package |
US9818681B2 (en) | 2014-12-25 | 2017-11-14 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
US10535626B2 (en) | 2015-07-10 | 2020-01-14 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
US11710718B2 (en) | 2015-07-10 | 2023-07-25 | Adeia Semiconductor Technologies Llc | Structures and methods for low temperature bonding using nanoparticles |
US10892246B2 (en) | 2015-07-10 | 2021-01-12 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
US10886250B2 (en) | 2015-07-10 | 2021-01-05 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
US9818713B2 (en) | 2015-07-10 | 2017-11-14 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
US9773763B2 (en) | 2016-01-28 | 2017-09-26 | Shinko Electric Industries Co., Ltd. | Semiconductor device |
US9935053B2 (en) | 2016-01-28 | 2018-04-03 | Shinko Electric Industries Co., Ltd. | Electronic component integrated substrate |
JP2018019076A (ja) * | 2016-07-28 | 2018-02-01 | サムソン エレクトロ−メカニックス カンパニーリミテッド. | プリント回路基板 |
US12027487B2 (en) | 2016-10-27 | 2024-07-02 | Adeia Semiconductor Technologies Llc | Structures for low temperature bonding using nanoparticles |
US11973056B2 (en) | 2016-10-27 | 2024-04-30 | Adeia Semiconductor Technologies Llc | Methods for low temperature bonding using nanoparticles |
JP2017199937A (ja) * | 2017-08-01 | 2017-11-02 | 新光電気工業株式会社 | 電子部品内蔵基板及びその製造方法 |
US10727175B2 (en) | 2017-12-25 | 2020-07-28 | Shinko Electric Industries Co., Ltd. | Electronic component-incorporating substrate and sheet substrate |
US11705400B2 (en) | 2018-12-10 | 2023-07-18 | Shinko Electric Industries Co., Ltd. | Semiconductor package |
JP2019057741A (ja) * | 2019-01-17 | 2019-04-11 | 東芝メモリ株式会社 | 半導体装置および半導体装置の製造方法 |
US11929342B2 (en) | 2019-10-30 | 2024-03-12 | Shinko Electric Industries Co., Ltd. | Semiconductor device with leads having step surfaces |
KR20210052244A (ko) | 2019-10-30 | 2021-05-10 | 신꼬오덴기 고교 가부시키가이샤 | 반도체 장치 및 반도체 장치의 제조 방법 |
WO2022209737A1 (ja) * | 2021-03-31 | 2022-10-06 | 株式会社村田製作所 | 高周波モジュール及び通信装置 |
KR20230004283A (ko) | 2021-06-30 | 2023-01-06 | 신꼬오덴기 고교 가부시키가이샤 | 반도체 장치 |
Also Published As
Publication number | Publication date |
---|---|
US20090008765A1 (en) | 2009-01-08 |
KR100892935B1 (ko) | 2009-04-09 |
US7989707B2 (en) | 2011-08-02 |
US20110256662A1 (en) | 2011-10-20 |
EP1962342A1 (en) | 2008-08-27 |
EP1962342A4 (en) | 2010-09-01 |
US10134680B2 (en) | 2018-11-20 |
US8793868B2 (en) | 2014-08-05 |
US20170365559A1 (en) | 2017-12-21 |
EP2290682A3 (en) | 2011-10-05 |
US9768122B2 (en) | 2017-09-19 |
US20160358858A1 (en) | 2016-12-08 |
US9451702B2 (en) | 2016-09-20 |
JPWO2007069606A1 (ja) | 2009-05-21 |
KR20070100355A (ko) | 2007-10-10 |
TW200737383A (en) | 2007-10-01 |
EP2290682A2 (en) | 2011-03-02 |
TWI361467B (ja) | 2012-04-01 |
US20140313681A1 (en) | 2014-10-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2007069606A1 (ja) | チップ内蔵基板およびチップ内蔵基板の製造方法 | |
JP4182140B2 (ja) | チップ内蔵基板 | |
JP4055717B2 (ja) | 半導体装置およびその製造方法 | |
JP4182144B2 (ja) | チップ内蔵基板の製造方法 | |
US9165900B2 (en) | Semiconductor package and process for fabricating same | |
JP3813402B2 (ja) | 半導体装置の製造方法 | |
US8096049B2 (en) | Method of manufacturing a multilayer wiring board | |
JP2006019368A (ja) | インターポーザ及びその製造方法並びに半導体装置 | |
JP2013118255A (ja) | 配線基板及びその製造方法、半導体パッケージ | |
US10720392B2 (en) | Wiring substrate | |
JP7202785B2 (ja) | 配線基板及び配線基板の製造方法 | |
US10593621B2 (en) | Semiconductor device with barrier layer | |
JP2015225895A (ja) | プリント配線板および半導体パッケージ、ならびにプリント配線板の製造方法 | |
US11658104B2 (en) | Intermediate substrate and fabrication method thereof | |
JP2008182039A (ja) | 多層配線板およびその製造方法 | |
JP4321758B2 (ja) | 半導体装置 | |
US20230300990A1 (en) | Component-containing substrate | |
US20230411264A1 (en) | Laminated wiring board | |
KR101283747B1 (ko) | 인쇄회로기판 및 그의 제조 방법 | |
US20240015888A1 (en) | Wiring board | |
KR101231443B1 (ko) | 인쇄회로기판 및 그의 제조 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 2007518400 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006834519 Country of ref document: EP Ref document number: 11815580 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020077018510 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200680004823.5 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
NENP | Non-entry into the national phase |
Ref country code: DE |