PL3916771T3 - Podłoże opakowaniowe i urządzenie półprzewodnikowe zawierające takie podłoże - Google Patents

Podłoże opakowaniowe i urządzenie półprzewodnikowe zawierające takie podłoże

Info

Publication number
PL3916771T3
PL3916771T3 PL20769733.5T PL20769733T PL3916771T3 PL 3916771 T3 PL3916771 T3 PL 3916771T3 PL 20769733 T PL20769733 T PL 20769733T PL 3916771 T3 PL3916771 T3 PL 3916771T3
Authority
PL
Poland
Prior art keywords
same
semiconductor device
packaging substrate
packaging
substrate
Prior art date
Application number
PL20769733.5T
Other languages
English (en)
Inventor
Sungjin Kim
Youngho RHO
Jincheol Kim
Byungkyu JANG
Original Assignee
Absolics Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Absolics Inc. filed Critical Absolics Inc.
Publication of PL3916771T3 publication Critical patent/PL3916771T3/pl

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/15Ceramic or glass substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4857Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/367Cooling facilitated by shape of device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
    • H01L23/485Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes) consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/50Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/525Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5386Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/486Via connections through the substrate with or without pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73259Bump and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5383Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Ceramic Engineering (AREA)
  • Geometry (AREA)
  • Chemical & Material Sciences (AREA)
  • Manufacturing & Machinery (AREA)
  • Materials Engineering (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
PL20769733.5T 2019-03-12 2020-03-12 Podłoże opakowaniowe i urządzenie półprzewodnikowe zawierające takie podłoże PL3916771T3 (pl)

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
US201962817003P 2019-03-12 2019-03-12
US201962816984P 2019-03-12 2019-03-12
US201962817027P 2019-03-12 2019-03-12
US201962825216P 2019-03-28 2019-03-28
US201962826122P 2019-03-29 2019-03-29
US201962826144P 2019-03-29 2019-03-29
PCT/KR2020/003476 WO2020185016A1 (ko) 2019-03-12 2020-03-12 패키징 기판 및 이를 포함하는 반도체 장치

Publications (1)

Publication Number Publication Date
PL3916771T3 true PL3916771T3 (pl) 2025-09-01

Family

ID=72427150

Family Applications (1)

Application Number Title Priority Date Filing Date
PL20769733.5T PL3916771T3 (pl) 2019-03-12 2020-03-12 Podłoże opakowaniowe i urządzenie półprzewodnikowe zawierające takie podłoże

Country Status (8)

Country Link
US (2) US11652039B2 (pl)
EP (1) EP3916771B1 (pl)
JP (2) JP7228697B2 (pl)
KR (2) KR102653023B1 (pl)
CN (2) CN115440697B (pl)
ES (1) ES3033139T3 (pl)
PL (1) PL3916771T3 (pl)
WO (1) WO2020185016A1 (pl)

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP7228697B2 (ja) * 2019-03-12 2023-02-24 アブソリックス インコーポレイテッド パッケージング基板及びこれを含む半導体装置
CN114503790B (zh) * 2020-06-29 2025-03-21 庆鼎精密电子(淮安)有限公司 内埋式电路板及其制作方法
CN112867243A (zh) * 2021-01-06 2021-05-28 英韧科技(上海)有限公司 多层电路板
KR102515303B1 (ko) 2021-04-30 2023-03-29 앱솔릭스 인코포레이티드 패키징 기판 및 이를 포함하는 반도체 장치
US11854922B2 (en) * 2021-06-21 2023-12-26 Texas Instruments Incorporated Semicondutor package substrate with die cavity and redistribution layer
US20240096724A1 (en) * 2021-08-30 2024-03-21 Absolics Inc. Packaging substrate, semiconductor package, packaging substrate preparation method, and semiconductor package preparation method
US20230079607A1 (en) * 2021-09-13 2023-03-16 Intel Corporation Fine bump pitch die to die tiling incorporating an inverted glass interposer
KR102613002B1 (ko) * 2021-09-30 2023-12-13 한국전자기술연구원 반도체 패키지 및 그 제조방법
US20230197697A1 (en) * 2021-12-16 2023-06-22 Intel Corporation Microelectronic assemblies with glass substrates and thin film capacitors
US20230197646A1 (en) * 2021-12-21 2023-06-22 Intel Corporation Low loss microstrip and stripline routing with blind trench vias for high speed signaling on a glass core
US12464759B2 (en) * 2022-08-18 2025-11-04 Macom Technology Solutions Holdings, Inc. High electron mobility transistors having reduced drain current drift and methods of fabricating such devices
CN116130456A (zh) * 2022-09-14 2023-05-16 珠海越亚半导体股份有限公司 一种芯片高密度互连封装结构及其制作方法
KR102855264B1 (ko) * 2022-11-22 2025-09-03 앱솔릭스 인코포레이티드 패키징 기판 및 이를 포함하는 반도체 패키지
KR20240165255A (ko) * 2023-05-15 2024-11-22 앱솔릭스 인코포레이티드 소자 내장 기판 및 이의 제조방법
JP2025024456A (ja) * 2023-08-07 2025-02-20 ソニーセミコンダクタソリューションズ株式会社 発光素子および測距装置
US20250079244A1 (en) * 2023-08-30 2025-03-06 Absolics Inc. Method of manufacturing packaging substrate and packaging substrate manufactured thereby
US20250112098A1 (en) * 2023-09-28 2025-04-03 Absolics Inc. Packaging substrate, method of manufacturing an element package and method of manufacturing packaging substrate
KR20250063190A (ko) * 2023-10-31 2025-05-08 앱솔릭스 인코포레이티드 패키징 기판 및 패키징 기판의 제조 방법
EP4560693A1 (en) * 2023-11-23 2025-05-28 Absolics Inc. Packaging substrate and manufacturing method of packaging substrate
JP2025088734A (ja) * 2023-11-30 2025-06-11 アブソリックス インコーポレイテッド パッケージング基板及びパッケージング基板の製造方法
CN120640514A (zh) * 2024-03-11 2025-09-12 奥特斯奥地利科技与系统技术有限公司 部件承载件和制造部件承载件的方法
TWI886921B (zh) * 2024-04-24 2025-06-11 矽品精密工業股份有限公司 電子封裝件及其製法

Family Cites Families (171)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4835598A (en) 1985-06-13 1989-05-30 Matsushita Electric Works, Ltd. Wiring board
US5081563A (en) 1990-04-27 1992-01-14 International Business Machines Corporation Multi-layer package incorporating a recessed cavity for a semiconductor chip
US5304743A (en) 1992-05-12 1994-04-19 Lsi Logic Corporation Multilayer IC semiconductor package
JP3173250B2 (ja) 1993-10-25 2001-06-04 ソニー株式会社 樹脂封止型半導体装置の製造方法
KR0184043B1 (ko) 1995-08-01 1999-05-01 구자홍 브이오디용 멀티인터페이스 시스템
KR0150124B1 (ko) 1995-12-13 1998-10-15 김광호 액정표시장치 글래스 적재용 카세트 및 지그
JP3152209B2 (ja) * 1998-07-07 2001-04-03 日本電気株式会社 半導体装置及びその製造方法
ES2281188T3 (es) 1998-09-10 2007-09-16 Viasystems Group, Inc. Micro-via no circular.
JP2000142876A (ja) 1999-01-01 2000-05-23 Sharp Corp 基板収納カセット
JP3878663B2 (ja) * 1999-06-18 2007-02-07 日本特殊陶業株式会社 配線基板の製造方法及び配線基板
JP4605184B2 (ja) 1999-08-25 2011-01-05 日立化成工業株式会社 配線接続材料及びそれを用いた配線板製造方法
JP3973340B2 (ja) 1999-10-05 2007-09-12 Necエレクトロニクス株式会社 半導体装置、配線基板、及び、それらの製造方法
KR100361464B1 (ko) 2000-05-24 2002-11-18 엘지.필립스 엘시디 주식회사 기판 수납용 카세트
KR20020008574A (ko) 2000-07-24 2002-01-31 김영민 멀티 포크형 엔드 이펙터 및 유리기판의 반송방법
KR100720090B1 (ko) 2000-08-29 2007-05-18 삼성전자주식회사 액정 표시 장치용 글래스 적재 카세트
EP1220309A1 (en) * 2000-12-28 2002-07-03 STMicroelectronics S.r.l. Manufacturing method of an electronic device package
JP4092890B2 (ja) 2001-05-31 2008-05-28 株式会社日立製作所 マルチチップモジュール
JP4012375B2 (ja) 2001-05-31 2007-11-21 株式会社ルネサステクノロジ 配線基板およびその製造方法
KR200266536Y1 (ko) 2001-07-12 2002-02-28 (주)상아프론테크 액정표시장치 글래스 적재용 카세트의 사이드 프레임
JP3998984B2 (ja) 2002-01-18 2007-10-31 富士通株式会社 回路基板及びその製造方法
KR100447323B1 (ko) 2002-03-22 2004-09-07 주식회사 하이닉스반도체 반도체 소자의 물리기상 증착 방법
US20040107569A1 (en) 2002-12-05 2004-06-10 John Guzek Metal core substrate packaging
EP1435651B1 (en) 2003-01-02 2012-11-07 E.I. Du Pont De Nemours And Company Process for the constrained sintering of asymetrically configured dielectric layers
JP2004311919A (ja) 2003-02-21 2004-11-04 Shinko Electric Ind Co Ltd スルーホールフィル方法
JP4265281B2 (ja) 2003-05-22 2009-05-20 日立化成工業株式会社 多層回路基板、半導体チップ搭載基板及び半導体パッケージ、並びにそれらの製造方法
JP4771808B2 (ja) 2003-09-24 2011-09-14 イビデン株式会社 半導体装置
KR20050044989A (ko) 2003-11-08 2005-05-16 내일시스템주식회사 액정 패널용 유리기판 운반용 트레이
JP3951055B2 (ja) 2004-02-18 2007-08-01 セイコーエプソン株式会社 有機エレクトロルミネッセンス装置及び電子機器
US7214475B2 (en) 2004-03-29 2007-05-08 Christoph Georg Erben Compound for optical materials and methods of fabrication
US7416789B2 (en) 2004-11-01 2008-08-26 H.C. Starck Inc. Refractory metal substrate with improved thermal conductivity
US20060182556A1 (en) 2005-01-10 2006-08-17 Au Optronics Corporation Substrate transportation device (wire)
US7299111B2 (en) 2005-02-04 2007-11-20 Johnson Controls Technology Company Method of clearing an HVAC control fault code memory
JP2006293257A (ja) 2005-04-08 2006-10-26 Samsung Electronics Co Ltd 表示パネル用ガラスを積載するためのガラスカセット
CN101189921A (zh) 2005-06-01 2008-05-28 松下电器产业株式会社 电路基板和其制造方法以及使用该电路基板的电子部件
JP4804083B2 (ja) 2005-09-15 2011-10-26 旭化成イーマテリアルズ株式会社 導電性金属ペースト
KR100687557B1 (ko) 2005-12-07 2007-02-27 삼성전기주식회사 뒤틀림이 개선된 기판 및 기판형성방법
KR100747023B1 (ko) 2006-01-19 2007-08-07 삼성전기주식회사 다층 인쇄회로기판 및 그 제작방법
TWI433626B (zh) 2006-03-17 2014-04-01 Ngk Spark Plug Co 配線基板之製造方法及印刷用遮罩
JP2007281251A (ja) 2006-04-07 2007-10-25 E I Du Pont De Nemours & Co サポートバーおよび基板カセット
JP2007281252A (ja) 2006-04-07 2007-10-25 E I Du Pont De Nemours & Co 基板カセット
KR100794961B1 (ko) 2006-07-04 2008-01-16 주식회사제4기한국 인쇄회로기판 제조용 psap 방법
US20080017407A1 (en) 2006-07-24 2008-01-24 Ibiden Co., Ltd. Interposer and electronic device using the same
US20100044089A1 (en) 2007-03-01 2010-02-25 Akinobu Shibuya Interposer integrated with capacitors and method for manufacturing the same
US20080217761A1 (en) 2007-03-08 2008-09-11 Advanced Chip Engineering Technology Inc. Structure of semiconductor device package and method of the same
KR100859206B1 (ko) 2007-03-15 2008-09-18 주식회사제4기한국 플라즈마를 이용한 lvh 제조방법
JP4840245B2 (ja) 2007-04-27 2011-12-21 株式会社日立製作所 マルチチップモジュール
JP5496445B2 (ja) * 2007-06-08 2014-05-21 ルネサスエレクトロニクス株式会社 半導体装置の製造方法
JP2008311508A (ja) * 2007-06-15 2008-12-25 Shinko Electric Ind Co Ltd 電子部品パッケージおよびその製造方法
JP2009295862A (ja) 2008-06-06 2009-12-17 Mitsubishi Electric Corp 高周波樹脂パッケージ
TWI402017B (zh) 2008-07-23 2013-07-11 日本電氣股份有限公司 半導體裝置及其製造方法
JP2010080679A (ja) 2008-09-26 2010-04-08 Kyocera Corp 半導体装置の製造方法
EP2338171B1 (en) 2008-10-15 2015-09-23 ÅAC Microtec AB Method for making an interconnection via
KR100993220B1 (ko) 2008-10-22 2010-11-10 주식회사 디이엔티 노광장비용 카세트의 위치 정렬장치
KR101058685B1 (ko) 2009-02-26 2011-08-22 삼성전기주식회사 패키지 기판 및 이의 제조 방법
WO2010150297A1 (ja) 2009-06-22 2010-12-29 三菱電機株式会社 半導体パッケージおよび当該半導体パッケージの実装構造
US8774580B2 (en) * 2009-12-02 2014-07-08 Alcatel Lucent Turning mirror for photonic integrated circuits
CN102097330B (zh) 2009-12-11 2013-01-02 日月光半导体(上海)股份有限公司 封装基板的导通结构及其制造方法
US9420707B2 (en) 2009-12-17 2016-08-16 Intel Corporation Substrate for integrated circuit devices including multi-layer glass core and methods of making the same
WO2011109648A1 (en) 2010-03-03 2011-09-09 Georgia Tech Research Corporation Through-package-via (tpv) structures on inorganic interposer and methods for fabricating same
KR101179386B1 (ko) 2010-04-08 2012-09-03 성균관대학교산학협력단 패키지 기판의 제조방법
JP2011228495A (ja) 2010-04-20 2011-11-10 Asahi Glass Co Ltd 半導体デバイス貫通電極形成用のガラス基板の製造方法および半導体デバイス貫通電極形成用のガラス基板
JPWO2011132600A1 (ja) 2010-04-20 2013-07-18 旭硝子株式会社 半導体デバイス貫通電極用のガラス基板
US8846451B2 (en) 2010-07-30 2014-09-30 Applied Materials, Inc. Methods for depositing metal in high aspect ratio features
US8584354B2 (en) 2010-08-26 2013-11-19 Corning Incorporated Method for making glass interposer panels
WO2012061304A1 (en) 2010-11-02 2012-05-10 Georgia Tech Research Corporation Ultra-thin interposer assemblies with through vias
KR20120051992A (ko) 2010-11-15 2012-05-23 삼성전기주식회사 방열 기판 및 그 제조 방법, 그리고 상기 방열 기판을 구비하는 패키지 구조체
CN102122691B (zh) 2011-01-18 2015-06-10 王楚雯 Led外延片、led结构及led结构的形成方法
JP5855905B2 (ja) 2010-12-16 2016-02-09 日本特殊陶業株式会社 多層配線基板及びその製造方法
JP2013038374A (ja) 2011-01-20 2013-02-21 Ibiden Co Ltd 配線板及びその製造方法
WO2012121373A1 (ja) * 2011-03-09 2012-09-13 日立化成工業株式会社 半導体素子搭載用パッケージ基板の製造方法、半導体素子搭載用パッケージ基板及び半導体パッケージ
US9420708B2 (en) 2011-03-29 2016-08-16 Ibiden Co., Ltd. Method for manufacturing multilayer printed wiring board
KR101160120B1 (ko) 2011-04-01 2012-06-26 한밭대학교 산학협력단 유리기판의 금속 배선 방법 및 이를 이용한 유리기판
US20130050227A1 (en) 2011-08-30 2013-02-28 Qualcomm Mems Technologies, Inc. Glass as a substrate material and a final package for mems and ic devices
JP5820673B2 (ja) 2011-09-15 2015-11-24 新光電気工業株式会社 半導体装置及びその製造方法
TWI437672B (zh) 2011-12-16 2014-05-11 利用氣體充壓以抑制載板翹曲的載板固定方法
US9117730B2 (en) 2011-12-29 2015-08-25 Ibiden Co., Ltd. Printed wiring board and method for manufacturing printed wiring board
US20130293482A1 (en) 2012-05-04 2013-11-07 Qualcomm Mems Technologies, Inc. Transparent through-glass via
US8816218B2 (en) 2012-05-29 2014-08-26 Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. Multilayer electronic structures with vias having different dimensions
JP6083152B2 (ja) * 2012-08-24 2017-02-22 ソニー株式会社 配線基板及び配線基板の製造方法
JP6007044B2 (ja) 2012-09-27 2016-10-12 新光電気工業株式会社 配線基板
JP6114527B2 (ja) 2012-10-05 2017-04-12 新光電気工業株式会社 配線基板及びその製造方法
JP2015038912A (ja) * 2012-10-25 2015-02-26 イビデン株式会社 電子部品内蔵配線板およびその製造方法
US9113574B2 (en) * 2012-10-25 2015-08-18 Ibiden Co., Ltd. Wiring board with built-in electronic component and method for manufacturing the same
JP2014127701A (ja) 2012-12-27 2014-07-07 Ibiden Co Ltd 配線板及びその製造方法
JP2014139963A (ja) 2013-01-21 2014-07-31 Ngk Spark Plug Co Ltd ガラス基板の製造方法
US20140247269A1 (en) * 2013-03-04 2014-09-04 Qualcomm Mems Technologies, Inc. High density, low loss 3-d through-glass inductor with magnetic core
CN118684438A (zh) 2013-03-15 2024-09-24 肖特玻璃科技(苏州)有限公司 化学钢化的柔性超薄玻璃
US20140326686A1 (en) 2013-05-06 2014-11-06 Shenzhen China Star Optoelectronics Technology Co., Ltd. Substrate cartridge
KR101468680B1 (ko) 2013-05-09 2014-12-04 (주)옵토레인 인터포저 기판의 관통전극 형성 방법 및 인터포저 기판을 포함하는 반도체 패키지
JP2014236029A (ja) 2013-05-31 2014-12-15 イビデン株式会社 プリント配線板及びプリント配線板の製造方法
JP5993812B2 (ja) 2013-07-10 2016-09-14 富士フイルム株式会社 導電膜の製造方法
KR20150014167A (ko) 2013-07-29 2015-02-06 삼성전기주식회사 유리 코어가 구비된 인쇄회로기판
KR101531097B1 (ko) 2013-08-22 2015-06-23 삼성전기주식회사 인터포저 기판 및 이의 제조방법
US9296646B2 (en) 2013-08-29 2016-03-29 Corning Incorporated Methods for forming vias in glass substrates
US9263370B2 (en) 2013-09-27 2016-02-16 Qualcomm Mems Technologies, Inc. Semiconductor device with via bar
JP2015080800A (ja) 2013-10-23 2015-04-27 旭硝子株式会社 レーザ光を用いてガラス基板に貫通孔を形成する方法
JP6201663B2 (ja) 2013-11-13 2017-09-27 大日本印刷株式会社 貫通電極基板の製造方法、貫通電極基板、および半導体装置
US10293436B2 (en) 2013-12-17 2019-05-21 Corning Incorporated Method for rapid laser drilling of holes in glass and products made therefrom
JP6505726B2 (ja) 2014-01-31 2019-04-24 コーニング インコーポレイテッド 半導体チップを相互接続するためのインタポーザを提供するための方法及び装置
JP6273873B2 (ja) 2014-02-04 2018-02-07 大日本印刷株式会社 ガラスインターポーザー基板の製造方法
US9935090B2 (en) * 2014-02-14 2018-04-03 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate design for semiconductor packages and method of forming same
US9768090B2 (en) * 2014-02-14 2017-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate design for semiconductor packages and method of forming same
US10026671B2 (en) * 2014-02-14 2018-07-17 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate design for semiconductor packages and method of forming same
KR102155740B1 (ko) 2014-02-21 2020-09-14 엘지이노텍 주식회사 인쇄회로기판 및 이의 제조 방법
WO2015183915A1 (en) 2014-05-27 2015-12-03 The University Of Florida Research Foundation, Inc. Glass interposer integrated high quality electronic components and systems
JP6466252B2 (ja) 2014-06-19 2019-02-06 株式会社ジェイデバイス 半導体パッケージ及びその製造方法
JP2016009844A (ja) 2014-06-26 2016-01-18 ソニー株式会社 半導体装置および半導体装置の製造方法
JP6387712B2 (ja) 2014-07-07 2018-09-12 イビデン株式会社 プリント配線板
CN106663880B (zh) 2014-08-29 2019-07-30 三井金属矿业株式会社 导电体的连接结构及其制造方法、导电性组合物以及电子部件模块
WO2016052221A1 (ja) 2014-09-30 2016-04-07 株式会社村田製作所 半導体パッケージおよびその実装構造
US20160111380A1 (en) 2014-10-21 2016-04-21 Georgia Tech Research Corporation New structure of microelectronic packages with edge protection by coating
EP3215473A1 (en) 2014-11-05 2017-09-13 Corning Incorporated Glass articles with non-planar features and alkali-free glass elements
JP6539992B2 (ja) 2014-11-14 2019-07-10 凸版印刷株式会社 配線回路基板、半導体装置、配線回路基板の製造方法、半導体装置の製造方法
JP2016111221A (ja) 2014-12-08 2016-06-20 日本特殊陶業株式会社 配線基板の製造方法及び配線基板
KR102380304B1 (ko) * 2015-01-23 2022-03-30 삼성전기주식회사 전자부품 내장 기판 및 그 제조방법
KR101696705B1 (ko) * 2015-01-30 2017-01-17 주식회사 심텍 칩 내장형 pcb 및 그 제조 방법과, 그 적층 패키지
US9778226B2 (en) 2015-02-19 2017-10-03 Saudi Arabian Oil Company Slug flow monitoring and gas measurement
US9585257B2 (en) 2015-03-25 2017-02-28 Globalfoundries Inc. Method of forming a glass interposer with thermal vias
CN104714317B (zh) 2015-04-07 2017-06-23 合肥鑫晟光电科技有限公司 一种卡匣及基板转移装置
KR102172630B1 (ko) 2015-04-16 2020-11-04 삼성전기주식회사 반도체 소자 패키지 및 그 제조방법
JP6596906B2 (ja) 2015-04-30 2019-10-30 大日本印刷株式会社 貫通電極基板並びに貫通電極基板を用いたインターポーザ及び半導体装置
TWI544580B (zh) 2015-05-01 2016-08-01 頎邦科技股份有限公司 具中空腔室之半導體封裝製程
US9984979B2 (en) 2015-05-11 2018-05-29 Samsung Electro-Mechanics Co., Ltd. Fan-out semiconductor package and method of manufacturing the same
KR20160132751A (ko) 2015-05-11 2016-11-21 삼성전기주식회사 전자부품 패키지 및 그 제조방법
KR102425753B1 (ko) 2015-06-01 2022-07-28 삼성전기주식회사 인쇄회로기판, 인쇄회로기판의 제조 방법 및 이를 포함하는 반도체 패키지
JP6657609B2 (ja) 2015-06-12 2020-03-04 凸版印刷株式会社 配線回路基板、半導体装置、配線回路基板の製造方法および半導体装置の製造方法
CN105035717B (zh) 2015-06-23 2019-09-06 合肥鑫晟光电科技有限公司 装卸卡匣的系统和装卸卡匣的方法
JP6645502B2 (ja) 2015-07-24 2020-02-14 Agc株式会社 ガラス基板、積層基板、積層基板の製造方法、積層体、梱包体、およびガラス基板の製造方法
JP2017050315A (ja) * 2015-08-31 2017-03-09 イビデン株式会社 プリント配線板及びプリント配線板の製造方法
JP6735764B2 (ja) 2015-10-02 2020-08-05 三井金属鉱業株式会社 ボンディング接合構造
US20170103249A1 (en) 2015-10-09 2017-04-13 Corning Incorporated Glass-based substrate with vias and process of forming the same
JP6690929B2 (ja) 2015-12-16 2020-04-28 新光電気工業株式会社 配線基板、半導体装置及び配線基板の製造方法
JP6720534B2 (ja) 2016-01-07 2020-07-08 日立化成株式会社 組立品の製造方法、加圧接合容器及び加圧接合装置
KR102450599B1 (ko) 2016-01-12 2022-10-07 삼성전기주식회사 패키지기판
US10330874B2 (en) 2016-02-02 2019-06-25 Georgia Tech Research Corporation Mixed-signal substrate with integrated through-substrate vias
CN109070549B (zh) 2016-04-28 2021-07-06 Agc株式会社 玻璃层叠体及其制造方法
JP7258555B2 (ja) 2016-04-29 2023-04-17 ショット グラス テクノロジーズ (スゾウ) カンパニー リミテッド 高強度の超薄ガラスおよびその製造方法
TWI559410B (zh) 2016-05-09 2016-11-21 印鋐科技有限公司 以壓差法抑制材料翹曲的方法
US10072328B2 (en) 2016-05-24 2018-09-11 Emagin Corporation High-precision shadow-mask-deposition system and method therefor
JP6747063B2 (ja) * 2016-06-01 2020-08-26 凸版印刷株式会社 ガラス回路基板
KR101738003B1 (ko) 2016-08-18 2017-05-22 (주)상아프론테크 기판 적재 카세트의 서포트 바를 지지하기 위한 인서트 구조체 및 이를 구비한 카세트
US10366904B2 (en) 2016-09-08 2019-07-30 Corning Incorporated Articles having holes with morphology attributes and methods for fabricating the same
KR101952864B1 (ko) * 2016-09-30 2019-02-27 삼성전기주식회사 팬-아웃 반도체 패키지
CN206541281U (zh) 2016-10-12 2017-10-03 肖特玻璃科技(苏州)有限公司 一种电子器件结构及其使用的超薄玻璃板
CN106449574B (zh) 2016-12-05 2019-04-30 中国科学院微电子研究所 同轴式差分对硅通孔结构
JP6984277B2 (ja) 2016-12-27 2021-12-17 大日本印刷株式会社 有孔基板、有孔基板を備える実装基板及び有孔基板の製造方法
JP6810617B2 (ja) 2017-01-16 2021-01-06 富士通インターコネクトテクノロジーズ株式会社 回路基板、回路基板の製造方法及び電子装置
JP7021854B2 (ja) 2017-01-24 2022-02-17 ゼネラル・エレクトリック・カンパニイ 電力用電子回路パッケージおよびその製造方法
DE102018100299A1 (de) 2017-01-27 2018-08-02 Schott Ag Strukturiertes plattenförmiges Glaselement und Verfahren zu dessen Herstellung
US20180240778A1 (en) * 2017-02-22 2018-08-23 Intel Corporation Embedded multi-die interconnect bridge with improved power delivery
JP2018148086A (ja) 2017-03-07 2018-09-20 大日本印刷株式会社 貫通電極基板の製造方法及び貫通電極基板
JP2018163901A (ja) 2017-03-24 2018-10-18 イビデン株式会社 プリント配線板
JP7022365B2 (ja) 2017-03-24 2022-02-18 大日本印刷株式会社 貫通電極基板及びその製造方法
JP2018174189A (ja) 2017-03-31 2018-11-08 大日本印刷株式会社 貫通電極基板およびその製造方法
KR20180116733A (ko) 2017-04-14 2018-10-25 한국전자통신연구원 반도체 패키지
US11078112B2 (en) 2017-05-25 2021-08-03 Corning Incorporated Silica-containing substrates with vias having an axially variable sidewall taper and methods for forming the same
US10580725B2 (en) 2017-05-25 2020-03-03 Corning Incorporated Articles having vias with geometry attributes and methods for fabricating the same
JP2018199605A (ja) 2017-05-29 2018-12-20 Agc株式会社 ガラス基板の製造方法およびガラス基板
JP6928896B2 (ja) 2017-07-05 2021-09-01 大日本印刷株式会社 実装基板及び実装基板の製造方法
JP6871095B2 (ja) 2017-07-14 2021-05-12 株式会社ディスコ ガラスインターポーザの製造方法
CN109411432B (zh) 2017-08-18 2020-09-18 财团法人工业技术研究院 半导体封装重布线层结构
KR102028715B1 (ko) 2017-12-19 2019-10-07 삼성전자주식회사 반도체 패키지
KR101903485B1 (ko) 2018-03-27 2018-10-02 (주)상아프론테크 기판 적재용 카세트
CN108878343B (zh) 2018-06-29 2022-05-03 信利半导体有限公司 一种柔性显示装置的制造方法
KR101944718B1 (ko) 2018-07-05 2019-02-01 (주)상아프론테크 인서트 구조체 및 이를 구비한 기판 적재용 카세트
JP6669201B2 (ja) 2018-07-06 2020-03-18 大日本印刷株式会社 貫通電極基板
KR102163059B1 (ko) * 2018-09-07 2020-10-08 삼성전기주식회사 연결구조체 내장기판
KR102499038B1 (ko) * 2018-12-06 2023-02-13 삼성전자주식회사 안테나 모듈
JP7228697B2 (ja) * 2019-03-12 2023-02-24 アブソリックス インコーポレイテッド パッケージング基板及びこれを含む半導体装置
KR20230033077A (ko) 2021-08-26 2023-03-08 삼성디스플레이 주식회사 글래스 수납용 카세트, 글래스를 카세트에 적재하는 방법 및 커버 윈도우의 제조 방법
US20240213170A1 (en) * 2022-12-21 2024-06-27 Intel Corporation Glass substrate device with embedded components

Also Published As

Publication number Publication date
US12456672B2 (en) 2025-10-28
WO2020185016A1 (ko) 2020-09-17
CN113366628B (zh) 2022-09-30
US11652039B2 (en) 2023-05-16
CN115440697B (zh) 2025-08-15
KR102396184B1 (ko) 2022-05-10
JP2022517061A (ja) 2022-03-04
EP3916771A4 (en) 2023-01-11
JP2023052130A (ja) 2023-04-11
KR20220060557A (ko) 2022-05-11
CN113366628A (zh) 2021-09-07
EP3916771A1 (en) 2021-12-01
JP7547452B2 (ja) 2024-09-09
US20220051972A1 (en) 2022-02-17
ES3033139T3 (en) 2025-07-31
EP3916771B1 (en) 2025-06-11
US20230207442A1 (en) 2023-06-29
CN115440697A (zh) 2022-12-06
JP7228697B2 (ja) 2023-02-24
KR20210068579A (ko) 2021-06-09
KR102653023B1 (ko) 2024-03-28

Similar Documents

Publication Publication Date Title
PL3916771T3 (pl) Podłoże opakowaniowe i urządzenie półprzewodnikowe zawierające takie podłoże
SG10202001607VA (en) Semiconductor device
SG10201905158TA (en) Semiconductor package
SG10201701689UA (en) Semiconductor device, semiconductor wafer, and electronic device
SG10201905587SA (en) Semiconductor package
SG10201907662SA (en) Semiconductor package
SG10201907297YA (en) Semiconductor Package
PL3910667T3 (pl) Opakowaniowe podłoże szklane dla półprzewodnika, podłoże opakowaniowe dla półprzewodnika i urządzenie półprzewodnikowe
EP3916770A4 (en) Packaging substrate and semiconductor apparatus comprising same
SG10201907599PA (en) Semiconductor package
EP3589093A4 (en) MULTI-LAYER WIRING SUBSTRATE AND SEMICONDUCTOR COMPONENT
SG10202006114WA (en) Semiconductor device
SG10201902032WA (en) Semiconductor Package
TWI800591B (zh) 半導體封裝以及其製造方法
EP3817068A4 (en) Semiconductor device and semiconductor module
SG10202003905SA (en) Semiconductor device
EP3905323C0 (en) PACKAGE SUBSTRATE AND SEMICONDUCTOR DEVICE COMPRISING SAME
SG11202111780XA (en) Semiconductor device manufacturing device and manufacturing method
SG10202003750QA (en) Semiconductor device
TWI799919B (zh) 半導體元件及包括所述半導體元件的半導體封裝
GB2607292B (en) Semiconductor device
SG11201910866XA (en) Semiconductor device and manufacturing method
SG10202011182VA (en) SEMICONDUCTOR PACKAGE AND PoP TYPE PACKAGE
SG10202007931RA (en) Semiconductor device
EP3993023A4 (en) SEMICONDUCTOR HOUSING AND ELECTRONIC DEVICE