CN102804364A - 封装体堆叠装置中的层叠芯片封装体及其组装方法、以及包含该层叠芯片封装体的系统 - Google Patents
封装体堆叠装置中的层叠芯片封装体及其组装方法、以及包含该层叠芯片封装体的系统 Download PDFInfo
- Publication number
- CN102804364A CN102804364A CN2010800287406A CN201080028740A CN102804364A CN 102804364 A CN102804364 A CN 102804364A CN 2010800287406 A CN2010800287406 A CN 2010800287406A CN 201080028740 A CN201080028740 A CN 201080028740A CN 102804364 A CN102804364 A CN 102804364A
- Authority
- CN
- China
- Prior art keywords
- chip
- stack
- tube core
- tsv
- flip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/18—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05009—Bonding area integrally formed with a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/0557—Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13025—Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16235—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
- H01L2224/48228—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item the bond pad being disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1041—Special adaptations for top connections of the lowermost container, e.g. redistribution layer, integral interposer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1052—Wire or wire-like electrical connections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49833—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/33—Structure, shape, material or disposition of the layer connectors after the connecting process of a plurality of layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01065—Terbium [Tb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01068—Erbium [Er]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
- Packaging Frangible Articles (AREA)
- Stackable Containers (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Abstract
一种层叠芯片装置包括封装衬底和插入件,其中芯片叠层设置有间隙,该间隙匹配于该插入件。一种封装体堆叠层叠芯片装置包括设置在插入件上的顶部封装体。
Description
技术领域
所公开的实施例涉及半导体微电子器件及其封装工艺。
附图简述
为了理解获得实施例的方式,将通过参照附图提供对以上简述的多个实施例的更具体描述。这些附图描绘了不一定按比例绘制的实施例,且不应被认为是对范围的限制。将通过使用附图更为具体且详细地描述并说明一些实施例,在附图中:
图1a是根据示例实施例的用于层叠管芯封装体的安装衬底和插入件装置的横截面图;
图1b是根据实施例的图1a中描述的该装置在进一步处理之后的横截面图;
图1c是根据实施例的图1b中描述的该装置在进一步处理之后的横截面图;
图1d是根据实施例的图1c中描述的该装置在进一步处理之后的横截面图;
图1e是根据示例实施例的已与进一步处理之后的图1d中描述的该装置相组合的封装体堆叠层叠芯片装置的横截面图;
图2a是根据示例实施例的用于层叠管芯封装体的安装衬底和插入件装置的横截面图;
图2b是根据示例实施例的从进一步处理之后的图2a中描述的该装置组合而来的封装体堆叠层叠芯片装置的横截面图;
图3a是根据示例实施例的在处理期间的混合管芯装置的横截面图;
图3b是根据实施例的图3a中描述的该装置在进一步处理之后的横截面图;
图4是根据示例实施例的用于层叠管芯封装体的插入件装置的横截面图;
图5是根据实施例的将支承封装体堆叠装置的混合管芯装置的横截面图;
图6是根据实施例的将支承封装体堆叠混合管芯装置的混合管芯装置的横截面图;
图7是根据实施例的将支承封装体堆叠装置的混合管芯装置的横截面图;
图8是根据示例实施例的制程和方法流程图;以及
图9是根据实施例的计算机系统的示意图。
具体描述
现将参照附图,在附图中可能向相似结构提供了相似的下标附图标记。为了最清楚地示出多个实施例的结构,本文中所包含的附图是集成电路结构的图解表示。因此,所制造结构的实际外观(例如显微照片中的实际外观)可能有所不同,但仍包含声明要求保护的所示实施例的结构。此外,附图可能仅示出理解所示实施例所必需的结构。本领域已知的附加结构未被包括在内,以保持附图的清楚。尽管在同一句子中可能提到处理器芯片和存储器芯片,但应当理解它们是等效结构。
本说明书通篇中,对“一个实施例”或“一实施例”的引用意味着结合该实施例描述的特定特征、结构或特性被包括在本发明的至少一个实施例中。因此,在本公开内容通篇中的多个位置中,短语“在一个实施例中”或“在实施例中”的出现不一定全部指的是同一实施例。而且,特定特征、结构、或特性可按照任何合适的方式在一个或多个实施例中组合。
通过参照X-Z或Y-Z坐标可理解诸如“上方”和“下方”之类的术语,且通过参照所示X-Y坐标可理解诸如“毗邻”之类的术语。
图1a是根据示例实施例的用于层叠管芯封装体的安装衬底和插入件装置100的横截面图。以分解图垂直地(Z方向)描绘该装置100,该装置100包括封装衬底110和插入件130。封装衬底110包括用于接受处理器的管芯面112,以及用于耦合至诸如板之类的外部通信的底面(land side)114。该“板”可以是用于诸如无线通信装置之类的手持设备的外部或近外部结构。该封装衬底110包括在该管芯面112上的底部芯片覆盖区域116。在本文所公开的后续附图中,通过将所示处理器投影到所示安装衬底的相应诸个管芯面,可查明该底部芯片覆盖区域116。
封装衬底110包括底面球栅阵列,该球栅阵列的一个球形焊盘用附图标记118表示。在一实施例中,该球形焊盘118包括表面精整层120。该表面精整层120被配置为是比球形焊盘118更少负电性的金属。根据一实施例,该表面精整层120通过电镀形成。替代地,该表面精整层120通过无电镀覆形成。
在一示例实施例中,球形焊盘118是铜,且表面精整层120是镀在铜上的镍-钯-金合金。在一实施例中,该表面精整层120是镀在铜上的镍-金合金。在一实施例中,该表面精整层120是镀在铜上的铜-金。
类似地,封装衬底110包括管芯面球栅阵列,该球栅阵列的一个球形焊盘用附图标记122表示,且该球形焊盘122包括表面精整层124。球形焊盘122和表面精整层124可以是与板面114上存在的那些球形焊盘和表面精整层相似的实施例。在一实施例中,管芯面球栅阵列122由阻焊剂126所限定。类似地,阻焊剂126可限定在底部芯片覆盖区域116内存在的管芯凸点焊盘,且其中一个管芯凸点焊盘用附图标记128表示。封装衬底110被描绘为位于管芯面112与底面114之间,并具有互连和中间层介电结构,这些互连和中间层介电结构是说明性而非限制性的。
该装置100组装有插入件130,该插入件130与管芯面球栅阵列122配合。插入件130包括管芯面132和顶面134,且具有偏移高度136,该偏移高度136被配置成匹配于封装衬底110上方的偏移高度138,该偏移高度138用于将占据底部芯片覆盖区域116的多管芯叠层(MDS)。插入件130可包括芯140和互连142。在一实施例中,管芯面电气凸点144和顶面电气凸点146耦合至互连142。
图1b是根据实施例的图1a中描述的该装置在进一步处理之后的横截面图。装置101示出了插入件偏移高度136匹配于封装衬底偏移高度138(图1a)。底部芯片覆盖区域116被插入件130所包围,且将包围该多管芯叠层,该多管芯叠层将被组装作为装置101的一部分。
图1c是根据实施例的图1b中描述的该装置在进一步处理之后的横截面图。装置102已经由插入件填充材料148所加固,该插入件填充材料148使封装衬底110与插入件130之间的接合变得稳定。
底部芯片150被放置在底部芯片覆盖区域116内(图1b)。在一实施例中,底部芯片150是倒装芯片150,该倒装芯片150已通过芯片球阵列倒装接合,该芯片球阵列的一个电气凸点通过标记152表示。在一实施例中,底层填料154已经被流入以加固底部芯片150与封装衬底110之间的接合。在制程实施例中,在底层填料154的固化期间同时,进行电气凸点152的回流。在制程实施例中,在填料材料148的固化期间同时,进行电气凸点152的回流。
在实施例中,底部芯片150经处理以回流电气凸点152,然后在凸点回流之后放置底层填料154。
图1d是根据实施例的图1c中描述的该装置在进一步处理之后的横截面图。图1c中描绘的该装置102已被进一步处理以获得混合管芯装置103,该混合管芯装置103将成为封装体堆叠(PoP)层叠芯片装置的一部分。该混合管芯装置103包括管芯间粘合剂156,该管芯间粘合剂156已被形成在底部芯片150上,且顶部芯片158已被安装在该粘合剂156上。顶部芯片158由底部芯片150所支承。在下文中,从设置在封装衬底110上的底部芯片(例如芯片150)开始且以后续芯片(例如芯片158)结束的芯片叠层也可称为3维(3D)芯片叠层。
在实施例中,顶部芯片158通过引线接合被耦合至封装衬底110,其中一条引线接合通过附图标记160表示。因此,混合叠层装置103包括安装在封装衬底110上的倒装芯片150,以及设置在倒装芯片150上方的引线接合芯片158。因此,插入件130的偏移高度136容纳混合叠层的高度,该混合叠层的高度包括引线接合160以及顶部芯片158、粘合剂156、底部芯片150以及电气凸点152所产生的偏移(参见图1c中)。
在制程实施例中,已填充叠层密封剂162,以隔离混合管芯叠层,并进一步防止引线接合160的移动。叠层密封剂162也可被用于保护混合管芯叠层免遭环境和处理危害。叠层密封剂162也可被用于利于从混合管芯叠层向外的热交换。在一实施例中,未使用叠层密封剂。
在一实施例中,底部芯片150是处理器,且顶部芯片158是射频(RF)器件。该混合管芯叠层可在诸如智能电话之类的无线通信装置(例如蜂窝电话)中使用。
图1e是根据示例实施例的已与进一步处理之后的图1d中描述的装置相组合的封装体堆叠(PoP)层叠芯片装置104的横截面图。底部芯片150和顶部芯片158被安置在插入件偏移136内,且顶部封装体164已与插入件130的顶面134配合。顶部封装体164可能具有安装衬底170,用于与底部芯片150和/或顶部芯片158的通信。顶部封装体164被描绘为引线接合启用解决方案,诸如对于原始设备制造商的情形。在顶部封装体164中描绘了两个引线接合管芯。位于顶部封装体164中的管芯可被称为微电子器件。在一实施例中,设置图1d中所描绘的混合叠层装置103以容纳诸如用于智能电话之类的顶部封装体164,其中,智能电话专属的微电子器件在顶部封装164中,并且,支承微电子器件在芯片叠层中。
在实施例中,顶部封装体填充材料172使插入件130与顶部封装体164之间的接合变得稳定。
可以看出,插入件偏移136已容纳了底部芯片150和顶部芯片158的混合叠层,以使顶部封装体164不与该混合叠层相抵触。由此,该PoP层叠芯片装置被组装以足够的插入件偏移136以容纳芯片叠层的偏移高度,该芯片叠层的偏移高度可能随特定应用而有所变化。
图2a是根据示例实施例的用于层叠管芯封装体的安装衬底和插入件装置200的横截面图。装置200类似于图1d中描绘的装置103,且已通过在封装衬底210上安置插入件230而类似地被处理。
描绘了层叠芯片装置200。层叠芯片装置200包括底部芯片250和顶部芯片258。在一实施例中,底部芯片250是处理器,且顶部芯片258是通过硅通孔(TSV)技术耦合的存储器管芯。在虚线圆中详细描绘了单个TSV274。在一实施例中,顶部芯片258是2级(L2)存储器高速缓存(其中L0和L1在处理器250内),诸如用于处理器250的静态随机存取存储器(SRAM)。底部芯片250和顶部芯片258是3D
因此,层叠芯片装置200包括安装在封装衬底210上的倒装芯片250,以及设置在倒装芯片250上方的通过TSV耦合的芯片258。因此,插入件230的偏移高度236容纳了层叠芯片配置的高度。底部芯片20的制程可通过关于图1c和其它位置中所描绘的底部芯片150而公开的任一实施例来完成。
在一实施例中,顶部芯片258是诸如随机存取存储器(RAM)管芯258之类的存储器管芯。在一实施例中,顶部芯片258是诸如动态随机存取存储器(DRAM)管芯258之类的存储器管芯。在一实施例中,顶部芯片258是诸如静态随机存取存储器(SRAM)管芯258之类的存储器管芯。在一实施例中,顶部芯片258是诸如可擦除可编程存储器(EPROM)管芯258之类的存储器管芯。根据特定应用,可使用其它存储器管芯配置。
在实施例中,顶部芯片258包括射频器件(RF)标签。在实施例中,顶部芯片258包括用于无线通信的射频器件。
在制程实施例中,已填充叠层密封剂262以隔离该芯片叠层。叠层密封剂262也可用于保护芯片叠层免遭环境和处理危害。叠层密封剂262也可用于利于从芯片叠层向外的热交换。在一实施例中,未使用叠层密封剂。
图2b是根据示例实施例的从进一步处理之后的图2a中描述的该装置组合而来的PoP层叠芯片装置201的横截面图。底部芯片250和顶部芯片258被安置在插入件偏移236内,且顶部封装体264已与插入件230的顶面234配合。顶部封装体264可能具有安装衬底270,用于与底部芯片250和/或顶部芯片258的通信。顶部封装体被描绘为TSV启用解决方案,诸如对于原始设备制造商的情形。在一实施例中,设置图2a中描绘的芯片叠层装置200以容纳诸如用于智能电话的顶部封装体264。
可以看出,插入件偏移236已容纳了底部芯片250和顶部芯片258的芯片叠层,以使顶部封装体264不与该芯片叠层相抵触。
通过适当地观测图2b中所描绘的相似结构和空间,也可推断出关于图1e所说明和描述的细节。
现可理解,用于获得PoP层叠芯片装置201的制程可类似于图1e中所描绘的用于获得PoP层叠芯片装置104的制程。
在一示例实施例中,底部芯片150与顶部芯片158之间的I/O密度在每管芯128位(诸如当顶部芯片258是DRAM管芯时)与252位/管芯之间的范围中。在一示例实施例中,处理器250与后续的芯片258之间的I/O速度在10Gb/s与1Tb/s(每秒万亿位)之间。沿后续的芯片250(如DRAM器件)的10mm边缘部分,总带宽为160GB/s至320GB/s。根据一个实施例,作为封装体,PoP装置201具有640GB/s至6400GB/s之间的总封装体带宽,其中处理器250和后续的芯片258均在256位或在高于256位上操作。该I/O速度可低于10Gb/s(诸如低于7Gb/s),其中给定的应用可能在此范围有用。
图3a是根据示例实施例的在处理期间的混合管芯装置300的横截面图。底部芯片350放置在封装衬底310上,该封装衬底310可类似于图1c中描绘的封装衬底110。在一实施例中,底部芯片350是倒装芯片350,该倒装芯片350已通过芯片球阵列倒装接合,该芯片球阵列的一个电气凸点通过标记352表示。在一实施例中,底层填料354已经被流入以加固底部芯片350与封装衬底310之间的接合。在一制程实施例中,在底层填料354的固化期间同时,进行电气凸点352的回流。
底部芯片350的制程可通过关于底部芯片150、250和本公开内容中其它位置中公开的任一实施例来完成。
图3b是根据实施例的图3a中描述的该装置在进一步处理之后的横截面图。图3b中描绘的该装置301已被进一步处理以获得混合叠层装置301,该混合叠层装置301将成为PoP层叠芯片装置的一部分。该混合叠层装置301包括管芯间粘合剂356,该管芯间粘合剂356已被形成在底部芯片350上,且顶部芯片358已被安装在该粘合剂156上。顶部芯片358由底部芯片350所支承。
在一实施例中,顶部芯片358通过引线接合而耦合至封装衬底310,其中一条引线接合通过附图标记360表示。因此,混合叠层装置301包括安装在封装衬底310上的倒装芯片350,以及设置在倒装芯片350上方的引线接合芯片358。在进一步处理中,通过插入件的偏移高度来匹配偏移高度336。现在将清楚,该混合叠层的组装先于插入件至封装衬底310的组装。
与图1d中描绘的混合管芯叠层装置实施例相似,要组装的插入件将容纳该混合管芯叠层的高度,该混合管芯叠层的高度包括引线接合360以及顶部芯片358、粘合剂356、底部芯片350和电气凸点352所产生的偏移。在一实施例中,未使用叠层密封剂。
在一实施例中,底部芯片350是处理器,且顶部芯片358是RF器件。该混合管芯叠层可在诸如智能电话之类的无线通信装置中使用。通过适当地观测图3b中所描绘的相似结构和空间,也可推断出之前相对于所公开的实施例所说明和描述的细节。此外,相对于图3b中所描绘和描述的PoP层叠芯片实施例,可推断出之前公开的I/O和带宽能力。
图4是根据示例实施例的用于层叠管芯封装体的插入件装置400的横截面图。该装置400类似于图2a中描绘的装置200,除了在层叠管芯450和458的组装之后进行插入件的组装。
描绘了层叠芯片装置400。层叠芯片装置400包括底部芯片450和顶部芯片458。在一实施例中,底部芯片450是处理器,且顶部芯片458是通过硅通孔(TSV)技术耦合的存储器管芯。在虚线圆中详细描绘了单个TSV474。在实施例中,顶部芯片558是2级(L2)存储器高速缓存(其中L0和L1在处理器450内),诸如用于处理器450的诸如静态随机存取存储器(SRAM)。底部芯片450的制程可通过关于底部芯片150、250、350和本公开内容中其它位置中公开的任一实施例来完成。
因此,层叠芯片装置400包括安装在封装衬底410上的倒装芯片450,以及设置在倒装芯片450上方的通过TSV耦合的芯片458。通过将被组装的插入件来匹配层叠芯片450和458的偏移高度436。因此,该插入件将容纳该层叠芯片配置的高度。
在一实施例中,顶部芯片458是诸如随机存取存储器(RAM)管芯458之类的存储器管芯。在一实施例中,顶部芯片458是诸如动态随机存取存储器(DRAM)管芯458之类的存储器管芯。在一实施例中,顶部芯片458是诸如静态随机存取存储器(SRAM)管芯458之类的存储器管芯。在一实施例中,顶部芯片458是诸如可擦除可编程存储器(EPROM)管芯458之类的存储器管芯。根据特定应用,可使用其它存储器管芯配置。
在一实施例中,顶部芯片458包括射频器件(RF)标签。在一实施例中,顶部芯片458包括用于无线通信的射频器件。在一制程实施例中,叠层密封剂将被填充到凹部中,该凹部将由插入件形成在芯片叠层周围。
通过适当地观测图4中所描绘的相似结构和空间,也可推断出之前关于所公开的实施例所说明和描述的细节。此外,相对于图4中所描绘和描述的PoP层叠芯片实施例,可推断出之前公开的I/O和带宽能力。
图5是根据实施例的将支承封装体堆叠装置的混合管芯装置500的横截面图。该混合管芯装置500包括底部芯片550、顶部芯片558以及中间芯片551。顶部芯片558和中间芯片551由底部芯片550所支承。底部芯片550是可称为第一芯片的倒装芯片,中间芯片551是可称为第二芯片551的通过TSV耦合的芯片,顶部芯片558是可称为后续芯片558的引线接合芯片。在一实施例中,紧邻设置在底部芯片550上方的通过TSV耦合的芯片的数量在2到8的范围内,然后是顶部芯片556。底部芯片550的制程可通过相对于本公开内容中描绘的底部芯片所公开的任一实施例来完成。
在一实施例中,顶部芯片558通过引线接合而被耦合至封装衬底510,其中一条引线接合通过附图标记560表示。因此,插入件530的偏移高度536容纳混合管芯叠层的高度,该混合管芯叠层的高度包括引线接合560以及顶部芯片558、中间芯片551、底部芯片550以及电气凸点和芯片间粘合剂和间隔件所产生的偏移,如图所示。
在制程实施例中,已填充叠层密封562,以隔离混合管芯叠层,并进一步防止引线接合560的移动。叠层密封剂562也可用于保护混合管芯叠层免遭环境和处理危害。叠层密封剂562也可用于利于从混合管芯叠层向外的热交换。在一实施例中,未使用叠层密封剂。
在一实施例中,第一芯片550是处理器,中间芯片551是TSV RAM芯片,顶部芯片558是RF器件。该混合管芯叠层可在诸如智能电话之类的无线通信装置中使用。
通过适当地观测图5中所描绘的相似结构和空间,也可推断出之前相对于所公开的实施例所说明和描述的细节。此外,相对于图5中所描绘和描述的PoP层叠芯片实施例,可推断出之前所公开的I/O和带宽能力。
图6是根据实施例的将支承PoP混合管芯装置的混合管芯装置600的横截面图。该混合管芯装置600包括底部芯片650、顶部芯片659以及若干中间芯片651、653和658。顶部芯片659和中间芯片651、653和658由底部芯片650所支承。底部芯片650的制程可通过相对于本公开内容中所描绘的底部芯片所公开的任一实施例来完成。
混合管芯装置600是具有多个TSV芯片和多个引线接合芯片的实施例。底部芯片650是可被称为第一芯片的倒装芯片。中间芯片651是可被称为第二芯片651的通过TSV耦合的芯片。中间芯片653是可被称为第三芯片653的通过TSV耦合的芯片。中间芯片658是可被称为第四芯片658的引线接合芯片。并且,顶部芯片659是可被称为后续芯片659的引线接合芯片。在一实施例中,紧邻设置在底部芯片550上方和引线接合芯片658下方的通过TSV耦合的芯片的数量在从2到8的范围内。
在一实施例中,引线接合芯片658和引线接合芯片559分别通过引线接合660和661而耦合至封装衬底610。因此,插入件630的偏移高度636容纳混合管芯叠层的高度,该混合管芯叠层的高度包括引线接合660和661以及整个芯片叠层、电气凸点、芯片间粘合剂和间隔件,如图所示。
在制程实施例中,已填充叠层密封剂662,以隔离混合管芯叠层,并进一步防止接合线660和661的移动。叠层密封剂662也可用于保护混合管芯叠层免遭环境和处理危害。叠层密封剂662也可用于利于从混合管芯叠层向外的热交换。在一实施例中,未使用叠层密封剂。
通过适当地观测图6中所描绘的相似结构和空间,也可推断出之前相对于所公开的实施例所说明和描述的细节。此外,相对于图6中所描绘和描述的PoP层叠芯片实施例,可推断出之前公开的I/O和带宽能力。
图7是根据实施例的将支承封装体堆叠装置的混合管芯装置700的横截面图。该混合管芯装置700包括底部芯片750、顶部芯片759以及若干中间芯片751、753和758。顶部芯片759和中间芯片751、753和758由底部芯片750所支承。混合管芯装置700是具有多个TSV芯片和多个引线接合芯片的实施例,其中引线接合芯片在TSV芯片下方。
底部芯片750是可被称为第一芯片的倒装芯片。中间芯片751是可被称为第二芯片751的通过TSV耦合的芯片。中间芯片758是可被称为第三芯片758的引线接合芯片。中间芯片753是可被称为第四芯片753的通过TSV耦合的芯片。并且,顶部芯片759是可被称为后续芯片759的引线接合芯片。在一实施例中,第二芯片751是支承底部芯片750的存储器高速缓存芯片。底部芯片750的制程可通过相对于本公开内容中描绘的底部芯片所公开的任一实施例来完成。
在一实施例中,第四芯片753是支承后续芯片759的TSV存储器高速缓存芯片。在示例实施例中,混合管芯装置700是诸如超级智能电话之类的PoP层叠芯片装置的一部分。在此实施例中,底部芯片750是处理器,且第二芯片751是存储器高速缓存。中间芯片758是用于处理在线通信的引线接合器件。顶部芯片759是由第四芯片753所支承的全球定位系统(GPS)芯片,该第四芯片753充当该GPS芯片759的高速缓存。此外,在示例实施例中,顶部封装体
在一实施例中,第四芯片753被用作支承件,且被用作中间芯片758与顶部芯片759之间的接口。例如,第四芯片753具有TSV,该TSV允许顶部芯片759与中间芯片758之间的直接通信。
在一实施例中,引线接合芯片758和引线接合芯片759分别通过引线接合760和761耦合至封装衬底710。因此,插入件730的偏移高度736容纳混合管芯叠层的高度,该混合管芯叠层的高度包括引线接合760和761以及整个芯片叠层、电气凸点、芯片间粘合剂和间隔件,如图所示。
在制程实施例中,已填充叠层密封剂762,以隔离混合管芯叠层,并进一步防止接合线760和761的移动。叠层密封剂662也可用于保护混合管芯叠层免遭环境和处理危害。叠层密封剂762也可用于利于从混合管芯叠层向外的热交换。在一实施例中,未使用叠层密封剂。
通过适当地观测图6中所描绘的相似结构和空间,也可推断出之前相对于所公开的实施例所说明和描述的细节。此外,相对于图6中所描绘和描述的PoP层叠芯片实施例,可推断出之前公开的I/O和带宽能力。
图8是根据示例实施例的制程和方法流程图800。
在810,制程包括在封装衬底上形成插入件。该插入件被配置成具有偏移,该偏移将匹配于要被放置在该封装衬底上的芯片叠层。
在820,该制程包括在封装衬底上形成芯片叠层。在制程820先于制程810的情况下,在形成芯片叠层之后,该插入件被放置在封装衬底上。在制程820在制程810之后的情况下,该芯片叠层在插入件留下的凹部内形成。在一实施例中,该制程开始于810,结束于820。
在830,该制程包括填充叠层密封剂以隔离该芯片叠层。在一实施例中,该制程开始于810,结束于830。
在840,该制程包括在插入件上形成顶部封装体。在一实施例中,该制程开始并结束于840。
图9是根据实施例的计算机系统900的示意图。如所描绘,计算机系统900(也称为电子系统900)可具体实现如本公开内容中所陈述的若干公开实施例中的任一个实施例及其等价方案的PoP层叠芯片装置。在一实施例中,电子系统900是计算机系统,该计算机系统包括系统总线920,用于将电子系统900的多个部件电耦合。根据多个实施例,系统总线920是单个总线或总线的任意组合。电子系统900包括提供功率至集成电路910的电压源930。在一些实施例中,电压源930通过系统总线920向集成电路910提供电流。
根据一实施例,集成电路910电耦合至系统总线920,且包括任何电路或电路的组合。在一实施例中,集成电路910包括任何类型的处理器912。如本文中所使用,处理器912可表示任何类型的电路,诸如但不限于微处理器、微控制器、图形处理器、数字信号处理器或另一种处理器。在一实施例中,在处理器的存储器高速缓存中存在SRAM实施例。可包含在集成电路910中的其他类型的电路为定制电路或专用集成电路(ASIC),诸如:用于诸如蜂窝电话、寻呼机、便携式计算机、双向无线电之类的无线设备以及类似电子系统中的通信电路914。在一实施例中,处理器910包括诸如静态随机存取存储器(SRAM)之类的管芯上存储器916,且该SRAM可包括具有存取和拉低区的独立S/D区的6T SRAM单元。在一实施例中,处理器910包括诸如嵌入动态随机存取存储器(eDRAM)之类的嵌入管芯上存储器916。
在一实施例中,电子系统900还包括外部存储器940,该外部存储器940又可包括适合于特定应用的一个或多个存储器元件,诸如RAM形式的主存储器942、一个或多个硬驱动器944、和/或处理可移除介质的一个或多个驱动器946(诸如软磁盘、光盘(CD)、数字多功能盘(DVD)、快闪存储器驱动器以及本领域已知的其他可移除介质)。根据一实施例,外部存储器940也可以是嵌入存储器948,诸如嵌入在处理器安装衬底中的微电子管芯。
在一实施例中,电子系统900还包括显示设备950、音频输出960。在一实施例中,电子系统900包括诸如控制器970之类的输入设备,其可以是键盘、鼠标、轨迹球、游戏控制器、麦克风、语音识别设备、或向电子系统900中输入信息的任何其他输入设备。
如本文中所示,集成电路910可按照多种不同实施例来实现,包括根据若干公开的实施例中的任一实施例及其等价方案的PoP层叠芯片装置、电子系统、计算机系统、一种或多种制造集成电路的方法、以及一种或多种制造包括根据如本文多个实施例中陈述的若干公开实施例中的任一实施例及其业内认可等价方案的PoP层叠芯片装置的电子组件的方法。根据所公开的若干PoP层叠芯片装置实施例及其等价方案,元件、材料、几何形状、尺寸以及操作顺序均可改变以适合特定I/O耦合要求,这些要求包括处理器安装衬底中所嵌入的微电子管芯的阵列触点数、阵列触点配置。
提供摘要以符合37C.F.R.§1.72(b),该法条要求存在摘要,以允许读者快速地查明技术公开内容的本质和要点。该摘要是以它不用于解释或限制权利要求的范围或含义的理解而提交的。
在上述详细描述中,为了组织本公开的内容,在单个实施例中将多种特征组合在一起。这种公开方法不应被解释为反映声明要求保护的本发明实施例相比于各个权利要求中所明确陈述的特征而言需要更多特征的意图。相反,如所附权利要求所反映出来的那样,发明的主题少于以上公开的单个实施例的所有特征。因此,所附权利要求在此被包括到具体描述中,其中每个权利要求独立作为单独的优选实施例。
本领域普通技术人员将容易理解,可对为了说明本发明本质而描述和说明的部件和方法阶段的细节、材料和安排作出各种其他改变,而不背离如所附权利要求中表达的本发明的原理和范围。
Claims (25)
1.一种封装体堆叠装置,包括:
封装衬底,包括管芯面和底面;
设置在所述管芯面上的芯片叠层,其中所述芯片叠层包括设置在所述管芯面上的底部芯片和设置在所述底部芯片上方的顶部芯片,其中所述顶部芯片由所述底部芯片所支承,且其中所述芯片叠层具有偏移高度;以及
插入件,其设置在所述管芯面上且包围所述芯片叠层,其中所述插入件匹配于所述偏移高度。
2.如权利要求1所述的装置,其特征在于,所述插入件具有球栅阵列,所述装置还包括:
顶部封装体,其中所述顶部封装体包括至少一个微电子器件,且其中所述顶部封装体配合所述插入件球栅阵列。
3.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;以及
所述顶部芯片是设置在所述倒装芯片上的引线接合芯片。
4.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
设置在所述倒装芯片上的引线接合第二芯片;以及
所述顶部芯片是设置在所述引线接合第二芯片上方的引线接合后续芯片。
5.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
设置在所述倒装芯片上的硅通孔(TSV)第二芯片;以及
所述顶部芯片是设置在所述TSV第二芯片上的引线接合后续芯片。
6.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
设置在所述倒装芯片上的硅通孔(TSV)第二芯片;
设置在所述TSV第二芯片上的TSV第三芯片;以及
所述顶部芯片是设置在所述TSV第三芯片上的引线接合第四芯片。
7.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
设置在所述倒装芯片上的硅通孔(TSV)第二芯片;
设置在所述TSV第二芯片上的TSV第三芯片,其中所述TSV第三芯片是范围为2至8个TSV芯片的多个TSV芯片;以及
所述顶部芯片是设置在所述TSV第三芯片上方的引线接合后续芯片。
8.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
设置在所述倒装芯片上的硅通孔(TSV)第二芯片;
设置在所述TSV第二芯片上方的TSV第三芯片;
设置在所述TSV第二芯片上方的引线接合第四芯片;以及
所述顶部芯片是设置在所述引线接合第四芯片上方的引线接合后续芯片。
9.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
设置在所述TSV第一芯片上方的引线接合第二芯片;
设置在所述引线接合第二芯片上方的硅通孔(TSV)第三芯片;以及
所述顶部芯片是设置在所述TSV第三芯片上方的引线接合后续芯片。
11.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;以及
所述顶部芯片是设置在所述倒装芯片上的硅通孔(TSV)芯片。
12.如权利要求1所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
所述顶部芯片是设置在所述倒装芯片上方的硅通孔(TSV)后续芯片;以及
设置在所述底部芯片与所述顶部芯片之间的范围为2至7个芯片的至少一个TSV芯片。
13.一种封装体堆叠层叠芯片装置,包括:
封装衬底,包括管芯面和底面;
设置在所述管芯面上的芯片叠层,其中所述芯片叠层包括设置在所述管芯面上的底部芯片和设置在所述底部芯片上方的顶部芯片,其中所述顶部芯片由所述底部芯片所支承,且其中所述芯片叠层具有偏移高度;
插入件,设置在所述管芯面上且包围所述芯片叠层,其中所述插入件匹配于所述偏移高度;以及
设置在所述插入件上的顶部封装体,其中所述顶部封装体包括至少一个微电子器件。
14.如权利要求13所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;以及
所述顶部芯片是设置在所述倒装芯片上的硅通孔(TSV)芯片。
15.如权利要求13所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
所述顶部芯片是设置在所述倒装芯片上方的硅通孔(TSV)后续芯片;以及
设置在所述底部芯片与所述顶部芯片之间的范围为2至7个芯片的至少一个TSV芯片。
16.如权利要求13所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;以及
所述顶部芯片是设置在所述倒装芯片上的引线接合芯片。
17.如权利要求13所述的装置,其特征在于,所述芯片叠层包括:
所述底部芯片是安装在所述衬底管芯面上的倒装芯片;
设置在所述倒装芯片上的引线接合第二芯片;以及
所述顶部芯片是设置在所述引线接合第二芯片上方的引线接合后续芯片。
18.一种组装封装体堆叠层叠芯片装置的方法,包括:
将具有球栅阵列的顶部封装体组装至三维(3D)层叠芯片装置的匹配球栅阵列,所述3D层叠芯片装置包括:
封装衬底,包括底面和管芯面;
设置在所述管芯面上的芯片叠层,其中所述芯片叠层具有叠层高度;
以及
包括管芯面和顶面的插入件,其中所述插入件产生偏移高度,所述
偏移高度匹配于所述叠层高度,且其中所述组装包括使所述顶部封装体配
合所述插入件。
19.如权利要求18所述的方法,其特征在于,在将所述插入件组装至所述封装衬底之前,将所述芯片叠层组装在所述封装衬底上。
20.如权利要求18所述的方法,其特征在于,在将所述芯片叠层组装至所述封装衬底之前,将所述插入件组装在所述封装衬底上。
21.如权利要求18所述的方法,其特征在于,还包括在所述芯片叠层上形成叠层密封剂。
22.如权利要求18所述的方法,其特征在于,形成所述芯片叠层包括:
将底部芯片倒装安装在所述衬底管芯面上;以及
将顶部芯片引线接合安装在所述倒装芯片上方。
23.如权利要求18所述的方法,其特征在于,形成所述芯片叠层包括:
将底部芯片倒装安装在所述衬底管芯面上;
将第二芯片引线接合安装在所述底部芯片上方;以及
将顶部芯片引线接合安装在所述第二芯片上方。
24.如权利要求18所述的装置,其特征在于,形成所述芯片叠层包括:
将底部芯片倒装安装在所述衬底管芯面上;
将第二芯片通过硅通孔(TSV)安装在所述倒装芯片上;以及
将后续芯片引线接合安装在所述第二芯片上方作为顶部芯片。
25.一种计算系统,包括:
封装衬底,包括管芯面和底面;
设置在所述管芯面上的芯片叠层,其中所述芯片叠层包括设置在所述管芯面上的底部芯片和设置在所述底部芯片上方的顶部芯片,其中所述顶部芯片由所述底部芯片所支承,且其中所述芯片叠层具有偏移高度;
插入件,设置在所述管芯面上且包围所述芯片叠层,其中所述插入件匹配于所述偏移高度;以及
设置在所述插入件上的顶部封装体,其中所述顶部封装体包括至少一个微电子器件;以及
包含所述顶部封装体的设备外壳。
26.如权利要求25所述的计算系统,其特征在于,所述计算系统是下述之一的一部分:蜂窝电话、寻呼机、便携式计算机、桌面计算机以及双向无线电。
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/459,226 US20100327419A1 (en) | 2009-06-26 | 2009-06-26 | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
US12/459,226 | 2009-06-26 | ||
PCT/US2010/033536 WO2010151375A1 (en) | 2009-06-26 | 2010-05-04 | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
Publications (2)
Publication Number | Publication Date |
---|---|
CN102804364A true CN102804364A (zh) | 2012-11-28 |
CN102804364B CN102804364B (zh) | 2016-08-10 |
Family
ID=43379773
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201080028740.6A Expired - Fee Related CN102804364B (zh) | 2009-06-26 | 2010-05-04 | 封装体堆叠装置中的层叠芯片封装体及其组装方法、以及包含该层叠芯片封装体的系统 |
Country Status (11)
Country | Link |
---|---|
US (3) | US20100327419A1 (zh) |
JP (1) | JP2012531061A (zh) |
KR (1) | KR101372055B1 (zh) |
CN (1) | CN102804364B (zh) |
BR (1) | BRPI1009636B1 (zh) |
DE (1) | DE112010002692B4 (zh) |
GB (1) | GB2483181B (zh) |
RU (1) | RU2504863C2 (zh) |
SG (1) | SG175954A1 (zh) |
TW (2) | TWI483380B (zh) |
WO (1) | WO2010151375A1 (zh) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103578250A (zh) * | 2012-08-10 | 2014-02-12 | 台湾积体电路制造股份有限公司 | 三维集成电路及其用于无线信息获取的方法 |
CN103811050A (zh) * | 2012-11-02 | 2014-05-21 | 台湾积体电路制造股份有限公司 | 存储电路及操作存储电路的方法 |
CN103943553A (zh) * | 2012-12-11 | 2014-07-23 | 新科金朋有限公司 | 半导体器件和形成具有垂直互连单元的低轮廓扇出式封装的方法 |
CN106098676A (zh) * | 2016-08-15 | 2016-11-09 | 黄卫东 | 多通道堆叠封装结构及封装方法 |
CN106462788A (zh) * | 2014-03-18 | 2017-02-22 | 惠普发展公司,有限责任合伙企业 | 安全元件 |
CN106463493A (zh) * | 2014-05-09 | 2017-02-22 | 高通股份有限公司 | 用于PoP封装的基板块 |
CN106952884A (zh) * | 2016-01-06 | 2017-07-14 | 美光科技公司 | 扇出晶圆级封装 |
CN107154388A (zh) * | 2016-03-02 | 2017-09-12 | 三星电子株式会社 | 半导体封装件及其制造方法 |
WO2018058359A1 (en) * | 2016-09-28 | 2018-04-05 | Intel Corporation | Stacked chip package having substrate interposer and wirebonds |
CN108807322A (zh) * | 2017-04-26 | 2018-11-13 | 南亚科技股份有限公司 | 封装结构及其制造方法 |
CN111312665A (zh) * | 2018-12-12 | 2020-06-19 | 欣兴电子股份有限公司 | 封装结构及其制造方法 |
US11410940B2 (en) | 2017-05-09 | 2022-08-09 | Unimicron Technology Corp. | Package structure with structure reinforcing element and manufacturing method thereof |
Families Citing this family (149)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5592055B2 (ja) | 2004-11-03 | 2014-09-17 | テッセラ,インコーポレイテッド | 積層パッケージングの改良 |
US8058101B2 (en) | 2005-12-23 | 2011-11-15 | Tessera, Inc. | Microelectronic packages and methods therefor |
EP2414801B1 (en) | 2009-03-30 | 2021-05-26 | QUALCOMM Incorporated | Chip package with stacked processor and memory chips |
US20100327419A1 (en) | 2009-06-26 | 2010-12-30 | Sriram Muthukumar | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
US8263434B2 (en) * | 2009-07-31 | 2012-09-11 | Stats Chippac, Ltd. | Semiconductor device and method of mounting die with TSV in cavity of substrate for electrical interconnect of Fi-PoP |
US8987896B2 (en) * | 2009-12-16 | 2015-03-24 | Intel Corporation | High-density inter-package connections for ultra-thin package-on-package structures, and processes of forming same |
US9159708B2 (en) | 2010-07-19 | 2015-10-13 | Tessera, Inc. | Stackable molded microelectronic packages with area array unit connectors |
US8482111B2 (en) | 2010-07-19 | 2013-07-09 | Tessera, Inc. | Stackable molded microelectronic packages |
KR101678539B1 (ko) * | 2010-07-21 | 2016-11-23 | 삼성전자 주식회사 | 적층 패키지, 반도체 패키지 및 적층 패키지의 제조 방법 |
US20120020040A1 (en) * | 2010-07-26 | 2012-01-26 | Lin Paul T | Package-to-package stacking by using interposer with traces, and or standoffs and solder balls |
US8553420B2 (en) | 2010-10-19 | 2013-10-08 | Tessera, Inc. | Enhanced stacked microelectronic assemblies with central contacts and improved thermal characteristics |
KR101075241B1 (ko) | 2010-11-15 | 2011-11-01 | 테세라, 인코포레이티드 | 유전체 부재에 단자를 구비하는 마이크로전자 패키지 |
US20120146206A1 (en) | 2010-12-13 | 2012-06-14 | Tessera Research Llc | Pin attachment |
TWI462200B (zh) * | 2011-03-03 | 2014-11-21 | Advanced Semiconductor Eng | 半導體封裝結構及其製作方法 |
US8970028B2 (en) | 2011-12-29 | 2015-03-03 | Invensas Corporation | Embedded heat spreader for package with multiple microelectronic elements and face-down connection |
US8633576B2 (en) | 2011-04-21 | 2014-01-21 | Tessera, Inc. | Stacked chip-on-board module with edge connector |
US8304881B1 (en) | 2011-04-21 | 2012-11-06 | Tessera, Inc. | Flip-chip, face-up and face-down wirebond combination package |
US8928153B2 (en) | 2011-04-21 | 2015-01-06 | Tessera, Inc. | Flip-chip, face-up and face-down centerbond memory wirebond assemblies |
US8338963B2 (en) | 2011-04-21 | 2012-12-25 | Tessera, Inc. | Multiple die face-down stacking for two or more die |
US9013033B2 (en) | 2011-04-21 | 2015-04-21 | Tessera, Inc. | Multiple die face-down stacking for two or more die |
US8952516B2 (en) | 2011-04-21 | 2015-02-10 | Tessera, Inc. | Multiple die stacking for two or more die |
US8618659B2 (en) | 2011-05-03 | 2013-12-31 | Tessera, Inc. | Package-on-package assembly with wire bonds to encapsulation surface |
KR101128063B1 (ko) | 2011-05-03 | 2012-04-23 | 테세라, 인코포레이티드 | 캡슐화 층의 표면에 와이어 본드를 구비하는 패키지 적층형 어셈블리 |
KR101681269B1 (ko) | 2011-08-16 | 2016-12-01 | 인텔 코포레이션 | 오프셋 인터포저들, 상기 오프셋 인터포저들을 포함하는 장치들, 및 상기 오프셋 인터포저들의 구축 방법들 |
JP5947387B2 (ja) | 2011-09-30 | 2016-07-06 | インテル・コーポレーション | 3d集積回路積層体の層間通信 |
US8836136B2 (en) | 2011-10-17 | 2014-09-16 | Invensas Corporation | Package-on-package assembly with wire bond vias |
US9412689B2 (en) | 2012-01-24 | 2016-08-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor packaging structure and method |
US9691636B2 (en) | 2012-02-02 | 2017-06-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interposer frame and method of manufacturing the same |
US8946072B2 (en) * | 2012-02-02 | 2015-02-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | No-flow underfill for package with interposer frame |
US8946757B2 (en) | 2012-02-17 | 2015-02-03 | Invensas Corporation | Heat spreading substrate with embedded interconnects |
US9349706B2 (en) | 2012-02-24 | 2016-05-24 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
US8372741B1 (en) | 2012-02-24 | 2013-02-12 | Invensas Corporation | Method for package-on-package assembly with wire bonds to encapsulation surface |
US8835228B2 (en) | 2012-05-22 | 2014-09-16 | Invensas Corporation | Substrate-less stackable package with wire-bond interconnect |
US8981559B2 (en) | 2012-06-25 | 2015-03-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on package devices and methods of packaging semiconductor dies |
JP5959097B2 (ja) * | 2012-07-03 | 2016-08-02 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US9391008B2 (en) | 2012-07-31 | 2016-07-12 | Invensas Corporation | Reconstituted wafer-level package DRAM |
US10991669B2 (en) | 2012-07-31 | 2021-04-27 | Mediatek Inc. | Semiconductor package using flip-chip technology |
TWI562295B (en) | 2012-07-31 | 2016-12-11 | Mediatek Inc | Semiconductor package and method for fabricating base for semiconductor package |
US9153542B2 (en) | 2012-08-01 | 2015-10-06 | Advanced Semiconductor Engineering, Inc. | Semiconductor package having an antenna and manufacturing method thereof |
US9502390B2 (en) * | 2012-08-03 | 2016-11-22 | Invensas Corporation | BVA interposer |
US10115671B2 (en) | 2012-08-03 | 2018-10-30 | Snaptrack, Inc. | Incorporation of passives and fine pitch through via for package on package |
US8975738B2 (en) | 2012-11-12 | 2015-03-10 | Invensas Corporation | Structure for microelectronic packaging with terminals on dielectric mass |
US9040349B2 (en) | 2012-11-15 | 2015-05-26 | Amkor Technology, Inc. | Method and system for a semiconductor device package with a die to interposer wafer first bond |
US10714378B2 (en) | 2012-11-15 | 2020-07-14 | Amkor Technology, Inc. | Semiconductor device package and manufacturing method thereof |
US9136159B2 (en) * | 2012-11-15 | 2015-09-15 | Amkor Technology, Inc. | Method and system for a semiconductor for device package with a die-to-packaging substrate first bond |
US9472284B2 (en) * | 2012-11-19 | 2016-10-18 | Silicon Storage Technology, Inc. | Three-dimensional flash memory system |
US8878353B2 (en) | 2012-12-20 | 2014-11-04 | Invensas Corporation | Structure for microelectronic packaging with bond elements to encapsulation surface |
US9136254B2 (en) | 2013-02-01 | 2015-09-15 | Invensas Corporation | Microelectronic package having wire bond vias and stiffening layer |
US9237648B2 (en) | 2013-02-25 | 2016-01-12 | Invensas Corporation | Carrier-less silicon interposer |
US9484327B2 (en) | 2013-03-15 | 2016-11-01 | Qualcomm Incorporated | Package-on-package structure with reduced height |
US9768048B2 (en) | 2013-03-15 | 2017-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package on-package structure |
CN104051411B (zh) * | 2013-03-15 | 2018-08-28 | 台湾积体电路制造股份有限公司 | 叠层封装结构 |
KR20140119522A (ko) | 2013-04-01 | 2014-10-10 | 삼성전자주식회사 | 패키지-온-패키지 구조를 갖는 반도체 패키지 |
US8941225B2 (en) * | 2013-04-18 | 2015-01-27 | Sts Semiconductor & Telecommunications Co., Ltd. | Integrated circuit package and method for manufacturing the same |
US9034696B2 (en) | 2013-07-15 | 2015-05-19 | Invensas Corporation | Microelectronic assemblies having reinforcing collars on connectors extending through encapsulation |
US8883563B1 (en) | 2013-07-15 | 2014-11-11 | Invensas Corporation | Fabrication of microelectronic assemblies having stack terminals coupled by connectors extending through encapsulation |
US9023691B2 (en) | 2013-07-15 | 2015-05-05 | Invensas Corporation | Microelectronic assemblies with stack terminals coupled by connectors extending through encapsulation |
KR101550496B1 (ko) * | 2013-07-24 | 2015-09-04 | 에스티에스반도체통신 주식회사 | 적층형 반도체패키지 및 그 제조방법 |
US9167710B2 (en) | 2013-08-07 | 2015-10-20 | Invensas Corporation | Embedded packaging with preformed vias |
US9685365B2 (en) | 2013-08-08 | 2017-06-20 | Invensas Corporation | Method of forming a wire bond having a free end |
US9305853B2 (en) * | 2013-08-30 | 2016-04-05 | Apple Inc. | Ultra fine pitch PoP coreless package |
US9455211B2 (en) * | 2013-09-11 | 2016-09-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated fan-out structure with openings in buffer layer |
US9425121B2 (en) | 2013-09-11 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated fan-out structure with guiding trenches in buffer layer |
US20150076714A1 (en) | 2013-09-16 | 2015-03-19 | Invensas Corporation | Microelectronic element with bond elements to encapsulation surface |
US9018040B2 (en) | 2013-09-30 | 2015-04-28 | International Business Machines Corporation | Power distribution for 3D semiconductor package |
US10153180B2 (en) * | 2013-10-02 | 2018-12-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor bonding structures and methods |
US9082753B2 (en) | 2013-11-12 | 2015-07-14 | Invensas Corporation | Severing bond wire by kinking and twisting |
US9087815B2 (en) | 2013-11-12 | 2015-07-21 | Invensas Corporation | Off substrate kinking of bond wire |
US9379074B2 (en) | 2013-11-22 | 2016-06-28 | Invensas Corporation | Die stacks with one or more bond via arrays of wire bond wires and with one or more arrays of bump interconnects |
US9263394B2 (en) | 2013-11-22 | 2016-02-16 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
US9583456B2 (en) | 2013-11-22 | 2017-02-28 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
US9691693B2 (en) | 2013-12-04 | 2017-06-27 | Invensas Corporation | Carrier-less silicon interposer using photo patterned polymer as substrate |
CN105765711A (zh) | 2013-12-23 | 2016-07-13 | 英特尔公司 | 封装体叠层架构以及制造方法 |
US9583411B2 (en) | 2014-01-17 | 2017-02-28 | Invensas Corporation | Fine pitch BVA using reconstituted wafer with area array accessible for testing |
US9653443B2 (en) | 2014-02-14 | 2017-05-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thermal performance structure for semiconductor packages and method of forming same |
US10056267B2 (en) * | 2014-02-14 | 2018-08-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate design for semiconductor packages and method of forming same |
US9230936B2 (en) | 2014-03-04 | 2016-01-05 | Qualcomm Incorporated | Integrated device comprising high density interconnects and redistribution layers |
US9214454B2 (en) | 2014-03-31 | 2015-12-15 | Invensas Corporation | Batch process fabrication of package-on-package microelectronic assemblies |
US10381326B2 (en) | 2014-05-28 | 2019-08-13 | Invensas Corporation | Structure and method for integrated circuits packaging with increased density |
US9646917B2 (en) | 2014-05-29 | 2017-05-09 | Invensas Corporation | Low CTE component with wire bond interconnects |
US9412714B2 (en) | 2014-05-30 | 2016-08-09 | Invensas Corporation | Wire bond support structure and microelectronic package including wire bonds therefrom |
TWI660476B (zh) * | 2014-07-11 | 2019-05-21 | 矽品精密工業股份有限公司 | 封裝結構及其製法 |
KR102240704B1 (ko) * | 2014-07-15 | 2021-04-15 | 삼성전기주식회사 | 패키지 기판, 패키지 기판의 제조 방법 및 이를 이용한 적층형 패키지 |
KR102198858B1 (ko) | 2014-07-24 | 2021-01-05 | 삼성전자 주식회사 | 인터포저 기판을 갖는 반도체 패키지 적층 구조체 |
US10453785B2 (en) * | 2014-08-07 | 2019-10-22 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming double-sided fan-out wafer level package |
US10354974B2 (en) | 2014-12-11 | 2019-07-16 | Mediatek Inc. | Structure and formation method of chip package structure |
US9735084B2 (en) | 2014-12-11 | 2017-08-15 | Invensas Corporation | Bond via array for thermal conductivity |
JP2017503360A (ja) * | 2014-12-15 | 2017-01-26 | インテル コーポレイション | オポッサム・ダイ型パッケージ・オン・パッケージ装置 |
KR20160090241A (ko) * | 2014-12-16 | 2016-07-29 | 인텔 코포레이션 | 스택형 전자 디바이스를 포함하는 전자 어셈블리 |
US9888579B2 (en) | 2015-03-05 | 2018-02-06 | Invensas Corporation | Pressing of wire bond wire tips to provide bent-over tips |
US9502372B1 (en) | 2015-04-30 | 2016-11-22 | Invensas Corporation | Wafer-level packaging using wire bond wires in place of a redistribution layer |
US9761554B2 (en) | 2015-05-07 | 2017-09-12 | Invensas Corporation | Ball bonding metal wire bond wires to metal pads |
US9437536B1 (en) | 2015-05-08 | 2016-09-06 | Invensas Corporation | Reversed build-up substrate for 2.5D |
US9418926B1 (en) | 2015-05-18 | 2016-08-16 | Micron Technology, Inc. | Package-on-package semiconductor assemblies and methods of manufacturing the same |
US10211160B2 (en) | 2015-09-08 | 2019-02-19 | Invensas Corporation | Microelectronic assembly with redistribution structure formed on carrier |
US20170092618A1 (en) * | 2015-09-24 | 2017-03-30 | Intel Corporation | Package topside ball grid array for ultra low z-height |
US10163871B2 (en) * | 2015-10-02 | 2018-12-25 | Qualcomm Incorporated | Integrated device comprising embedded package on package (PoP) device |
US10490528B2 (en) | 2015-10-12 | 2019-11-26 | Invensas Corporation | Embedded wire bond wires |
US9490222B1 (en) | 2015-10-12 | 2016-11-08 | Invensas Corporation | Wire bond wires for interference shielding |
US10332854B2 (en) | 2015-10-23 | 2019-06-25 | Invensas Corporation | Anchoring structure of fine pitch bva |
US10181457B2 (en) | 2015-10-26 | 2019-01-15 | Invensas Corporation | Microelectronic package for wafer-level chip scale packaging with fan-out |
US10043779B2 (en) | 2015-11-17 | 2018-08-07 | Invensas Corporation | Packaged microelectronic device for a package-on-package device |
US9659848B1 (en) | 2015-11-18 | 2017-05-23 | Invensas Corporation | Stiffened wires for offset BVA |
US9666560B1 (en) | 2015-11-25 | 2017-05-30 | Invensas Corporation | Multi-chip microelectronic assembly with built-up fine-patterned circuit structure |
KR102372300B1 (ko) * | 2015-11-26 | 2022-03-08 | 삼성전자주식회사 | 스택 패키지 및 그 제조 방법 |
US9576942B1 (en) * | 2015-12-18 | 2017-02-21 | Intel Corporation | Integrated circuit assembly that includes stacked dice |
US10388636B2 (en) * | 2015-12-21 | 2019-08-20 | Intel Corporation | Integrating system in package (SIP) with input/output (IO) board for platform miniaturization |
KR102556052B1 (ko) | 2015-12-23 | 2023-07-14 | 삼성전자주식회사 | 시스템 모듈과 이를 포함하는 모바일 컴퓨팅 장치 |
US9984992B2 (en) | 2015-12-30 | 2018-05-29 | Invensas Corporation | Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces |
KR102595276B1 (ko) * | 2016-01-14 | 2023-10-31 | 삼성전자주식회사 | 반도체 패키지 |
CN106971993B (zh) * | 2016-01-14 | 2021-10-15 | 三星电子株式会社 | 半导体封装件 |
US9935075B2 (en) | 2016-07-29 | 2018-04-03 | Invensas Corporation | Wire bonding method and apparatus for electromagnetic interference shielding |
WO2018034169A1 (ja) * | 2016-08-17 | 2018-02-22 | ソニー株式会社 | 対話制御装置および方法 |
RU168167U1 (ru) * | 2016-08-18 | 2017-01-23 | Общество с ограниченной ответственностью "ТЭК электроникс" | Печатная плата с массивным компонентом |
US10729000B2 (en) * | 2016-09-28 | 2020-07-28 | Intel Corporation | Thermal conductivity for integrated circuit packaging |
KR101973431B1 (ko) * | 2016-09-29 | 2019-04-29 | 삼성전기주식회사 | 팬-아웃 반도체 패키지 |
US10615151B2 (en) * | 2016-11-30 | 2020-04-07 | Shenzhen Xiuyuan Electronic Technology Co., Ltd | Integrated circuit multichip stacked packaging structure and method |
US10299368B2 (en) | 2016-12-21 | 2019-05-21 | Invensas Corporation | Surface integrated waveguides and circuit structures therefor |
CN109983570A (zh) | 2016-12-29 | 2019-07-05 | 英特尔公司 | 具有晶片级有源管芯和外部管芯底座的半导体封装 |
TWI637536B (zh) * | 2017-02-24 | 2018-10-01 | 矽品精密工業股份有限公司 | 電子封裝結構及其製法 |
US10714448B2 (en) | 2017-05-09 | 2020-07-14 | Unimicron Technology Corp. | Chip module with porous bonding layer and stacked structure with porous bonding layer |
US10950535B2 (en) * | 2017-05-09 | 2021-03-16 | Unimicron Technology Corp. | Package structure and method of manufacturing the same |
US10178755B2 (en) | 2017-05-09 | 2019-01-08 | Unimicron Technology Corp. | Circuit board stacked structure and method for forming the same |
US10757800B1 (en) | 2017-06-22 | 2020-08-25 | Flex Ltd. | Stripline transmission lines with cross-hatched pattern return plane, where the striplines do not overlap any intersections in the cross-hatched pattern |
KR102468765B1 (ko) * | 2017-11-29 | 2022-11-22 | 삼성전자주식회사 | 반도체 패키지 구조체 및 이를 포함하는 반도체 모듈 |
US10700028B2 (en) | 2018-02-09 | 2020-06-30 | Sandisk Technologies Llc | Vertical chip interposer and method of making a chip assembly containing the vertical chip interposer |
KR102586794B1 (ko) | 2018-06-08 | 2023-10-12 | 삼성전자주식회사 | 반도체 패키지 및 그 제조 방법 |
US10903155B2 (en) * | 2018-06-20 | 2021-01-26 | Intel Corporation | Vertical modular stiffeners for stacked multi-device packages |
US11224117B1 (en) | 2018-07-05 | 2022-01-11 | Flex Ltd. | Heat transfer in the printed circuit board of an SMPS by an integrated heat exchanger |
US11037891B2 (en) | 2018-09-21 | 2021-06-15 | Advanced Semiconductor Engineering, Inc. | Device package |
KR102540829B1 (ko) | 2018-10-05 | 2023-06-08 | 삼성전자주식회사 | 반도체 패키지, 반도체 패키지 제조방법 및 재배선 구조체 제조방법 |
KR102568705B1 (ko) | 2018-10-05 | 2023-08-22 | 삼성전자주식회사 | 반도체 패키지, 반도체 패키지 제조방법 및 재배선 구조체 제조방법 |
CN111092062B (zh) * | 2018-10-24 | 2021-06-08 | 欣兴电子股份有限公司 | 晶片封装结构及其制造方法 |
US10964660B1 (en) | 2018-11-20 | 2021-03-30 | Flex Ltd. | Use of adhesive films for 3D pick and place assembly of electronic components |
US10896877B1 (en) * | 2018-12-14 | 2021-01-19 | Flex Ltd. | System in package with double side mounted board |
US10879260B2 (en) | 2019-02-28 | 2020-12-29 | Sandisk Technologies Llc | Bonded assembly of a support die and plural memory dies containing laterally shifted vertical interconnections and methods for making the same |
KR102431331B1 (ko) * | 2019-04-04 | 2022-08-11 | 주식회사 네패스 | 반도체 패키지 및 그 제조 방법 |
TWI791881B (zh) * | 2019-08-16 | 2023-02-11 | 矽品精密工業股份有限公司 | 電子封裝件及其組合式基板與製法 |
JP6930793B2 (ja) * | 2019-10-28 | 2021-09-01 | Necスペーステクノロジー株式会社 | モジュール構造およびモジュールの製造方法 |
US11599299B2 (en) * | 2019-11-19 | 2023-03-07 | Invensas Llc | 3D memory circuit |
KR102643424B1 (ko) * | 2019-12-13 | 2024-03-06 | 삼성전자주식회사 | 반도체 패키지 |
KR20210104364A (ko) | 2020-02-17 | 2021-08-25 | 삼성전자주식회사 | 반도체 패키지 |
US11735538B2 (en) * | 2020-02-17 | 2023-08-22 | Wolfspeed, Inc. | Semiconductor having a backside wafer cavity for radio frequency (RF) passive device integration and/or improved cooling and process of implementing the same |
TW202201673A (zh) * | 2020-03-17 | 2022-01-01 | 新加坡商安靠科技新加坡控股私人有限公司 | 半導體裝置和製造半導體裝置的方法 |
US11715699B2 (en) | 2020-03-17 | 2023-08-01 | Amkor Technology Singapore Holding Pte. Ltd. | Semiconductor devices and methods of manufacturing semiconductor devices |
US11764179B2 (en) * | 2020-08-14 | 2023-09-19 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package |
US11942386B2 (en) * | 2020-08-24 | 2024-03-26 | Texas Instruments Incorporated | Electronic devices in semiconductor package cavities |
CN114328367A (zh) * | 2020-09-30 | 2022-04-12 | 创意电子股份有限公司 | 半导体器件的接口及用于排列结合半导体器件的接口方法 |
KR20220047066A (ko) * | 2020-10-08 | 2022-04-15 | 삼성전자주식회사 | 반도체 패키지 장치 |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020004258A1 (en) * | 1999-09-03 | 2002-01-10 | Seiko Epson Corporation | Semiconductor device and method of fabricating the same, circuit board, and electronic equipment |
US20060175695A1 (en) * | 2005-02-10 | 2006-08-10 | Stats Chippac Ltd. | Integrated circuit package system using interposer |
CN1893053A (zh) * | 2005-07-08 | 2007-01-10 | 三星电子株式会社 | 插件结构及其制造方法、晶片级堆叠结构和封装结构 |
US20080277800A1 (en) * | 2007-05-08 | 2008-11-13 | Samsung Electronics Co., Ltd. | Semiconductor package and method of forming the same |
CN101330076A (zh) * | 2007-06-20 | 2008-12-24 | 海力士半导体有限公司 | 穿透硅通道芯片堆叠封装 |
Family Cites Families (50)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5399898A (en) | 1992-07-17 | 1995-03-21 | Lsi Logic Corporation | Multi-chip semiconductor arrangements using flip chip dies |
JPH11219984A (ja) * | 1997-11-06 | 1999-08-10 | Sharp Corp | 半導体装置パッケージおよびその製造方法ならびにそのための回路基板 |
JP3565319B2 (ja) * | 1999-04-14 | 2004-09-15 | シャープ株式会社 | 半導体装置及びその製造方法 |
US6890798B2 (en) | 1999-06-08 | 2005-05-10 | Intel Corporation | Stacked chip packaging |
JP3854054B2 (ja) * | 2000-10-10 | 2006-12-06 | 株式会社東芝 | 半導体装置 |
US20020074637A1 (en) | 2000-12-19 | 2002-06-20 | Intel Corporation | Stacked flip chip assemblies |
JP2002359346A (ja) * | 2001-05-30 | 2002-12-13 | Sharp Corp | 半導体装置および半導体チップの積層方法 |
JP4633971B2 (ja) * | 2001-07-11 | 2011-02-16 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US6848177B2 (en) | 2002-03-28 | 2005-02-01 | Intel Corporation | Integrated circuit die and an electronic assembly having a three-dimensional interconnection scheme |
TW546795B (en) * | 2002-06-04 | 2003-08-11 | Siliconware Precision Industries Co Ltd | Multichip module and manufacturing method thereof |
US6964881B2 (en) * | 2002-08-27 | 2005-11-15 | Micron Technology, Inc. | Multi-chip wafer level system packages and methods of forming same |
TWI290365B (en) * | 2002-10-15 | 2007-11-21 | United Test Ct Inc | Stacked flip-chip package |
JP2004273706A (ja) * | 2003-03-07 | 2004-09-30 | Sony Corp | 電子回路装置 |
JPWO2004091268A1 (ja) * | 2003-04-07 | 2006-07-06 | イビデン株式会社 | 多層プリント配線板 |
US6924551B2 (en) | 2003-05-28 | 2005-08-02 | Intel Corporation | Through silicon via, folded flex microelectronic package |
JP3939707B2 (ja) * | 2004-03-29 | 2007-07-04 | シャープ株式会社 | 樹脂封止型半導体パッケージおよびその製造方法 |
US7786591B2 (en) | 2004-09-29 | 2010-08-31 | Broadcom Corporation | Die down ball grid array package |
KR100639701B1 (ko) | 2004-11-17 | 2006-10-30 | 삼성전자주식회사 | 멀티칩 패키지 |
US7279786B2 (en) * | 2005-02-04 | 2007-10-09 | Stats Chippac Ltd. | Nested integrated circuit package on package system |
US7429786B2 (en) | 2005-04-29 | 2008-09-30 | Stats Chippac Ltd. | Semiconductor package including second substrate and having exposed substrate surfaces on upper and lower sides |
US7528474B2 (en) * | 2005-05-31 | 2009-05-05 | Stats Chippac Ltd. | Stacked semiconductor package assembly having hollowed substrate |
US7317256B2 (en) * | 2005-06-01 | 2008-01-08 | Intel Corporation | Electronic packaging including die with through silicon via |
JP4322844B2 (ja) * | 2005-06-10 | 2009-09-02 | シャープ株式会社 | 半導体装置および積層型半導体装置 |
KR100661297B1 (ko) * | 2005-09-14 | 2006-12-26 | 삼성전기주식회사 | 리지드-플렉시블 패키지 온 패키지용 인쇄회로기판 및 그제조방법 |
JP2007123705A (ja) * | 2005-10-31 | 2007-05-17 | Elpida Memory Inc | 積層型半導体装置及びその製造方法 |
KR100697553B1 (ko) * | 2005-12-19 | 2007-03-21 | 삼성전자주식회사 | 멀티 스택 패키지 및 이의 제조 방법 |
JP4753725B2 (ja) | 2006-01-20 | 2011-08-24 | エルピーダメモリ株式会社 | 積層型半導体装置 |
KR100836663B1 (ko) * | 2006-02-16 | 2008-06-10 | 삼성전기주식회사 | 캐비티가 형성된 패키지 온 패키지 및 그 제조 방법 |
JP2007234881A (ja) * | 2006-03-01 | 2007-09-13 | Oki Electric Ind Co Ltd | 半導体チップを積層した半導体装置及びその製造方法 |
DE102006033702B3 (de) * | 2006-07-20 | 2007-12-20 | Infineon Technologies Ag | Herstellungsverfahren für eine elektronische Schaltung in einer Package-on-Package-Konfiguration und elektronisches Bauelement in einer solchen Konfiguration |
KR100809696B1 (ko) * | 2006-08-08 | 2008-03-06 | 삼성전자주식회사 | 사이즈가 상이한 복수의 반도체 칩이 적층된 멀티 칩패키지 및 그 제조방법 |
KR100817075B1 (ko) * | 2006-11-09 | 2008-03-26 | 삼성전자주식회사 | 멀티스택 패키지 및 그 제조 방법 |
KR100843214B1 (ko) * | 2006-12-05 | 2008-07-02 | 삼성전자주식회사 | 메모리 칩과 프로세서 칩이 관통전극을 통해 연결된 플래너멀티 반도체 칩 패키지 및 그 제조방법 |
JP2008166527A (ja) * | 2006-12-28 | 2008-07-17 | Spansion Llc | 半導体装置およびその製造方法 |
KR101332861B1 (ko) * | 2007-01-03 | 2013-11-22 | 삼성전자주식회사 | 아이씨 패키지 및 그 제조방법 |
US7829990B1 (en) * | 2007-01-18 | 2010-11-09 | Amkor Technology, Inc. | Stackable semiconductor package including laminate interposer |
RU2335822C1 (ru) * | 2007-01-25 | 2008-10-10 | Закрытое акционерное общество "Научно-производственное объединение "НИИТАЛ" | Многокристальный модуль |
US20080258286A1 (en) * | 2007-04-23 | 2008-10-23 | Texas Instruments Incorporated | High Input/Output, Low Profile Package-On-Package Semiconductor System |
US7872356B2 (en) | 2007-05-16 | 2011-01-18 | Qualcomm Incorporated | Die stacking system and method |
US7888798B2 (en) | 2007-05-16 | 2011-02-15 | Samsung Electronics Co., Ltd. | Semiconductor devices including interlayer conductive contacts and methods of forming the same |
US8852986B2 (en) | 2007-05-16 | 2014-10-07 | Stats Chippac Ltd. | Integrated circuit package system employing resilient member mold system technology |
US7635914B2 (en) * | 2007-05-17 | 2009-12-22 | Texas Instruments Incorporated | Multi layer low cost cavity substrate fabrication for pop packages |
US7824960B2 (en) * | 2007-05-22 | 2010-11-02 | United Test And Assembly Center Ltd. | Method of assembling a silicon stack semiconductor package |
US7841080B2 (en) * | 2007-05-30 | 2010-11-30 | Intel Corporation | Multi-chip packaging using an interposer with through-vias |
US8586465B2 (en) * | 2007-06-07 | 2013-11-19 | United Test And Assembly Center Ltd | Through silicon via dies and packages |
US7687899B1 (en) * | 2007-08-07 | 2010-03-30 | Amkor Technology, Inc. | Dual laminate package structure with embedded elements |
US7800212B2 (en) * | 2007-12-27 | 2010-09-21 | Stats Chippac Ltd. | Mountable integrated circuit package system with stacking interposer |
US8334170B2 (en) * | 2008-06-27 | 2012-12-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for stacking devices |
US9818680B2 (en) * | 2011-07-27 | 2017-11-14 | Broadpak Corporation | Scalable semiconductor interposer integration |
US20100327419A1 (en) | 2009-06-26 | 2010-12-30 | Sriram Muthukumar | Stacked-chip packages in package-on-package apparatus, methods of assembling same, and systems containing same |
-
2009
- 2009-06-26 US US12/459,226 patent/US20100327419A1/en not_active Abandoned
-
2010
- 2010-05-04 GB GB1119498.2A patent/GB2483181B/en not_active Expired - Fee Related
- 2010-05-04 WO PCT/US2010/033536 patent/WO2010151375A1/en active Application Filing
- 2010-05-04 CN CN201080028740.6A patent/CN102804364B/zh not_active Expired - Fee Related
- 2010-05-04 RU RU2011153251/28A patent/RU2504863C2/ru active
- 2010-05-04 SG SG2011082211A patent/SG175954A1/en unknown
- 2010-05-04 JP JP2012517527A patent/JP2012531061A/ja active Pending
- 2010-05-04 DE DE112010002692.0T patent/DE112010002692B4/de active Active
- 2010-05-04 BR BRPI1009636-1A patent/BRPI1009636B1/pt not_active IP Right Cessation
- 2010-05-04 KR KR1020117030885A patent/KR101372055B1/ko active IP Right Grant
- 2010-05-06 TW TW099114527A patent/TWI483380B/zh not_active IP Right Cessation
- 2010-05-06 TW TW104107205A patent/TWI593081B/zh not_active IP Right Cessation
-
2013
- 2013-01-14 US US13/741,382 patent/US10186480B2/en active Active
-
2018
- 2018-12-21 US US16/231,238 patent/US11217516B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020004258A1 (en) * | 1999-09-03 | 2002-01-10 | Seiko Epson Corporation | Semiconductor device and method of fabricating the same, circuit board, and electronic equipment |
US20060175695A1 (en) * | 2005-02-10 | 2006-08-10 | Stats Chippac Ltd. | Integrated circuit package system using interposer |
CN1893053A (zh) * | 2005-07-08 | 2007-01-10 | 三星电子株式会社 | 插件结构及其制造方法、晶片级堆叠结构和封装结构 |
US20080277800A1 (en) * | 2007-05-08 | 2008-11-13 | Samsung Electronics Co., Ltd. | Semiconductor package and method of forming the same |
CN101330076A (zh) * | 2007-06-20 | 2008-12-24 | 海力士半导体有限公司 | 穿透硅通道芯片堆叠封装 |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103578250B (zh) * | 2012-08-10 | 2016-09-21 | 台湾积体电路制造股份有限公司 | 三维集成电路及其用于无线信息获取的方法 |
CN103578250A (zh) * | 2012-08-10 | 2014-02-12 | 台湾积体电路制造股份有限公司 | 三维集成电路及其用于无线信息获取的方法 |
CN103811050A (zh) * | 2012-11-02 | 2014-05-21 | 台湾积体电路制造股份有限公司 | 存储电路及操作存储电路的方法 |
CN103943553B (zh) * | 2012-12-11 | 2019-04-23 | 新科金朋有限公司 | 半导体器件和形成具有垂直互连单元的低轮廓扇出式封装的方法 |
CN103943553A (zh) * | 2012-12-11 | 2014-07-23 | 新科金朋有限公司 | 半导体器件和形成具有垂直互连单元的低轮廓扇出式封装的方法 |
CN110098147B (zh) * | 2012-12-11 | 2023-09-19 | 星科金朋私人有限公司 | 半导体器件和制作半导体器件的方法 |
CN110098147A (zh) * | 2012-12-11 | 2019-08-06 | 新科金朋有限公司 | 半导体器件和形成具有垂直互连单元的低轮廓扇出式封装的方法 |
CN106462788A (zh) * | 2014-03-18 | 2017-02-22 | 惠普发展公司,有限责任合伙企业 | 安全元件 |
CN106462788B (zh) * | 2014-03-18 | 2020-07-07 | 惠普发展公司,有限责任合伙企业 | 安全元件 |
CN106463493A (zh) * | 2014-05-09 | 2017-02-22 | 高通股份有限公司 | 用于PoP封装的基板块 |
CN106463493B (zh) * | 2014-05-09 | 2019-08-13 | 高通股份有限公司 | 用于PoP封装的基板块 |
CN106952884B (zh) * | 2016-01-06 | 2018-08-24 | 美光科技公司 | 扇出晶圆级封装 |
CN106952884A (zh) * | 2016-01-06 | 2017-07-14 | 美光科技公司 | 扇出晶圆级封装 |
CN107154388A (zh) * | 2016-03-02 | 2017-09-12 | 三星电子株式会社 | 半导体封装件及其制造方法 |
CN106098676A (zh) * | 2016-08-15 | 2016-11-09 | 黄卫东 | 多通道堆叠封装结构及封装方法 |
WO2018058359A1 (en) * | 2016-09-28 | 2018-04-05 | Intel Corporation | Stacked chip package having substrate interposer and wirebonds |
CN108807322A (zh) * | 2017-04-26 | 2018-11-13 | 南亚科技股份有限公司 | 封装结构及其制造方法 |
US11410940B2 (en) | 2017-05-09 | 2022-08-09 | Unimicron Technology Corp. | Package structure with structure reinforcing element and manufacturing method thereof |
CN111312665A (zh) * | 2018-12-12 | 2020-06-19 | 欣兴电子股份有限公司 | 封装结构及其制造方法 |
CN111312665B (zh) * | 2018-12-12 | 2022-02-22 | 欣兴电子股份有限公司 | 封装结构及其制造方法 |
Also Published As
Publication number | Publication date |
---|---|
US20130127054A1 (en) | 2013-05-23 |
US20190148275A1 (en) | 2019-05-16 |
US11217516B2 (en) | 2022-01-04 |
CN102804364B (zh) | 2016-08-10 |
BRPI1009636B1 (pt) | 2020-05-26 |
WO2010151375A1 (en) | 2010-12-29 |
KR20120018807A (ko) | 2012-03-05 |
JP2012531061A (ja) | 2012-12-06 |
RU2011153251A (ru) | 2013-07-10 |
GB2483181A (en) | 2012-02-29 |
TWI593081B (zh) | 2017-07-21 |
TWI483380B (zh) | 2015-05-01 |
DE112010002692B4 (de) | 2021-08-19 |
BRPI1009636A2 (pt) | 2019-04-30 |
GB201119498D0 (en) | 2011-12-21 |
TW201523835A (zh) | 2015-06-16 |
DE112010002692T5 (de) | 2013-03-07 |
US20100327419A1 (en) | 2010-12-30 |
DE112010002692T8 (de) | 2013-05-16 |
SG175954A1 (en) | 2011-12-29 |
KR101372055B1 (ko) | 2014-03-07 |
US10186480B2 (en) | 2019-01-22 |
GB2483181B (en) | 2014-06-18 |
RU2504863C2 (ru) | 2014-01-20 |
TW201130105A (en) | 2011-09-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN102804364A (zh) | 封装体堆叠装置中的层叠芯片封装体及其组装方法、以及包含该层叠芯片封装体的系统 | |
US10204892B2 (en) | Semiconductor package | |
CN111490029B (zh) | 包括桥接管芯的半导体封装 | |
US8901727B2 (en) | Semiconductor packages, methods of manufacturing semiconductor packages, and systems including semiconductor packages | |
US8981574B2 (en) | Semiconductor package | |
US7598617B2 (en) | Stack package utilizing through vias and re-distribution lines | |
US20130277831A1 (en) | Semiconductor package and method of fabricating the same | |
US9640473B2 (en) | Semiconductor packages | |
CN104952855B (zh) | 包括叠置的电子部件的电子组件 | |
US9391009B2 (en) | Semiconductor packages including heat exhaust part | |
CN103119711A (zh) | 形成完全嵌入式非凹凸内建层封装件的方法和由此形成的结构 | |
CN110867434A (zh) | 包括桥接晶片的堆叠封装 | |
US20180286835A1 (en) | Semiconductor packages and methods of manufacturing the same | |
CN104347593A (zh) | 层叠封装体及其制造方法 | |
KR20150050798A (ko) | 반도체 패키지 및 그 제조방법 | |
CN111916405A (zh) | 具有粘性强化层的半导体结构 | |
US7498201B2 (en) | Method of forming a multi-die semiconductor package | |
US9773756B2 (en) | Semiconductor packages including molded stacked die with terrace-like edges | |
US9087883B2 (en) | Method and apparatus for stacked semiconductor chips | |
CN111668180B (zh) | 包括混合布线接合结构的层叠封装件 | |
CN105161451A (zh) | 半导体叠层封装方法 | |
US20240153898A1 (en) | Semiconductor package | |
US20080079174A1 (en) | Substrate slot design for die stack packaging |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20160810 Termination date: 20210504 |
|
CF01 | Termination of patent right due to non-payment of annual fee |