JP5932651B2 - 曲線状のゲート酸化物プロファイルを有するスプリットゲート半導体素子 - Google Patents
曲線状のゲート酸化物プロファイルを有するスプリットゲート半導体素子 Download PDFInfo
- Publication number
- JP5932651B2 JP5932651B2 JP2012535388A JP2012535388A JP5932651B2 JP 5932651 B2 JP5932651 B2 JP 5932651B2 JP 2012535388 A JP2012535388 A JP 2012535388A JP 2012535388 A JP2012535388 A JP 2012535388A JP 5932651 B2 JP5932651 B2 JP 5932651B2
- Authority
- JP
- Japan
- Prior art keywords
- region
- layer
- dielectric
- trench
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/025—Manufacture or treatment forming recessed gates, e.g. by using local oxidation
- H10D64/027—Manufacture or treatment forming recessed gates, e.g. by using local oxidation by etching at gate locations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0295—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the source electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/106—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE] having supplementary regions doped oppositely to or in rectifying contact with regions of the semiconductor bodies, e.g. guard rings with PN or Schottky junctions
- H10D62/107—Buried supplementary regions, e.g. buried guard rings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
Landscapes
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/603,028 US9419129B2 (en) | 2009-10-21 | 2009-10-21 | Split gate semiconductor device with curved gate oxide profile |
| US12/603,028 | 2009-10-21 | ||
| PCT/US2010/053617 WO2011050207A2 (en) | 2009-10-21 | 2010-10-21 | Split gate semiconductor device with curved gate oxide profile |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2013508984A JP2013508984A (ja) | 2013-03-07 |
| JP2013508984A5 JP2013508984A5 (enExample) | 2013-09-26 |
| JP5932651B2 true JP5932651B2 (ja) | 2016-06-08 |
Family
ID=43878636
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2012535388A Active JP5932651B2 (ja) | 2009-10-21 | 2010-10-21 | 曲線状のゲート酸化物プロファイルを有するスプリットゲート半導体素子 |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US9419129B2 (enExample) |
| EP (1) | EP2491593B1 (enExample) |
| JP (1) | JP5932651B2 (enExample) |
| KR (1) | KR101493680B1 (enExample) |
| CN (1) | CN102656696B (enExample) |
| WO (1) | WO2011050207A2 (enExample) |
Families Citing this family (48)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6838722B2 (en) * | 2002-03-22 | 2005-01-04 | Siliconix Incorporated | Structures of and methods of fabricating trench-gated MIS devices |
| US9425305B2 (en) | 2009-10-20 | 2016-08-23 | Vishay-Siliconix | Structures of and methods of fabricating split gate MIS devices |
| US9419129B2 (en) | 2009-10-21 | 2016-08-16 | Vishay-Siliconix | Split gate semiconductor device with curved gate oxide profile |
| KR101728363B1 (ko) | 2010-03-02 | 2017-05-02 | 비쉐이-실리코닉스 | 듀얼 게이트 디바이스의 구조 및 제조 방법 |
| TWI453831B (zh) | 2010-09-09 | 2014-09-21 | 台灣捷康綜合有限公司 | 半導體封裝結構及其製造方法 |
| WO2012158977A2 (en) | 2011-05-18 | 2012-11-22 | Vishay-Siliconix | Semiconductor device |
| WO2013166078A1 (en) * | 2012-04-30 | 2013-11-07 | Vishay-Siliconix | Semiconductor device |
| KR101775769B1 (ko) | 2012-04-30 | 2017-09-06 | 비쉐이-실리코닉스 | 수직 트렌치 금속 산화물 반도체 전계 효과 트랜지스터 및 이의 제조 방법 |
| US9966330B2 (en) | 2013-03-14 | 2018-05-08 | Vishay-Siliconix | Stack die package |
| US9589929B2 (en) * | 2013-03-14 | 2017-03-07 | Vishay-Siliconix | Method for fabricating stack die package |
| JP5784665B2 (ja) * | 2013-03-22 | 2015-09-24 | 株式会社東芝 | 半導体装置の製造方法 |
| JP6177154B2 (ja) * | 2013-07-16 | 2017-08-09 | 株式会社東芝 | 半導体装置 |
| JP2016040820A (ja) | 2013-09-20 | 2016-03-24 | サンケン電気株式会社 | 半導体装置 |
| CN204102904U (zh) | 2013-09-20 | 2015-01-14 | 三垦电气株式会社 | 半导体装置 |
| JP6173987B2 (ja) | 2013-09-20 | 2017-08-02 | サンケン電気株式会社 | 半導体装置 |
| CN104701148B (zh) * | 2013-12-04 | 2017-11-24 | 和舰科技(苏州)有限公司 | 分裂栅的制造方法 |
| WO2016028943A1 (en) | 2014-08-19 | 2016-02-25 | Vishay-Siliconix | Electronic circuit |
| US9425304B2 (en) | 2014-08-21 | 2016-08-23 | Vishay-Siliconix | Transistor structure with improved unclamped inductive switching immunity |
| DE102014112338A1 (de) * | 2014-08-28 | 2016-03-03 | Infineon Technologies Austria Ag | Halbleiterbauelement und Verfahren zum Herstellen eines Halbleiterbauelements |
| CN105957811A (zh) * | 2016-04-27 | 2016-09-21 | 上海华虹宏力半导体制造有限公司 | 具有屏蔽栅的沟槽栅功率器件的制造方法 |
| TWI615889B (zh) | 2016-05-18 | 2018-02-21 | 杰力科技股份有限公司 | 功率金氧半導體場效電晶體的製造方法 |
| TWI577010B (zh) | 2016-05-18 | 2017-04-01 | 杰力科技股份有限公司 | 功率金氧半導體場效電晶體 |
| CN106298945A (zh) * | 2016-09-30 | 2017-01-04 | 上海华虹宏力半导体制造有限公司 | 屏蔽栅沟槽型mosfet工艺方法 |
| CN107731923B (zh) * | 2017-09-02 | 2019-09-03 | 西安交通大学 | 一种低导通电阻、小栅电荷的碳化硅超结mosfet器件与制备方法 |
| CN107799602A (zh) * | 2017-10-24 | 2018-03-13 | 贵州芯长征科技有限公司 | 能节省终端面积的屏蔽栅mosfet器件及其制备方法 |
| CN107910267B (zh) * | 2017-11-17 | 2023-09-08 | 杭州士兰集成电路有限公司 | 功率半导体器件及其制造方法 |
| CN107910270B (zh) * | 2017-11-17 | 2024-05-31 | 杭州士兰集成电路有限公司 | 功率半导体器件及其制造方法 |
| CN108417637A (zh) * | 2018-03-09 | 2018-08-17 | 香港商莫斯飞特半导体股份有限公司 | 一种多沟槽半导体功率器件及其制备方法 |
| CN109037337A (zh) * | 2018-06-28 | 2018-12-18 | 华为技术有限公司 | 一种功率半导体器件及制造方法 |
| CN110047759A (zh) * | 2019-04-28 | 2019-07-23 | 矽力杰半导体技术(杭州)有限公司 | 沟槽型mosfet器件制造方法 |
| US11217541B2 (en) | 2019-05-08 | 2022-01-04 | Vishay-Siliconix, LLC | Transistors with electrically active chip seal ring and methods of manufacture |
| US11218144B2 (en) | 2019-09-12 | 2022-01-04 | Vishay-Siliconix, LLC | Semiconductor device with multiple independent gates |
| CN113053738A (zh) * | 2019-12-27 | 2021-06-29 | 华润微电子(重庆)有限公司 | 一种分裂栅型沟槽mos器件及其制备方法 |
| CN111081540A (zh) * | 2019-12-30 | 2020-04-28 | 广州粤芯半导体技术有限公司 | 屏蔽栅沟槽功率器件的制造方法 |
| CN113130633B (zh) * | 2019-12-30 | 2022-11-22 | 华润微电子(重庆)有限公司 | 沟槽型场效应晶体管结构及其制备方法 |
| CN111681963B (zh) * | 2020-08-11 | 2020-11-20 | 中芯集成电路制造(绍兴)有限公司 | 一种屏蔽栅场效应晶体管及其形成方法 |
| US11640990B2 (en) * | 2020-10-27 | 2023-05-02 | Wolfspeed, Inc. | Power semiconductor devices including a trenched gate and methods of forming such devices |
| CN112509980B (zh) * | 2020-11-30 | 2022-06-03 | 绍兴中芯集成电路制造股份有限公司 | 具有屏蔽栅沟槽结构的半导体器件及其制造方法 |
| CN112509979B (zh) * | 2020-11-30 | 2022-08-09 | 绍兴中芯集成电路制造股份有限公司 | 具有屏蔽栅沟槽结构的半导体器件及其制造方法 |
| CN112701043A (zh) * | 2020-12-28 | 2021-04-23 | 广州粤芯半导体技术有限公司 | 一种半导体器件的制造方法 |
| CN113192825A (zh) * | 2021-04-26 | 2021-07-30 | 广州粤芯半导体技术有限公司 | 分裂栅沟槽功率器件的制造方法 |
| CN113471278A (zh) * | 2021-06-24 | 2021-10-01 | 无锡新洁能股份有限公司 | 屏蔽栅沟槽型半导体器件及其制造方法 |
| US20230187537A1 (en) * | 2021-11-17 | 2023-06-15 | Panjit International Inc. | Method of forming power semiconductor device |
| CN116190441B (zh) * | 2021-11-26 | 2025-10-31 | 帅群微电子股份有限公司 | 沟槽式功率半导体元件及其制造方法 |
| CN116264160A (zh) * | 2021-12-13 | 2023-06-16 | 上海韦尔半导体股份有限公司 | 一种屏蔽栅半导体器件结构制备方法及屏蔽栅半导体器件结构 |
| CN114420637B (zh) * | 2021-12-22 | 2023-12-29 | 深圳深爱半导体股份有限公司 | 半导体器件结构及其制备方法 |
| CN114496762A (zh) * | 2022-04-13 | 2022-05-13 | 杭州芯迈半导体技术有限公司 | 一种制造沟槽mosfet的方法 |
| CN114975126B (zh) * | 2022-07-29 | 2022-10-25 | 威晟半导体科技(广州)有限公司 | 一种降低栅电荷的屏蔽栅沟槽型mosfet制造方法 |
Family Cites Families (101)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2570742B2 (ja) | 1987-05-27 | 1997-01-16 | ソニー株式会社 | 半導体装置 |
| US5283201A (en) | 1988-05-17 | 1994-02-01 | Advanced Power Technology, Inc. | High density power device fabrication process |
| JPH03211885A (ja) | 1990-01-17 | 1991-09-17 | Matsushita Electron Corp | 半導体装置及びその製造方法 |
| JP3082522B2 (ja) | 1993-07-27 | 2000-08-28 | 日産自動車株式会社 | 絶縁電極およびその製造方法 |
| JP3481287B2 (ja) | 1994-02-24 | 2003-12-22 | 三菱電機株式会社 | 半導体装置の製造方法 |
| JP3307785B2 (ja) | 1994-12-13 | 2002-07-24 | 三菱電機株式会社 | 絶縁ゲート型半導体装置 |
| JPH10173175A (ja) | 1996-12-09 | 1998-06-26 | Toshiba Corp | 半導体装置及び半導体装置の製造方法 |
| US6281547B1 (en) | 1997-05-08 | 2001-08-28 | Megamos Corporation | Power transistor cells provided with reliable trenched source contacts connected to narrower source manufactured without a source mask |
| JPH1168102A (ja) | 1997-08-21 | 1999-03-09 | Toshiba Corp | 半導体装置の製造方法 |
| US6031265A (en) | 1997-10-16 | 2000-02-29 | Magepower Semiconductor Corp. | Enhancing DMOS device ruggedness by reducing transistor parasitic resistance and by inducing breakdown near gate runners and termination area |
| US6429481B1 (en) | 1997-11-14 | 2002-08-06 | Fairchild Semiconductor Corporation | Field effect transistor and method of its manufacture |
| US6242775B1 (en) | 1998-02-24 | 2001-06-05 | Micron Technology, Inc. | Circuits and methods using vertical complementary transistors |
| KR100295063B1 (ko) | 1998-06-30 | 2001-08-07 | 김덕중 | 트렌치게이트구조의전력반도체장치및그제조방법 |
| FR2785090B1 (fr) | 1998-10-23 | 2001-01-19 | St Microelectronics Sa | Composant de puissance portant des interconnexions |
| US6621121B2 (en) | 1998-10-26 | 2003-09-16 | Silicon Semiconductor Corporation | Vertical MOSFETs having trench-based gate electrodes within deeper trench-based source electrodes |
| US5998833A (en) | 1998-10-26 | 1999-12-07 | North Carolina State University | Power semiconductor devices having improved high frequency switching and breakdown characteristics |
| US6255683B1 (en) | 1998-12-29 | 2001-07-03 | Infineon Technologies Ag | Dynamic random access memory |
| US6462376B1 (en) | 1999-01-11 | 2002-10-08 | Fraunhofer-Gesellschaft Zur Foerderung Der Angewandten Forschung E.V. | Power MOS element and method for producing the same |
| JP2000223705A (ja) | 1999-01-29 | 2000-08-11 | Nissan Motor Co Ltd | 半導体装置 |
| US6351018B1 (en) | 1999-02-26 | 2002-02-26 | Fairchild Semiconductor Corporation | Monolithically integrated trench MOSFET and Schottky diode |
| US6404007B1 (en) * | 1999-04-05 | 2002-06-11 | Fairchild Semiconductor Corporation | Trench transistor with superior gate dielectric |
| US6413822B2 (en) | 1999-04-22 | 2002-07-02 | Advanced Analogic Technologies, Inc. | Super-self-aligned fabrication process of trench-gate DMOS with overlying device layer |
| US6291298B1 (en) * | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
| US6518621B1 (en) | 1999-09-14 | 2003-02-11 | General Semiconductor, Inc. | Trench DMOS transistor having reduced punch-through |
| US6548860B1 (en) | 2000-02-29 | 2003-04-15 | General Semiconductor, Inc. | DMOS transistor structure having improved performance |
| JP3949869B2 (ja) | 2000-03-22 | 2007-07-25 | セイコーインスツル株式会社 | 縦形mosトランジスタ及びその製造方法 |
| JP4581179B2 (ja) | 2000-04-26 | 2010-11-17 | 富士電機システムズ株式会社 | 絶縁ゲート型半導体装置 |
| EP1170803A3 (en) | 2000-06-08 | 2002-10-09 | Siliconix Incorporated | Trench gate MOSFET and method of making the same |
| US6784486B2 (en) | 2000-06-23 | 2004-08-31 | Silicon Semiconductor Corporation | Vertical power devices having retrograded-doped transition regions therein |
| US6309929B1 (en) | 2000-09-22 | 2001-10-30 | Industrial Technology Research Institute And Genetal Semiconductor Of Taiwan, Ltd. | Method of forming trench MOS device and termination structure |
| US6653691B2 (en) | 2000-11-16 | 2003-11-25 | Silicon Semiconductor Corporation | Radio frequency (RF) power devices having faraday shield layers therein |
| US6710403B2 (en) | 2002-07-30 | 2004-03-23 | Fairchild Semiconductor Corporation | Dual trench power MOSFET |
| US6870220B2 (en) | 2002-08-23 | 2005-03-22 | Fairchild Semiconductor Corporation | Method and apparatus for improved MOS gating to reduce miller capacitance and switching losses |
| US7132712B2 (en) | 2002-11-05 | 2006-11-07 | Fairchild Semiconductor Corporation | Trench structure having one or more diodes embedded therein adjacent a PN junction |
| US7345342B2 (en) * | 2001-01-30 | 2008-03-18 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
| TW543146B (en) | 2001-03-09 | 2003-07-21 | Fairchild Semiconductor | Ultra dense trench-gated power device with the reduced drain-source feedback capacitance and miller charge |
| TW484213B (en) | 2001-04-24 | 2002-04-21 | Ememory Technology Inc | Forming method and operation method of trench type separation gate nonvolatile flash memory cell structure |
| JP4823435B2 (ja) | 2001-05-29 | 2011-11-24 | 三菱電機株式会社 | 半導体装置及びその製造方法 |
| JP2002373989A (ja) | 2001-06-13 | 2002-12-26 | Toshiba Corp | 半導体装置 |
| US7009247B2 (en) | 2001-07-03 | 2006-03-07 | Siliconix Incorporated | Trench MIS device with thick oxide layer in bottom of gate contact trench |
| US6882000B2 (en) | 2001-08-10 | 2005-04-19 | Siliconix Incorporated | Trench MIS device with reduced gate-to-drain capacitance |
| US6489204B1 (en) | 2001-08-20 | 2002-12-03 | Episil Technologies, Inc. | Save MOS device |
| US6621107B2 (en) | 2001-08-23 | 2003-09-16 | General Semiconductor, Inc. | Trench DMOS transistor with embedded trench schottky rectifier |
| US6573142B1 (en) | 2002-02-26 | 2003-06-03 | Taiwan Semiconductor Manufacturing Company | Method to fabricate self-aligned source and drain in split gate flash |
| DE10212149B4 (de) | 2002-03-19 | 2007-10-04 | Infineon Technologies Ag | Transistoranordnung mit Schirmelektrode außerhalb eines aktiven Zellenfeldes und reduzierter Gate-Drain-Kapazität |
| JP3960091B2 (ja) | 2002-03-20 | 2007-08-15 | 富士電機ホールディングス株式会社 | 半導体装置およびその製造方法 |
| US6838722B2 (en) | 2002-03-22 | 2005-01-04 | Siliconix Incorporated | Structures of and methods of fabricating trench-gated MIS devices |
| US6858494B2 (en) | 2002-08-20 | 2005-02-22 | Taiwan Semiconductor Manufacturing Company | Structure and fabricating method with self-aligned bit line contact to word line in split gate flash |
| US7576388B1 (en) | 2002-10-03 | 2009-08-18 | Fairchild Semiconductor Corporation | Trench-gate LDMOS structures |
| JP2004241413A (ja) | 2003-02-03 | 2004-08-26 | Toshiba Corp | 半導体装置 |
| US7652326B2 (en) | 2003-05-20 | 2010-01-26 | Fairchild Semiconductor Corporation | Power semiconductor devices and methods of manufacture |
| JP4626131B2 (ja) | 2003-07-11 | 2011-02-02 | 富士電機システムズ株式会社 | 絶縁ゲート型半導体装置 |
| JP4945055B2 (ja) | 2003-08-04 | 2012-06-06 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
| DE10339455B3 (de) * | 2003-08-27 | 2005-05-04 | Infineon Technologies Ag | Vertikales Halbleiterbauelement mit einer eine Feldelektrode aufweisenden Driftzone und Verfahren zur Herstellung einer solchen Driftzone |
| DE10353387B4 (de) * | 2003-11-14 | 2008-07-24 | Infineon Technologies Ag | Verfahren zur Herstellung einer Leistungstransistoranordnung und Leistungstransistoranordnung |
| GB0327793D0 (en) | 2003-11-29 | 2003-12-31 | Koninkl Philips Electronics Nv | Trench mosfet |
| GB0327791D0 (en) | 2003-11-29 | 2003-12-31 | Koninkl Philips Electronics Nv | Trench insulated gate field effect transistor |
| JP4398719B2 (ja) | 2003-12-25 | 2010-01-13 | 株式会社東芝 | 半導体装置 |
| CN103199017B (zh) * | 2003-12-30 | 2016-08-03 | 飞兆半导体公司 | 形成掩埋导电层方法、材料厚度控制法、形成晶体管方法 |
| US6906380B1 (en) | 2004-05-13 | 2005-06-14 | Vishay-Siliconix | Drain side gate trench metal-oxide-semiconductor field effect transistor |
| DE102004029435B4 (de) | 2004-06-18 | 2017-02-16 | Infineon Technologies Ag | Feldplattentrenchtransistor |
| JP4913336B2 (ja) | 2004-09-28 | 2012-04-11 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| JP2006202931A (ja) | 2005-01-20 | 2006-08-03 | Renesas Technology Corp | 半導体装置およびその製造方法 |
| US7453119B2 (en) | 2005-02-11 | 2008-11-18 | Alphs & Omega Semiconductor, Ltd. | Shielded gate trench (SGT) MOSFET cells implemented with a schottky source contact |
| US7494876B1 (en) | 2005-04-21 | 2009-02-24 | Vishay Siliconix | Trench-gated MIS device having thick polysilicon insulation layer at trench bottom and method of fabricating the same |
| CN101208803B (zh) | 2005-05-24 | 2012-05-30 | 维税-希力康克斯公司 | 沟槽金属氧化物半导体场效应晶体管 |
| JP2008546189A (ja) | 2005-05-26 | 2008-12-18 | フェアチャイルド・セミコンダクター・コーポレーション | トレンチゲート電界効果トランジスタ及びその製造方法 |
| US20070004116A1 (en) | 2005-06-06 | 2007-01-04 | M-Mos Semiconductor Sdn. Bhd. | Trenched MOSFET termination with tungsten plug structures |
| CN103094348B (zh) * | 2005-06-10 | 2016-08-10 | 飞兆半导体公司 | 场效应晶体管 |
| US7385248B2 (en) * | 2005-08-09 | 2008-06-10 | Fairchild Semiconductor Corporation | Shielded gate field effect transistor with improved inter-poly dielectric |
| DE102005041322B4 (de) | 2005-08-31 | 2017-03-16 | Infineon Technologies Ag | Trenchtransistorstruktur mit Feldelektrodenanordnung und Herstellungsverfahren hierfür |
| DE102005052734B4 (de) | 2005-10-06 | 2012-02-23 | Infineon Technologies Ag | Halbleiterstruktur, Verfahren zum Betreiben einer Halbleiterstruktur und Verfahren zum Herstellen einer Halbleiterstruktur |
| US7449354B2 (en) | 2006-01-05 | 2008-11-11 | Fairchild Semiconductor Corporation | Trench-gated FET for power device with active gate trenches and gate runner trench utilizing one-mask etch |
| US7446374B2 (en) * | 2006-03-24 | 2008-11-04 | Fairchild Semiconductor Corporation | High density trench FET with integrated Schottky diode and method of manufacture |
| WO2007129261A2 (en) | 2006-05-05 | 2007-11-15 | Nxp B.V. | Trench field effect transistors |
| US7319256B1 (en) | 2006-06-19 | 2008-01-15 | Fairchild Semiconductor Corporation | Shielded gate trench FET with the shield and gate electrodes being connected together |
| US7544571B2 (en) | 2006-09-20 | 2009-06-09 | Fairchild Semiconductor Corporation | Trench gate FET with self-aligned features |
| US7750398B2 (en) | 2006-09-26 | 2010-07-06 | Force-Mos Technology Corporation | Trench MOSFET with trench termination and manufacture thereof |
| DE102006045441B4 (de) | 2006-09-26 | 2008-09-25 | Infineon Technologies Austria Ag | Verfahren zur Herstellung einer Halbleiterbauelementanordnung mit einer Trenchtransistorstruktur |
| WO2008039459A1 (en) | 2006-09-27 | 2008-04-03 | Maxpower Semiconductor, Inc. | Power mosfet with recessed field plate |
| US7732842B2 (en) * | 2006-12-06 | 2010-06-08 | Fairchild Semiconductor Corporation | Structure and method for forming a planar schottky contact |
| US8420483B2 (en) | 2007-01-09 | 2013-04-16 | Maxpower Semiconductor, Inc. | Method of manufacture for a semiconductor device |
| US8035159B2 (en) * | 2007-04-30 | 2011-10-11 | Alpha & Omega Semiconductor, Ltd. | Device structure and manufacturing method using HDP deposited source-body implant block |
| US8497549B2 (en) * | 2007-08-21 | 2013-07-30 | Fairchild Semiconductor Corporation | Method and structure for shielded gate trench FET |
| US8686493B2 (en) | 2007-10-04 | 2014-04-01 | Fairchild Semiconductor Corporation | High density FET with integrated Schottky |
| JP2009135360A (ja) | 2007-12-03 | 2009-06-18 | Renesas Technology Corp | 半導体装置およびその製造方法 |
| JP5604029B2 (ja) | 2007-12-04 | 2014-10-08 | ローム株式会社 | 半導体装置およびその製造方法 |
| KR101396124B1 (ko) | 2007-12-21 | 2014-05-19 | 삼성전자주식회사 | 트렌치 형성 방법 및 이를 이용한 반도체 소자의 제조 방법 |
| WO2009151657A1 (en) | 2008-06-11 | 2009-12-17 | Maxpower Semiconductor Inc. | Super self-aligned trench mosfet devices, methods and systems |
| US7936009B2 (en) * | 2008-07-09 | 2011-05-03 | Fairchild Semiconductor Corporation | Shielded gate trench FET with an inter-electrode dielectric having a low-k dielectric therein |
| WO2010120704A2 (en) | 2009-04-13 | 2010-10-21 | Maxpower Semiconductor Inc. | Power semiconductor devices, methods, and structures with embedded dielectric layers containing permanent charges |
| US9425305B2 (en) | 2009-10-20 | 2016-08-23 | Vishay-Siliconix | Structures of and methods of fabricating split gate MIS devices |
| US9419129B2 (en) | 2009-10-21 | 2016-08-16 | Vishay-Siliconix | Split gate semiconductor device with curved gate oxide profile |
| US8354711B2 (en) | 2010-01-11 | 2013-01-15 | Maxpower Semiconductor, Inc. | Power MOSFET and its edge termination |
| JP5569162B2 (ja) | 2010-06-10 | 2014-08-13 | 富士電機株式会社 | 半導体装置および半導体装置の製造方法 |
| JP5580150B2 (ja) | 2010-09-09 | 2014-08-27 | 株式会社東芝 | 半導体装置 |
| US8587059B2 (en) | 2011-04-22 | 2013-11-19 | Infineon Technologies Austria Ag | Transistor arrangement with a MOSFET |
| US9385132B2 (en) | 2011-08-25 | 2016-07-05 | Micron Technology, Inc. | Arrays of recessed access devices, methods of forming recessed access gate constructions, and methods of forming isolation gate constructions in the fabrication of recessed access devices |
| US9070585B2 (en) | 2012-02-24 | 2015-06-30 | Semiconductor Components Industries, Llc | Electronic device including a trench and a conductive structure therein and a process of forming the same |
| WO2013166078A1 (en) | 2012-04-30 | 2013-11-07 | Vishay-Siliconix | Semiconductor device |
| KR101775769B1 (ko) | 2012-04-30 | 2017-09-06 | 비쉐이-실리코닉스 | 수직 트렌치 금속 산화물 반도체 전계 효과 트랜지스터 및 이의 제조 방법 |
-
2009
- 2009-10-21 US US12/603,028 patent/US9419129B2/en active Active
-
2010
- 2010-10-21 CN CN201080056215.5A patent/CN102656696B/zh active Active
- 2010-10-21 EP EP10825703.1A patent/EP2491593B1/en active Active
- 2010-10-21 KR KR1020127009758A patent/KR101493680B1/ko active Active
- 2010-10-21 WO PCT/US2010/053617 patent/WO2011050207A2/en not_active Ceased
- 2010-10-21 JP JP2012535388A patent/JP5932651B2/ja active Active
-
2016
- 2016-08-15 US US15/237,259 patent/US9893168B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| EP2491593B1 (en) | 2018-03-21 |
| CN102656696A (zh) | 2012-09-05 |
| CN102656696B (zh) | 2015-09-30 |
| KR20120089679A (ko) | 2012-08-13 |
| US20160359018A1 (en) | 2016-12-08 |
| WO2011050207A2 (en) | 2011-04-28 |
| JP2013508984A (ja) | 2013-03-07 |
| WO2011050207A3 (en) | 2011-08-18 |
| EP2491593A4 (en) | 2014-03-26 |
| EP2491593A2 (en) | 2012-08-29 |
| US9893168B2 (en) | 2018-02-13 |
| US20110089485A1 (en) | 2011-04-21 |
| US9419129B2 (en) | 2016-08-16 |
| KR101493680B1 (ko) | 2015-02-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5932651B2 (ja) | 曲線状のゲート酸化物プロファイルを有するスプリットゲート半導体素子 | |
| KR100657098B1 (ko) | 전계 효과 트랜지스터 및 전계 효과 트랜지스터 제조 방법 | |
| JP5519902B2 (ja) | リセスチャネルを有するトランジスタ及びその製造方法 | |
| TWI502742B (zh) | 形成在具有基板頂面之半導體基板上之半導體元件及其製備方法 | |
| US20090085107A1 (en) | Trench MOSFET with thick bottom oxide tub | |
| US9117805B2 (en) | Air-spacer MOS transistor | |
| CN101238581A (zh) | 在屏蔽的栅极场效应晶体管中形成多晶硅层间电介质的结构和方法 | |
| KR20100066481A (ko) | 차폐된 게이트 트렌치 전계 효과 트랜지스터 구조물 및 그 형성 방법 | |
| KR20120086700A (ko) | 초고밀도 전력 트렌치 mosfet | |
| CN104485286B (zh) | 包含中压sgt结构的mosfet及其制作方法 | |
| CN107403721A (zh) | 功率金氧半导体场效晶体管的制造方法 | |
| US8088662B2 (en) | Fabrication method of trenched metal-oxide-semiconductor device | |
| CN110957357B (zh) | 屏蔽栅极式金氧半场效应晶体管的制造方法 | |
| US7883971B2 (en) | Gate structure in a trench region of a semiconductor device and method for manufacturing the same | |
| JP2005093897A (ja) | 半導体装置,及び半導体装置の製造方法 | |
| TWI643253B (zh) | 功率金氧半導體場效電晶體的製造方法 | |
| US7332396B2 (en) | Semiconductor device with recessed trench and method of fabricating the same | |
| KR100710776B1 (ko) | 절연 게이트형 반도체 장치 및 그 제조 방법 | |
| KR100871978B1 (ko) | Mosfet 및 그 제조방법 | |
| CN103000521B (zh) | 沟槽式功率金氧半场效晶体管的制作方法 | |
| KR101010455B1 (ko) | 트랜치형 반도체 소자 및 트랜치형 반도체 소자의 제조 방법 | |
| CN117038734A (zh) | 低电容mosfet器件及制备方法、电子设备及制备方法 | |
| KR100608375B1 (ko) | 반도체 소자의 게이트 형성방법 | |
| KR100833594B1 (ko) | 모스펫 소자 및 그 제조방법 | |
| JP2001156080A (ja) | ゲート抵抗を減少するための自動整合t形ゲートの製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130531 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20130531 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130605 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130809 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20140328 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20140411 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20140709 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20140716 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20140806 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20140813 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20140930 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20150313 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20150611 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20150910 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20160404 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20160428 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5932651 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |