EP0883173B1 - Carte de circuit permettant le montage de pieces electroniques - Google Patents

Carte de circuit permettant le montage de pieces electroniques Download PDF

Info

Publication number
EP0883173B1
EP0883173B1 EP96930376A EP96930376A EP0883173B1 EP 0883173 B1 EP0883173 B1 EP 0883173B1 EP 96930376 A EP96930376 A EP 96930376A EP 96930376 A EP96930376 A EP 96930376A EP 0883173 B1 EP0883173 B1 EP 0883173B1
Authority
EP
European Patent Office
Prior art keywords
wiring
board
pads
wiring pattern
pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
EP96930376A
Other languages
German (de)
English (en)
Other versions
EP0883173A1 (fr
EP0883173A4 (fr
Inventor
Motoo Asai
Yoichiro Kawamura
Yoji Mori
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ibiden Co Ltd
Original Assignee
Ibiden Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ibiden Co Ltd filed Critical Ibiden Co Ltd
Priority to EP07008077A priority Critical patent/EP1814153A3/fr
Priority to EP03023330A priority patent/EP1397031A3/fr
Publication of EP0883173A1 publication Critical patent/EP0883173A1/fr
Publication of EP0883173A4 publication Critical patent/EP0883173A4/fr
Application granted granted Critical
Publication of EP0883173B1 publication Critical patent/EP0883173B1/fr
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49833Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the chip support structure consisting of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01RELECTRICALLY-CONDUCTIVE CONNECTIONS; STRUCTURAL ASSOCIATIONS OF A PLURALITY OF MUTUALLY-INSULATED ELECTRICAL CONNECTING ELEMENTS; COUPLING DEVICES; CURRENT COLLECTORS
    • H01R12/00Structural associations of a plurality of mutually-insulated electrical connecting elements, specially adapted for printed circuits, e.g. printed circuit boards [PCB], flat or ribbon cables, or like generally planar structures, e.g. terminal strips, terminal blocks; Coupling devices specially adapted for printed circuits, flat or ribbon cables, or like generally planar structures; Terminals specially adapted for contact with, or insertion into, printed circuits, flat or ribbon cables, or like generally planar structures
    • H01R12/50Fixed connections
    • H01R12/51Fixed connections for rigid printed circuits or like structures
    • H01R12/52Fixed connections for rigid printed circuits or like structures connecting to other rigid printed circuits or like structures
    • H01R12/523Fixed connections for rigid printed circuits or like structures connecting to other rigid printed circuits or like structures by an interconnection through aligned holes in the boards or multilayer board
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0271Arrangements for reducing stress or warp in rigid printed circuit boards, e.g. caused by loads, vibrations or differences in thermal expansion
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • H05K1/114Pad being close to via, but not surrounding the via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4602Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15172Fan-out arrangement of the internal vias
    • H01L2924/15173Fan-out arrangement of the internal vias in a single layer of the multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15172Fan-out arrangement of the internal vias
    • H01L2924/15174Fan-out arrangement of the internal vias in different layers of the multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/02Fillers; Particles; Fibers; Reinforcement materials
    • H05K2201/0203Fillers and particles
    • H05K2201/0206Materials
    • H05K2201/0212Resin particles
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09218Conductive traces
    • H05K2201/09227Layout details of a plurality of traces, e.g. escape layout for Ball Grid Array [BGA] mounting
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09372Pads and lands
    • H05K2201/09472Recessed pad for surface mounting; Recessed electrode of component
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09509Blind vias, i.e. vias having one side closed
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09536Buried plated through-holes, i.e. plated through-holes formed in a core before lamination
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/0959Plated through-holes or plated blind vias filled with insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/09727Varying width along a single conductor; Conductors or pads having different widths
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10674Flip chip
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10734Ball grid array [BGA]; Bump grid array
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/18Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material
    • H05K3/181Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating
    • H05K3/182Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating characterised by the patterning method
    • H05K3/184Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating characterised by the patterning method using masks
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4661Adding a circuit layer by direct wet plating, e.g. electroless plating; insulating materials adapted therefor

Definitions

  • the present invention relates to a board that has connection terminals formed on both the top and back surfaces thereof and on which electronic circuit parts are to be mounted.
  • a wiring board 21 for mounting electronic circuit parts is known as one conventional printed circuit board for mounting a bare chip like a flip chip or a package like BGA (Bump Grid Array).
  • This type of wiring board 21 has a substrate 22 that has conductor layers formed on both the top and back surfaces by mainly a subtractive method.
  • a parts mounting area is provided in the center of the top surface of the substrate 22.
  • Formed densely in this area are multiple pads 23 which constitute a first pad group.
  • the individual pads 23 correspond to bumps BP positioned on the bottom of a bare chip C1.
  • Multiple pads 24 which constitute a second pad group are formed on the peripheral portion of the back of the substrate 22. Formed on those pads 24 are bumps 25 as projecting electrodes for connection to a mother board.
  • Multiple through holes 26 are formed through the substrate 22 at the peripheral portion of the substrate 22. Those through holes 26 are connected to the pads 23 on the top surface via a conductor pattern 27, which is formed on the top surface of the substrate 22. The through holes 26 are also connected to the pads 24 on the back surface via a conductor pattern 28, which is formed on the back surface of the substrate 22. Accordingly, the first group of pads 23 are electrically connected to the second group of pads 24 respectively on this wiring board 21.
  • the through holes 26 may be formed in the center portion of the board, not the peripheral portion thereof. In this case, however, dead space where wiring is not possible is formed in the portion where the through holes 26 are formed. Thus, to secure wiring space, the board itself would inevitably become larger.
  • signal lines 62 connected to pads 61 have a given width irrespective of the positions of the signal lines. In this case, it is necessary to set the widths of the signal lines 62 smaller, so that the wiring resistance is likely to increase and line disconnection is apt to occur. This reduces the reliability of the wiring board 60.
  • each signal line 62 consists of a first wiring pattern 62b with a predetermined width and a second wiring pattern 62a having a width greater than that of the first wiring pattern 62b, as shown by two-dot chain lines in Figure 9.
  • the first wiring patterns 62b are arranged at a high wiring-density portion and the second wiring patterns 62a are arranged at a low wiring-density portion to facilitate the wiring and suppress the occurrence of line disconnection.
  • first wiring pattern 62b is directly connected to the associated second wiring pattern 62a in this case, two sharp corners are formed at the connected portion. Stress is apt to concentrate on those corners, which raises another problem that cracks 64 are easily formed in a permanent resist 63 near the corners as shown in Figure 10.
  • JP-A-3222348 discloses a semiconductor device that has wiring patterns 2.
  • Each wiring pattern 2 has a taper-shaped pattern than connects a narrow section of the pattern and a wide section of the pattern.
  • a metal protrusion 4 is connected to the narrow section of the pattern.
  • the metal protrusion is for connection to a semiconductor device.
  • the invention disclosed in this document is concerned with reducing the distance between a substrate end surface and a semiconductor element.
  • the present invention has been accomplished, and it is a primary objective of the present invention to improve the wiring efficiency while avoiding the enlargement of the entire board. Further, it is another objective of this invention to improve the wiring efficiency while suppressing an increase in the wiring resistance and the occurrence of line disconnection and preventing the occurrence of cracks in a permanent resist.
  • a board for mounting electronic circuit parts comprises a plurality of connection terminals and a plurality of signal lines formed on an insulator layer, the plurality of connection terminals being formed densely and being respectively connected to the signal lines, wherein said connection terminals contain internal pads and external pads that are located in a parts mounting area, each of the signal lines comprising: a plurality of wiring patterns with different widths; and a taper-shaped pattern connecting the wiring patterns with the different widths so as to have a width continuously changing, each of the signal lines having a smaller width at an area having a relatively high wiring density, which is the centre portion of the board, than at an area having a relatively low wiring density, which is the outer peripheral portion of the board, wherein said internal pads are each connected by a wiring pattern to an interstitial via holes formed in the board, said external pads are located outward of the internal pads and are connected to a wiring pattern extending towards the outer peripheral portion of the board.
  • each signal line is so formed that it has a smaller width at an area having a relatively high wiring density than at an area having a relatively low wiring density, it is possible to form a wiring pattern having narrow line widths in the high wiring density area and having wide line widths in the low wiring density area. This suppresses the resistance and prevents line disconnection. It is also possible to secure the insulation between patterns in the high wiring density area.
  • wiring patterns with different widths can be connected by the taper-shaped pattern, insulation between signal lines can be secured without causing cracks in the permanent resist and the wiring resistance is not increased.
  • FIGS 1 and 2 show a wiring board which does not fall within the scope of the claimed invention, but which assists in understanding the subsequent arrangements which do fall within the scope of the invention.
  • the wiring board 1 for mounting electronic circuit parts has a substrate 2 whose top surface S1 and back surface S2 are both usable.
  • the substrate 2 has conductor layers 3 and 4 formed on both the top surface S1 and back surface S2 of a base material 5 of resin by a subtractive method.
  • a plurality of through holes 6 are formed in the substrate 2 to permit the conductor layers 3 and 4 to pass through the substrate 2 and over both the top and back surfaces of the substrate 2. Those through holes 6 are filled with a heat-resistant resin 7.
  • build-up multilayer interconnection layers B1 and B2 each having interlayer dielectric films 8a and 8b and conductor layers 9a and 9b alternately stacked one on another.
  • a permanent resist 10 of a photosensitive resin is locally formed on the top of the first interlayer dielectric film 8a which is close to the top surface S1.
  • the inner conductor layer 9a is formed in the portion where the permanent resist 10 is not formed.
  • This inner conductor layer 9a is electrically connected to the inner conductor layer 3 on the top surface S1 of the substrate 2 by via holes 11 formed in the first interlayer dielectric film 8a.
  • another permanent resist 10 is locally formed on the second interlayer dielectric film 8b provided on the first interlayer dielectric film 8a.
  • the outer conductor layer 9b is formed where this permanent resist 10 is not formed.
  • the outer conductor layer 9b is electrically connected to the inner conductor layer 9a by via holes 11 formed in the second interlayer dielectric film 8b.
  • the outermost pads in the first pad group are called “external pads 12B".
  • the pads located in the center portion in the first pad group or the pads located inward of the external pads 12B are called "internal pads 12A".
  • this arrangement has only one outermost row of external pads 12B, the first to fifth rows of external pads starting from the outermost row can be used as external pads.
  • the pads excluding those external pads are the internal pads 12A.
  • a permanent resist 10 is locally formed on the top of the first interlayer dielectric film 8a, which is close to the back surface S2.
  • the inner conductor layer 9a is formed where the permanent resist 10 is not formed.
  • This inner conductor layer 9a is electrically connected to the inner conductor layer 4 on the back surface S2 of the substrate 2 by via holes 11 formed in the first interlayer dielectric film 8a.
  • another permanent resist 10 is locally formed on the second interlayer dielectric film 8b provided on the first interlayer dielectric film 8a on the back surface S2.
  • the outer conductor layer 9b is formed where this permanent resist 10 is not formed.
  • the outer conductor layer 9b is electrically connected to the inner conductor layer 9a by via holes 11 formed in the second interlayer dielectric film 8b on the back surface S2.
  • Multiple pads 13, which constitute a second connection terminal group or a pad group, are arranged discretely on the outer peripheral portion of the second interlayer dielectric film 8b on the back surface side, or on the outer peripheral portion, of the second surface of the wiring board 1. Formed on those pads 13 are bumps 14 as projecting electrodes to make electric connection to an unillustrated mother board.
  • the external pads 12B in the first pad group are electrically connected to the associated via holes 11 by way of the outer conductor layer 9b, which extends toward the board's outer peripheral portion.
  • the internal pads 12A are constituted of the via holes 11, which are made by forming metal films on the side walls and bottom walls of holes formed in the interlayer dielectric film 8b and connecting the conductor layers 9b and 9a by those metal films.
  • Solder SL is filled in each via hole 11 and protrudes from the hole 11 to constitute a so-called solder bump.
  • the bumps of the solder SL are connected to the bare chip C1.
  • the internal pads 12A it is unnecessary to lead wires out toward the periphery of the board and is possible to shorten the wire lengths and increase the wire density.
  • the via holes 11 of the second interlayer dielectric film 8b are further electrically connected to the associated through holes 6 by the inner conductor layer 9a, the via holes 11 and the inner conductor layer 3.
  • the inner conductor layer 4, which is connected to the through holes 6, is electrically connected to the pads 13 in the second pad group by way of the via holes 11, the inner conductor layer 9a and the outer conductor layer 9b.
  • the inner conductor layers 3, 4 and 9a and the outer conductor layer 9b, which connect the first pad group to the second pad group, are laid out and extend in a direction from the center portion toward the board's outer peripheral portion, that is, in the radial direction.
  • solder resists 19 are formed on the surfaces of the build-up multilayer interconnection layers and on the connecting surface to the mother board.
  • the solder resists 19 are provided to protect the conductor layers and prevent melted solder from flowing out to cause short-circuiting between patterns.
  • the interlayer dielectric films 8a,8b constituting the respective build-up layers B1,B2 are preferably formed using a mixture of (a) a photosensitive resin which is hardly soluble in acids or oxidizing agents and (b) cured heat-resistant resin particles which are soluble in acids or oxidizing agents.
  • the reason for this is that interlayer dielectric films containing such cured heat-resistant resin particles can facilitate developing treatment, and even if there are residues of developed portions on the substrate, such residual portions can be removed in a roughening treatment. Accordingly, even when the via holes 11 are of a high aspect ratio, such residual developed portions are hard to form. In the case where a photosensitive resin only is used, formation of via holes 11 having a diameter of about 80 ⁇ m or less becomes difficult.
  • the interlayer dielectric films 8a,8b are preferably formed using a mixture obtained by adding (b) cured heat-resistant resin particles which are soluble in acids or oxidizing agents to a composite resin including (a1) a resin hardly soluble in acids or oxidizing agents, which is obtained by photosensitizing a heat-curing resin and (a2) a thermoplastic resin.
  • the acids or oxidizing agents referred to herein mean chromic acid, chromates, permanganates, hydrochloric acid, phosphoric acid, formic acid sulfuric acid and hydrofluoric acid.
  • the resin (a1) hardly soluble in these acids or oxidizing agents, which is obtained by photosensitizing the heat-curing resin, is preferably at least one resin selected from epoxyacrylates and photosensitive polyimides (photosensitive PI). The reason is that these resins have high heat resistance and high strength.
  • the thermoplastic resin (a2) is preferably at least one resin selected from polyethersulfones (PES), polysulfones (PSF), phenoxy resins and polyethylenes (PE).
  • PES polyethersulfones
  • PSF polysulfones
  • PE polyethylenes
  • the granular heat-resistant resin (b) is preferably at least one selected from amino resin particles and epoxy resin particles (EP resins).
  • EP resins epoxy resin particles
  • an epoxy resin cured by an amine type curing agent has a hydroxyether structure, and grains of such resin have a property of being dissolved easily in the resin (a1) or (a2), advantageously.
  • the amino resin can be selected, for example, from melamine resins, urea resins and guanamine resins. Selection of a melamine resin is preferred among others not only for its electrical properties but also because properties to be determined by PCT (pressure cooker test) and HHBT (high humidity bias test) can be improved.
  • the heat-resistant particles (b) preferably has a size of 10 ⁇ m or less. This is because the thickness of the interlayer dielectric films can be reduced, and fine patterns can be formed.
  • the heat-resistant resin particles can be selected from various shapes such as spheres, splinters and aggregates.
  • the thus constituted wiring board 1 can be produced, for example, according to the following procedures.
  • an adhesive to be employed for forming the interlayer dielectric films 8a,8b by means of the additive method can be prepared as follows. This adhesive contains a component which is hardly soluble in acids or oxidizing agents and a component which is soluble in them. 1.
  • CNA 25 cresol novolak type epoxy resin
  • PES molecular weight: 17,000
  • an imidazole curing agent (2B4MZ-CN, trade name, manufactured by Shikoku Chemicals Corporation
  • TMPTA trimethyl triacrylate
  • I-907 trade name, manufactured by Ciba Geigy
  • the mixing ratio of the components is as follows: Oligomer 70 parts by weight PES 30 parts by weight Imidazole 4 parts by weight TMPTA 10 parts by weight Photo initiator 5 parts by weight N-methylpyrrolidone 80 parts by weight 2. Further, 20 parts by weight of a powdery epoxy resin (TOREPAL EP-B, trade name, manufactured by Toray Industries, Inc.) having an average grain size of 5.5 ⁇ m and 10 parts by weight of the same powdery epoxy resin having an average grain size of 0.5 ⁇ m are admixed to the mixture. 3. The viscosity of the resulting mixture is then adjusted to 120 cps using a homodisperser, followed by kneading over a triple roll mill to obtain an adhesive. 4.
  • a powdery epoxy resin TOREPAL EP-B, trade name, manufactured by Toray Industries, Inc.
  • both surfaces of a substrate 2 having conductor layers 3,4, through holes 6 and a heat-resistant resin 7 are entirely coated with this adhesive, followed successively by vacuum drying at 25°C or air drying at 80°C, formation of openings for via holes by ultraviolet curing and developing treatments, and heat curing.
  • a first interlayer dielectric film 8a is formed on each surface. 5.
  • the surface of each first interlayer dielectric film 8a is treated with a roughening agent such as chromic acid to form a rough surface having a multiplicity of anchoring pits. 6.
  • application of catalyst nuclei, formation of permanent resist 10, activating treatment and electroless copper plating are carried out by the conventional procedures to form inner conductor layers 9a and via holes 11.
  • the via holes 11 are formed by covering the wall surface and the bottom of each hole defined in the layer insulating material with a plating film so as to electrically connect the lower and upper conductor layers 9a and 9b.
  • the wall surface of each hole is roughened (not shown) so that the plating will adhere intimately therewith and can hardly separate therefrom. 7.
  • the same adhesive is applied to the thus treated first interlayer dielectric film 8a and then cured to form a second interlayer dielectric film 8b on each side. 8.
  • the surface of the resulting second interlayer dielectric film 8b is then treated with a roughening agent to form a rough surface.
  • a nickel-gold plating (not shown) is applied to the pads 12A, 12B and 13, and then a solder paste is printed thereon by means of the printing method and is subjected to fusing to form solder bumps, or a film having a solder pattern formed thereon is superposed onto the pads 12A, 12B and 13 to transfer the solder pattern thereto with heating and form solder layers (solder bumps).
  • the desired wiring board 1 is completed by going through the procedures described above. If a bare chip C1 is mounted on the thus formed wiring board 1, an electronic-circuit-parts mounted device M1 as shown in Figure 1 can be obtained.
  • an adhesive which is of a mixture of a photosensitive resin hardly soluble in acids or oxidizing agents and heat-resistant resin particles soluble in acids or oxidizing agents, is employed when forming the interlayer dielectric films 8a, 8b constituting the build-up multilayer interconnection layers B1,B2. Therefore, when the interlayer dielectric films 8a, 8b are subjected to ultraviolet exposure so as to form via holes, residues of developed portions scarcely remain at the positions where the via holes are formed.
  • the reason for it is not clarified, it is surmised that in the case where the heat-resistant resin particles are present, the total amount of resin to be dissolved is smaller than in the case where the photosensitive resin only is to be dissolved, and even if residues of developed portions are present, the heat-resistant resin particles and the photosensitive resin are dissolved together when the heat-resistant resin particles are to be dissolved by the roughening treatment.
  • the inner conductor layers 3, 4 and 9a and the outer conductor layer 9b, which connect the first pad group 12 to the second pad group 13, are connected by the via holes 11 and are laid out in the radial direction (from the center portion toward the board's outer peripheral portion).
  • This structure differs from the conventional structure shown in Figure 8 in which wires led out to the outer peripheral portion are led back toward the center portion.
  • the wires connecting the pads 12 to the pads 13 become shorter by the elimination of such conventional led-back wires, thus positively improving the wiring efficiency. It is therefore possible to accomplish a faster processing speed.
  • the wiring board 1 is also characterized in that wires are formed on the conductor layers 9a and 9b of the build-up multilayer interconnection layers B1 and B2 as well as on the conductor layers 3 and 4 of the substrate 2. Even though the through holes 6 are formed in the substrate 2, such formation does not affect the wiring, and the space on the substrate 2 can be used effectively. This means that the enlargement of the board 1 for mounting electronic circuit parts can be avoided.
  • the build-up multilayer interconnection layers B1 and B2 having substantially the same thicknesses are respectively provided on the top surface S1 and the back surface S2. Thus, stresses to be applied on both sides of the substrate 2 become substantially equal to each other to cancel each other. The wiring board 1 is therefore not easily deformed.
  • the wiring board 1 can be made more compact with higher density as compared with the case where the build-up multilayer interconnection layers are formed only on, for example, the top surface S1.
  • Figure 2 illustrates an electronic-circuit-parts mounted device M2 which has the bare chip C1 mounted on another wiring board 18.
  • This wiring board 18 is provided with a three-layered build-up multilayer interconnection layer B3 only on the top surface S1.
  • the pads 13 forming the second pad group are connected to the conductor layer 4 formed on the back surface S2.
  • the conductor layer 4 on the back surface S2 is entirely covered with the solder resist 19.
  • This structure also has the same function and advantages as the structure shown in Figure 1.
  • the number of stacked layers in each of the build-up multilayer interconnection layers B1-B3, i.e., the number of the interlayer dielectric films 8a and 8b is not limited to two or three, but may be set to other numbers as well. Further, the number of stacked layers on the top surface S1 should not necessarily equal to the number of stacked layers on the back surface S2.
  • a multilayer substrate including four to eight layers may be used as the substrate. From the viewpoint of reducing the cost, it is advantageous to select a single-layer substrate 2, whereas to achieve a higher density and a smaller size, a multilayer substrate is advantageous.
  • pins may be provided on the pads 13 that constitute the second connection terminal group. It is also possible to eliminate the provision of either the bumps 14 or the pins. Unlike in the arrangements of Figure 1, there may be a plurality of parts mounting areas.
  • the pads 13 constituting the second pad group may be provided entirely on the build-up multilayer interconnection layer B2 on the back surface S2. This structure allows more pads 13 to be provided.
  • the conductor layers 9a and 9b constituting the build-up multilayer interconnection layers B1-B3 may be formed by metal plating (e.g., electroless nickel plating or electroless gold plating) other than electroless copper plating.
  • metal plating e.g., electroless nickel plating or electroless gold plating
  • metal layers that are formed by a physical thin film forming method like sputtering may be selected.
  • Electronic circuit parts to be mounted on the wiring board 1 may be a semiconductor package, such as a BGA (Bump Grid Array), QFN (Quatro Flat Non-Leaded Array) or PGA (Pin Grid Array) having short pins, as alternatives to the bare chip 2 in the above-described arrangement.
  • a semiconductor package such as a BGA (Bump Grid Array), QFN (Quatro Flat Non-Leaded Array) or PGA (Pin Grid Array) having short pins, as alternatives to the bare chip 2 in the above-described arrangement.
  • the internal pads 12A may not be connected to directly to the top surfaces of the via holes 11, but may be connected to the via holes 11, but may be connected to the via holes 11 by way of the outer conductor layer 9b, which does not extend to the outer peripheral portion of the board.
  • thermoplastic resin a1 + a2 + b
  • thermoplastic resin a1 + a2 + b
  • FIG 3 shows approximately a quarter of a wiring board 51 for mounting electronic circuit parts.
  • the wiring board 51 has a glass epoxy substrate 54 as a core material. It is also possible to employ substrates other than the glass epoxy substrate 54, such as a polyimide substrate and a BT (bismaleimidotriazine) resin substrate.
  • An adhesive layer (dielectric film) 55 is formed on each surface of the substrate 54 using an adhesive specific to the additive method. The surface of each adhesive layer 55 is roughened so as to have a multiplicity of anchoring pits.
  • the adhesive employable here a mixture of a photosensitive resin, which can be made hardly soluble in acids or oxidizing agents by a curing treatment, and a cured granular heat-resistant resin soluble in acids or oxidizing agents is employed.
  • the adhesive having such composition is suitable for forming fine images with high accuracy. Details of the composition of the adhesive are the same as in the foregoing embodiment.
  • Each adhesive layer 55 has a permanent resist 56 which is of a photosensitive resin formed on the roughened surface thereof.
  • the portions having no permanent resist 56 have a conductor layer such as pads 53 formed by electroless copper plating.
  • Another conductor layer (not shown) is formed on the rear side of the wiring board 51, i.e., the surface opposed to the mother board.
  • a parts mounting area A1 is defined approximately in the center of the top surface of the wiring board 51 where a chip is to be mounted.
  • a plurality of signal lines 52 and a plurality of circular pads 53 are formed on the top surface of the wiring board 51 at the peripheral portion of the parts mounting area A1. Those pads 53 are grouped into four rows of pads L1 to L4 at the peripheral portion of the parts mounting area A1, which are arranged in a zigzag fashion.
  • One signal line 52 is connected to each pad 53. Most of the signal lines 52 extend radially toward the board's outer peripheral portion.
  • One of the ends of such signal lines 52 are respectively connected to a plurality of pads (not shown), which are discretely arranged on the back surface of the board 51 by way of through holes (not shown) formed discretely at the board's outer peripheral portion. Some of the signal lines 52 are very short and are connected to adjoining interstitial via holes 57.
  • each signal line 52 has a first wiring pattern 58 having a predetermined width, a second wiring pattern 59 wider than the first wiring pattern 58, and a nearly-trapezoidal taper-shaped pattern 60 which connects both wiring patterns 58 and 59.
  • the first wiring pattern 58 is located in substantially the center portion of the board, which has a relatively high wiring density and is connected to the associated pad 53.
  • the second wiring pattern 59 is located in the outer peripheral portion of the board which has a relatively low wiring density. Therefore, the width of each signal line 52 varies in accordance with a change in wiring density.
  • the first wiring pattern 58 and the second wiring pattern 59 are connected together along a common center line CL by the taper-shaped pattern 60.
  • Both side edges T1 of the taper-shaped pattern 60 are inclined to the center line CL and both side edges of each wiring pattern 59 by a predetermined angle ⁇ (see Figure 5).
  • the width of the taper-shaped pattern 60 is so set as to increase toward the width of the second wiring pattern 59 from the width of the first wiring pattern 58.
  • the angle ⁇ should range from 10° to 45°, preferably from 15° to 40°, particularly from 20° to 35°.
  • the angle ⁇ if set to 10° to 45°, is convenient in the case where automatic wiring is done by a CAD (Computer Aided Design) system. If the angle e is less than 10° as exemplified in Figure 5C, the taper-shaped pattern 60 becomes long, which may lead to some difficulty in accomplishing the wiring. If the angle ⁇ exceeds 45°, as exemplified in Figure 5B, however, it may not be possible to prevent the occurrence of cracks in the permanent resist 86.
  • portions C1 and C2 of the taper-shaped pattern 60 which are side edges to be coupled to the first and second wiring patterns 58 and 59, are rounded to remove the sharp corners.
  • the sizes W1 to W9 of the individual parts on the wiring board 51 in this embodiment are set in the following ranges.
  • the pitch between the pads 53 indicated by W1 in Figure 6 is in the range of 0.28-0.43 mm (11 mils to 17 mils), and the pitch between the pads 53 indicated by W2 is in the range of 0.14-0.215 mm (5.5 mils to 8.5 mils).
  • the pitch between the pads 53 indicated by W3 ranges from 0.20-0.30 mm (8 mils to 12 mils).
  • the maximum inside diameter of the interstitial via holes 57 indicated by W4 is in the range of 0.10-0.15 mm (4 mils to 6 mils).
  • the diameter of the pads 53 is equal to this inside diameter.
  • the minimum inside diameter of the interstitial via holes 57 indicated by W5 ranges from 0.076-0.10 mm (3 mils to 4 mils).
  • the width of the first wiring pattern 58 indicated by W6 ranges from 0.033-0.051 mm (1.3 mils to 2 mils).
  • the space between the first wiring patterns 58 indicated by W7 ranges from 0.033-0.051 mm (1.3 mils to 2 mils).
  • the width of the second wiring pattern 59 indicated by W8 in Figure 3 ranges from 0.071-0.147 mm (2.8 mils to 5.8 mils), and the space between the second wiring patterns 59 indicated by W9 ranges from 0.046-0.097 mm (1.8 mils to 3.8 mils). It is to be noted that 1 mil is one thousandth of an inch, which is equivalent to approximately 0.0254 mm.
  • the narrower first wiring pattern 58 formed in the center portion of the board is connected to the wider second wiring pattern 59 formed at the outer peripheral portion of the board by the taper-shaped pattern 60.
  • the width W6 of the signal line 52 is set narrower in nearly the center portion of the board, which has a relatively high wiring density. It is thus possible to sufficiently secure the space W7 between the first wiring patterns 58 to relatively easily provide a suitable insulation interval. This can overcome the difficulty of providing wiring on an area with a relatively high wiring density. More specifically, even if the pads 53 are formed close to each other, a plurality of signal lines 52 can be laid out between the pads 53.
  • the width W8 of the signal line 52 is made wider at the board's outer peripheral portion, which has a low wiring density as shown in Figure 3.
  • the wiring resistance therefore becomes smaller than that of the conventional structure (see Figure 9), which simply uses the signal lines 62 having narrow and uniform widths, so that a circuit malfunction is unlikely to occur.
  • the first wiring pattern 58 and the second wiring pattern 59 which have different widths, are connected together by the taper-shaped pattern 60, the width of which continuously changes. Stress is therefore unlikely to concentrate on a specific portion of the permanent resist 56 as compared with the prior art (see Figure 9), which directly connects the second wiring pattern 62a to the first wiring pattern 62b. It is thus possible to prevent the occurrence of cracks 64 in the permanent resist 63, which occur in the prior art indicated in Figure 10.
  • the wiring board 51 for mounting electronic circuit parts according to this embodiment therefore has excellent reliability.
  • This embodiment may be modified as follows.
  • the first and second wiring patterns 58 and 59 are connected together by the taper-shaped pattern 66.
  • the connected portion 66 in this example has a first side edge 66a extending in parallel to the center lines CL1 and CL2 of both wiring patterns 58 and 59, and a second side edge 66b inclined to both center lines CL1 and CL2.
  • This structure also has the same function and advantages of the second embodiment. In this case, the number of intersections where stress is likely to concentrate is reduced, so that cracks are less likely to occur in this structure than in the embodiment shown in Figure 3.
  • each signal line 52 The types of the wiring patterns 58 and 59 constituting each signal line 52 are not limited to two as shown in the embodiment, but the wiring width may be increased in three or more stages in accordance with the wiring density on the board's surface.
  • this invention can achieve the higher density and compact size of a wiring board, which facilitates to designing interconnection.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Geometry (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Structure Of Printed Boards (AREA)

Abstract

La présente invention concerne une carte de circuit permettant de monter des pièces électroniques. Le circuit comporte un premier groupe de bornes de connexion (12A et 12B) composé d'une série de bornes de connexion ménagées de manière compacte sur la surface avant (S1) d'un substrat d'embase (2) possédant des orifices (6) et un second groupe de bornes de connexion (13) composé d'une série de bornes de connexion ménagée au moins dans la section périphérique extérieure de la surface arrière (S2) du substrat (2). Le premier groupe (12A et 12B) est connecté au deuxième groupe (13) à travers les orifices (6). Sur la surface avant du substrat (2), des couches de câblage de connexion en configuration multicouche (B1 et B2) et possédant des orifices de passage (11) ont été formées et le premier groupe (12A et 12B) est connecté au deuxième groupe (13) par les couches de câblage (B1 et B2) à travers les orifices (6). Dans un autre exemple de réalisation, chaque ligne de signal (52) sur les surfaces des couches de câblage (B1 et B2) est composée d'une série de motifs de câblage (58 et 59) possédant des largeurs de ligne différentes et un motif conique (60) dont la largeur peut varier à volonté et permettant d'interconnecter les motifs de câblage (58 et 59). On a diminué la largeur du câble de signal (52) dans une zone où la densité du câblage est relativement forte par rapport à d'autres zones où la densité du câblage est relativement faible.

Claims (5)

  1. Carte (51, 65) permettant le montage de pièces de circuit électronique (C1), ladite carte (51, 65) comprenant une pluralité de bornes de connexion (53) et une pluralité de circuits de transmission (52) formés sur une couche d'isolant (55), ladite pluralité de bornes de connexion étant formée densément et étant raccordées respectivement aux circuits de transmission (52), dans laquelle lesdites bornes de connexion (53) contiennent des patins intérieurs (L1) et des patins extérieurs (L2, L3, L4) situés dans une zone de montage de pièces (A1),
    chacun des circuits de transmission (52) raccordés à un patin extérieur comprenant :
    une pluralité de schémas de câblage (58, 59) de largeurs différentes ; et
    un schéma conique (60) raccordant les schémas de câblage (58, 59) avec les largeurs différentes de façon à avoir une largeur continûment changeante, chacun des circuits de transmission (52) ayant un schéma de câblage d'une largeur inférieure dans une zone ayant une densité de câblage relativement élevée, qui est la partie centrale du circuit (52), que dans une zone ayant une densité de câblage relativement réduite, qui est la partie périphérique extérieure de la carte (51, 65),
    dans laquelle lesdits patins intérieurs (L1) sont chacun raccordés par un circuit de transmission (58) à un trou traversant interstitiel (57) formé dans la carte, lesdits patins extérieurs (L2, L3, L4) étant situés à l'extérieur des patins intérieurs (L1) et étant raccordés à un circuit de transmission (58) s'étendant vers la partie périphérique extérieure de la carte (51, 65).
  2. Carte selon la revendication 1, dans laquelle les bords latéraux de chaque schéma conique (60, 66) sont raccordés aux bords latéraux associés des schémas de câblage (58, 59) et les parties raccordées entre ceux-ci sont arrondies.
  3. Carte selon la revendication 1 ou 2, dans laquelle les schémas de câblage (58, 59) de largeurs différentes comprennent chacun un premier schéma de câblage (58) et un second schéma de câblage (59) plus large que le premier schéma de câblage (58), dans laquelle chaque schéma conique (60) pour raccorder le premier schéma de câblage (58) respectif au second schéma de câblage (59) respectif comprend des bords latéraux inclinés vers une ligne centrale commune de ce premier schéma de câblage (58) et ce second schéma de câblage (59) d'un angle de 10° à 45°.
  4. Carte selon l'une quelconque des revendications 1 à 3, dans laquelle la couche d'isolation (55) a une surface rugueuse.
  5. Carte selon l'une quelconque des revendications 1 à 4, dans laquelle la couche d'isolation (55) comprend des particules de résine réfractaires à la chaleur difficilement solubles dans des acides ou des agents oxydants et de particules de résine réfractaires à la chaleur cuites solubles dans des acides ou des agents oxydants.
EP96930376A 1996-09-12 1996-09-12 Carte de circuit permettant le montage de pieces electroniques Expired - Lifetime EP0883173B1 (fr)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP07008077A EP1814153A3 (fr) 1996-09-12 1996-09-12 Carte de circuit pour le montage de pièces électroniques
EP03023330A EP1397031A3 (fr) 1996-09-12 1996-09-12 Carte de circuit permettant le montage de pièces électroniques

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/JP1996/002608 WO1998011605A1 (fr) 1995-06-19 1996-09-12 Carte de circuit permettant le montage de pieces electroniques

Related Child Applications (1)

Application Number Title Priority Date Filing Date
EP03023330A Division EP1397031A3 (fr) 1996-09-12 1996-09-12 Carte de circuit permettant le montage de pièces électroniques

Publications (3)

Publication Number Publication Date
EP0883173A1 EP0883173A1 (fr) 1998-12-09
EP0883173A4 EP0883173A4 (fr) 2001-05-09
EP0883173B1 true EP0883173B1 (fr) 2007-09-12

Family

ID=14153810

Family Applications (2)

Application Number Title Priority Date Filing Date
EP03023330A Withdrawn EP1397031A3 (fr) 1996-09-12 1996-09-12 Carte de circuit permettant le montage de pièces électroniques
EP96930376A Expired - Lifetime EP0883173B1 (fr) 1996-09-12 1996-09-12 Carte de circuit permettant le montage de pieces electroniques

Family Applications Before (1)

Application Number Title Priority Date Filing Date
EP03023330A Withdrawn EP1397031A3 (fr) 1996-09-12 1996-09-12 Carte de circuit permettant le montage de pièces électroniques

Country Status (5)

Country Link
US (1) USRE44251E1 (fr)
EP (2) EP1397031A3 (fr)
KR (1) KR100327887B1 (fr)
DE (1) DE69637246T2 (fr)
WO (1) WO1998011605A1 (fr)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6141870A (en) 1997-08-04 2000-11-07 Peter K. Trzyna Method for making electrical device
DE19861009B4 (de) * 1997-08-28 2004-08-19 Mitsubishi Denki K.K. Halbleitereinrichtung
JP4190602B2 (ja) * 1997-08-28 2008-12-03 株式会社ルネサステクノロジ 半導体装置
US6317333B1 (en) 1997-08-28 2001-11-13 Mitsubishi Denki Kabushiki Kaisha Package construction of semiconductor device
US6407345B1 (en) 1998-05-19 2002-06-18 Ibiden Co., Ltd. Printed circuit board and method of production thereof
US6534872B1 (en) * 1998-10-13 2003-03-18 Sun Microsystems, Inc. Apparatus and system with increased signal trace routing options in printed wiring boards and integrated circuit packaging
AU2855400A (en) * 1999-01-22 2000-08-07 Interworks Computer Products, Inc. System and method for interconnecting layers in a printed circuit board
JP2000315843A (ja) * 1999-04-30 2000-11-14 Fujitsu Ltd プリント基板及び半導体装置
JP3213292B2 (ja) * 1999-07-12 2001-10-02 ソニーケミカル株式会社 多層基板、及びモジュール
US6518663B1 (en) * 1999-08-30 2003-02-11 Texas Instruments Incorporated Constant impedance routing for high performance integrated circuit packaging
KR20070101408A (ko) 1999-09-02 2007-10-16 이비덴 가부시키가이샤 프린트배선판 및 프린트배선판의 제조방법
US6430058B1 (en) * 1999-12-02 2002-08-06 Intel Corporation Integrated circuit package
KR20140134479A (ko) * 2013-05-14 2014-11-24 삼성전기주식회사 인쇄회로기판
US9508635B2 (en) * 2013-06-27 2016-11-29 STATS ChipPAC Pte. Ltd. Methods of forming conductive jumper traces
JP6329027B2 (ja) * 2014-08-04 2018-05-23 ミネベアミツミ株式会社 フレキシブルプリント基板
JP2019125674A (ja) * 2018-01-16 2019-07-25 東芝デバイス&ストレージ株式会社 中間基板及び積層プリント基板
KR20220064117A (ko) 2020-11-11 2022-05-18 삼성전기주식회사 플렉서블 인쇄회로기판 및 이를 포함하는 전자장치

Family Cites Families (53)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3589000A (en) 1969-01-13 1971-06-29 Du Pont Method for attaching integrated circuit chips to thick film circuitry
US3716761A (en) 1972-05-03 1973-02-13 Microsystems Int Ltd Universal interconnection structure for microelectronic devices
JPS6041859B2 (ja) * 1980-02-13 1985-09-19 三菱電機株式会社 半導体容器
JPS582054A (ja) 1981-06-26 1983-01-07 Fujitsu Ltd 半導体装置
US4649417A (en) 1983-09-22 1987-03-10 International Business Machines Corporation Multiple voltage integrated circuit packaging substrate
US4739448A (en) 1984-06-25 1988-04-19 Magnavox Government And Industrial Electronics Company Microwave multiport multilayered integrated circuit chip carrier
US4615763A (en) 1985-01-02 1986-10-07 International Business Machines Corporation Roughening surface of a substrate
JPS61177762A (ja) 1985-02-01 1986-08-09 Toshiba Corp 半導体装置
JPS6234469A (ja) 1985-08-07 1987-02-14 Hitachi Ltd ビデオカメラの電子ビユ−フアインダ−内表示方式
JPS63152159A (ja) 1986-12-17 1988-06-24 Kyocera Corp 半導体パツケ−ジの製法
JPS63172490A (ja) 1987-01-12 1988-07-16 日本電気株式会社 多層配線基板
JPS63257306A (ja) * 1987-04-15 1988-10-25 Toshiba Corp 半導体集積回路パツケ−ジ
JPS6432662A (en) 1987-07-29 1989-02-02 Hitachi Ltd Structure of semiconductor package
JPH01164086A (ja) * 1987-12-21 1989-06-28 Toshiba Corp 印刷配線板
JP2664090B2 (ja) * 1988-02-05 1997-10-15 レイケム・リミテッド 単一軸状電気伝導部品の製造方法
JPH0828558B2 (ja) 1988-03-30 1996-03-21 株式会社日立製作所 セラミツク基板及びその製造方法
JP2570381B2 (ja) 1988-05-13 1997-01-08 ミノルタ株式会社 フレキシブルプリント基板へのicチツプ搭載構造
JPH0294460A (ja) 1988-09-30 1990-04-05 Hitachi Ltd 半導体素子の実装構造
JPH02148862A (ja) 1988-11-30 1990-06-07 Hitachi Ltd 回路素子パッケージ、キャリヤ基板および製造方法
US5300402A (en) 1988-12-30 1994-04-05 International Business Machines Corporation Composition for photo imaging
JPH0734505B2 (ja) 1989-01-18 1995-04-12 イビデン株式会社 多層プリント配線板およびその製造方法
JPH02250392A (ja) 1989-03-24 1990-10-08 Ngk Insulators Ltd 配線基板の製造方法
JPH02268456A (ja) 1989-04-11 1990-11-02 Denki Kagaku Kogyo Kk 半導体素子パッケージ
JP2810143B2 (ja) 1989-09-13 1998-10-15 株式会社日立製作所 厚膜薄膜混成多層配線基板
JPH0371649A (ja) 1989-08-11 1991-03-27 Hitachi Ltd 半導体集積回路装置およびその製造方法
JP2864612B2 (ja) * 1990-01-26 1999-03-03 セイコーエプソン株式会社 半導体装置
JPH05251511A (ja) 1991-03-29 1993-09-28 Hitachi Cable Ltd 銅・ポリイミド積層構造体の製造方法
JP3004071B2 (ja) * 1991-04-16 2000-01-31 日本特殊陶業株式会社 集積回路用パッケージ
US5344893A (en) * 1991-07-23 1994-09-06 Ibiden Co., Ltd. Epoxy/amino powder resin adhesive for printed circuit board
JPH05235199A (ja) * 1991-08-30 1993-09-10 Oki Electric Ind Co Ltd パターンの厚膜印刷方法
JPH05109922A (ja) * 1991-10-21 1993-04-30 Nec Corp 半導体装置
JPH0614215A (ja) 1991-11-20 1994-01-21 Sanyo Electric Co Ltd デジタル信号処理装置
DE4235019C1 (de) 1992-10-16 1994-04-21 Ame Gmbh Leiterplattenherstellung sowie Montage- und Kontaktierungsverfahren für Bauelemente durch stromlose Metallabscheidung
JPH05206591A (ja) * 1992-01-28 1993-08-13 Hitachi Ltd プリント配線板およびその製造方法
JP3137483B2 (ja) 1992-02-21 2001-02-19 イビデン株式会社 多層プリント配線板およびその製造方法
JP3138520B2 (ja) 1992-02-21 2001-02-26 イビデン株式会社 多層プリント配線板およびその製造方法
JPH05299846A (ja) 1992-04-20 1993-11-12 Sumitomo Metal Ind Ltd 配線基板の製造方法
JPH05327224A (ja) * 1992-05-22 1993-12-10 Dainippon Printing Co Ltd 多層配線基板の製造方法及びその製造方法で製造される多層配線基板
JP2789406B2 (ja) 1992-08-21 1998-08-20 北陸電気工業 株式会社 回路基板
JPH06112355A (ja) * 1992-09-29 1994-04-22 Toshiba Corp セラミックパッケージ
DE69427665T2 (de) * 1993-02-24 2001-10-31 Ibiden Co Ltd Harzzusammensetzungen und Verfahren für Ihre Herstellung
JPH06275959A (ja) 1993-03-22 1994-09-30 Hitachi Ltd 多層配線基板とその製造方法および両面プリント配線板の製造方法
JP3135739B2 (ja) 1993-04-28 2001-02-19 イビデン株式会社 電子部品搭載用基板
JP3166442B2 (ja) 1993-10-01 2001-05-14 株式会社日立製作所 多層配線基板およびその製造方法
US5336370A (en) 1993-12-09 1994-08-09 Chipalkatti Makarand H Pre-treatment for plating technique
EP0657932B1 (fr) * 1993-12-13 2001-09-05 Matsushita Electric Industrial Co., Ltd. Assemblage avec boítier de puce et méthode de son fabrication
JPH07249627A (ja) * 1994-03-10 1995-09-26 Hitachi Ltd 半導体集積回路装置の製造方法および半導体集積回路装置
JPH0850353A (ja) * 1994-08-05 1996-02-20 Hitachi Ltd 感光性樹脂組成物およびそれを用いたプリント配線板
JPH0892332A (ja) * 1994-09-22 1996-04-09 Ibiden Co Ltd 複合樹脂組成物および樹脂複合体
US5487218A (en) * 1994-11-21 1996-01-30 International Business Machines Corporation Method for making printed circuit boards with selectivity filled plated through holes
JP3404939B2 (ja) 1994-12-19 2003-05-12 富士通株式会社 電子モジュール搭載回路基板ユニット
US5699613A (en) * 1995-09-25 1997-12-23 International Business Machines Corporation Fine dimension stacked vias for a multiple layer circuit board structure
JP3050812B2 (ja) * 1996-08-05 2000-06-12 イビデン株式会社 多層プリント配線板

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
None *

Also Published As

Publication number Publication date
KR100327887B1 (ko) 2002-10-19
EP1397031A3 (fr) 2005-01-19
KR19990067487A (ko) 1999-08-25
EP0883173A1 (fr) 1998-12-09
DE69637246D1 (de) 2007-10-25
EP1397031A2 (fr) 2004-03-10
DE69637246T2 (de) 2008-02-14
USRE44251E1 (en) 2013-06-04
WO1998011605A1 (fr) 1998-03-19
EP0883173A4 (fr) 2001-05-09

Similar Documents

Publication Publication Date Title
US6384344B1 (en) Circuit board for mounting electronic parts
EP0883173B1 (fr) Carte de circuit permettant le montage de pieces electroniques
CA2053448C (fr) Carte imprimee multicouche et procede de fabrication
US7585699B2 (en) Semiconductor package board using a metal base
JP3050807B2 (ja) 多層プリント配線板
US8014154B2 (en) Circuit substrate for preventing warpage and package using the same
JP3050812B2 (ja) 多層プリント配線板
US20050039944A1 (en) Non-solder mask defined (NSMD) type wiring substrate for ball grid array (BGA) package and method for manufacturing such a wiring substrate
US6221693B1 (en) High density flip chip BGA
KR20080028821A (ko) 휨 방지를 위한 회로기판 및 그 제조 방법
US7365434B2 (en) Semiconductor device and manufacturing method for the same
US6562656B1 (en) Cavity down flip chip BGA
JP3181194B2 (ja) 電子部品搭載用基板
JP3618044B2 (ja) 多層薄膜配線基板
EP1814153A2 (fr) Carte de circuit pour le montage de pièces électroniques
WO2023157502A1 (fr) Carte de circuit de câblage et son procédé de fabrication
JPH09237802A (ja) 電子部品
JP3312022B2 (ja) 電子部品搭載用基板
JPH02271544A (ja) 配線基板およびこれを用いた半導体装置
US20040104044A1 (en) [printed circuit board design]
TW202349649A (zh) 半導體封裝
JPH0918097A (ja) 電子部品搭載用基板
JPH098459A (ja) 電子回路部品搭載用基板
JPH04323895A (ja) 薄膜多層回路基板とその製造方法
KR100460071B1 (ko) 칩사이즈패키지

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19980602

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FI GB NL

RIC1 Information provided on ipc code assigned before grant

Free format text: 7H 01L 23/12 A, 7H 05K 1/03 B, 7H 05K 1/11 B

A4 Supplementary search report drawn up and despatched

Effective date: 20010323

AK Designated contracting states

Kind code of ref document: A4

Designated state(s): DE FI GB NL

17Q First examination report despatched

Effective date: 20030424

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FI GB NL

GRAL Information related to payment of fee for publishing/printing deleted

Free format text: ORIGINAL CODE: EPIDOSDIGR3

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69637246

Country of ref document: DE

Date of ref document: 20071025

Kind code of ref document: P

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: FI

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20070912

NLV1 Nl: lapsed or annulled due to failure to fulfill the requirements of art. 29p and 29m of the patents act
REG Reference to a national code

Ref country code: HK

Ref legal event code: WD

Ref document number: 1018122

Country of ref document: HK

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: NL

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20070912

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20080613

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20150909

Year of fee payment: 20

Ref country code: DE

Payment date: 20150908

Year of fee payment: 20

REG Reference to a national code

Ref country code: DE

Ref legal event code: R071

Ref document number: 69637246

Country of ref document: DE

REG Reference to a national code

Ref country code: GB

Ref legal event code: PE20

Expiry date: 20160911

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION

Effective date: 20160911