EP2398041B1 - Procédé de fabrication d'un assemblage temporaire d'une plaquette sur un substrat de support - Google Patents
Procédé de fabrication d'un assemblage temporaire d'une plaquette sur un substrat de support Download PDFInfo
- Publication number
- EP2398041B1 EP2398041B1 EP10008732.9A EP10008732A EP2398041B1 EP 2398041 B1 EP2398041 B1 EP 2398041B1 EP 10008732 A EP10008732 A EP 10008732A EP 2398041 B1 EP2398041 B1 EP 2398041B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- substrate
- wafer
- bonding
- layer
- edge
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000000758 substrate Substances 0.000 title claims description 297
- 238000000034 method Methods 0.000 title claims description 74
- 239000002131 composite material Substances 0.000 title description 2
- 239000000463 material Substances 0.000 claims description 136
- 230000002093 peripheral effect Effects 0.000 claims description 71
- 239000000203 mixture Substances 0.000 claims description 48
- 229910052710 silicon Inorganic materials 0.000 claims description 27
- 239000010703 silicon Substances 0.000 claims description 27
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 25
- 229910052751 metal Inorganic materials 0.000 claims description 18
- 239000002184 metal Substances 0.000 claims description 18
- 239000004065 semiconductor Substances 0.000 claims description 16
- 239000011521 glass Substances 0.000 claims description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 9
- 238000000151 deposition Methods 0.000 claims description 7
- 239000000919 ceramic Substances 0.000 claims description 5
- 230000001681 protective effect Effects 0.000 claims description 5
- 229910052594 sapphire Inorganic materials 0.000 claims description 4
- 239000010980 sapphire Substances 0.000 claims description 4
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 claims description 3
- 229910002601 GaN Inorganic materials 0.000 claims description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 claims description 3
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 claims description 3
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 3
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 3
- 239000010453 quartz Substances 0.000 claims description 3
- 235000012431 wafers Nutrition 0.000 description 249
- 239000010410 layer Substances 0.000 description 193
- 239000000853 adhesive Substances 0.000 description 52
- 230000001070 adhesive effect Effects 0.000 description 52
- 239000002904 solvent Substances 0.000 description 51
- 238000000926 separation method Methods 0.000 description 50
- 230000008569 process Effects 0.000 description 26
- 238000000576 coating method Methods 0.000 description 22
- 239000002313 adhesive film Substances 0.000 description 19
- 239000011248 coating agent Substances 0.000 description 19
- 229920000642 polymer Polymers 0.000 description 19
- 238000012545 processing Methods 0.000 description 19
- 230000004048 modification Effects 0.000 description 18
- 238000012986 modification Methods 0.000 description 18
- 229920006362 Teflon® Polymers 0.000 description 13
- 229920002120 photoresistant polymer Polymers 0.000 description 13
- 229920000089 Cyclic olefin copolymer Polymers 0.000 description 12
- SNRUBQQJIBEYMU-UHFFFAOYSA-N dodecane Chemical compound CCCCCCCCCCCC SNRUBQQJIBEYMU-UHFFFAOYSA-N 0.000 description 12
- VLKZOEOYAKHREP-UHFFFAOYSA-N n-Hexane Chemical compound CCCCCC VLKZOEOYAKHREP-UHFFFAOYSA-N 0.000 description 12
- -1 vinyl halide Chemical class 0.000 description 10
- 239000004593 Epoxy Substances 0.000 description 9
- 229920005989 resin Polymers 0.000 description 9
- 239000011347 resin Substances 0.000 description 9
- 238000004528 spin coating Methods 0.000 description 9
- 239000000126 substance Substances 0.000 description 9
- DIOQZVSQGTUSAI-UHFFFAOYSA-N decane Chemical compound CCCCCCCCCC DIOQZVSQGTUSAI-UHFFFAOYSA-N 0.000 description 8
- 238000004381 surface treatment Methods 0.000 description 7
- 230000008021 deposition Effects 0.000 description 6
- 229920002313 fluoropolymer Polymers 0.000 description 6
- 239000004811 fluoropolymer Substances 0.000 description 6
- 150000002739 metals Chemical class 0.000 description 6
- 150000004756 silanes Chemical class 0.000 description 6
- 239000007787 solid Substances 0.000 description 6
- 239000011800 void material Substances 0.000 description 6
- 150000001875 compounds Chemical class 0.000 description 5
- 239000010408 film Substances 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 5
- 238000004806 packaging method and process Methods 0.000 description 5
- 230000000930 thermomechanical effect Effects 0.000 description 5
- CRSBERNSMYQZNG-UHFFFAOYSA-N 1 -dodecene Natural products CCCCCCCCCCC=C CRSBERNSMYQZNG-UHFFFAOYSA-N 0.000 description 4
- 239000004952 Polyamide Substances 0.000 description 4
- 125000001931 aliphatic group Chemical group 0.000 description 4
- 238000003491 array Methods 0.000 description 4
- 238000001723 curing Methods 0.000 description 4
- 239000003989 dielectric material Substances 0.000 description 4
- 229940069096 dodecene Drugs 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 125000001153 fluoro group Chemical group F* 0.000 description 4
- 238000000227 grinding Methods 0.000 description 4
- 239000000178 monomer Substances 0.000 description 4
- 150000004767 nitrides Chemical class 0.000 description 4
- RVZRBWKZFJCCIB-UHFFFAOYSA-N perfluorotributylamine Chemical compound FC(F)(F)C(F)(F)C(F)(F)C(F)(F)N(C(F)(F)C(F)(F)C(F)(F)C(F)(F)F)C(F)(F)C(F)(F)C(F)(F)C(F)(F)F RVZRBWKZFJCCIB-UHFFFAOYSA-N 0.000 description 4
- 229920002647 polyamide Polymers 0.000 description 4
- 238000003825 pressing Methods 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- 229920001187 thermosetting polymer Polymers 0.000 description 4
- 238000012876 topography Methods 0.000 description 4
- 238000012546 transfer Methods 0.000 description 4
- SECXISVLQFMRJM-UHFFFAOYSA-N N-Methylpyrrolidone Chemical compound CN1CCCC1=O SECXISVLQFMRJM-UHFFFAOYSA-N 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 3
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 3
- 238000000137 annealing Methods 0.000 description 3
- 239000003054 catalyst Substances 0.000 description 3
- 239000013043 chemical agent Substances 0.000 description 3
- 238000006243 chemical reaction Methods 0.000 description 3
- 238000004140 cleaning Methods 0.000 description 3
- 229920001577 copolymer Polymers 0.000 description 3
- 238000000354 decomposition reaction Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 125000003700 epoxy group Chemical group 0.000 description 3
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- 230000002209 hydrophobic effect Effects 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 229920000647 polyepoxide Polymers 0.000 description 3
- 229920001721 polyimide Polymers 0.000 description 3
- 229910000077 silane Inorganic materials 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 238000005507 spraying Methods 0.000 description 3
- ISXSCDLOGDJUNJ-UHFFFAOYSA-N tert-butyl prop-2-enoate Chemical compound CC(C)(C)OC(=O)C=C ISXSCDLOGDJUNJ-UHFFFAOYSA-N 0.000 description 3
- 229920001169 thermoplastic Polymers 0.000 description 3
- 239000004416 thermosoftening plastic Substances 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- 230000004580 weight loss Effects 0.000 description 3
- WKBPZYKAUNRMKP-UHFFFAOYSA-N 1-[2-(2,4-dichlorophenyl)pentyl]1,2,4-triazole Chemical compound C=1C=C(Cl)C=C(Cl)C=1C(CCC)CN1C=NC=N1 WKBPZYKAUNRMKP-UHFFFAOYSA-N 0.000 description 2
- CFAKWWQIUFSQFU-UHFFFAOYSA-N 2-hydroxy-3-methylcyclopent-2-en-1-one Chemical compound CC1=C(O)C(=O)CC1 CFAKWWQIUFSQFU-UHFFFAOYSA-N 0.000 description 2
- CSCPPACGZOOCGX-UHFFFAOYSA-N Acetone Chemical compound CC(C)=O CSCPPACGZOOCGX-UHFFFAOYSA-N 0.000 description 2
- 239000004215 Carbon black (E152) Substances 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 239000004698 Polyethylene Substances 0.000 description 2
- 229920002367 Polyisobutene Polymers 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- 239000002253 acid Substances 0.000 description 2
- NIXOWILDQLNWCW-UHFFFAOYSA-N acrylic acid group Chemical group C(C=C)(=O)O NIXOWILDQLNWCW-UHFFFAOYSA-N 0.000 description 2
- 229920006397 acrylic thermoplastic Polymers 0.000 description 2
- 239000012790 adhesive layer Substances 0.000 description 2
- 239000002390 adhesive tape Substances 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 101150059062 apln gene Proteins 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000004132 cross linking Methods 0.000 description 2
- 239000003431 cross linking reagent Substances 0.000 description 2
- JHIVVAPYMSGYDF-UHFFFAOYSA-N cyclohexanone Chemical compound O=C1CCCCC1 JHIVVAPYMSGYDF-UHFFFAOYSA-N 0.000 description 2
- 238000004090 dissolution Methods 0.000 description 2
- LZCLXQDLBQLTDK-UHFFFAOYSA-N ethyl 2-hydroxypropanoate Chemical compound CCOC(=O)C(C)O LZCLXQDLBQLTDK-UHFFFAOYSA-N 0.000 description 2
- 229930195733 hydrocarbon Natural products 0.000 description 2
- 150000002430 hydrocarbons Chemical class 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 230000007246 mechanism Effects 0.000 description 2
- 239000000155 melt Substances 0.000 description 2
- 238000004377 microelectronic Methods 0.000 description 2
- 239000002105 nanoparticle Substances 0.000 description 2
- 238000010943 off-gassing Methods 0.000 description 2
- 238000002161 passivation Methods 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000006303 photolysis reaction Methods 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 229920003229 poly(methyl methacrylate) Polymers 0.000 description 2
- 229920002492 poly(sulfone) Polymers 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920006393 polyether sulfone Polymers 0.000 description 2
- 229920000573 polyethylene Polymers 0.000 description 2
- 229920000098 polyolefin Polymers 0.000 description 2
- 229920006124 polyolefin elastomer Polymers 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 229920002635 polyurethane Polymers 0.000 description 2
- 239000004814 polyurethane Substances 0.000 description 2
- 229920000915 polyvinyl chloride Polymers 0.000 description 2
- 239000004800 polyvinyl chloride Substances 0.000 description 2
- 230000002829 reductive effect Effects 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- 239000013464 silicone adhesive Substances 0.000 description 2
- 229910000679 solder Inorganic materials 0.000 description 2
- 238000011282 treatment Methods 0.000 description 2
- ZDHXKXAHOVTTAH-UHFFFAOYSA-N trichlorosilane Chemical compound Cl[SiH](Cl)Cl ZDHXKXAHOVTTAH-UHFFFAOYSA-N 0.000 description 2
- 239000005052 trichlorosilane Substances 0.000 description 2
- 229920001567 vinyl ester resin Polymers 0.000 description 2
- 229920002554 vinyl polymer Polymers 0.000 description 2
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 2
- 239000001837 2-hydroxy-3-methylcyclopent-2-en-1-one Substances 0.000 description 1
- YSYRISKCBOPJRG-UHFFFAOYSA-N 4,5-difluoro-2,2-bis(trifluoromethyl)-1,3-dioxole Chemical compound FC1=C(F)OC(C(F)(F)F)(C(F)(F)F)O1 YSYRISKCBOPJRG-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 208000033999 Device damage Diseases 0.000 description 1
- 239000004812 Fluorinated ethylene propylene Substances 0.000 description 1
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- 229920001774 Perfluoroether Polymers 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 229910000831 Steel Inorganic materials 0.000 description 1
- 241000724291 Tobacco streak virus Species 0.000 description 1
- 238000003848 UV Light-Curing Methods 0.000 description 1
- NOKSMMGULAYSTD-UHFFFAOYSA-N [SiH4].N=C=O Chemical compound [SiH4].N=C=O NOKSMMGULAYSTD-UHFFFAOYSA-N 0.000 description 1
- MWGMEGAYPPQWFG-UHFFFAOYSA-N [SiH4].OC(=O)C=C Chemical compound [SiH4].OC(=O)C=C MWGMEGAYPPQWFG-UHFFFAOYSA-N 0.000 description 1
- 239000006096 absorbing agent Substances 0.000 description 1
- 230000004308 accommodation Effects 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 230000002378 acidificating effect Effects 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 230000001154 acute effect Effects 0.000 description 1
- 238000004026 adhesive bonding Methods 0.000 description 1
- 150000001336 alkenes Chemical class 0.000 description 1
- 125000005600 alkyl phosphonate group Chemical group 0.000 description 1
- 150000001343 alkyl silanes Chemical class 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 239000003849 aromatic solvent Substances 0.000 description 1
- 238000009835 boiling Methods 0.000 description 1
- 239000005388 borosilicate glass Substances 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 125000002843 carboxylic acid group Chemical group 0.000 description 1
- 239000012876 carrier material Substances 0.000 description 1
- 238000005266 casting Methods 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- CETPSERCERDGAM-UHFFFAOYSA-N ceric oxide Chemical compound O=[Ce]=O CETPSERCERDGAM-UHFFFAOYSA-N 0.000 description 1
- 229910000422 cerium(IV) oxide Inorganic materials 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 238000001311 chemical methods and process Methods 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000005336 cracking Methods 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000007865 diluting Methods 0.000 description 1
- KPUWHANPEXNPJT-UHFFFAOYSA-N disiloxane Chemical class [SiH3]O[SiH3] KPUWHANPEXNPJT-UHFFFAOYSA-N 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 229920001971 elastomer Polymers 0.000 description 1
- 150000002148 esters Chemical class 0.000 description 1
- 150000002170 ethers Chemical class 0.000 description 1
- 229940116333 ethyl lactate Drugs 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910002804 graphite Inorganic materials 0.000 description 1
- 239000010439 graphite Substances 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 125000002887 hydroxy group Chemical group [H]O* 0.000 description 1
- 238000007654 immersion Methods 0.000 description 1
- 238000001764 infiltration Methods 0.000 description 1
- 230000008595 infiltration Effects 0.000 description 1
- 239000003999 initiator Substances 0.000 description 1
- 238000007641 inkjet printing Methods 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 238000000608 laser ablation Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 230000005499 meniscus Effects 0.000 description 1
- AUHZEENZYGFFBQ-UHFFFAOYSA-N mesitylene Substances CC1=CC(C)=CC(C)=C1 AUHZEENZYGFFBQ-UHFFFAOYSA-N 0.000 description 1
- 125000001827 mesitylenyl group Chemical group [H]C1=C(C(*)=C(C([H])=C1C([H])([H])[H])C([H])([H])[H])C([H])([H])[H] 0.000 description 1
- 150000002825 nitriles Chemical class 0.000 description 1
- 230000005693 optoelectronics Effects 0.000 description 1
- 150000001282 organosilanes Chemical class 0.000 description 1
- 230000036961 partial effect Effects 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 229920009441 perflouroethylene propylene Polymers 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 239000002798 polar solvent Substances 0.000 description 1
- 239000013047 polymeric layer Substances 0.000 description 1
- 229920001296 polysiloxane Polymers 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 239000011253 protective coating Substances 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000013557 residual solvent Substances 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 238000007761 roller coating Methods 0.000 description 1
- 239000005060 rubber Substances 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000005361 soda-lime glass Substances 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 239000010959 steel Substances 0.000 description 1
- QAOWNCQODCNURD-UHFFFAOYSA-N sulfuric acid Substances OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- BFKJFAAPBSQJPD-UHFFFAOYSA-N tetrafluoroethene Chemical group FC(F)=C(F)F BFKJFAAPBSQJPD-UHFFFAOYSA-N 0.000 description 1
- 239000012815 thermoplastic material Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000001771 vacuum deposition Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- 238000009736 wetting Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/32115—Planarisation
- H01L21/3212—Planarisation by chemical mechanical polishing [CMP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/185—Joining of semiconductor bodies for junction formation
- H01L21/187—Joining of semiconductor bodies for junction formation by direct bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B24—GRINDING; POLISHING
- B24B—MACHINES, DEVICES, OR PROCESSES FOR GRINDING OR POLISHING; DRESSING OR CONDITIONING OF ABRADING SURFACES; FEEDING OF GRINDING, POLISHING, OR LAPPING AGENTS
- B24B37/00—Lapping machines or devices; Accessories
- B24B37/34—Accessories
- B24B37/345—Feeding, loading or unloading work specially adapted to lapping
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B24—GRINDING; POLISHING
- B24B—MACHINES, DEVICES, OR PROCESSES FOR GRINDING OR POLISHING; DRESSING OR CONDITIONING OF ABRADING SURFACES; FEEDING OF GRINDING, POLISHING, OR LAPPING AGENTS
- B24B41/00—Component parts such as frames, beds, carriages, headstocks
- B24B41/005—Feeding or manipulating devices specially adapted to grinding machines
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02002—Preparing wafers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67092—Apparatus for mechanical treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/687—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
- H01L21/68714—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
- H01L21/68721—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by edge clamping, e.g. clamping ring
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68318—Auxiliary support including means facilitating the separation of a device or wafer from the auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/6834—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to protect an active side of a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68381—Details of chemical or physical process used for separating the auxiliary support from a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68381—Details of chemical or physical process used for separating the auxiliary support from a device or wafer
- H01L2221/68386—Separation by peeling
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S156/00—Adhesive bonding and miscellaneous chemical manufacture
- Y10S156/918—Delaminating processes adapted for specified product, e.g. delaminating medical specimen slide
- Y10S156/93—Semiconductive product delaminating, e.g. delaminating emiconductive wafer from underlayer
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S156/00—Adhesive bonding and miscellaneous chemical manufacture
- Y10S156/934—Apparatus having delaminating means adapted for delaminating a specified article
- Y10S156/941—Means for delaminating semiconductive product
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T156/00—Adhesive bonding and miscellaneous chemical manufacture
- Y10T156/11—Methods of delaminating, per se; i.e., separating at bonding face
- Y10T156/1168—Gripping and pulling work apart during delaminating
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T156/00—Adhesive bonding and miscellaneous chemical manufacture
- Y10T156/19—Delaminating means
- Y10T156/1978—Delaminating bending means
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T156/00—Adhesive bonding and miscellaneous chemical manufacture
- Y10T156/19—Delaminating means
- Y10T156/1978—Delaminating bending means
- Y10T156/1989—Corner edge bending delaminating means
Definitions
- the present invention is broadly concerned with novel methods of forming a temporary wafer bonding structure, and with temporary wafer debonding methods and apparatuses that can remove a device wafer from a carrier substrate after wafer thinning and other backside processing.
- Integrated circuits, power semiconductors, light-emitting diodes, photonic circuits, microelectromechanical systems (MEMS), embedded passive arrays, packaging interposers, and a host of other silicon- and compound semiconductor-based microdevices are produced collectively in arrays on wafer substrates ranging from 1-12 inches in diameter.
- the devices are then separated into individual devices or dies that are packaged to allow practical interfacing with the macroscopic environment, for example, by interconnection with a printed wiring board. It has become increasingly popular to construct the device package on or around the die while it is still part of the wafer array.
- This practice which is referred to as wafer-level packaging, reduces overall packaging costs and allows a higher interconnection density to be achieved between the device and its microelectronic environment than with more traditional packages that usually have outside dimensions several times larger than the actual device.
- interconnection schemes have generally been confined to two dimensions, meaning the electrical connections between the device and the corresponding board or packaging surface to which it is mounted have all been placed in a horizontal, or x-y, plane.
- the microelectronics industry has now recognized that significant increases in device interconnection density and corresponding reductions in signal delay (as a result of shortening the distance between electrical connection points) can be achieved by stacking and interconnecting devices vertically, that is, in the z-direction.
- Two common requirements for device stacking are: (1) thinning of the device in the through-wafer direction from the backside; and (2) subsequently forming through-wafer electrical connections, commonly referred to as through-silicon vias or "TSVs," that terminate on the backside of the device.
- TSVs through-silicon vias
- Various wafer wands and chucks have been developed for transferring ultrathin device wafers, but the problem still exists of how to support the wafers during backgrinding and TSV-formation processes that include steps such as chemical-mechanical polishing (CMP), lithography, etching, deposition, annealing, and cleaning, because these steps impose high thermal and mechanical stresses on the device wafer as it is being thinned or after thinning.
- CMP chemical-mechanical polishing
- An increasingly popular approach to ultrathin wafer handling involves mounting the full-thickness device wafer face down to a rigid carrier with a polymeric adhesive. It is then thinned and processed from the backside. The fully processed, ultrathin wafer is then removed, or debonded, from the carrier by thermal, thermomechanical, or chemical processes after the backside processing has been completed.
- Common carrier materials include silicon (e.g., a blank device wafer), soda lime glass, borosilicate glass, sapphire, and various metals and ceramics.
- the carriers may be square or rectangular but are more commonly round and are sized to match the device wafer so that the bonded assembly can be handled in conventional processing tools and cassettes.
- the carriers are perforated to speed the debonding process when a liquid chemical agent is used to dissolve or decompose the polymeric adhesive as the means for release.
- the polymeric adhesives used for temporary wafer bonding are typically applied by spin coating or spray coating from solution or laminating as dry-film tapes. Spin- and spray-applied adhesives are increasingly preferred because they form coatings with higher thickness uniformity than tapes can provide. Higher thickness uniformity translates into greater control over cross-wafer thickness uniformity after thinning.
- the polymeric adhesives exhibit high bonding strength to the device wafer and the carrier.
- the polymeric adhesive may be spin-applied onto the device wafer, the carrier, or both, depending on the thickness and coating planarity (flatness) that is required.
- the coated wafer is baked to remove all of the coating solvent from the polymeric adhesive layer.
- the coated wafer and carrier are then placed in contact in a heated mechanical press for bonding. Sufficient temperature and pressure are applied to cause the adhesive to flow and fill into the device wafer structural features and achieve intimate contact with all areas of the device wafer and carrier surfaces.
- Debonding of a device wafer from the carrier following backside processing is typically performed in one of four ways:
- Photodecomposition is likewise a slow process because the entire bonded substrate cannot be exposed at one time. Instead, the exposing light source, which is usually a laser having a beam cross-section of only a few millimeters, must be focused on a small area at a time to deliver sufficient energy for decomposition of the adhesive bond line to occur. The beam is then scanned (or rastered) across the substrate in a serial fashion to debond the entire surface, which leads to long debonding times.
- the exposing light source which is usually a laser having a beam cross-section of only a few millimeters
- thermomechanical (TM) debonding can be performed typically in a few minutes, it has other limitations that can reduce device yield.
- Backside processes for temporarily bonded device wafers often involve working temperatures higher than 200°C or even 300°C.
- the polymeric adhesives used for TM debonding must neither decompose nor soften excessively at or near the working temperature, otherwise, debonding would occur prematurely.
- the adhesives are normally designed to soften sufficiently at 20-50°C above the working temperature for debonding to occur.
- the high temperature required for debonding imposes significant stresses on the bonded pair as a result of thermal expansion.
- the high mechanical force required to move the device wafer away from the carrier by a sliding, lifting, or twisting motion creates additional stress that can cause the device wafer to break or produces damage within the microscopic circuitry of individual devices, which leads to device failure and yield loss.
- Thermodecomposition (TD) debonding is also prone to wafer breakage. Gases are produced when the polymeric adhesive is decomposed, and these gases can become trapped between the device wafer and the carrier before the bulk of the adhesive has been removed. The accumulation of trapped gases can cause the thin device wafer to blister and crack or even rupture.
- Another problem with TD debonding is that polymer decomposition is often accompanied by the formation of intractable, carbonized residues that cannot be removed from the device wafer by common cleaning procedures.
- US 2009/218560 A1 relates to temporary bonding methods and articles formed from those methods.
- the methods comprise bonding a device wafer to a carrier wafer or substrate only at their outer perimeters in order to assist in protecting the device wafer and its device sites during subsequent processing and handling.
- the edge bonds formed by this method are chemically and thermally resistant, but can also be softened, dissolved, or mechanically disrupted to allow the wafers to be easily separated with very low forces and at or near room temperature at the appropriate stage in the fabrication process.
- US 2005/029224 A1 relates to the preparation of a thin layer comprising a step in which an interface is created between a layer used to create said thin layer and a substrate.
- Said interface is made in such way that it is provided with at least one first zone which has a first level of mechanical strength, and a second zone which has a level of mechanical strength which is substantially lower than that of the first zone.
- Said interface can be created by glueing surfaces which are prepared in a differentiated manner, by a layer which is buried and embrittled in a differentiated manner in said zones, or by an intermediate porous layer.
- US 6,468,879 B1 relates to a method of separating into two wafers a plate of material for manufacturing substrates for electronics, optics, or optoelectronics, or for manufacturing Microsystems. Said wafers being situated on either side of a plane of weakness.
- the method comprises the steps of exerting a deformation force on at least one of the wafers so as to cause the wafers to separate from each other in a zone of the plate at said plane of weakness; and exerting guided separation movement on the wafers.
- This document also provides an apparatus for implementing the method, which apparatus has gripping members suitable for exerting said deformation force and for performing said separation.
- US 2009/314430 A1 discloses a separating apparatus which includes a clamp for gripping an outer peripheral end of a supporting plate.
- the clamp grips the outer peripheral end of the supporting plate and separates the supporting plate from a wafer by gripping the supporting plate. This makes it possible to separate a supporting plate from a wafer without breaking the wafer. With this, a supporting plate can be separated from a wafer to which the supporting plate has been attached, without breaking the wafer.
- WO 2004/006296 A2 describes a laminated body comprising a substrate to be ground and a support, where the substrate is ground to a very small thickness and can then be separated from the support without damaging the substrate. Also disclosed are a laminated body comprising a substrate to be ground, a joining layer in contact with the substrate to be ground, a photothermal conversion layer comprising a light absorbing agent and a heat decomposable resin, and a light transmitting support. After grinding the substrate surface which is opposite that in contact with the joining layer, the laminated body is irradiated through the light transmitting layer and the photothermal conversion layer decomposes to separate the substrate and the light transmitting support.
- EP 0 849 788 A2 discloses a process for producing a semiconductor article which comprises the steps of bonding a film onto a substrate having a porous semiconductor layer, and separating the film from the substrate at the porous semiconductor layer by applying a force to the film in a peeling direction.
- the present invention provides a method of forming a temporary wafer boding structure as claimed in claim 1. Preferred embodiments are defined in the dependent claims.
- the method comprises providing a stack comprising a first substrate and a second substrate bonded to the first substrate and separating the first substrate and second substrate using a peeling motion.
- the first substrate has a back surface and a device surface, wherein the device surface has a peripheral region and a central region.
- the second substrate has a carrier surface, a backside surface, and an outermost edge defining the periphery of the second substrate, wherein the carrier surface has a peripheral region and a central region.
- the first and second substrates are separated by applying a force to a portion of the periphery of the second substrate causing the second substrate to bend at an angle away from the stack, thereby separating the first substrate and second substrate according to the method.
- the stack preferably further comprises an intermediate layer between the first substrate and the second substrate. More preferably, the intermediate layer is bonded to the device surface and to the peripheral region of the carrier surface, wherein the intermediate layer and the central region of the carrier surface comprise a low bonding interface therebetween.
- the low bonding interface comprises surface modification of the central region of the carrier surface. In another aspect, the low bonding interface comprises a second layer between the intermediate layer and the central region of the carrier surface.
- the second layer is selected from the group consisting of a low adhesive strength layer and a polymeric layer.
- the intermediate layer comprises a fill material adjacent the central regions and an edge bond adjacent the peripheral regions.
- the intermediate layer comprises a uniform bonding layer.
- the method can further comprise mechanically or chemically disrupting the intermediate layer adjacent the peripheral regions to remove at least a portion of the intermediate layer prior to the separating.
- the carrier surface preferably comprises a patterned surface modification, the intermediate layer being bonded to the device surface and to non-modified portions of the carrier surface, wherein the intermediate layer and the surface-modified portions of the carrier surface comprise a low bonding interface therebetween.
- the device surface can comprise an array of devices selected from the group consisting of integrated circuits; MEMS; microsensors; power semiconductors; light-emitting diodes; photonic circuits; interposers; embedded passive devices; and microdevices fabricated on or from silicon, silicon-germanium, gallium arsenide, and gallium nitride.
- the device surface can also comprise at least one structure selected from the group consisting of: solder bumps; metal posts; metal pillars; and structures formed from a material selected from the group consisting of silicon, polysilicon, silicon dioxide, silicon (oxy)nitride, metal, low k dielectrics, polymer dielectrics, metal nitrides, and metal silicides.
- the second substrate can also comprise a material selected from the group consisting of silicon, sapphire, quartz, metal, glass, and ceramics.
- the method can further comprise subjecting the stack to processing selected from the group consisting of back-grinding, chemical-mechanical polishing, etching, metal and dielectric deposition, patterning, passivation, annealing, and combinations thereof, prior to separating the first and second substrates.
- Separating is preferably carried out using a ring clamp having a planar body with a substantially circular shape defining the periphery of the ring clamp and a central opening.
- the ring clamp is secured about the periphery of the second substrate, wherein the force is applied to only a portion of the periphery of the ring clamp thereby lifting the corresponding portion of the periphery of the second substrate away from the stack in the peeling motion.
- the body can comprise: an annular interior sidewall; an annular exterior sidewall; a top surface extending between the interior sidewall and the exterior sidewall; a wafer-engaging surface extending outwardly from the interior sidewall, the wafer-engaging surface terminating at a point in the body that is spaced from the exterior sidewall; and an inwardly extending annular ridge, which slopes inward from the point, and away from the wafer-engaging surface, wherein the wafer-engaging surface and annular ridge cooperatively form an annular wafer-receiving groove, at least a portion of the periphery of the second substrate being received in the groove.
- the body is in the form of a split ring clamp having two free ends.
- the ring clamp is preferably secured about the periphery of the second substrate by moving the free ends away from one another, thereby enlarging the central opening of the body; placing the ring clamp about the periphery of the second substrate; and drawing the free ends toward one another to compressively engage the second substrate, prior to the separating.
- the annular ridge of the ring clamp preferably terminates in a free edge and has a sloped shoulder surface extending between the free edge of the ridge and the point where the wafer-engaging surface terminates in the body, the backside surface of the second substrate being engaged by the wafer-engaging surface of the body and the outermost edge and peripheral region of the second substrate being engaged by the shoulder and free edge of the ridge.
- the ring clamp engages at least about 1° of the periphery of the second substrate. More preferably, the ring clamp does not contact the first substrate.
- the first substrate of the stack is secured to a chuck prior to separating the substrates.
- the first substrate is secured to the chuck via an electrostatic force, a vacuum force, magnetic force, mechanical force, physical restraint, or a layer of adhesive film between the chuck and the first substrate.
- the chuck is moved away from the second substrate during the separating.
- separating is carried out using a flexible chuck having a periphery, the second substrate being secured to the flexible chuck, the force being applied to only a portion of the periphery of the flexible chuck thereby lifting the corresponding portion of the periphery of the second substrate away from the stack in the peeling motion.
- separating is carried out using an adhesive film having a periphery, the second substrate being secured to the adhesive film, the force being applied to only a portion of the periphery of the adhesive film thereby lifting the corresponding portion of the periphery of the second substrate away from the stack in the peeling motion.
- a disc-shaped clamp for separating bonded substrates has a solid, planar body with a substantially circular shape.
- the body comprises an annular exterior sidewall defining the outer diameter of the body; a top surface extending the entire diameter between the exterior sidewall; a wafer-engaging surface extending between a point in the body that is spaced from the exterior sidewall; and an inwardly extending annular ridge, which slopes inward from said point, and away from the wafer-engaging surface.
- the wafer-engaging surface and annular ridge cooperatively form an annular wafer-receiving groove.
- the present invention provides a new method of forming a temporary wafer bonding structure.
- peeling refers to the successive detachment of the bonded surface of the substrate being separated beginning at the outermost edge of a portion of the periphery of the substrate and continuing transversely along the substrate surface to the opposite edge/side of the substrate.
- references to "a portion" of the periphery refer to a section of the periphery that is less than the entire periphery (and preferably less than about 1/2 or less than about 1/4 of the periphery), and can include more than one location about the periphery of the substrate where peeling is initiated (preferably 4 or less locations, more preferably 2 or less locations, and even more preferably one location).
- an upward force is applied to a portion of the periphery of the substrate causing the substrate to bend and deflect at an angle away from the stack, initially separating the substrate from the stack at that portion of the outermost edge, followed by the successive separation of the substrate from that initial edge to the opposite edge of the substrate until the entire substrate surface has been separated (i.e., peeled away) from the stack.
- Various methods and apparatuses, including a novel ring clamp, are described in detail below to facilitate this peeling motion, along with several suitable methods of forming the temporarily, permanently, or semi-permanently bonded substrates.
- Fig. 1 depicts one example of a stack 10 of two reversably bonded wafers. Suitable methods of forming such a stack are disclosed in U.S. Patent No. 2009/0218560, filed January 23, 2009 , incorporated by reference herein in its entirety to the extent not inconsistent with the present application. It will be appreciated that the order of assembling or applying the components to form the wafer stack 10 will vary, as disclosed in U.S. Patent App. Pub. No. 2009/0218560 , and can be performed in any order suitable to achieving the stack 10, as depicted in Fig. 1 .
- the stack structure 10 includes a first substrate 12.
- first substrate 12 is a device wafer. That is, substrate 12 has a front or device surface 14, a back surface 16, and an outermost edge 17 defining the periphery (perimeter) of the substrate.
- substrate 12 can be of any shape, it would typically be circular in shape, although wafer flats can also be used (circular wafers having one or more straight edges on the wafer's outer perimeter).
- the front or device surface 14 has a peripheral region 18 and a central region 20.
- the peripheral region 18 preferably has a width of from about 0.05 mm to about 10 mm, more preferably from about 0.5 mm to about 5 mm, and even more preferably from about 1 mm to about 2.5 mm.
- Preferred first substrates 12 include device wafers whose device surfaces comprise arrays of devices selected from the group consisting of integrated circuits, MEMS, microsensors, power semiconductors, light-emitting diodes, photonic circuits, interposers, embedded passive devices, and other microdevices fabricated on or from silicon and other semiconducting materials such as silicon-germanium, gallium arsenide, and gallium nitride.
- the surfaces of these devices commonly comprise structures formed from one or more of the following materials: silicon, polysilicon, silicon dioxide, silicon (oxy)nitride, metals (e.g., copper, aluminum, gold, tungsten, tantalum), low-k dielectrics, polymer dielectrics, and various metal nitrides and silicides.
- the device surface 14 can also include raised structures such as solder bumps and metal posts and pillars.
- the stack 10 also includes a second substrate 22.
- second substrate 22 is a carrier substrate.
- Second substrate 22 includes a carrier surface 24 and a back surface 26, and an outer edge 27 defining the periphery of the substrate 22.
- second substrate 22 can be of any shape, although it would typically be circular in shape and/or have at least one flat.
- second substrate 22 would preferably be sized to be approximately equal in size to first substrate 12, so that outer edge 27 of second substrate 22 will lie along substantially the same plane as outer edge 17 of first substrate 12.
- carrier surface 24 has a peripheral region 28 and a central region 30.
- the peripheral region 28 preferably has a width of from about 0.05 mm to about 10 mm, more preferably from about 0.5 mm to about 5 mm, and even more preferably from about 1 mm to about 2.5 mm.
- Preferred second substrates 22 comprise a material selected from the group consisting of silicon, sapphire, quartz, metals (e.g., aluminum, copper, steel), and various glasses and ceramics.
- Substrate 22 can also include other materials deposited on its surface 24. For example, silicon nitride can be deposited onto a silicon wafer to change the bonding characteristics of the surface 24.
- the thickness of layer 32 (measured at its thickest point) will depend upon the height of the topography on the first substrate 12, and can range between about 5 ⁇ m to about 150 ⁇ m. In some examples, the preferred thickness ranges from about 5 ⁇ m to about 100 ⁇ m, more preferably from about 5 ⁇ m to about 50 ⁇ m, and even more preferably from about 10 ⁇ m to about 30 ⁇ m.
- the fill material can be applied to either substrate 12 or substrate 22 via any conventional means, including spin coating, casting from solution (e.g., meniscus coating or roller coating), ink jetting, and spray coating. It is preferred that the fill layer 32 be applied so that it has a thickness (measured at its thickest point) of from about 5 ⁇ m to about 100 ⁇ m, more preferably from about 5 ⁇ m to about 50 ⁇ m, and even more preferably from about 10 ⁇ m to about 30 ⁇ m. When applied via spin coating, the material forming fill layer 32 will typically be spin coated at speeds of from about 100 rpm to about 5,000 rpm for a time period of from about 15 seconds to about 300 seconds.
- the layer would then be baked near or above the boiling point of the solvent(s) present in the fill layer 32 (e.g., from about 80°C to about 250°C) for a time period of from about 1 minute to about 15 minutes to reduce the residual solvent content in fill layer 32 to less than about 1% by weight.
- the solvent(s) present in the fill layer 32 e.g., from about 80°C to about 250°C
- Fill layer 32 is typically formed of a material comprising monomers, oligomers, and/or polymers dispersed or dissolved in a solvent system. If the fill layer 32 will be applied via spin coating, it is preferred that the solids content of this material be from about 1% by weight to about 50% by weight, more preferably from about 5% by weight to about 40% by weight, and even more preferably from about 10% by weight to about 30% by weight.
- Suitable monomers, oligomers, and/or polymers include those selected from the group consisting of cyclic olefin polymers and copolymers and amorphous fluoropolymers with high atomic fluorine content (greater than about 30% by weight) such as fluorinated siloxane polymers, fluorinated ethylene-propylene copolymers, polymers with pendant perfluoroalkoxy groups, and copolymers of tetrafluoroethylene and 2,2-bis-trifluoromethyl-4,5-difluoro-1,3-dioxole being particular preferred. It will be appreciated that the bonding strength of these materials will depend upon their specific chemical structures and the coating and baking conditions used to apply them.
- suitable solvent systems for cyclic olefin polymers and copolymers include solvents selected from the group consisting of aliphatic solvents such as hexane, decane, dodecane, and dodecene; alkyl-substituted aromatic solvents such as mesitylene; and mixtures thereof.
- Suitable solvent systems for amorphous fluoropolymers include fluorocarbon solvents sold, for example, by 3M Corporation under the FLUORINERT® label.
- the fill layer 32 could also be formed of a polymeric material that contains dispersed nanoparticles.
- Suitable nanoparticle materials include those selected from the group consisting of alumina, ceria, titania, silica, zirconia, graphite, and mixtures thereof.
- fill layer 32 should remain stable at temperatures of from about 150°C to about 350°C, and preferably from about 200°C to about 300°C. Furthermore, this material should be stable under the chemical exposure conditions encountered in the particular backside processes to which they will be subjected. Fill layer 32 should not decompose (i.e., less than about 1% weight loss) or otherwise lose its mechanical integrity, for example, by melting, under these conditions. The fill layer 32 also should not exhibit outgassing that might cause the thin device wafers to blister or deform, especially when subjected to high-vacuum processes such as during the deposition of CVD dielectric layers.
- the fill layer 32 preferably does not form strong adhesive bonds, thus facilitating separation later.
- desirable materials include amorphous polymeric materials that: (1) have low surface free energies; (2) are tack-free and known to not bond strongly to glass, silicon, and metal surfaces (i.e., would typically have very low concentrations of hydroxyl or carboxylic acid groups, and preferably no such groups); (3) can be cast from solution or formed into a thin film for lamination; (4) will flow under typical bonding conditions to fill device wafer surface topography, forming a void-free bond line between substrates; and (5) will not crack, flow, or redistribute under mechanical stresses encountered during backside processing, even when carried out at high temperatures or under high vacuum conditions.
- low surface free energy is defined as a polymeric material or surface that exhibits a contact angle with water of at least about 90° and a critical surface tension of less than about 40 dynes/cm, preferably less than about 30 dynes/cm, and more preferably from about 12 dynes/cm to about 25 dynes/cm, as determined by contact angle measurements.
- Low bonding strength refers to polymeric materials or surfaces that do not stick or can be peeled from a substrate with only light hand pressure such as might be used to debond an adhesive note paper.
- anything with an adhesion strength of less than about 50 psig, preferably less than about 35 psig, and more preferably from about 1 psig to about 30 psig would be desirable for use as fill layer 32.
- adhesion strength is determined by ASTM D4541/D7234.
- suitable polymeric materials exhibiting the above properties include some cyclic olefin polymers and copolymers sold under the names APEL® by Mitsui, TOPAS® by Ticona, and ZEONOR® by Zeon brands, and solvent-soluble fluoropolymers such as CYTOP® polymers sold by Asahi Glass and TEFLON® AF polymers sold by DuPont. The bonding strength of these materials will depend upon the coating and baking conditions used to apply them.
- the outermost portion of the fill layer 32 has been removed and is only adjacent to the central regions 20 and 30 of the device surface 14 and carrier surface 24, respectively.
- This can be accomplished by any means that will allow for removal of the desired quantity without damaging the first substrate 12, including dissolving the outermost portion with a solvent that is known to be a good solvent for the material of which fill layer 32 is formed.
- solvents include those selected from the group consisting of aliphatic solvents (e.g., hexane, decane, dodecane, and dodecene), fluorocarbon solvents, and mixtures thereof.
- the fill layer 32 has an outermost edge 33, which is spaced a distance "D" from the plane defined by the outer edge 17 of the first substrate 12.
- “D” is typically from about 0.05 mm to about 10 mm, more preferably from about 0.5 mm to about 5 mm, and even more preferably from about 1 mm to about 2.5 mm.
- Contact with the edge removal solvent can be maintained for a sufficient time to dissolve the desired amount of fill layer 32 to achieve the desired distance "D,” but typical contact times would be from about 5 seconds to about 60 seconds.
- the outermost portion of the fill layer 32 can be removed either before or after the substrates 12, 22 are bonded in face-to-face relationship with one another. If it is removed before, the stack 10 is formed by contacting the second substrate 22 with the fill layer 32, leaving a void between the peripheral region 18 of the first substrate 12 and the peripheral region 28 of the second substrate 22. This contact is preferably carried out under heat and pressure, so as to cause the material of which fill layer 32 is formed to distribute substantially uniformly along the front surface 14 of first substrate 12 as well as along the carrier surface 24 of second substrate 22. The pressure and heat are adjusted based upon the chemical make-up of fill layer 32, and will be selected such that the distance "D" remains substantially the same after pressing the second substrate 22 to the first substrate 12 as before such pressing together.
- the fill layer 32 will experience little to no flow into the void where the layer was removed, and the distance "D" after pressing together will be within about 10% of the distance "D” prior to pressing together.
- Typical temperatures during this step will range from about 150°C to about 375°C, and preferably from about 160°C to about 350°C, with typical pressures ranging from about 1,000 N to about 5,000 N, and preferably from about 2,000 N to about 4,000 N.
- the stack 10 is formed by contacting the second substrate 22 with the fill layer 32, under heat and pressure as described above. The outermost portion of the fill layer 32 is then removed leaving a void between the peripheral region 18 of the first substrate 12 and the peripheral region 28 of the second substrate 22.
- the fill layer 32 is provided as a laminate that is adhered to first substrate 12 under heat, pressure, and/or vacuum as necessary for the particular material to ensure there are no voids between the fill layer 32 and the front surface 14.
- the laminate is pre-cut to the appropriate shape (e.g., circular) or mechanically trimmed after application so that the appropriately sized distance "D" will be created, as discussed above.
- a bonding material forms an edge bond 34 between the first substrate 12 and second substrate 22, which will have a thickness corresponding to that described above with respect to fill layer 32.
- the edge bond 34 will be limited to the outer perimeter of the first substrate 12 and second substrate 22 (i.e., adjacent to the peripheral regions 18 and 28, of the device surface 14 and carrier surface 24, respectively). In instances where the substrate 12 is circular in shape, the edge bond 34 will be ring-shaped. Thus, in this example, there is a non-uniform material distribution across the substrates 12, 22.
- the edge bond 34 can be applied either before or after the substrates 12, 22 are bonded in face-to-face relationship to one another.
- the fill layer 32 is comprised of low bonding strength material, such as TEFLON® AF
- This alternative arrangement is particularly advantageous because the coated substrate 12 could be fabricated with first substrate 12 being provided as a carrier wafer. This substrate 12 could then be provided to an end user who would bond a device wafer to the coated substrate 12 and subject the resulting stack 10 to further processing.
- the fill layer 32 and edge bond 34 are both applied before bonding the substrates 12, 22, the fill layer 32 and edge bond 34 can be applied to the same substrate, as described above.
- the fill layer 32 can be applied, and then the outermost portion removed from one substrate (e.g., the first substrate 12), while the edge bond 34 can be applied to the peripheral region 28 of another substrate (e.g., the second substrate 22), such as by spin coating.
- the substrates 12, 22 can then be bonded in face-to-face relationship.
- the edge bonding material can be introduced by any number of means.
- one suitable mechanism is the use of a needle, syringe, or tip dispense instrument to dispense the material into the void between the peripheral region 18 of the first substrate 12 and the peripheral region 28 of the second substrate 22, while the structure 10 is slowly rotated until peripheral regions are filled with the bonding material, thus forming the edge bond 34.
- the edge bond 34 may also be applied via capillary filling of void 44 or via chemical vapor deposition.
- a liquid (100% solids or solution) edge bonding material can be spin-applied onto the edge of the carrier or device wafer using an edge-wrapping baffle system before contacting the substrates 12 and 22.
- edge bond 34 The materials from which edge bond 34 is formed should be capable of forming a strong adhesive bond with the substrates 12 and 22. Anything with an adhesion strength of greater than about 50 psig, preferably from about 80 psig to about 250 psig, and more preferably from about 100 psig to about 150 psig, would be desirable for use as edge bond 34.
- the adhesion strength of the edge bond 34 is at least about 0.5 psig, preferably at least about 20 psig, and more preferably from about 50 psig to about 250 psig greater than the adhesion strength of the fill layer 32.
- the material of which edge bond 34 is formed must meet the thermal and chemical stability requirements of backside processing.
- the edge bond 34 should remain stable at temperatures of from about 150°C to about 350°C, and preferably from about 200°C to about 300°C. Furthermore, this material should be stable under the chemical exposure conditions encountered in the backside processes to which the bonded stack will be subjected. Edge bond 34 should not decompose (i.e., less than about 1% weight loss) or otherwise lose its mechanical integrity at the above described backside processing temperatures. These materials also should not release volatile compounds that might cause blistering of thin device wafers, especially when subjected to high vacuum processes such as CVD dielectric deposition.
- Preferred edge-sealing or edge-bonding materials include commercial temporary wafer bonding compositions such as the WaferBOND® materials (available from Brewer Science Inc., Rolla, MO), some commercial photoresist compositions, along with other resins and polymers that exhibit high adhesion strength to semiconductor materials, glass, and metals.
- WaferBOND® materials available from Brewer Science Inc., Rolla, MO
- photoresist compositions along with other resins and polymers that exhibit high adhesion strength to semiconductor materials, glass, and metals.
- thermosetting resin systems such as two-part epoxy and silicone adhesives
- cyclic olefins, polyolefin rubbers (e.g., polyisobutylene), and hydrocarbon-based tackifier resins As was the case with the materials used to form fill layer 32, it will be appreciated that the bonding strength of edge bond materials will also depend upon their specific chemical structures and the coating and baking conditions used to apply them.
- edge bond 34 could be used between the first substrate 12 and second substrate 22. That is, in lieu of the fill materials described above, the layer represented by the fill layer 32 in Fig. 1 could be empty (i.e., air). Thus, there would be nothing but air adjacent the central region 20 of the first substrate 12 and the central region 30 of the second substrate 22.
- a protective composition is applied to the peripheral region 28 of the carrier surface 24 of the second substrate 22 to form a layer of a mask 36 adjacent the peripheral region 28.
- the mask 36 is in the shape of a ring.
- a variety of suitable compositions can be used to form the mask 36.
- the mask 36 should be resistant to the solvent utilized during surface modification and other subsequent processing, but is also preferably formed from a composition that can be easily removed or dissolved from the carrier surface 24 without degrading the surface treatment or otherwise affecting the second substrate 22.
- the mask 36 is typically formed of a material comprising monomers, oligomers, and/or polymers dispersed or dissolved in a solvent system. Examples of suitable monomers, oligomers, and/or polymers include those selected from the group consisting of epoxies, polyamides, ethers, esters, cyclic olefin polymers and copolymer, amorphous fluoropolymers, and combinations thereof.
- Preferred compositions are selected from the group consisting of edge bonding materials, as described above (e.g., commercial temporary wafer bonding compositions, such as WaferBOND®), fill materials, as described above, and photoresist compositions (e.g., SU-8 2002, Microchem, Newton, MA).
- the mask 36 preferably has a width of from about 0.05 mm to about 10 mm, more preferably from about 0.5 mm to about 5 mm, and even more preferably from about 1 mm to about 2.5 mm.
- the mask preferably has a thickness of from about 0.05 ⁇ m to about 5 ⁇ m, more preferably from about 0.5 ⁇ m to about 2.5 ⁇ m, and even more preferably from about 0.5 ⁇ m to about 1 ⁇ m.
- the area on the carrier surface 24 of the second substrate 22 which is not coated with the mask 36 is then chemically modified to obtain a low bonding surface (i.e., a non-stick surface or a surface to which a fill or bonding material cannot strongly adhere).
- a low bonding surface i.e., a non-stick surface or a surface to which a fill or bonding material cannot strongly adhere.
- the central region 30 of the carrier surface 24 is the area subjected to surface modification to provide a low adhesive strength interface when placed in contact with the bonding material.
- Suitable surface modification may include, for example, chemical treatment of the substrate surface 24 with a hydrophobic solution capable of reacting with the substrate surface 24 to reduce its surface free energy, as described above. More preferably, hydrophobic organosilane solutions are used.
- Particularly preferred surface modifying compositions 38 are selected from the group consisting of (fluoro)alkyl silane (e.g., perfluoroalkyltrichlorosilane), (fluoro)alkyl phosphonate, isocyanate silane, acrylate silane, and combinations thereof.
- the surface modifying composition 38 can be applied by any suitable method, such as by spin coating at a speed of at least about 1,000 rpm for about 100 seconds (and preferably about 2,000 rpm for about 60 seconds).
- the surface modifying composition 38 can be diluted with a solvent, such as FLUORINERT® (3M Corp.), prior to applying to the substrate surface 24.
- the second substrate 22 can then be baked to evaporate the solvent at about 50°C to about 150°C for about 30 second to about 5 minutes (and preferably at about 100°C for about 1 minute).
- the substrate 22 can then be rinsed with additional solvent and baked again to evaporate the solvent, as described above, to remove unreacted surface modification solution 38 and rinse the surface modification solution 38 off of the mask 36, as shown in Fig. 2(c) .
- the mask 36 does not react with the surface modification composition, so that the mask 36 is not also rendered "non-stick" by the surface modification.
- the intermediate layer can be selected for any combination of properties (e.g., thickness, solubility, thermal stability) other than providing a non-stick or low adhesive strength interface with the substrate, as described above with regard to Fig. 1 .
- Another advantage is that a uniform bonding composition can be used for the entire intermediate layer in lieu of a separate fill material 32 and edge bond 34.
- the surface 14 of the first substrate 12 (the device wafer) is then coated with a bonding composition to create a bonding layer 40 on and across the surface 14, and the first substrate 12 and treated second substrate 22 are then bonded in a face-to-face relationship, as shown in Fig. 2(d) , with the second substrate 22 now being on top of the stack 10.
- This contact is preferably carried out under heat and pressure, so as to cause the material of which bonding layer 40 is formed to distribute substantially uniformly along the front surface 14 of first substrate 12 as well as along the carrier surface 24 of second substrate 22.
- the substrates 12, 22 are bonded under vacuum and in a heated, pressurized chamber (preferably at from about 100 to about 300°C, for about 1 to about 10 minutes, and more preferably from about 100 to about 200°C, for about 2 to about 5 minutes).
- the mask 36 is not removed prior to bonding the two substrates 12, 22 in face-to-face relationship.
- the protective material used to form the mask 36 is of the same material, or of a similar or compatible material, as the materials from which the bonding layer 40 are formed, so that upon bonding the substrates 12, 22 as described above, the mask 36 and bonding materials reflow together to form a uniform bonding layer 40, as shown in Fig. 2(d) .
- the thickness of the bonding layer 40 will depend upon the height of the topography on the device wafer 12, and can range between about 5 ⁇ m to about 150 ⁇ m. In some embodiments, the preferred thickness ranges from about 5 ⁇ m to about 100 ⁇ m, more preferably from about 5 ⁇ m to about 50 ⁇ m, and even more preferably from about 10 ⁇ m to about 30 ⁇ m.
- the materials from which bonding layer 40 are formed should be capable of forming a strong adhesive bond with the substrates 12 and 22, except where treated with the surface modifying composition 38.
- Suitable bonding materials include anything with an adhesion strength of greater than about 50 psig, preferably from about 80 psig to about 250 psig, and more preferably from about 100 psig to about 150 psig.
- the material of which bonding layer 40 is formed must meet the thermal and chemical stability requirements of backside processing.
- the bonding layer 40 should remain stable at temperatures of from about 150°C to about 350°C, and preferably from about 200°C to about 300°C. Furthermore, this material should be stable under the chemical exposure conditions encountered in the backside processes to which the bonded stack will be subjected.
- the bonding layer 40 should not decompose (i.e., less than about 1% weight loss) or otherwise lose its mechanical integrity at the above described backside processing temperatures. These materials also should not release volatile compounds that might cause blistering of thin device wafers, especially when subjected to high vacuum processes such as CVD dielectric deposition.
- Preferred bonding materials include commercial temporary wafer bonding compositions such as the WaferBOND® materials (available from Brewer Science Inc., Rolla, MO), some commercial photoresist compositions, along with other resins and polymers that exhibit high adhesion strength to semiconductor materials, glass, and metals.
- WaferBOND® materials available from Brewer Science Inc., Rolla, MO
- some commercial photoresist compositions along with other resins and polymers that exhibit high adhesion strength to semiconductor materials, glass, and metals.
- thermosetting resin systems such as reactive epoxies and acrylics
- related thermosetting resin systems that cure or crosslink upon heating, such as two-part epoxy and silicone adhesives, cyclic olefin polymers and copolymers with thermal catalyst initiators, and CYCLOTENE® (Dow Chemical)
- cyclic olefins, polyolefin rubbers e.g., polyisobutylene
- hydrocarbon-based tackifier resins e.g., polyisobutylene
- the bonding layer 40 contacts the modified central region 30 and the non-modified peripheral region 28 on the carrier surface 24.
- the bonding interface between the bonding layer 40 and the central region 30 of the carrier surface 24 is weaker than the bonding interface between the bonding layer 40 and the peripheral region 28 of the carrier surface 24.
- high adhesive strength regions "B” and low adhesive strength regions "b” are formed in the bonding layer 40. The transition between the high adhesive strength regions "B” and the low adhesive strength regions "b" along the interface between the bonding layer 40 and the carrier surface 24 indicates the initial location of where the two substrates 12, 22 will begin to peel apart during separation.
- the width of the mask 36 can be varied depending upon the desired size and location of the high adhesive strength regions "B".
- the mask 36 could also be applied as a uniform layer over the carrier surface 24, and then patterned and developed in any number of ways (such as to form a grid, lines, shapes, etc.). Subsequent surface modification would result in a patterned nonstick surface treatment. Accordingly, the location and manner of separation of the substrates 12 and 22 can be customized to the user's desired specifications.
- the substrates 12, 22, mask 36, and bonding layer 40 are formed of the same materials as described above with respect to Fig. 2 , except that in step (c) of Fig. 3 , the mask 36 is removed from the carrier surface 24 thereby exposing the peripheral region 28 of the carrier surface 24, which remains untreated with the surface modifying composition 38.
- the mask 36 can be removed by solvent dissolution, acid or base wet development processes, or plasma etching.
- the first substrate 12 and treated second substrate 22 are then bonded in a face-to-face relationship with the second substrate 22 now being on top in Fig. 3(d) .
- This contact is preferably carried out under heat and pressure, so as to cause the material of which bonding layer 40 is formed to distribute substantially uniformly along the front surface 14 of first substrate 12 as well as along the carrier surface 24 of second substrate 22, so that the bonding layer 40 contacts the modified central region 30 and the non-modified peripheral region 28 on the carrier surface 24, as previously described.
- the mask 36 in this example can also be patterned as described above, followed by surface modification and removal of the mask 36, resulting in a patterned nonstick surface treatment once the mask 36 is removed. Because this mask 36 is removed, the mask 36 can be made of any material suitable for masking and does not have to be compatible with the materials used to form the bonding layer 40. Likewise, the mask 36 can be reactive with the surface modification composition 38, as long as it can still be removed from the carrier surface 24 to reveal the untreated peripheral region 28 of the second substrate 22.
- Fig. 4 depicts another example of forming a stack 10.
- a bonding composition is applied to the surface 24 of the second substrate 22 to form a bonding layer 40.
- the bonding layer 40 can be formed of any suitable materials, as previously described with regard to Fig. 2 , although thermosetting materials are particularly preferred.
- the thickness of the bonding layer 40 will depend upon the height of the topography on the first substrate 12, and can range between about 5 ⁇ m to about 150 ⁇ m. In some examples, the preferred thickness ranges from about 5 ⁇ m to about 100 ⁇ m, more preferably from about 5 ⁇ m to about 50 ⁇ m, and even more preferably from about 10 ⁇ m to about 30 ⁇ m.
- a layer of fill material is applied to the bonding layer 40 to form a fill layer 32 as shown in Fig.
- the fill layer 32 has a thickness of from about 0.05 ⁇ m to about 5 ⁇ m, preferably from about 0.5 ⁇ m to about 2.5 ⁇ m, and more preferably from about 0.5 ⁇ m to about 1 ⁇ m. In this, the fill layer 32 does not form strong adhesive bonds, and is preferably formed of a low bonding strength material, as described above with regard to Fig. 1 .
- suitable materials for forming the fill layer 32 in this example include compositions having the properties described above, including cyclic olefin polymers and copolymers sold under the APEL® by Mitsui, TOPAS® by Ticona, and ZEONOR® by Zeon brands, and solvent-soluble fluoropolymers such as CYTOP® polymers sold by Asahi Glass and TEFLON® AF polymers sold by DuPont. Although it will be appreciated that the bonding strength of these materials will depend upon the coating and baking conditions used to apply them.
- the outermost portion fill layer 32 is removed. This can be accomplished by any means that will allow for removal of the desired quantity without damaging the integrity of the bonding layer 40, including dissolving the outermost portion with a solvent that is known to be a good solvent for the material of which fill layer 32 is formed.
- solvents include those selected from the group consisting of aliphatic solvents (e.g., hexane, decane, dodecane, and dodecene), fluorocarbon solvents, and mixtures thereof.
- D is typically from about 0.05 mm to about 10 mm, preferably from about 0.5 mm to about 5 mm, and more preferably from about 1 mm to about 2.5 mm.
- Contact with the edge removal solvent can be maintained for a sufficient time to dissolve the desired amount of fill layer 32 to achieve the desired distance "D," but typical contact times would be from about 5 seconds to about 120 seconds.
- the second substrate 22 is bonded in face-to-face relationship with the first substrate 12. This contact is preferably carried out under heat and pressure, so as to cause the material of which bonding layer 40 is formed to reflow around the fill layer 32 and into the space left by the edge removal process so as to contact uniformly the peripheral region 18 of the front surface 14 of the first substrate 12. More preferably, the substrates 12, 22 are bonded under vacuum and in a heated, pressurized chamber (preferably at from about 100 to about 300°C, for about 1 to about 10 minutes, and more preferably from about 100 to about 200°C, for about 2 to about 5 minutes).
- the bonding layer 40 can be formed from a composition thatcures or crosslinks upon heating, such as an epoxy-based photoresist composition.
- a composition thatcures or crosslinks upon heating such as an epoxy-based photoresist composition.
- the stack 10 is then exposed to radiation (i.e., light) to initiate crosslinking (curing) of the layer 40, followed by a post-exposure bake (PEB) at a temperature of from about 75°C to about 300°C, more preferably from about 100°C to about 250°C, and more preferably from about 100°C to about 175°C, for a time period of from about 15 seconds to about 120 seconds.
- PEB post-exposure bake
- the materials used to form the bonding layer 40 in this example will comprise a crosslinking agent, and optionally a catalyst in the system.
- the bonding interface between the central region 20 of the device surface 14 and the fill layer 32 is weaker than the bonding interface between the bonding layer 40 and the peripheral region 18 of the device surface 14.
- high adhesive strength regions " B " and low adhesive strength regions "b" are formed.
- the transition between the high adhesive strength regions B and the low adhesive strength regions b along the interface between the front surface 14 of the first substrate 12, and the bonding layer 40 and fill layer 32 indicates the initial location where the two substrates 12, 22 will begin to peel apart during separation.
- the first substrate 12 in the stack 10 can be safely handled and subjected to further processes that might otherwise have damaged the first substrate 12 without being bonded to the second substrate 22.
- the first substrate 12 of the structure 10 can safely be subjected to backside processing such as back-grinding, CMP, etching, metal and dielectric deposition, patterning (e.g., photolithography, via etching), passivation, annealing, and combinations thereof, without separation of substrates 12 and 22 occurring, and without infiltration of any chemistries encountered during these subsequent processing steps into central regions 20 and 30 between substrates 12 and 22.
- the dried or cured layers of the stacked structure 10 in this and all examples will possess a number of highly desirable properties.
- the layers will exhibit low outgassing during heating and/or vacuum deposition processes. That is, baking at about 150-300°C for up to about 60 minutes results in a film thickness change of fill layer 32 and edge bond 34 of less than about 5%, preferably less than about 2%, and even more preferably less than about 1.0%.
- the dried layers can also be heated to temperatures of up to about 350°C, preferably up to about 320°C, and more preferably up to about 300°C, without chemical reactions occurring in the layer.
- the layers in the bonded stack can also be exposed to polar solvents (e.g., N- methyl-2-pyrrolidone) at a temperature of about 80°C for about 15 minutes without reacting or dissolving.
- polar solvents e.g., N- methyl-2-pyrrolidone
- edge bond 34 or the bonding layer 40 can be maintained even upon exposure to an acid or base. That is, a dried edge bond 34 having a thickness of about 15 ⁇ m can be submerged in an acidic media (e.g., concentrated sulfuric acid) at room temperature for about 10 minutes or in a basic media (e.g., 30 wt. % KOH) at about 85°C for about 45 minutes while maintaining bond integrity. Bond integrity can be evaluated by using a glass carrier substrate and visually observing the edge bond 34 through the glass carrier substrate to check for bubbles, voids, etc.
- an acidic media e.g., concentrated sulfuric acid
- a basic media e.g., 30 wt. % KOH
- first substrate 12 and second substrate 22 can be readily separated.
- the edge bond 34 or the peripheral region (corresponding to "B") of bonding layer 40 can be maintained intact prior to separation of the substrates 12, 22, in a preferred method, the edge bond 34 or the peripheral region " B " of bonding layer 40 is first chemically, mechanically, acoustically, or thermally softened, dissolved, or disrupted to allow the wafers to be easily separated with very low forces at about room temperature (- 23°C).
- the edge bond 34 or peripheral region of bonding layer 40 is first dissolved with the aid of a solvent or other chemical agent.
- edge bond 34 or peripheral region of bonding layer 40 is especially desirable if solvent dissolution is to be used to disrupt the edge bond 34 or bonding layer 40.
- Solvents that could typically be used during this removal process include those selected from the group consisting of ethyl lactate, cyclohexanone, N -methyl pyrrolidone, aliphatic solvents (e.g., hexane, decane, dodecane, and dodecene), and mixtures thereof.
- the edge bond 34 or peripheral region of bonding layer 40 is preferably at least partially (about 50%) removed, and more preferably substantially (about 85%) removed with the solvent.
- the substrates 12 and 22 can also be separated by first mechanically disrupting or destroying the continuity of the edge bond 34 or peripheral region of the bonding layer 40 using laser ablation, plasma etching, water jetting, or other high energy techniques that effectively etch or decompose the edge bond 34 or peripheral region of the bonding layer 40. It is also suitable to first sever the edge bond 34 or peripheral region of the bonding layer 40 with a fracture or break, or to saw or cut through or cleave the edge bond 34 or peripheral region of the bonding layer 40 by some equivalent means.
- a low mechanical force e.g., finger pressure, gentle wedging
- the first substrate 12 and second substrate 22 can be separated using a peeling motion, so that one of the substrates 12 or 22 is peeled away from the stack.
- a force is applied to a portion (e.g., less than 1/2, preferably less than 1/3, more preferably less than 1/4, and even more preferably less than 1/10) of the periphery of the substrate to be separated.
- the location of initial separation will depend upon the location of the transition of the between the high adhesive strength regions "B" and the low adhesive strength regions " b " along the interface between the bonding and/or fill layers and the substrate surface.
- the location of the bend of the substrate moves gradually along the interface between the substrate surface and the bonding and/or fill layers from the initial portion of the periphery where the force is applied until eventually the entire surface of the substrate has been separated from the stack.
- the stack can be simultaneously moved away (i.e., lowered downwardly) while the force is being applied to the substrate to be separated, preferably in an upwards direction.
- the amount of force applied to the periphery of the substrate will vary, but preferably range between about 0.25 Newtons to about 100 Newtons, more preferably from about 2 Newtons to about 75 Newtons, and even more preferably to about 5 Newtons to about 50 Newtons, as measured at the portion of the periphery of the substrate where force is applied.
- annular clamp 41 is provided in the form of a split ring clamp for separating the substrates 12, 22.
- the ring clamp 41 has a planar body 42 with a substantially circular shape defining the periphery and a central opening 43.
- the ring clamp body 42 is unitarily-formed, with a split at one location to form two free ends 44a, 44b, preferably in the form of shoulders.
- the term "unitarily formed” as used herein is interchangeable with the term “integrally formed” and means that such unitarily formed parts are “integral” and are not attached to each other in a separate step or detachable from each other, but are formed from a single piece of material.
- Suitable materials for the ring body 42 are selected from the group consisting of metals, ceramics, polymers, composites, and combinations thereof.
- the ends 44a, 44b are either moved away from one another (i.e., spread apart) in the open configuration or drawn toward one another in the closed configuration to compressively engage the wafer to be separated from the stack 10. That is, the free ends 44a, 44b are adapted to be clamped in proximal relationship so that the ring fits around the circumference (periphery) of the wafer.
- the ends 44a, 44b are urged toward one another, but remain unjoined (i.e., a gap between the ends remains and the ring forms a discontinuous circular body), although the ends 44a, 44b can be joined to form a gap-free continuous shape.
- the drawing together or spreading apart of the ends 44a, 44b causes the central opening 43 to be reduced or enlarged to effect the clamping action of the body 42 around the wafer to be separated from the stack 10, and permits for accommodation of various-sized wafers, while maintaining even pressure throughout the circumference (periphery) of the wafer where engaged by the ring.
- the ring clamp 41 could be a multi-piece system, with each piece being unitarily formed.
- the pieces are brought together to form the ring around the circumference of the wafer engaging it as described above.
- the multi-piece system can comprise from about 2 to about 25 pieces, more preferably from about 2 to about 10 pieces, even more preferably from about 2 to about 4 pieces, and most preferably about 2 pieces.
- the ring clamp 41 does not need to engage all 360° of the periphery of the substrate to effectively separate the stack. Rather, the ring clamp body 42 is suitable for use with wafer flats having one or more flat edges, as explained in more detail below.
- the ring clamp body 42 has an annular interior sidewall 45 defining the inner diameter " d " of the ring body 42, and an annular exterior sidewall 46 defining the outer diameter " D " of the ring body 42.
- the inner diameter " d ' ranges from about 10 mm to about 400 mm, preferably from about 75 mm to about 350 mm, and more preferably from 100 mm about to about 275 mm.
- the outer diameter "D" ranges from about 25 mm to about 550 mm, preferably from about 100 mm to about 400 mm, and more preferably from about 250 mm to about 350 mm.
- the ring body 42 can be of virtually any size depending upon the size of the wafer to be separated.
- the interior sidewall 45 and exterior sidewall 46 are substantially parallel to one another.
- the ring body 42 has a width "W,” as measured from the interior sidewall 45 to the exterior sidewall 46, of from about 0.1 to about 50 mm, preferably from about 0.5 to about 25 mm, and more preferably from about 1 to about 12 mm.
- the interior sidewall 45 also has a thickness "t,” which ranges from about 0.1 to about 15 mm, more preferably from about 0.5 to about 10 mm, and even more preferably from about 1 to about 5 mm.
- the exterior sidewall 46 has a thickness "T,” which preferably ranges from about 0.15 to about 16 mm, more preferably from about 0.55 to about 11 mm, and even more preferably from about 1.5 to about 6 mm.
- the ratio of t:T will preferably be from about 1:20 to about 1:1, more preferably from about 1:10 to about 1:5, and even more preferably about 2:3.
- the ring body 42 also has a top surface 48 extending between the interior sidewall 45 and exterior sidewall 46, and a wafer-engaging surface 50 extending from the interior sidewall 45 outwardly in substantially parallel alignment with the top surface 48.
- the wafer-engaging surface 50 does not extend all of the way to the exterior sidewall 46, but terminates at a point "p" that is spaced from the exterior sidewall 46 at a width "w,” as measured from that point "p" to the external sidewall 46.
- the width w ranges from about 0.01 to about 45 mm, preferably from about 0.1 to about 20 mm, and more preferably from about 0.5 to about 10 mm.
- the ring body 42 has an inwardly extending annular ridge 52, which slopes inward and downward from point "p" of the wafer-engaging surface 50, and away from the plane defined by the top surface 48 and wafer-engaging surface 50, terminating in a free edge 54.
- the ridge 52 has a sloped shoulder surface 56 extending between the free edge 54 and the point "p" where the wafer-engaging surface 50 terminates in the ring body 42.
- the outwardly extending wafer-engaging surface 50 and inwardly and downwardly extending annular ridge 52 cooperatively form an annular wafer-receiving groove 58 at an acute angle ( ⁇ ).
- the groove angle ( ⁇ ), as measured from the wafer-engaging surface to the shoulder surface, is from about 10° to about 90°, preferably from about 20° to about 75°, and more preferably from about 30° to about 60°.
- the annular ridge 52 also has an underside surface 60, which preferably extends parallel to the planes defined by the wafer-engaging surface 50 and the top surface 48.
- the ring body 42 also has a bottom surface 62, which slopes downward and away from the plane defined by the top surface 48, extending between the exterior sidewall 46 and the underside surface 60 of the annular ridge 52.
- the free edge 54 of the annular ridge 52 preferably does not extend inward past the plane "P" defined by the interior sidewall 45.
- the annular ridge 52 and groove 58 are outwardly offset from the interior sidewall 45, so that when a wafer is received in the groove 58, the backside surface 26 of the wafer is engaged by the wafer-engaging surface 50 of the ring body 42, and the outer edge 27 and peripheral region 28 of the wafer are engaged by the shoulder 56 and free edge 54 of the ridge 52.
- This is shown in Fig. 6(b) using the second substrate 22 as an example.
- the ring clamp 42 is then moved into the close configuration, thereby retaining the wafer 22 in the groove 58.
- the shoulder 56 and free edge 54 engage the rounded corner of the wafer created by the wafer edge 27 and the peripheral region 28, designated by " x .”
- the clamp body 42 does not have a central opening 43. Rather, the void corresponding to the central opening 43 depicted in the Figs. 5(a) and 6(a) is solid and the clamp body 42 is disc-shaped. Accordingly, as shown in Figs. 5(b) and 6(c) , the top surface 48 extends the entire diameter "D" between the exterior sidewall 46, and the wafer-engaging surface 50 extends the entire distance between point "p.”
- stack 10 is placed on a chuck 64 capable of providing adequate hold-down force to secure the first substrate 12 during subsequent steps.
- the chuck 64 could use vacuum force, electrostatic force, magnetic force, mechanical force, physical restraint, or any other suitable means that would provide proper hold-down force while providing support for the first substrate 12 without causing damage.
- the ring clamp body 42 is placed about the periphery of the second substrate 22, so that the substrate 22 is received in the wafer-receiving groove 58, as described above.
- the free ends 44a, 44b of the body 42 are drawn towards one another to compressively engage the periphery of the second substrate 22 (not shown).
- the ring clamp 41 preferably provides even pressure throughout the circumference of the second substrate 22, except in examples where the second substrate 22 is a wafer flat. In that case, one portion of the periphery (i.e., the flat side) of the wafer is not engaged by the clamp. As noted above, the ring clamp does not need to engage all 360° of the periphery (circumference) of the substrate to effectively separate the stack 10. Rather, it is suitable for the ring clamp to engage only about 1° of the periphery of the substrate 22 for effective separation. More specifically, the ring clamp preferably engages at least about 25° of the substrate periphery, more preferably from about 45° to about 90°, and even more preferably from about 90° to about 180° of the substrate periphery. When a wafer flat is used, the flat edge is faced away from the initial peel location, such that the flat edge is the last portion of the wafer to be detached during the debonding step.
- the ring clamp body 42 when clamped, engages only the second substrate 22, and makes no contact with the first substrate 12.
- the inventive method and apparatus permits effective separation of the stack 10 without inflicting any mechanical force or stress on the device wafer, minimizing the risk of breaking or damaging the device.
- the edge bond 34 or peripheral region of the bonding layer 40 is preferably partially or substantially removed prior to separation of the substrates.
- the edge bond 34 or peripheral region of the bonding layer 40 does not have to be removed.
- the ring clamp body 42 may also make contact with edge bond 34 or peripheral region of the bonding layer 40.
- a layer of an adhesive film or tape 66 is applied adjacent the chuck 64 to secure the first substrate 12 to the chuck 64.
- the stack 10 is then placed adjacent the adhesive film layer 66.
- Suitable materials for the adhesive film or tape layer 66 include those having relatively low adhesion, no adhesive transfer, and the ability to stretch without tearing.
- the adhesive film layer 66 is formed using dicing tape, which is typically used in the art to temporarily support device substrates for handling purposes during low-temperature operations.
- the adhesive film layer 66 provides additional support for the first substrate 12 after separation, particularly where the device substrate 12 has delicate features built on it or has been thinned.
- Preferred dicing tapes are selected from the group consisting of poly vinyl chloride, polyethylene, polyolefin, and combinations thereof.
- the adhesive film layer 66 preferably has a thickness of from about 0.01 to about 3 mm, more preferably from about 0.05 to about 1 mm, and even more preferably from about 0.07 to about 0.2 mm.
- a force (preferably upward) is applied to only a portion (e.g., less than 1/2, preferably less than 1/3, more preferably less than 1/4, and even more preferably less than 1/10) of the periphery of the ring clamp body 42 during separation, thereby lifting the corresponding portion of the periphery of the second substrate 22, defined by edge 27, in a direction away from the device wafer 12 beginning at the peripheral region 28 of the substrate 22.
- the amount of force applied to the edge of the substrate will vary, but preferably range between about 0.25 Newtons to about 100 Newtons, more preferably from about 2 Newtons to about 75 Newtons, and even more preferably to about 5 Newtons to about 50 Newtons, as measured at the edge of the substrate.
- the second substrate 22 is separated from the stack 10 via a peeling motion, as previously described.
- the location of initial separation depicted in Fig. 9 is by way of example only, and that the actual location of separation will depend on the materials and surface treatments (if any) used to form the stack, as described above, including the location and/or pattern of the non-stick surface modification or low strength bonding layers included in the stack.
- the location of adhesive failure which will determine the initial location of separation, can be modified as desired by the end user.
- the ring body 42 is preferably flexible so that when the portion of the periphery of the ring clamp 41 is raised, the body 42 in that location flexes or bends, preferably upward, with the force. This deflection in the ring body 42 causes the corresponding portion of the periphery of the substrate 22 to likewise bend or deflect at an angle away from the stack 10. That is, as shown in Fig. 9 , when one portion of the periphery of the ring body 42 is raised, the opposite portion of the ring body 42 preferably remains substantially stationary and does not press downward on the stack 10 in response to the other portion being raised. To further facilitate separation, the chuck 64 securing the first substrate 12 can be gradually moved away from the second substrate 22 during separation, and is preferably lowered downward.
- the lowering of the chuck 64 can be done simultaneously with the applying of force to the ring clamp 42.
- the force on the second substrate 22 and the resulting peeling motion is effected by the movement of the chuck 64 away from the second substrate 22, which is held substantially stationary as the stack 10 is pulled away.
- separation does not require overcoming strong adhesive bonds between the fill layer 32, edge bond 34, or bonding layer 40 and the entire surface of substrate 12 or substrate 22. Instead, it is only necessary to release the adhesive bonds at edge bond 34 or peripheral region of the bonding layer 40 in contact with the peripheral regions 18 and 28 for separation to occur.
- the surface of the first substrate 12 can then be rinsed clean with appropriate solvents or any other wet or dry etch techniques as necessary to remove residual edge bond 34, fill layer 32 or bonding layer 40 materials, as applicable.
- the ring clamp 42 is replaced with a flexible chuck 68 having a periphery.
- the flexible chuck is capable of providing adequate pulling force to secure the second substrate 22 during subsequent steps.
- This flexible chuck 68 could use vacuum force, electrostatic force, or any other suitable means that would provide proper force while providing support for the second substrate 22 without causing damage while still allowing it to bend to create the peeling motion.
- Suitable materials for the flexible chuck 68 including those selected from the group consisting of silicones, polyimides, polyamides, olefins, fluoro polymers, nitriles, other rubbers, and any other flexible materials.
- an adhesive film 66 could also be used to support the first substrate 12 in the stack, as shown in Fig. 11 .
- a force is then applied to a portion of the periphery of the flexible chuck 68, thereby lifting the corresponding portion of the periphery of the second substrate 22 and removing it from the stack 10 in a peeling motion, as described.
- the actual location of initial separation between materials in the peripheral region 28 and central region 30 of the substrate 22 depends on the materials used and location of the surface treatment (if any), fill layer 32, edge bond 34, and/or bonding layer 40.
- the first substrate 12 can then be rinsed clean with appropriate solvents as necessary to remove residual edge bond 34, fill layer 32, or bonding layer 40 materials, as applicable.
- the first substrate 12 is a device wafer, there is no mechanical force or stress applied to the device wafer in the inventive separation method, minimizing the risk of breaking or damaging the wafer during separation.
- the ring clamp 42 is replaced with an adhesive film 70 that is capable of providing adequate pulling force to secure the second substrate 22 during subsequent steps.
- This adhesive film 70 could consist of a range of backing materials and adhesives from high bond strength to low bond strength and a variety of supporting strengths that is capable of providing adequate holding force to overcome the bond forces created in central region 30 and peripheral region 28 while providing limited support for the second substrate 22 without causing damage while still allowing it to bend to create the peeling motion.
- Preferred materials for the adhesive film 70 include poly vinyl chloride, polyethylene, polyolefin, and combinations thereof.
- the adhesive film 70 preferably has a thickness of from about 0.01 to about 3 mm, more preferably from about 0.05 to about 1 mm, and even more preferably from about 0.07 to about 0.2 mm.
- an adhesive film 66 could also be used to support the first substrate 12 in the stack, as shown in Fig. 13 .
- a force is applied to a portion of the periphery of the adhesive film 70 to lift the corresponding portion of the periphery of the second substrate 22, thus removing it from the stack 10 in a peeling motion, as described.
- the actual location of initial separation between materials in the peripheral region 28 and central region 30 of the substrate depends on the materials used and location of the surface treatment (if any), fill layer 32, edge bond 34, and/or bonding layer 40.
- first substrate 12 is the carrier substrate and second substrate 22 is the device wafer.
- first substrate 12 is the carrier substrate and second substrate 22 is the device wafer.
- front surface 14 of first substrate 12 will not be a device surface, but rather will be a carrier surface.
- surface 24 of second substrate 22 will not be a carrier surface, but instead will be a device surface.
- the fill layer 32 can be applied to the carrier rather than the device wafer, or the surface treatment 38 can be carried out on the device wafer rather than the carrier, with the same quality of stacked structure 10 being formed during the subsequent bonding step.
- Figs.7-13 depict the stack 10 with the edge bond 34 or peripheral region of the bonding layer 40 removed, the edge bond 34 or peripheral region of the bonding layer 40 does not have to be removed prior to effecting separation of the wafers.
- the fill layer 32, edge bond 34, surface modification 38, and/or bonding layer 40 it is also suitable to apply the fill layer 32, edge bond 34, surface modification 38, and/or bonding layer 40 to the first substrate 12, and the other of fill layer 32, edge bond 34, surface modification 38, and/or bonding layer 40 to the second substrate 22.
- the first and second substrates 12, 22 could then be pressed together in a face-to-face relationship under heat and/or pressure as described above in order to bond the two.
- fill layer 32 does not form strong adhesive bonds with either device surface 14 or carrier surface 24
- the substrates 12 and 22 could be reversed so that first substrate 12 would be the carrier substrate and second substrate 22 would be the device wafer. Again, in this instance, front surface 14 of first substrate 12 will not be a device surface, but rather will be a carrier surface. Also, surface 24 of second substrate 22 will not be a carrier surface, but instead will be a device surface.
- thermoplastic or rubber-like compositions typically having a weight average molecular weight of at least about 5,000 Daltons
- resin- or rosin-type compositions typically having a weight average molecular weight of less than about 5,000 Daltons
- mixtures of the foregoing would be suitable.
- microdevices including those selected from the group consisting of silicon-based semiconductor devices, compound semiconductor-based devices, arrays of embedded passive devices (e.g., resistors, capacitors, inductors), MEMS devices, microsensors, photonic circuit devices, light emitting diodes, heat management devices, and planar packaging substrates (e.g., interposers) to which one or more of the foregoing devices has been or will be attached.
- embedded passive devices e.g., resistors, capacitors, inductors
- MEMS devices microsensors
- photonic circuit devices e.g., light emitting diodes
- heat management devices e.g., heat management devices
- planar packaging substrates e.g., interposers
- a wafer stack is prepared according to a method and then separated using a hand-operated peel separator.
- the center contact surface of one wafer Prior to adhering the two wafers together, the center contact surface of one wafer is chemically modified using a fluorinated silane solution to create an adhesive strength differential across the wafer surface.
- a bonding material (WaferBOND® HT10.10, available from Brewer Science, Inc., Rolla, MO) was dispensed onto the surface of a 200-mm silicon wafer (wafer 1) at the outer edge to form a very thin coating around the peripheral region of the wafer surface that was about 2.5 mm wide by approximately 0.5 ⁇ m thick.
- a surface-modifying composition was formed by diluting a fluorinated silane ((heptadecafluoro-1,1,2,2-tetrahydradecyl) trichlorosilane; Gelest Inc., Morrisville, PA) to a 1% solution using FC-40 solvent (perfluoro compound with primarily C 12 , sold under the name FLUORINERT®, obtained from AMS Materials LLC, Jacksonville, FL).
- FC-40 solvent perfluoro compound with primarily C 12 , sold under the name FLUORINERT®, obtained from AMS Materials LLC, Jacksonville, FL.
- the resulting solution was spin coated onto the surface of wafer 1, followed by baking on a hot plate at 100°C for 1 minute.
- the wafer was then rinsed with additional FC-40 solvent in a spin coater to remove unreacted silane from the center surface, and baked at 100°C for an additional 1 minute.
- the bonding material prevented the surface-modifying composition from coming into contact with the edge of wafer 1 leaving it untreated while the center section was treated.
- the bonding material does not react with the silane, which is washed away during the rinsing step, and thus the surface of the bonding material also remains untreated.
- the bonding material was allowed to remain on the edge of wafer 1 for subsequent processing steps (i.e., was not removed prior to adhering the wafers).
- wafer 2 was coated with the same bonding composition (WaferBOND® HT10.10) via spin coating to a layer having a thickness of about 15 ⁇ m.
- Wafer 2 was then baked at 110°C for 2 minutes, followed by 160°C for an additional 2 minutes.
- the coated wafers were then bonded in a face-to-face relationship under vacuum in a heated vacuum and pressure chamber at 220°C and 15 psig for 3 minutes, so that the bonding material on wafer 1 and the bonding material on wafer 2 reflowed together to create one bonding layer.
- the bonded wafers were soaked in the bonding material's remover (WaferBOND® Remover, available from Brewer Science, Inc., Rolla, MO) for about 1 hour to remove the bonding material from the outer zone.
- the removal process is complete once the removal process reaches the fluorinated silane coating in the center of wafer 1.
- the removal time period will vary depending upon the thickness of the bonding layer, and can be determined empirically. In general, the thicker the bonding layer, the faster the removal rate due to the larger space between the wafers allowing for greater solvent contact.
- the treated center surface is also hydrophobic, so the solvent will also effectively stop wetting through the layer once it reaches the center.
- a ring clamp see Fig. 5(a)
- Wafer 2 was held in place by a vacuum chuck, and the retaining ring of the ring clamp was placed circumferentially about the periphery of wafer 1, with the ends of the ring being clamped in proximal relationship to provide even pressure around the edges of the wafer (i.e., throughout the wafer's circumference).
- a wafer stack is prepared according to another method and then separated using a hand-operated peel separator.
- the center surface of one silicon wafer Prior to adhering the two wafers together, the center surface of one silicon wafer is chemically modified using a fluorinated silane solution to create an adhesive strength differential across the wafer surface.
- the edge of the wafer was first masked using a coating of an epoxy-based photoresist (SU-8 2002, Microchem, Newton, MA). The photoresist composition was dispensed onto the outer edge surface of a 200-mm silicon wafer (wafer 1) to coat a peripheral ring-shaped section of the wafer surface that was about 2.5 mm wide.
- a fluorinated silane ((hepta-decafluoro-1,1,2,2-tetrahydradecyl) trichlorosilane; Gelest, Morrisville, PA) was diluted to a 1% solution using FC-40 solvent (perfluoro-alkyl compound with primarily C 12 , sold under the name FLUORINERT®; obtained from AMS Materials LLC, Jackson, FL).
- FC-40 solvent perfluoro-alkyl compound with primarily C 12 , sold under the name FLUORINERT®; obtained from AMS Materials LLC, Jackson, FL.
- the diluted solution was spin coated onto the surface of wafer 1.
- the wafer was baked on a hot plate at 100°C for 1 minute, and then rinsed with FC-40 solvent in a spin coater, followed by baking at 100°C for an additional 1 minute.
- the epoxy-based photoresist mask was then removed using acetone in a spin coater to expose the untreated edge of the wafer.
- acetone in a spin coater to expose the untreated edge of the wafer.
- only the center portion of wafer 1 was treated with the fluorinated silane solution and rendered "non-stick," while the edges of the wafer retained a bondable surface.
- wafer 2 The surface of another 200-mm silicon wafer (wafer 2) was coated with a bonding composition (WaferBOND® HT10.10) via spin coating. This wafer was then baked at 110°C for 2 minutes, followed by 160°C for 2 minutes. The coated wafers were then bonded in a face-to-face relationship under vacuum in a heated vacuum and pressure chamber at 220°C and 10 psig for 3 minutes.
- a bonding composition WaferBOND® HT10.10
- a ring clamp see Fig. 5(a)
- Wafer 2 was held in place by a vacuum chuck, and the retaining ring of the ring clamp was placed circumferentially about the periphery of wafer 1, with the ends of the ring being clamped together to provide even pressure around the edges of the wafer (i.e., throughout the wafer's circumference).
- a wafer stack is prepared according to another method and then again separated using a hand-operated peel separator.
- the center surface of one wafer Prior to adhering the two wafers together, the center surface of one wafer is coated with a release material to create an adhesive strength differential across the wafer surface-center layer interface.
- a negative epoxy-based photoresist sold under the name SU-8 2010; obtained from MicroChem
- SU-8 2010 was spin coated onto the entire surface of a 200-mm glass wafer (wafer 1), followed by baking at 110°C for 2 minutes to effect solvent removal.
- a Teflon® AF solution Teflon® AF2400 in FC-40; obtained from DuPont was then spin coated over the photoresist layer to create a nonstick layer.
- FC-40 solvent was dispensed onto the surface of the wafer at the outer edge to remove about a 1-3 mm wide section of the Teflon® AF coating from the peripheral edge of the wafer surface, followed by baking 110°C for 2 minutes to remove the solvent.
- the wafer was then bonded in a face-to-face relationship with a blank, 200-mm silicon wafer (wafer 2) under vacuum in a heated vacuum and pressure chamber at 120°C and 10 psig for 3 minutes.
- the photoresist layer reflows around the Teflon® layer to fill the gaps on the outer edge of the wafers where the Teflon® layer was removed above, thus bonding to the peripheral edge of wafer 2.
- the bonded wafers were then exposed to broadband UV light from the outer side of the glass wafer, followed by baking at 120°C for 2 minutes to crosslink and cure the SU-8 2010 coating.
- a ring clamp see Fig. 5(a)
- Wafer 2 was held in place by a vacuum chuck, and the retaining ring of the ring clamp was placed circumferentially about the periphery of wafer 1, with the ends of the ring being clamped together to provide even pressure around the edges of the wafer (i.e., throughout the wafer's circumference).
- the handle attached to the ring clamp was then lifted, causing the ring clamp to deflect, thereby lifting the edge of wafer 1 up and away from wafer 2 in a peeling motion, as described in Example 1. In this procedure, the peripheral region of the bonding composition is not removed prior to separation.
- the photoresist layer is laterally cleaved at the initial separation point as a natural consequence of the ring clamp deflection motion, so that some of the photoresist material remained on the glass wafer (wafer 1), while the portion of the layer was transferred to the silicon wafer (wafer 2) in the untreated region.
- the wafer 2 had only a ring of material at the outer 1-3 mm, while there was no material transfer in the center region of the wafer that had been in contact with the Teflon® release layer of wafer 1.
- Either wafer in this example could be considered the device wafer or the carrier wafer.
- a wafer stack is prepared according to another method and then again separated using a hand-operated peel separator.
- the center surface of one wafer Prior to adhering the two wafers together, the center surface of one wafer is coated with a release material to create an adhesive strength differential across the wafer surface.
- the Teflon® AF solution used in Example 3 was spin coated onto the surface of a 200-mm silicon wafer (wafer 1) to form a coating with a thickness of about 10 ⁇ m.
- FC-40 solvent was dispensed onto the surface of the wafer at the outer edge to remove about a 3-5 mm wide section of the Teflon® AF coating from the wafer surface.
- the wafer was then baked at 110°C for 2 minutes.
- the edge of the wafer was coated with WaferBOND® HT10.10 bonding composition via spin coating, with the material only being dispensed at the edge to form a layer of bonding material around the peripheral region of the wafer surface that was about 3-5 mm wide by approximately 10 ⁇ m thick.
- the Teflon® coating and bonding material formed a single, non-uniform layer of material across the wafer surface.
- the wafer was then bonded in a face-to-face relationship with a blank, 200-mm silicon wafer (wafer 2) under vacuum in a heated vacuum and pressure chamber at 220°C and 10 psig for 2 minutes.
- a ring clamp see Fig. 5(a)
- Wafer 2 was held in place by a vacuum chuck, and the retaining ring of the ring clamp was placed circumferentially about the periphery of wafer 1, with the ends of the ring being clamped together to provide even pressure around the edges of the wafer (i.e., throughout the wafer's circumference).
- the handle attached to the ring clamp was then lifted, causing the ring clamp to deflect, thereby lifting the edge of wafer 1 up and away from wafer 2 in a peeling motion, as described in Example 1. In this procedure, the peripheral region of the bonding composition is not removed prior to separation.
- wafer 2 After separation, wafer 2 had only a ring of the bonding material on the outer 3-5 mm, while there was no material transfer in the center. Wafer 1 had a ring of bonding material on the outer 3-5 mm and the Teflon® AF coating remained in the center. The bonding material had been cleaved through its cross section and was split between the two wafers. Either wafer in this example could be considered the device wafer or the carrier wafer.
Claims (5)
- Procédé de formation d'une structure de collage temporaire de plaquette (10), ledit procédé comprenant:- la fourniture d'un premier substrat (12) ayant des surfaces avant (14) et arrière (16); et- la formation d'une couche de liaison (40) faite d'un matériau de collage sur ladite surface avant (14) dudit premier substrat (12);caractérisé en outre par:- ladite couche de liaison (40) étant sur ladite surface avant (14) dudit premier substrat (12) et d'un bord à l'autre de celle-ci;- la fourniture d'un deuxième substrat (22) ayant des surfaces avant (24) et arrière (26), ladite surface avant (24) dudit deuxième substrat (22) ayant une région centrale (30) et une région périphérique (28);- l'application d'un matériau protecteur sur ladite région périphérique (28) de ladite surface avant (24) du deuxième substrat (22) pour former une couche d'un masque (36) adjacente à ladite région périphérique (28);- le dépôt d'une composition de modification de surface dans ladite région centrale (30) pour obtenir une région modifiée en surface ayant une surface sur laquelle ledit matériau de collage ne peut pas adhérer fortement, ledit matériau protecteur utilisé pour former le masque (36) ne réagissant pas avec ladite composition de modification de surface; ladite surface avant (24) comportant:- ladite région modifiée en surface au niveau de ladite région centrale (30) ayant une surface sur laquelle ledit matériau de collage ne peut pas adhérer fortement, et- une région non modifiée au niveau de ladite région périphérique (28) qui est recouverte par le masque (36);- la mise en contact de ladite surface avant (24) dudit deuxième substrat (22) avec ladite couche de liaison (40) sur ledit premier substrat (12) avec application de chaleur et de pression, ledit masque (36) refusionnant dans ladite couche de liaison (40) pour créer une couche de liaison uniforme, pour former de ce fait ladite structure de collage temporaire (10), ladite couche de liaison (40):- étant répartie de façon substantiellement régulière le long de la surface avant (14) dudit premier substrat (12) et le long de la surface avant (24) dudit deuxième substrat (22), contactant la région modifiée en surface au niveau de ladite région centrale (30), et étant collée audit masque (36) au niveau de ladite région périphérique (28), ledit matériau protecteur utilisé pour former le masque (36) étant le même matériau, ou un matériau similaire ou compatible, que le matériau de collage, de sorte que ledit masque (36) et ladite couche de liaison (40) refusionnent ensemble pour former une couche de liaison uniforme (40).
- Procédé selon la revendication 1, dans lequel ladite région modifiée en surface comprend un motif.
- Procédé selon la revendication 2, dans lequel ledit motif est choisi dans le groupe comprenant des grilles, des lignes et des formes.
- Procédé selon la revendication 1, dans lequel ladite surface avant (14) dudit premier substrat (12) comprend une matrice de dispositifs choisis dans le groupe comprenant les circuits intégrés; les MEMS; les microcapteurs; les semiconducteurs de puissance; les diodes électroluminescentes; les circuits photoniques; les interfaces; les dispositifs passifs incoporés; et les microdispositifs fabriqués sur ou à partir de silicium, silicium-germanium, arséniure de gallium et nitrure de gallium.
- Procédé selon la revendication 1, dans lequel ledit deuxième substrat (22) comprend un matériau choisi dans le groupe comprenant le silicium, le saphir, le quartz, le métal, le verre et les céramiques.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/819,680 US8852391B2 (en) | 2010-06-21 | 2010-06-21 | Method and apparatus for removing a reversibly mounted device wafer from a carrier substrate |
Publications (2)
Publication Number | Publication Date |
---|---|
EP2398041A1 EP2398041A1 (fr) | 2011-12-21 |
EP2398041B1 true EP2398041B1 (fr) | 2018-10-31 |
Family
ID=42937080
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP20100008731 Active EP2398040B1 (fr) | 2010-06-21 | 2010-08-20 | Procédé et appareil pour retirer une tranche de dispositif assemblée de manière réversible à partir d'un substrat de support |
EP10008732.9A Active EP2398041B1 (fr) | 2010-06-21 | 2010-08-20 | Procédé de fabrication d'un assemblage temporaire d'une plaquette sur un substrat de support |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP20100008731 Active EP2398040B1 (fr) | 2010-06-21 | 2010-08-20 | Procédé et appareil pour retirer une tranche de dispositif assemblée de manière réversible à partir d'un substrat de support |
Country Status (13)
Country | Link |
---|---|
US (1) | US8852391B2 (fr) |
EP (2) | EP2398040B1 (fr) |
JP (2) | JP5111573B2 (fr) |
KR (1) | KR101239282B1 (fr) |
CN (1) | CN102290367B (fr) |
AT (3) | AT510068B1 (fr) |
CA (1) | CA2709626A1 (fr) |
DE (1) | DE102010027703B4 (fr) |
IL (1) | IL207044A (fr) |
RU (1) | RU2010129938A (fr) |
SG (1) | SG177039A1 (fr) |
TW (1) | TWI495030B (fr) |
WO (1) | WO2011162778A1 (fr) |
Families Citing this family (136)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8120168B2 (en) * | 2006-03-21 | 2012-02-21 | Promerus Llc | Methods and materials useful for chip stacking, chip and wafer bonding |
CA2711266A1 (fr) * | 2008-01-24 | 2009-07-30 | Brewer Science Inc. | Procede pour un montage reversible d'une tranche de dispositif sur un substrat de support |
US9991311B2 (en) | 2008-12-02 | 2018-06-05 | Arizona Board Of Regents On Behalf Of Arizona State University | Dual active layer semiconductor device and method of manufacturing the same |
US9721825B2 (en) | 2008-12-02 | 2017-08-01 | Arizona Board Of Regents, A Body Corporate Of The State Of Arizona, Acting For And On Behalf Of Arizona State University | Method of providing a flexible semiconductor device and flexible semiconductor device thereof |
US8950459B2 (en) | 2009-04-16 | 2015-02-10 | Suss Microtec Lithography Gmbh | Debonding temporarily bonded semiconductor wafers |
FR2957190B1 (fr) * | 2010-03-02 | 2012-04-27 | Soitec Silicon On Insulator | Procede de realisation d'une structure multicouche avec detourage par effets thermomecaniques. |
KR20160075845A (ko) * | 2010-03-31 | 2016-06-29 | 에베 그룹 에. 탈너 게엠베하 | 양면에 칩이 장착되는 웨이퍼를 제작하기 위한 방법 |
US9263314B2 (en) | 2010-08-06 | 2016-02-16 | Brewer Science Inc. | Multiple bonding layers for thin-wafer handling |
WO2012112937A2 (fr) * | 2011-02-18 | 2012-08-23 | Applied Materials, Inc. | Procédé et appareil permettant une séparation au niveau tranche |
US8679945B2 (en) * | 2011-03-04 | 2014-03-25 | Texas Instruments Incorporated | Backgrind process for integrated circuit wafers |
WO2012139627A1 (fr) | 2011-04-11 | 2012-10-18 | Ev Group E. Thallner Gmbh | Élément de maintien de support flexible, dispositif et procédé permettant de détacher un substrat de support |
JP2013008915A (ja) * | 2011-06-27 | 2013-01-10 | Toshiba Corp | 基板加工方法及び基板加工装置 |
US9827757B2 (en) | 2011-07-07 | 2017-11-28 | Brewer Science Inc. | Methods of transferring device wafers or layers between carrier substrates and other surfaces |
US8940104B2 (en) | 2011-08-02 | 2015-01-27 | Brewer Science Inc. | Cleaning composition for temporary wafer bonding materials |
JP5762213B2 (ja) * | 2011-08-15 | 2015-08-12 | 株式会社ディスコ | 板状物の研削方法 |
JP5421967B2 (ja) * | 2011-09-07 | 2014-02-19 | 東京エレクトロン株式会社 | 接合方法、プログラム、コンピュータ記憶媒体及び接合システム |
JP5962395B2 (ja) * | 2011-09-28 | 2016-08-03 | Jsr株式会社 | 基材の仮固定方法、半導体装置および仮固定用組成物 |
DE102011114559B4 (de) * | 2011-09-30 | 2020-06-18 | Osram Opto Semiconductors Gmbh | Optoelektronisches Bauelement umfassend eine Haftschicht, Verfahren zur Herstellung einer Haftschicht in einem optoelektronischen Bauelement und Verwendung eines Klebstoffes zur Bildung von Haftschichten in optoelektronischen Bauelementen |
SG2014013007A (en) * | 2011-12-22 | 2014-06-27 | Ev Group E Thallner Gmbh | Flexible substrate mount, device and method for detaching a first substrate |
US10543662B2 (en) | 2012-02-08 | 2020-01-28 | Corning Incorporated | Device modified substrate article and methods for making |
WO2015157202A1 (fr) | 2014-04-09 | 2015-10-15 | Corning Incorporated | Article de substrat modifié de dispositif et procédés de fabrication |
DE102012101237A1 (de) * | 2012-02-16 | 2013-08-22 | Ev Group E. Thallner Gmbh | Verfahren zum temporären Verbinden eines Produktsubstrats mit einem Trägersubstrat |
KR101223633B1 (ko) * | 2012-02-20 | 2013-01-17 | 코스텍시스템(주) | 디바이스 웨이퍼와 캐리어 웨이퍼의 본딩과 디본딩 처리방법 |
CN104170072A (zh) * | 2012-03-19 | 2014-11-26 | Ev集团E·索尔纳有限责任公司 | 用于对接合压力进行压力传递的压力传递板 |
US9127126B2 (en) | 2012-04-30 | 2015-09-08 | Brewer Science Inc. | Development of high-viscosity bonding layer through in-situ polymer chain extension |
JP5770677B2 (ja) * | 2012-05-08 | 2015-08-26 | 株式会社ディスコ | ウェーハの加工方法 |
US8845854B2 (en) * | 2012-07-13 | 2014-09-30 | Applied Materials, Inc. | Laser, plasma etch, and backside grind process for wafer dicing |
CN103035580B (zh) * | 2012-07-24 | 2015-06-03 | 上海华虹宏力半导体制造有限公司 | 应用于薄硅片的临时键合和解离工艺方法 |
KR101516147B1 (ko) * | 2012-08-10 | 2015-04-29 | 세키스이가가쿠 고교가부시키가이샤 | 웨이퍼의 처리 방법 |
JP5870000B2 (ja) * | 2012-09-19 | 2016-02-24 | 東京エレクトロン株式会社 | 剥離装置、剥離システムおよび剥離方法 |
JP6076856B2 (ja) * | 2013-08-09 | 2017-02-08 | 東京エレクトロン株式会社 | 剥離装置、剥離システムおよび剥離方法 |
KR102007042B1 (ko) * | 2012-09-19 | 2019-08-02 | 도쿄엘렉트론가부시키가이샤 | 박리 장치 |
JP5875962B2 (ja) * | 2012-09-19 | 2016-03-02 | 東京エレクトロン株式会社 | 剥離装置、剥離システムおよび剥離方法 |
JP5975528B2 (ja) * | 2012-10-11 | 2016-08-23 | 信越化学工業株式会社 | ウエハ加工体、ウエハ加工用部材、ウエハ加工用仮接着材、及び薄型ウエハの製造方法 |
US9269623B2 (en) | 2012-10-25 | 2016-02-23 | Rohm And Haas Electronic Materials Llc | Ephemeral bonding |
US9040349B2 (en) | 2012-11-15 | 2015-05-26 | Amkor Technology, Inc. | Method and system for a semiconductor device package with a die to interposer wafer first bond |
US10714378B2 (en) | 2012-11-15 | 2020-07-14 | Amkor Technology, Inc. | Semiconductor device package and manufacturing method thereof |
US9136159B2 (en) | 2012-11-15 | 2015-09-15 | Amkor Technology, Inc. | Method and system for a semiconductor for device package with a die-to-packaging substrate first bond |
DE102012111167A1 (de) * | 2012-11-20 | 2014-05-22 | Aixtron Se | Vorrichtung zum Ausrichten eines Wafers auf einem Waferträger |
JP6088230B2 (ja) * | 2012-12-05 | 2017-03-01 | 東京応化工業株式会社 | 積層体の形成方法 |
US10014177B2 (en) | 2012-12-13 | 2018-07-03 | Corning Incorporated | Methods for processing electronic devices |
TWI617437B (zh) * | 2012-12-13 | 2018-03-11 | 康寧公司 | 促進控制薄片與載體間接合之處理 |
US10086584B2 (en) | 2012-12-13 | 2018-10-02 | Corning Incorporated | Glass articles and methods for controlled bonding of glass sheets with carriers |
US9340443B2 (en) | 2012-12-13 | 2016-05-17 | Corning Incorporated | Bulk annealing of glass sheets |
DE102013100563A1 (de) * | 2013-01-21 | 2014-07-24 | Ev Group E. Thallner Gmbh | Aufnahmeeinrichtung zur Handhabung strukturierter Substrate |
KR102077248B1 (ko) | 2013-01-25 | 2020-02-13 | 삼성전자주식회사 | 기판 가공 방법 |
WO2014137801A1 (fr) * | 2013-03-03 | 2014-09-12 | John Moore | Adhésif temporaire ayant une force d'adhésion accordable suffisante pour le traitement de matières solides minces |
JP5610328B1 (ja) * | 2013-03-14 | 2014-10-22 | 富士電機株式会社 | 半導体デバイスの製造方法 |
JP5921473B2 (ja) * | 2013-03-21 | 2016-05-24 | 株式会社東芝 | 半導体装置の製造方法 |
JP6214182B2 (ja) * | 2013-03-25 | 2017-10-18 | 東京応化工業株式会社 | 基板の処理方法 |
US9399827B2 (en) * | 2013-04-29 | 2016-07-26 | Applied Materials, Inc. | Microelectronic substrate electro processing system |
KR102082271B1 (ko) * | 2013-05-24 | 2020-04-16 | 엘지디스플레이 주식회사 | 캐리어기판 분리 시스템 및 분리 방법 |
CN103280423A (zh) * | 2013-05-29 | 2013-09-04 | 华进半导体封装先导技术研发中心有限公司 | 一种机械式拆键合工艺及系统 |
JP2015013337A (ja) * | 2013-07-04 | 2015-01-22 | リンテック株式会社 | 搬送方法及び搬送装置 |
WO2015006382A1 (fr) * | 2013-07-08 | 2015-01-15 | Solexel, Inc. | Empilement de stratification de cellules solaires à film mince pour fabrication à grand volume |
US8962449B1 (en) * | 2013-07-30 | 2015-02-24 | Micron Technology, Inc. | Methods for processing semiconductor devices |
US10103048B2 (en) | 2013-08-28 | 2018-10-16 | Brewer Science, Inc. | Dual-layer bonding material process for temporary bonding of microelectronic substrates to carrier substrates |
CN103426808B (zh) * | 2013-09-05 | 2016-04-13 | 华进半导体封装先导技术研发中心有限公司 | 用于临时键合的载片结构以及键合与拆键合方法 |
US10510576B2 (en) * | 2013-10-14 | 2019-12-17 | Corning Incorporated | Carrier-bonding methods and articles for semiconductor and interposer processing |
US9315696B2 (en) | 2013-10-31 | 2016-04-19 | Dow Global Technologies Llc | Ephemeral bonding |
KR101482461B1 (ko) | 2013-12-20 | 2015-01-13 | 주식회사 포스코 | 에지 품질이 우수한 오스테나이트계 스테인리스 박판의 제조방법 |
KR102351530B1 (ko) * | 2014-01-07 | 2022-01-14 | 브레우어 사이언스, 인코포레이션 | 일시적 웨이퍼 결합 공정에 사용하기 위한, 환형 올레핀 중합체 조성물 및 폴리실록산 이형층 |
US9865490B2 (en) * | 2014-01-07 | 2018-01-09 | Brewer Science Inc. | Cyclic olefin polymer compositions and polysiloxane release layers for use in temporary wafer bonding processes |
WO2017034645A2 (fr) | 2015-06-09 | 2017-03-02 | ARIZONA BOARD OF REGENTS, a body corporate for THE STATE OF ARIZONA for and on behalf of ARIZONA STATE UNIVERSITY | Procédé permettant d'obtenir un dispositif électronique et dispositif électronique correspondant |
WO2015156891A2 (fr) | 2014-01-23 | 2015-10-15 | Arizona Board Of Regents, Acting For And On Behalf Of Arizona State University | Procédé de fabrication d'un dispositif à semi-conducteur souple et dispositif à semi-conducteur souple associé |
US10381224B2 (en) | 2014-01-23 | 2019-08-13 | Arizona Board Of Regents On Behalf Of Arizona State University | Method of providing an electronic device and electronic device thereof |
US10046542B2 (en) | 2014-01-27 | 2018-08-14 | Corning Incorporated | Articles and methods for controlled bonding of thin sheets with carriers |
AT519840B1 (de) * | 2014-01-28 | 2019-04-15 | Ev Group E Thallner Gmbh | Vorrichtung und Verfahren zum Lösen eines ersten Substrats |
CN106165074B (zh) * | 2014-03-19 | 2020-05-12 | 三星电子株式会社 | 制造半导体装置的方法 |
DE102014205885B3 (de) * | 2014-03-28 | 2015-03-12 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Verfahren zum stoffschlüssigen Verbinden von Substraten und anschließendem Lösen der stoffschlüssigen Verbindung, Verbundsystem und dessen Verwendung |
TWI521082B (zh) * | 2014-04-15 | 2016-02-11 | 友達光電股份有限公司 | 操作裝置及其操作方法 |
US9379069B2 (en) * | 2014-04-25 | 2016-06-28 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor arrangement comprising transmission line surrounded by magnetic layer |
DE102014106100A1 (de) | 2014-04-30 | 2015-11-05 | Ev Group E. Thallner Gmbh | Verfahren und Vorrichtung zum Vergleichmäßigen eines Substratstapels |
JP6216727B2 (ja) * | 2014-05-08 | 2017-10-18 | 東京応化工業株式会社 | 支持体分離方法 |
CN106663640B (zh) | 2014-05-13 | 2020-01-07 | 代表亚利桑那大学的亚利桑那校董会 | 提供电子器件的方法及其电子器件 |
JP6344971B2 (ja) * | 2014-05-16 | 2018-06-20 | 株式会社ディスコ | サポートプレート、サポートプレートの形成方法及びウェーハの加工方法 |
JP6297924B2 (ja) * | 2014-05-29 | 2018-03-20 | リンテック株式会社 | 接着剤層除去装置および接着剤層除去方法 |
US10147630B2 (en) * | 2014-06-11 | 2018-12-04 | John Cleaon Moore | Sectional porous carrier forming a temporary impervious support |
US9716023B2 (en) * | 2014-07-15 | 2017-07-25 | Micron Technology, Inc. | Methods for temporarily bonding a device wafer to a carrier wafer, and related assemblies |
US10978334B2 (en) * | 2014-09-02 | 2021-04-13 | Applied Materials, Inc. | Sealing structure for workpiece to substrate bonding in a processing chamber |
DE102014116276A1 (de) * | 2014-11-07 | 2016-05-12 | Osram Opto Semiconductors Gmbh | Epitaxie-Wafer, Bauelement und Verfahren zur Herstellung eines Epitaxie-Wafers und eines Bauelements |
JP6375554B2 (ja) * | 2014-11-12 | 2018-08-22 | Agc株式会社 | 基板の剥離装置及び剥離方法 |
CN104485294A (zh) * | 2014-12-12 | 2015-04-01 | 浙江中纳晶微电子科技有限公司 | 一种晶圆临时键合及分离方法 |
US10446582B2 (en) | 2014-12-22 | 2019-10-15 | Arizona Board Of Regents On Behalf Of Arizona State University | Method of providing an imaging system and imaging system thereof |
US9741742B2 (en) | 2014-12-22 | 2017-08-22 | Arizona Board Of Regents, A Body Corporate Of The State Of Arizona, Acting For And On Behalf Of Arizona State University | Deformable electronic device and methods of providing and using deformable electronic device |
DE102015100863B4 (de) * | 2015-01-21 | 2022-03-03 | Infineon Technologies Ag | Verfahren zur Handhabung eines Produktsubstrats und ein verklebtes Substratsystem |
JP2016146429A (ja) * | 2015-02-09 | 2016-08-12 | トヨタ自動車株式会社 | 半導体装置の製造方法 |
CN105990123B (zh) * | 2015-02-27 | 2019-05-28 | 中芯国际集成电路制造(上海)有限公司 | 晶圆减薄方法 |
US9644118B2 (en) | 2015-03-03 | 2017-05-09 | Dow Global Technologies Llc | Method of releasably attaching a semiconductor substrate to a carrier |
KR102573207B1 (ko) | 2015-05-19 | 2023-08-31 | 코닝 인코포레이티드 | 시트와 캐리어의 결합을 위한 물품 및 방법 |
JP6546783B2 (ja) * | 2015-05-21 | 2019-07-17 | 東京応化工業株式会社 | 積層体の製造方法及び支持体分離方法 |
CN107810168A (zh) | 2015-06-26 | 2018-03-16 | 康宁股份有限公司 | 包含板材和载体的方法和制品 |
US10814603B2 (en) | 2015-10-30 | 2020-10-27 | Corning Incorporated | Methods for processing a first substrate bonded to a second substrate |
US10050012B2 (en) * | 2015-11-25 | 2018-08-14 | International Business Machines Corporation | Method for semiconductor die removal rework |
TW201737766A (zh) * | 2016-01-21 | 2017-10-16 | 康寧公司 | 處理基板的方法 |
CN105690974B (zh) * | 2016-01-21 | 2019-01-18 | 京东方科技集团股份有限公司 | 柔性薄膜贴合与剥离方法、柔性基板制备方法、衬底基板 |
JP6305447B2 (ja) * | 2016-01-28 | 2018-04-04 | エーファウ・グループ・エー・タルナー・ゲーエムベーハー | キャリア基板を外すための屈曲可能なキャリア台、デバイス、および方法 |
KR102493462B1 (ko) | 2016-02-11 | 2023-01-30 | 삼성전자 주식회사 | 반도체 칩 적층을 위한 장치 |
DE102016106351A1 (de) * | 2016-04-07 | 2017-10-12 | Ev Group E. Thallner Gmbh | Verfahren und Vorrichtung zum Bonden zweier Substrate |
WO2018020333A1 (fr) | 2016-07-29 | 2018-02-01 | Semiconductor Energy Laboratory Co., Ltd. | Dispositif de séparation, dispositif d'affichage, module d'affichage et dispositif électronique |
TWI753868B (zh) * | 2016-08-05 | 2022-02-01 | 日商半導體能源研究所股份有限公司 | 剝離方法、顯示裝置、顯示模組及電子裝置 |
TWI730017B (zh) | 2016-08-09 | 2021-06-11 | 日商半導體能源研究所股份有限公司 | 顯示裝置的製造方法、顯示裝置、顯示模組及電子裝置 |
DE102016114949B4 (de) | 2016-08-11 | 2023-08-24 | Infineon Technologies Ag | Verfahren zur Herstellung eines Halbleiterbauelements |
TW201825623A (zh) | 2016-08-30 | 2018-07-16 | 美商康寧公司 | 用於片材接合的矽氧烷電漿聚合物 |
TWI810161B (zh) | 2016-08-31 | 2023-08-01 | 美商康寧公司 | 具以可控制式黏結的薄片之製品及製作其之方法 |
US20180068843A1 (en) * | 2016-09-07 | 2018-03-08 | Raytheon Company | Wafer stacking to form a multi-wafer-bonded structure |
RU2645151C1 (ru) * | 2016-10-31 | 2018-02-16 | Акционерное общество "Авиаавтоматика" имени В.В. Тарасова" | Способ изготовления микроэлектронного узла |
DE102016222063A1 (de) * | 2016-11-10 | 2018-05-17 | Siltronic Ag | Verfahren zum beidseitigen Polieren einer Halbleiterscheibe |
WO2018093653A1 (fr) * | 2016-11-15 | 2018-05-24 | Corning Incorporated | Appareil et procédé de traitement de l'appareil |
JP6469070B2 (ja) * | 2016-12-21 | 2019-02-13 | エーファウ・グループ・エー・タルナー・ゲーエムベーハー | 第1の基板を第2の基板から剥離する方法および可撓性の基板保持装置の使用 |
CN108242393B (zh) * | 2016-12-23 | 2021-04-23 | 中芯国际集成电路制造(上海)有限公司 | 一种半导体器件的制造方法 |
DE102017205635A1 (de) * | 2017-04-03 | 2018-10-04 | 3D-Micromac Ag | Verfahren und Fertigungssystem zur Herstellung mikroelektronischer Komponenten mit Schichtaufbau |
US9825000B1 (en) * | 2017-04-24 | 2017-11-21 | International Test Solutions, Inc. | Semiconductor wire bonding machine cleaning device and method |
US10300649B2 (en) | 2017-08-29 | 2019-05-28 | Raytheon Company | Enhancing die flatness |
US10384434B2 (en) | 2017-08-31 | 2019-08-20 | Industrial Technology Research Institute | Separating device and separating method |
FR3074608B1 (fr) * | 2017-12-05 | 2019-12-06 | Soitec | Procede de preparation d'un residu de substrat donneur, substrat obtenu a l'issu de ce procede, et utilisation d'un tel susbtrat |
WO2019118660A1 (fr) | 2017-12-15 | 2019-06-20 | Corning Incorporated | Procédés de traitement d'un substrat et procédé de fabrication d'articles à base de feuilles liées |
US10446431B2 (en) * | 2017-12-27 | 2019-10-15 | Micron Technology, Inc. | Temporary carrier debond initiation, and associated systems and methods |
US11101158B1 (en) * | 2018-08-08 | 2021-08-24 | United States Of America As Represented By The Administrator Of Nasa | Wafer-scale membrane release laminates, devices and processes |
JP7187112B2 (ja) * | 2018-08-13 | 2022-12-12 | 株式会社ディスコ | キャリア板の除去方法 |
JP7317482B2 (ja) * | 2018-10-16 | 2023-07-31 | 株式会社ディスコ | ウエーハの加工方法 |
US11024501B2 (en) * | 2018-12-29 | 2021-06-01 | Cree, Inc. | Carrier-assisted method for parting crystalline material along laser damage region |
JP7229787B2 (ja) * | 2019-01-18 | 2023-02-28 | 東洋紡株式会社 | 固定部材、フレキシブル電子デバイスの製造方法、積層体及び印刷装置 |
JP7146354B2 (ja) * | 2019-01-22 | 2022-10-04 | 株式会社ディスコ | キャリア板の除去方法 |
WO2020159856A1 (fr) * | 2019-01-28 | 2020-08-06 | Amerasia International Technology, Inc. | Système et procédé de traitement de tranche de semi-conducteur |
US10847569B2 (en) | 2019-02-26 | 2020-11-24 | Raytheon Company | Wafer level shim processing |
CN112233987B (zh) * | 2019-07-15 | 2022-11-01 | 矽磐微电子(重庆)有限公司 | 芯片封装结构的制作方法 |
JP7262904B2 (ja) * | 2019-08-26 | 2023-04-24 | 株式会社ディスコ | キャリア板の除去方法 |
JP7262903B2 (ja) * | 2019-08-26 | 2023-04-24 | 株式会社ディスコ | キャリア板の除去方法 |
KR102298227B1 (ko) * | 2019-08-30 | 2021-09-06 | 주식회사 엘트린 | 디본딩 장치. |
FR3103313B1 (fr) * | 2019-11-14 | 2021-11-12 | Commissariat Energie Atomique | Procédé de démontage d’un empilement d’au moins trois substrats |
US11189518B2 (en) * | 2019-11-15 | 2021-11-30 | Advanced Semiconductor Engineering, Inc. | Method of processing a semiconductor wafer |
US11894245B2 (en) * | 2020-04-29 | 2024-02-06 | Semiconductor Components Industries, Llc | Non-planar semiconductor packaging systems and related methods |
JP2022020952A (ja) * | 2020-07-21 | 2022-02-02 | 株式会社ディスコ | キャリア板の除去方法 |
US11587795B2 (en) * | 2020-09-28 | 2023-02-21 | Canon Kabushiki Kaisha | Planarization apparatus including superstrate chuck with bendable periphery |
EP4226410A4 (fr) * | 2020-10-06 | 2024-04-10 | Omniply Tech Inc | Techniques destinées à fabriquer et à séparer des dispositifs microélectroniques flexibles de substrats rigides |
Family Cites Families (101)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3970494A (en) | 1975-04-18 | 1976-07-20 | Western Electric Co., Inc. | Method for adhering one surface to another |
US4474942A (en) | 1982-06-28 | 1984-10-02 | Takeda Chemical Industries, Ltd. | Cross-linked polyesteramide from bis(2-oxazoline) |
GB8320270D0 (en) | 1983-07-27 | 1983-09-01 | Raychem Ltd | Polymer composition |
US4558114A (en) | 1985-01-23 | 1985-12-10 | Ashland Oil, Inc. | Polymers derived from polyisocyanates, bicyclic amide acetals and oxazolines |
US4710542A (en) | 1986-05-16 | 1987-12-01 | American Cyanamid Company | Alkylcarbamylmethylated amino-triazine crosslinking agents and curable compositions containing the same |
US4855170A (en) | 1986-08-21 | 1989-08-08 | Minnesota Mining And Manufacturing Company | Pressure-sensitive tape construction incorporating resilient polymeric microspheres |
NL8902683A (nl) | 1989-10-31 | 1991-05-16 | Stamicarbon | Meerkomponentensysteem op basis van een oxazoline en een fosfor bevattende verbinding. |
US5043250A (en) | 1990-07-17 | 1991-08-27 | Eastman Kodak Company | Radiation-sensitive composition containing a poly (N-acyl-alkyleneimine) and use thereof in lithographic printing plates |
US5195729A (en) | 1991-05-17 | 1993-03-23 | National Semiconductor Corporation | Wafer carrier |
JPH0645436A (ja) | 1992-07-22 | 1994-02-18 | Nec Corp | 半導体基板の貼付方法 |
JPH074794A (ja) | 1993-03-30 | 1995-01-10 | Toshiba Corp | 空気調和装置 |
JP3656254B2 (ja) | 1994-02-28 | 2005-06-08 | 三菱住友シリコン株式会社 | 接着ウエーハの剥離方法及び剥離装置 |
US5654226A (en) | 1994-09-07 | 1997-08-05 | Harris Corporation | Wafer bonding for power devices |
JPH08139154A (ja) * | 1994-11-10 | 1996-05-31 | Fujitsu Ltd | ウェハハンドリング方法及び装置 |
US6342434B1 (en) | 1995-12-04 | 2002-01-29 | Hitachi, Ltd. | Methods of processing semiconductor wafer, and producing IC card, and carrier |
JPH09263500A (ja) | 1996-01-22 | 1997-10-07 | Komatsu Electron Metals Co Ltd | 貼り合わせsoiウェーハの剥がし治具 |
DE19628393A1 (de) | 1996-07-13 | 1998-01-15 | Bosch Gmbh Robert | Vorrichtung zum Schutz des Rands eines Wafers vor einer ätzenden Flüssigkeit und Verfahren zur Montage der Vorrichtung |
US6054363A (en) | 1996-11-15 | 2000-04-25 | Canon Kabushiki Kaisha | Method of manufacturing semiconductor article |
ATE261612T1 (de) | 1996-12-18 | 2004-03-15 | Canon Kk | Vefahren zum herstellen eines halbleiterartikels unter verwendung eines substrates mit einer porösen halbleiterschicht |
DE69822797T2 (de) | 1997-01-30 | 2005-03-10 | Mitsui Chemicals, Inc. | Heissschmelzklebstoffzusammensetzungen |
WO1999010925A1 (fr) | 1997-08-22 | 1999-03-04 | Cubic Memory, Inc. | Processus d'interconnexion verticale de segments de silicium et d'une preforme de colle epoxy thermoconductrice |
US6110999A (en) | 1998-03-06 | 2000-08-29 | Denovus Llc | Reusable adhesive composition and method of making the same |
KR100304197B1 (ko) | 1998-03-30 | 2001-11-30 | 윤종용 | 소이제조방법 |
JP2000061936A (ja) * | 1998-08-24 | 2000-02-29 | Fujisawa Sangyo Kk | シリコンウェ−ハの保持具 |
KR100509059B1 (ko) | 1998-09-12 | 2005-11-22 | 엘지전자 주식회사 | 플렉시블인쇄회로기판의제조방법및그방법으로생산한플렉시블인쇄회로기판 |
FR2783970B1 (fr) | 1998-09-25 | 2000-11-03 | Commissariat Energie Atomique | Dispositif autorisant le traitement d'un substrat dans une machine prevue pour traiter de plus grands substrats et systeme de montage d'un substrat dans ce dispositif |
FR2785217B1 (fr) | 1998-10-30 | 2001-01-19 | Soitec Silicon On Insulator | Procede et dispositif pour separer en deux tranches une plaque de materiau notamment semi-conducteur |
CN1238882C (zh) | 1998-12-02 | 2006-01-25 | 纽波特公司 | 试片夹持机械手末端执行器 |
JP2000208252A (ja) | 1999-01-14 | 2000-07-28 | Tdk Corp | 有機el素子 |
FR2796491B1 (fr) * | 1999-07-12 | 2001-08-31 | Commissariat Energie Atomique | Procede de decollement de deux elements et dispositif pour sa mise en oeuvre |
US6350664B1 (en) | 1999-09-02 | 2002-02-26 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method of manufacturing the same |
WO2001079304A1 (fr) | 2000-04-13 | 2001-10-25 | Idemitsu Petrochemical Co., Ltd. | Procede de production de copolymere de vinyle $g(a)-olefinique/aromatique |
KR20030042454A (ko) | 2000-08-22 | 2003-05-28 | 제온 코포레이션 | 필름 적층 방법 |
US6491083B2 (en) * | 2001-02-06 | 2002-12-10 | Anadigics, Inc. | Wafer demount receptacle for separation of thinned wafer from mounting carrier |
JP2002237516A (ja) | 2001-02-07 | 2002-08-23 | Seiko Epson Corp | ウェハ保護ケース |
US20020115263A1 (en) | 2001-02-16 | 2002-08-22 | Worth Thomas Michael | Method and related apparatus of processing a substrate |
US6660330B2 (en) | 2001-04-10 | 2003-12-09 | International Business Machines Corporation | Method for depositing metal films onto substrate surfaces utilizing a chamfered ring support |
FR2823596B1 (fr) | 2001-04-13 | 2004-08-20 | Commissariat Energie Atomique | Substrat ou structure demontable et procede de realisation |
DE10121115A1 (de) | 2001-04-28 | 2002-10-31 | Leica Microsystems | Haltevorrichtung für Wafer |
US6543808B1 (en) | 2001-07-05 | 2003-04-08 | Translucent Technologies, Llc | Direct thermal printable pull tabs |
DE10137375A1 (de) | 2001-07-31 | 2003-02-27 | Infineon Technologies Ag | Verwendung von Polybenzoxazolen (PBO) zum Kleben |
EP1295926A1 (fr) | 2001-09-19 | 2003-03-26 | ExxonMobil Chemical Patents Inc. | Composants pour des compositions adhésives et procédé pour leur préparation |
JP2003124167A (ja) * | 2001-10-10 | 2003-04-25 | Sumitomo Heavy Ind Ltd | ウエハ支持部材及びこれを用いる両頭研削装置 |
JP3957506B2 (ja) | 2001-12-26 | 2007-08-15 | Necエレクトロニクス株式会社 | 基板表面保護シート貼り付け装置および貼り付け方法 |
TWI277148B (en) | 2002-05-13 | 2007-03-21 | Jsr Corp | Composition and method for temporarily fixing solid |
WO2003098695A1 (fr) * | 2002-05-20 | 2003-11-27 | Sumitomo Mitsubishi Silicon Corporation | Substrat stratifie, procede de fabrication de substrat, et gabarit de pressage de peripherie externe de plaquettes utilises dans ce procede |
JP4565804B2 (ja) * | 2002-06-03 | 2010-10-20 | スリーエム イノベイティブ プロパティズ カンパニー | 被研削基材を含む積層体、その製造方法並びに積層体を用いた極薄基材の製造方法及びそのための装置 |
JP2004079613A (ja) * | 2002-08-12 | 2004-03-11 | Disco Abrasive Syst Ltd | 半導体ウェーハ移し替え装置 |
JP4074794B2 (ja) | 2002-08-30 | 2008-04-09 | ソタジャパン有限会社 | ゲルマニウム合金−シリカ複合体を用いた装身具 |
US7608336B2 (en) | 2002-11-28 | 2009-10-27 | Nippon Kayaku Kabushiki Kaisha | Flame-retardant epoxy resin composition and cured product obtained therefrom |
JP4593068B2 (ja) | 2002-11-29 | 2010-12-08 | 古河電気工業株式会社 | 半導体ウエハー固定用粘着テープ |
US7187162B2 (en) * | 2002-12-16 | 2007-03-06 | S.O.I.Tec Silicon On Insulator Technologies S.A. | Tools and methods for disuniting semiconductor wafers |
US6869894B2 (en) | 2002-12-20 | 2005-03-22 | General Chemical Corporation | Spin-on adhesive for temporary wafer coating and mounting to support wafer thinning and backside processing |
JP4514409B2 (ja) | 2003-02-20 | 2010-07-28 | 日東電工株式会社 | 半導体ウエハの仮固定方法及び電子部品、回路基板 |
JP4171898B2 (ja) | 2003-04-25 | 2008-10-29 | 信越化学工業株式会社 | ダイシング・ダイボンド用接着テープ |
DE10320375B3 (de) | 2003-05-07 | 2004-12-16 | Süss Micro Tec Laboratory Equipment GmbH | Verfahren zum temporären Fixieren zweier flächiger Werksücke |
ES2381757T3 (es) * | 2003-05-13 | 2012-05-31 | Mimasu Semiconductor Industry Company Limited | Procedimiento de desmontaje de obleas, dispositivo de desmontaje de obleas, y máquina de desmontaje y transferencia de obleas |
JP4170839B2 (ja) | 2003-07-11 | 2008-10-22 | 日東電工株式会社 | 積層シート |
DE10334576B4 (de) | 2003-07-28 | 2007-04-05 | Infineon Technologies Ag | Verfahren zum Herstellen eines Halbleiterbauelements mit einem Kunststoffgehäuse |
JP4462997B2 (ja) * | 2003-09-26 | 2010-05-12 | 株式会社ディスコ | ウェーハの加工方法 |
JP4447280B2 (ja) | 2003-10-16 | 2010-04-07 | リンテック株式会社 | 表面保護用シートおよび半導体ウエハの研削方法 |
US7084201B2 (en) | 2003-11-14 | 2006-08-01 | Wall-Guard Corporation Of Ohio | Non-flammable waterproofing composition |
US20070135543A1 (en) | 2003-11-27 | 2007-06-14 | Jsr Corporation | Hot melt adhesive composition |
JP2006135272A (ja) | 2003-12-01 | 2006-05-25 | Tokyo Ohka Kogyo Co Ltd | 基板のサポートプレート及びサポートプレートの剥離方法 |
US20050150597A1 (en) * | 2004-01-09 | 2005-07-14 | Silicon Genesis Corporation | Apparatus and method for controlled cleaving |
US7279063B2 (en) | 2004-01-16 | 2007-10-09 | Eastman Kodak Company | Method of making an OLED display device with enhanced optical and mechanical properties |
JP2005203661A (ja) * | 2004-01-19 | 2005-07-28 | Matsushita Electric Ind Co Ltd | 薄板材の測定方法および測定装置 |
RU2273075C2 (ru) | 2004-01-28 | 2006-03-27 | Открытое акционерное общество "Научно-исследовательский институт полупроводникового машиностроения" (ОАО "НИИПМ") | Устройство для обработки полупроводниковых пластин |
KR100696287B1 (ko) | 2004-01-28 | 2007-03-19 | 미쓰이 가가쿠 가부시키가이샤 | 반도체 웨이퍼의 보호방법 |
DE102004007060B3 (de) | 2004-02-13 | 2005-07-07 | Thallner, Erich, Dipl.-Ing. | Vorrichtung und Verfahren zum Verbinden von Wafern |
FR2866983B1 (fr) | 2004-03-01 | 2006-05-26 | Soitec Silicon On Insulator | Realisation d'une entite en materiau semiconducteur sur substrat |
JP2005268690A (ja) | 2004-03-22 | 2005-09-29 | Sumitomo Bakelite Co Ltd | 多層回路基板の製造方法 |
US7226812B2 (en) | 2004-03-31 | 2007-06-05 | Intel Corporation | Wafer support and release in wafer processing |
DE102004018249B3 (de) | 2004-04-15 | 2006-03-16 | Infineon Technologies Ag | Verfahren zum Bearbeiten eines Werkstücks an einem Werkstückträger |
JP2006032506A (ja) * | 2004-07-14 | 2006-02-02 | Taiyo Yuden Co Ltd | 半導体ウェハの剥離方法および剥離装置 |
KR101033551B1 (ko) * | 2004-09-11 | 2011-05-11 | 삼성전자주식회사 | 액정 표시 기판 반송용 지그 및 이를 이용한 액정 표시장치의 제조 방법 |
JP2006186023A (ja) * | 2004-12-27 | 2006-07-13 | Nec Electronics Corp | ウェハ把持具およびウェハ移載装置 |
JP4539368B2 (ja) | 2005-02-24 | 2010-09-08 | ソニー株式会社 | 表示装置の製造方法 |
WO2006093639A1 (fr) | 2005-03-01 | 2006-09-08 | Dow Corning Corporation | Procede de collage de tranche temporaire pour le traitement de semi-conducteurs |
JP4721828B2 (ja) | 2005-08-31 | 2011-07-13 | 東京応化工業株式会社 | サポートプレートの剥離方法 |
US7545042B2 (en) | 2005-12-22 | 2009-06-09 | Princo Corp. | Structure combining an IC integrated substrate and a carrier, and method of manufacturing such structure |
DE102006000687B4 (de) * | 2006-01-03 | 2010-09-09 | Thallner, Erich, Dipl.-Ing. | Kombination aus einem Träger und einem Wafer, Vorrichtung zum Trennen der Kombination und Verfahren zur Handhabung eines Trägers und eines Wafers |
US8268449B2 (en) | 2006-02-06 | 2012-09-18 | Brewer Science Inc. | Thermal- and chemical-resistant acid protection coating material and spin-on thermoplastic adhesive |
JP4682883B2 (ja) | 2006-03-10 | 2011-05-11 | 株式会社豊田自動織機 | 貼り合わせ基板の分断方法 |
US20070267972A1 (en) | 2006-05-22 | 2007-11-22 | Menegus Harry E | Method for forming a temporary hermetic seal for an OLED display device |
US20070274871A1 (en) | 2006-05-23 | 2007-11-29 | Genetix Limited | Well plate |
WO2008003502A1 (fr) | 2006-07-06 | 2008-01-10 | Rena Sondermaschinen Gmbh | Dispositif et procédé pour individualiser et transporter des substrats |
JP2008021929A (ja) | 2006-07-14 | 2008-01-31 | Tokyo Ohka Kogyo Co Ltd | サポートプレート、搬送装置、剥離装置及び剥離方法 |
US7713835B2 (en) | 2006-10-06 | 2010-05-11 | Brewer Science Inc. | Thermally decomposable spin-on bonding compositions for temporary wafer bonding |
US20080200011A1 (en) | 2006-10-06 | 2008-08-21 | Pillalamarri Sunil K | High-temperature, spin-on, bonding compositions for temporary wafer bonding using sliding approach |
JP2008171934A (ja) | 2007-01-10 | 2008-07-24 | Lintec Corp | 脆質部材の保護構造および脆質部材の処理方法 |
JP4125776B1 (ja) | 2007-01-31 | 2008-07-30 | 信越エンジニアリング株式会社 | 粘着チャック装置 |
JP4729003B2 (ja) * | 2007-06-08 | 2011-07-20 | リンテック株式会社 | 脆質部材の処理方法 |
FR2920912B1 (fr) * | 2007-09-12 | 2010-08-27 | S O I Tec Silicon On Insulator Tech | Procede de fabrication d'une structure par transfert de couche |
US20090162183A1 (en) * | 2007-12-19 | 2009-06-25 | Peter Davison | Full-contact ring for a large wafer |
JP2009154407A (ja) * | 2007-12-27 | 2009-07-16 | Tdk Corp | 剥離装置、剥離方法および情報記録媒体製造方法 |
CA2711266A1 (fr) * | 2008-01-24 | 2009-07-30 | Brewer Science Inc. | Procede pour un montage reversible d'une tranche de dispositif sur un substrat de support |
JP5399648B2 (ja) * | 2008-03-31 | 2014-01-29 | リンテック株式会社 | 接着シート及びこれを用いた半導体ウエハの処理方法 |
JP2010010207A (ja) | 2008-06-24 | 2010-01-14 | Tokyo Ohka Kogyo Co Ltd | 剥離装置および剥離方法 |
JP2010135682A (ja) * | 2008-12-08 | 2010-06-17 | Sumco Corp | 貼り合わせシリコンウェーハの製造方法および製造装置 |
JP5440106B2 (ja) * | 2009-11-06 | 2014-03-12 | 株式会社ニコン | 基板貼り合せ装置および積層半導体装置の製造方法 |
-
2010
- 2010-06-21 US US12/819,680 patent/US8852391B2/en active Active
- 2010-07-12 WO PCT/US2010/041726 patent/WO2011162778A1/fr active Application Filing
- 2010-07-13 CA CA2709626A patent/CA2709626A1/fr not_active Abandoned
- 2010-07-14 SG SG2010051159A patent/SG177039A1/en unknown
- 2010-07-15 TW TW099123354A patent/TWI495030B/zh active
- 2010-07-15 IL IL207044A patent/IL207044A/en active IP Right Grant
- 2010-07-16 RU RU2010129938/28A patent/RU2010129938A/ru not_active Application Discontinuation
- 2010-07-20 DE DE102010027703.7A patent/DE102010027703B4/de active Active
- 2010-07-21 KR KR1020100070696A patent/KR101239282B1/ko active IP Right Grant
- 2010-07-30 CN CN201010246691.5A patent/CN102290367B/zh active Active
- 2010-08-19 JP JP2010183931A patent/JP5111573B2/ja active Active
- 2010-08-20 EP EP20100008731 patent/EP2398040B1/fr active Active
- 2010-08-20 EP EP10008732.9A patent/EP2398041B1/fr active Active
- 2010-08-23 AT ATA1408/2010A patent/AT510068B1/de active
- 2010-08-24 AT ATGM18/2012U patent/AT16223U1/de not_active IP Right Cessation
- 2010-08-24 AT ATGM524/2010U patent/AT14714U1/de not_active IP Right Cessation
-
2012
- 2012-07-26 JP JP2012165691A patent/JP5848205B2/ja active Active
Also Published As
Publication number | Publication date |
---|---|
CA2709626A1 (fr) | 2011-12-21 |
KR20110139072A (ko) | 2011-12-28 |
WO2011162778A1 (fr) | 2011-12-29 |
AT510068A2 (de) | 2012-01-15 |
EP2398040A1 (fr) | 2011-12-21 |
AT16223U1 (de) | 2019-04-15 |
JP2012004522A (ja) | 2012-01-05 |
SG177039A1 (en) | 2012-01-30 |
CN102290367B (zh) | 2015-06-24 |
JP5111573B2 (ja) | 2013-01-09 |
AT14714U1 (de) | 2016-04-15 |
US20110308739A1 (en) | 2011-12-22 |
IL207044A (en) | 2016-06-30 |
EP2398041A1 (fr) | 2011-12-21 |
IL207044A0 (en) | 2010-12-30 |
JP2012212939A (ja) | 2012-11-01 |
TW201201304A (en) | 2012-01-01 |
CN102290367A (zh) | 2011-12-21 |
AT510068B1 (de) | 2019-07-15 |
DE102010027703B4 (de) | 2014-10-16 |
DE102010027703A1 (de) | 2011-12-22 |
KR101239282B1 (ko) | 2013-03-07 |
JP5848205B2 (ja) | 2016-01-27 |
EP2398040B1 (fr) | 2015-05-13 |
AT510068A3 (de) | 2014-11-15 |
US8852391B2 (en) | 2014-10-07 |
RU2010129938A (ru) | 2012-01-27 |
TWI495030B (zh) | 2015-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP2398041B1 (fr) | Procédé de fabrication d'un assemblage temporaire d'une plaquette sur un substrat de support | |
US9099512B2 (en) | Article including a device wafer reversibly mountable to a carrier substrate | |
EP2733734B1 (fr) | Multiples couches de liaison de manipulation de plaquette fine | |
US9962919B2 (en) | Method of separating a carrier-workpiece bonded stack | |
EP3093876A1 (fr) | Procédé de séparation d'un empilement lié à un porte-pièce |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
17P | Request for examination filed |
Effective date: 20100820 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME RS |
|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17Q | First examination report despatched |
Effective date: 20120620 |
|
APBK | Appeal reference recorded |
Free format text: ORIGINAL CODE: EPIDOSNREFNE |
|
APBN | Date of receipt of notice of appeal recorded |
Free format text: ORIGINAL CODE: EPIDOSNNOA2E |
|
APBR | Date of receipt of statement of grounds of appeal recorded |
Free format text: ORIGINAL CODE: EPIDOSNNOA3E |
|
APAF | Appeal reference modified |
Free format text: ORIGINAL CODE: EPIDOSCREFNE |
|
APBT | Appeal procedure closed |
Free format text: ORIGINAL CODE: EPIDOSNNOA9E |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: GRANT OF PATENT IS INTENDED |
|
INTG | Intention to grant announced |
Effective date: 20180523 |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: H01L 21/18 20060101ALI20180509BHEP Ipc: H01L 21/00 20060101AFI20180509BHEP Ipc: H01L 21/68 20060101ALI20180509BHEP Ipc: H01L 21/687 20060101ALI20180509BHEP Ipc: H01L 21/683 20060101ALI20180509BHEP Ipc: H01L 21/67 20060101ALI20180509BHEP |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE PATENT HAS BEEN GRANTED |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO SE SI SK SM TR |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: REF Ref document number: 1060412 Country of ref document: AT Kind code of ref document: T Effective date: 20181115 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602010054698 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: MP Effective date: 20181031 |
|
REG | Reference to a national code |
Ref country code: LT Ref legal event code: MG4D |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: MK05 Ref document number: 1060412 Country of ref document: AT Kind code of ref document: T Effective date: 20181031 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20190228 Ref country code: PL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: LT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20190131 Ref country code: HR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: LV Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: NO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20190131 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20190301 Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: AL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20190201 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: IT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602010054698 Country of ref document: DE |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: SM Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20190801 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: SI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: TR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190820 Ref country code: LI Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190831 Ref country code: CH Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190831 |
|
REG | Reference to a national code |
Ref country code: BE Ref legal event code: MM Effective date: 20190831 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190820 Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190831 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: BE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190831 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 Ref country code: HU Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO Effective date: 20100820 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20181031 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20230828 Year of fee payment: 14 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20230829 Year of fee payment: 14 |