CN1909231B - 半导体器件及使用该半导体器件的半导体集成电路 - Google Patents
半导体器件及使用该半导体器件的半导体集成电路 Download PDFInfo
- Publication number
- CN1909231B CN1909231B CN2006101078850A CN200610107885A CN1909231B CN 1909231 B CN1909231 B CN 1909231B CN 2006101078850 A CN2006101078850 A CN 2006101078850A CN 200610107885 A CN200610107885 A CN 200610107885A CN 1909231 B CN1909231 B CN 1909231B
- Authority
- CN
- China
- Prior art keywords
- mentioned
- circuit
- grid
- mos transistor
- diffusion layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 75
- 239000000758 substrate Substances 0.000 claims description 26
- 230000008859 change Effects 0.000 claims description 16
- 238000000926 separation method Methods 0.000 claims description 16
- 230000003647 oxidation Effects 0.000 claims description 7
- 238000007254 oxidation reaction Methods 0.000 claims description 7
- 238000009792 diffusion process Methods 0.000 claims 26
- 239000012212 insulator Substances 0.000 claims 4
- 238000001514 detection method Methods 0.000 claims 1
- 238000009413 insulation Methods 0.000 claims 1
- 230000004913 activation Effects 0.000 abstract description 9
- 239000010408 film Substances 0.000 description 26
- 230000009471 action Effects 0.000 description 22
- 238000000034 method Methods 0.000 description 12
- 239000000463 material Substances 0.000 description 11
- 238000004458 analytical method Methods 0.000 description 9
- 238000010586 diagram Methods 0.000 description 4
- 229910021332 silicide Inorganic materials 0.000 description 4
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 4
- 239000008186 active pharmaceutical agent Substances 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000010276 construction Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 229910005883 NiSi Inorganic materials 0.000 description 2
- 239000012467 final product Substances 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 101100481702 Arabidopsis thaliana TMK1 gene Proteins 0.000 description 1
- 230000003213 activating effect Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000003292 diminished effect Effects 0.000 description 1
- 230000005059 dormancy Effects 0.000 description 1
- 201000006549 dyspepsia Diseases 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 230000008676 import Effects 0.000 description 1
- 230000005764 inhibitory process Effects 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 230000005012 migration Effects 0.000 description 1
- 238000013508 migration Methods 0.000 description 1
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical group [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823481—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823493—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the wells or tubs, e.g. twin tubs, high energy well implants, buried implanted layers for lateral isolation [BILLI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78645—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78645—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate
- H01L29/78648—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate arranged on opposing sides of the channel
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
- Logic Circuits (AREA)
- Semiconductor Memories (AREA)
- Static Random-Access Memory (AREA)
- Dram (AREA)
Abstract
Description
Claims (13)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP222708/2005 | 2005-08-01 | ||
JP2005222708A JP4800700B2 (ja) | 2005-08-01 | 2005-08-01 | 半導体装置およびそれを用いた半導体集積回路 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN2010101940919A Division CN101901815B (zh) | 2005-08-01 | 2006-07-27 | 半导体器件及使用该半导体器件的半导体集成电路 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1909231A CN1909231A (zh) | 2007-02-07 |
CN1909231B true CN1909231B (zh) | 2010-07-14 |
Family
ID=37700271
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN2010101940919A Expired - Fee Related CN101901815B (zh) | 2005-08-01 | 2006-07-27 | 半导体器件及使用该半导体器件的半导体集成电路 |
CN2006101078850A Expired - Fee Related CN1909231B (zh) | 2005-08-01 | 2006-07-27 | 半导体器件及使用该半导体器件的半导体集成电路 |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN2010101940919A Expired - Fee Related CN101901815B (zh) | 2005-08-01 | 2006-07-27 | 半导体器件及使用该半导体器件的半导体集成电路 |
Country Status (5)
Country | Link |
---|---|
US (4) | US7732864B2 (zh) |
JP (1) | JP4800700B2 (zh) |
KR (1) | KR101249648B1 (zh) |
CN (2) | CN101901815B (zh) |
TW (1) | TW200746422A (zh) |
Families Citing this family (140)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7589362B1 (en) * | 2004-07-01 | 2009-09-15 | Netlogic Microsystems, Inc. | Configurable non-volatile logic structure for characterizing an integrated circuit device |
US7417288B2 (en) * | 2005-12-19 | 2008-08-26 | International Business Machines Corporation | Substrate solution for back gate controlled SRAM with coexisting logic devices |
US7811782B2 (en) * | 2007-01-10 | 2010-10-12 | Hemoshear, Llc | Use of an in vitro hemodynamic endothelial/smooth muscle cell co-culture model to identify new therapeutic targets for vascular disease |
JP5019436B2 (ja) * | 2007-02-22 | 2012-09-05 | ルネサスエレクトロニクス株式会社 | 半導体集積回路 |
JP2009069921A (ja) | 2007-09-11 | 2009-04-02 | Hitachi Ltd | マルチプロセッサシステム |
JP2009070939A (ja) * | 2007-09-12 | 2009-04-02 | Hitachi Ltd | 半導体集積回路 |
JP2009146243A (ja) * | 2007-12-17 | 2009-07-02 | Hitachi Ltd | 基板バイアス制御を活用する電力性能最適化コンパイラ及びプロセッサシステム |
JP4972634B2 (ja) * | 2008-12-17 | 2012-07-11 | 株式会社日立製作所 | 半導体装置 |
JP4966956B2 (ja) * | 2008-12-22 | 2012-07-04 | 株式会社日立製作所 | 半導体装置 |
WO2010089831A1 (ja) * | 2009-02-05 | 2010-08-12 | シャープ株式会社 | 半導体装置及びその製造方法 |
JP4984179B2 (ja) * | 2009-02-06 | 2012-07-25 | ソニー株式会社 | 半導体装置 |
FR2944139B1 (fr) * | 2009-04-01 | 2011-09-09 | Commissariat Energie Atomique | Circuit integre realise en soi presentant des transistors a tensions de seuil distinctes |
US8273617B2 (en) | 2009-09-30 | 2012-09-25 | Suvolta, Inc. | Electronic devices and systems, and methods for making and using the same |
US8421162B2 (en) | 2009-09-30 | 2013-04-16 | Suvolta, Inc. | Advanced transistors with punch through suppression |
CN110061144A (zh) | 2009-10-16 | 2019-07-26 | 株式会社半导体能源研究所 | 逻辑电路和半导体器件 |
EP2320454A1 (en) * | 2009-11-05 | 2011-05-11 | S.O.I.Tec Silicon on Insulator Technologies | Substrate holder and clipping device |
JP2011108773A (ja) * | 2009-11-16 | 2011-06-02 | Seiko Epson Corp | 半導体装置 |
FR2953636B1 (fr) * | 2009-12-08 | 2012-02-10 | Soitec Silicon On Insulator | Procede de commande d'une cellule memoire dram sur seoi disposant d'une seconde grille de controle enterree sous la couche isolante |
FR2957193B1 (fr) | 2010-03-03 | 2012-04-20 | Soitec Silicon On Insulator | Cellule a chemin de donnees sur substrat seoi avec grille de controle arriere enterree sous la couche isolante |
FR2953641B1 (fr) * | 2009-12-08 | 2012-02-10 | S O I Tec Silicon On Insulator Tech | Circuit de transistors homogenes sur seoi avec grille de controle arriere enterree sous la couche isolante |
US8508289B2 (en) * | 2009-12-08 | 2013-08-13 | Soitec | Data-path cell on an SeOI substrate with a back control gate beneath the insulating layer |
FR2953643B1 (fr) * | 2009-12-08 | 2012-07-27 | Soitec Silicon On Insulator | Cellule memoire flash sur seoi disposant d'une seconde grille de controle enterree sous la couche isolante |
FR2955203B1 (fr) * | 2010-01-14 | 2012-03-23 | Soitec Silicon On Insulator | Cellule memoire dont le canal traverse une couche dielectrique enterree |
FR2955200B1 (fr) | 2010-01-14 | 2012-07-20 | Soitec Silicon On Insulator | Dispositif, et son procede de fabrication, disposant d'un contact entre regions semi-conductrices a travers une couche isolante enterree |
FR2955204B1 (fr) * | 2010-01-14 | 2012-07-20 | Soitec Silicon On Insulator | Cellule memoire dram disposant d'un injecteur bipolaire vertical |
FR2955195B1 (fr) * | 2010-01-14 | 2012-03-09 | Soitec Silicon On Insulator | Dispositif de comparaison de donnees dans une memoire adressable par contenu sur seoi |
KR101939713B1 (ko) | 2010-02-19 | 2019-01-17 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 반도체 장치 |
FR2957186B1 (fr) * | 2010-03-08 | 2012-09-28 | Soitec Silicon On Insulator | Cellule memoire de type sram |
FR2957449B1 (fr) * | 2010-03-11 | 2022-07-15 | S O I Tec Silicon On Insulator Tech | Micro-amplificateur de lecture pour memoire |
FR2958441B1 (fr) | 2010-04-02 | 2012-07-13 | Soitec Silicon On Insulator | Circuit pseudo-inverseur sur seoi |
EP2375442A1 (en) | 2010-04-06 | 2011-10-12 | S.O.I.Tec Silicon on Insulator Technologies | Method for manufacturing a semiconductor substrate |
US8530286B2 (en) | 2010-04-12 | 2013-09-10 | Suvolta, Inc. | Low power semiconductor transistor structure and method of fabrication thereof |
EP2381470B1 (en) | 2010-04-22 | 2012-08-22 | Soitec | Semiconductor device comprising a field-effect transistor in a silicon-on-insulator structure |
US8569128B2 (en) | 2010-06-21 | 2013-10-29 | Suvolta, Inc. | Semiconductor structure and method of fabrication thereof with mixed metal types |
US8759872B2 (en) | 2010-06-22 | 2014-06-24 | Suvolta, Inc. | Transistor with threshold voltage set notch and method of fabrication thereof |
WO2012066745A1 (ja) * | 2010-11-15 | 2012-05-24 | シャープ株式会社 | 薄膜トランジスタ基板及びそれを備えた表示装置並びに薄膜トランジスタ基板の製造方法 |
US8404551B2 (en) | 2010-12-03 | 2013-03-26 | Suvolta, Inc. | Source/drain extension control for advanced transistors |
JP5661445B2 (ja) * | 2010-12-14 | 2015-01-28 | ルネサスエレクトロニクス株式会社 | 半導体集積回路装置およびその製造方法 |
JP2012129291A (ja) * | 2010-12-14 | 2012-07-05 | Renesas Electronics Corp | 半導体集積回路装置 |
US8461875B1 (en) | 2011-02-18 | 2013-06-11 | Suvolta, Inc. | Digital circuits having improved transistors, and methods therefor |
US8525271B2 (en) | 2011-03-03 | 2013-09-03 | Suvolta, Inc. | Semiconductor structure with improved channel stack and method for fabrication thereof |
US8400219B2 (en) | 2011-03-24 | 2013-03-19 | Suvolta, Inc. | Analog circuits having improved transistors, and methods therefor |
US8748270B1 (en) | 2011-03-30 | 2014-06-10 | Suvolta, Inc. | Process for manufacturing an improved analog transistor |
US8999861B1 (en) | 2011-05-11 | 2015-04-07 | Suvolta, Inc. | Semiconductor structure with substitutional boron and method for fabrication thereof |
US8796048B1 (en) | 2011-05-11 | 2014-08-05 | Suvolta, Inc. | Monitoring and measurement of thin film layers |
US8811068B1 (en) | 2011-05-13 | 2014-08-19 | Suvolta, Inc. | Integrated circuit devices and methods |
US8569156B1 (en) | 2011-05-16 | 2013-10-29 | Suvolta, Inc. | Reducing or eliminating pre-amorphization in transistor manufacture |
JP5364125B2 (ja) * | 2011-05-20 | 2013-12-11 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
FR2975803B1 (fr) * | 2011-05-24 | 2014-01-10 | Commissariat Energie Atomique | Circuit integre realise en soi comprenant des cellules adjacentes de differents types |
US8735987B1 (en) | 2011-06-06 | 2014-05-27 | Suvolta, Inc. | CMOS gate stack structures and processes |
FR2976401A1 (fr) * | 2011-06-07 | 2012-12-14 | St Microelectronics Crolles 2 | Composant electronique comportant un ensemble de transistors mosfet et procede de fabrication |
US8995204B2 (en) | 2011-06-23 | 2015-03-31 | Suvolta, Inc. | Circuit devices and methods having adjustable transistor body bias |
JP5690683B2 (ja) | 2011-07-22 | 2015-03-25 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US8629016B1 (en) | 2011-07-26 | 2014-01-14 | Suvolta, Inc. | Multiple transistor types formed in a common epitaxial layer by differential out-diffusion from a doped underlayer |
WO2013022753A2 (en) | 2011-08-05 | 2013-02-14 | Suvolta, Inc. | Semiconductor devices having fin structures and fabrication methods thereof |
US8748986B1 (en) | 2011-08-05 | 2014-06-10 | Suvolta, Inc. | Electronic device with controlled threshold voltage |
US8645878B1 (en) | 2011-08-23 | 2014-02-04 | Suvolta, Inc. | Porting a circuit design from a first semiconductor process to a second semiconductor process |
US8614128B1 (en) | 2011-08-23 | 2013-12-24 | Suvolta, Inc. | CMOS structures and processes based on selective thinning |
JP6116149B2 (ja) | 2011-08-24 | 2017-04-19 | 株式会社半導体エネルギー研究所 | 半導体装置 |
CN102956703B (zh) * | 2011-08-31 | 2016-03-30 | 中国科学院微电子研究所 | 半导体器件及其制造方法 |
CN102983140B (zh) | 2011-09-07 | 2015-07-01 | 中国科学院微电子研究所 | 半导体结构及其制造方法 |
FR2980035B1 (fr) * | 2011-09-08 | 2013-10-04 | Commissariat Energie Atomique | Circuit integre realise en soi comprenant des cellules adjacentes de differents types |
CN103000671B (zh) * | 2011-09-16 | 2015-07-15 | 中国科学院微电子研究所 | Mosfet及其制造方法 |
US8713511B1 (en) | 2011-09-16 | 2014-04-29 | Suvolta, Inc. | Tools and methods for yield-aware semiconductor manufacturing process target generation |
FR2980640B1 (fr) * | 2011-09-26 | 2014-05-02 | Commissariat Energie Atomique | Circuit integre en technologie fdsoi avec partage de caisson et moyens de polarisation des plans de masse de dopage opposes presents dans un meme caisson |
US9236466B1 (en) | 2011-10-07 | 2016-01-12 | Mie Fujitsu Semiconductor Limited | Analog circuits having improved insulated gate transistors, and methods therefor |
JP5847550B2 (ja) * | 2011-11-16 | 2016-01-27 | ルネサスエレクトロニクス株式会社 | 半導体装置および半導体装置の製造方法 |
FR2983345A1 (fr) * | 2011-11-30 | 2013-05-31 | Soitec Silicon On Insulator | Grille arriere unifiee |
US8895327B1 (en) | 2011-12-09 | 2014-11-25 | Suvolta, Inc. | Tipless transistors, short-tip transistors, and methods and circuits therefor |
US8819603B1 (en) | 2011-12-15 | 2014-08-26 | Suvolta, Inc. | Memory circuits and methods of making and designing the same |
US8883600B1 (en) | 2011-12-22 | 2014-11-11 | Suvolta, Inc. | Transistor having reduced junction leakage and methods of forming thereof |
US8599623B1 (en) | 2011-12-23 | 2013-12-03 | Suvolta, Inc. | Circuits and methods for measuring circuit elements in an integrated circuit device |
US8970289B1 (en) | 2012-01-23 | 2015-03-03 | Suvolta, Inc. | Circuits and devices for generating bi-directional body bias voltages, and methods therefor |
US8877619B1 (en) | 2012-01-23 | 2014-11-04 | Suvolta, Inc. | Process for manufacture of integrated circuits with different channel doping transistor architectures and devices therefrom |
FR2986373A1 (fr) * | 2012-01-31 | 2013-08-02 | St Microelectronics Crolles 2 | Circuit electronique comprenant un interrupteur d'alimentation d'un circuit logique |
US9093550B1 (en) | 2012-01-31 | 2015-07-28 | Mie Fujitsu Semiconductor Limited | Integrated circuits having a plurality of high-K metal gate FETs with various combinations of channel foundation structure and gate stack structure and methods of making same |
US9406567B1 (en) | 2012-02-28 | 2016-08-02 | Mie Fujitsu Semiconductor Limited | Method for fabricating multiple transistor devices on a substrate with varying threshold voltages |
US8863064B1 (en) | 2012-03-23 | 2014-10-14 | Suvolta, Inc. | SRAM cell layout structure and devices therefrom |
US8866510B2 (en) * | 2012-05-02 | 2014-10-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
DE102013207324A1 (de) * | 2012-05-11 | 2013-11-14 | Semiconductor Energy Laboratory Co., Ltd. | Halbleitervorrichtung und elektronisches Gerät |
FR2991502B1 (fr) * | 2012-05-29 | 2014-07-11 | Commissariat Energie Atomique | Procede de fabrication d'un circuit integre ayant des tranchees d'isolation avec des profondeurs distinctes |
FR2991501A1 (fr) | 2012-05-30 | 2013-12-06 | Stmicroelectronic Sa | Circuit integre comportant au moins un port digital de sortie d'impedance reglable, et procede de reglage correspondant |
US9299698B2 (en) | 2012-06-27 | 2016-03-29 | Mie Fujitsu Semiconductor Limited | Semiconductor structure with multiple transistors having various threshold voltages |
FR2993402B1 (fr) * | 2012-07-13 | 2018-02-02 | Commissariat Energie Atomique | Circuit integre sur soi comprenant une diode laterale de protection contre des decharges electrostatiques |
FR2993405B1 (fr) * | 2012-07-13 | 2014-08-22 | Commissariat Energie Atomique | Circuit integre sur soi comprenant un transistor de protection sous-jacent |
FR2993404B1 (fr) * | 2012-07-13 | 2014-08-22 | Commissariat Energie Atomique | Circuit integre sur soi comprenant un thyristor (scr) de protection contre des decharges electrostatiques |
FR2993403B1 (fr) * | 2012-07-13 | 2014-08-22 | Commissariat Energie Atomique | Circuit integre sur soi comprenant un triac de protection contre des decharges electrostatiques |
US9041105B2 (en) * | 2012-07-20 | 2015-05-26 | International Business Machines Corporation | Integrated circuit including transistor structure on depleted silicon-on-insulator, related method and design structure |
US8637955B1 (en) | 2012-08-31 | 2014-01-28 | Suvolta, Inc. | Semiconductor structure with reduced junction leakage and method of fabrication thereof |
US9112057B1 (en) | 2012-09-18 | 2015-08-18 | Mie Fujitsu Semiconductor Limited | Semiconductor devices with dopant migration suppression and method of fabrication thereof |
US9041126B2 (en) | 2012-09-21 | 2015-05-26 | Mie Fujitsu Semiconductor Limited | Deeply depleted MOS transistors having a screening layer and methods thereof |
JP2016500927A (ja) | 2012-10-31 | 2016-01-14 | 三重富士通セミコンダクター株式会社 | 低変動トランジスタ・ペリフェラル回路を備えるdram型デバイス、及び関連する方法 |
US8816754B1 (en) | 2012-11-02 | 2014-08-26 | Suvolta, Inc. | Body bias circuits and methods |
US9093997B1 (en) | 2012-11-15 | 2015-07-28 | Mie Fujitsu Semiconductor Limited | Slew based process and bias monitors and related methods |
US9070477B1 (en) | 2012-12-12 | 2015-06-30 | Mie Fujitsu Semiconductor Limited | Bit interleaved low voltage static random access memory (SRAM) and related methods |
FR2999802A1 (fr) | 2012-12-14 | 2014-06-20 | St Microelectronics Sa | Cellule cmos realisee dans une technologie fd soi |
US9112484B1 (en) | 2012-12-20 | 2015-08-18 | Mie Fujitsu Semiconductor Limited | Integrated circuit process and bias monitors and related methods |
US9268885B1 (en) | 2013-02-28 | 2016-02-23 | Mie Fujitsu Semiconductor Limited | Integrated circuit device methods and models with predicted device metric variations |
US9299801B1 (en) | 2013-03-14 | 2016-03-29 | Mie Fujitsu Semiconductor Limited | Method for fabricating a transistor device with a tuned dopant profile |
US9444041B2 (en) | 2013-03-15 | 2016-09-13 | Globalfoundries Singapore Pte. Ltd. | Back-gated non-volatile memory cell |
FR3003690A1 (fr) * | 2013-03-22 | 2014-09-26 | Commissariat Energie Atomique | Circuit integre sur soi comprenant une matrice de cellules de memoire vive et un circuit peripherique accole |
US9478571B1 (en) | 2013-05-24 | 2016-10-25 | Mie Fujitsu Semiconductor Limited | Buried channel deeply depleted channel transistor |
JP6135321B2 (ja) | 2013-06-14 | 2017-05-31 | 富士通セミコンダクター株式会社 | 半導体装置及びその製造方法 |
FR3007577B1 (fr) * | 2013-06-19 | 2015-08-07 | Commissariat Energie Atomique | Transistors avec differents niveaux de tensions de seuil et absence de distorsions entre nmos et pmos |
JP6406926B2 (ja) | 2013-09-04 | 2018-10-17 | 株式会社半導体エネルギー研究所 | 半導体装置 |
JP6076224B2 (ja) * | 2013-09-05 | 2017-02-08 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
US20150129967A1 (en) | 2013-11-12 | 2015-05-14 | Stmicroelectronics International N.V. | Dual gate fd-soi transistor |
JP6174991B2 (ja) * | 2013-12-20 | 2017-08-02 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
US9385708B2 (en) * | 2014-03-17 | 2016-07-05 | Stmicroelectronics International N.V. | Methodology to avoid gate stress for low voltage devices in FDSOI technology |
US9800204B2 (en) | 2014-03-19 | 2017-10-24 | Stmicroelectronics International N.V. | Integrated circuit capacitor including dual gate silicon-on-insulator transistor |
CN103928520A (zh) * | 2014-03-21 | 2014-07-16 | 上海新储集成电路有限公司 | 一种背栅调制全耗尽mos器件及其制备方法 |
US9412736B2 (en) | 2014-06-05 | 2016-08-09 | Globalfoundries Inc. | Embedding semiconductor devices in silicon-on-insulator wafers connected using through silicon vias |
US20150364498A1 (en) * | 2014-06-17 | 2015-12-17 | International Business Machines Corporation | Back biased transistor and current source biasing |
US9710006B2 (en) | 2014-07-25 | 2017-07-18 | Mie Fujitsu Semiconductor Limited | Power up body bias circuits and methods |
FR3024917B1 (fr) * | 2014-08-13 | 2016-09-09 | St Microelectronics Sa | Procede de minimisation de la tension de fonctionnement d'un point memoire de type sram |
US9319013B2 (en) | 2014-08-19 | 2016-04-19 | Mie Fujitsu Semiconductor Limited | Operational amplifier input offset correction with transistor threshold voltage adjustment |
KR102277398B1 (ko) | 2014-09-17 | 2021-07-16 | 삼성전자주식회사 | 반도체 소자 및 이의 제조 방법 |
KR102278875B1 (ko) | 2015-01-14 | 2021-07-20 | 삼성디스플레이 주식회사 | 게이트 구동회로 및 이를 포함하는 표시장치 |
US9559665B2 (en) * | 2015-06-30 | 2017-01-31 | Stmicroelectronics International N.V. | Ultra-low voltage temperature threshold detector |
US9768254B2 (en) | 2015-07-30 | 2017-09-19 | International Business Machines Corporation | Leakage-free implantation-free ETSOI transistors |
US10032921B2 (en) * | 2015-07-31 | 2018-07-24 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, display module, and electronic device |
CN105514113A (zh) * | 2015-11-25 | 2016-04-20 | 上海新储集成电路有限公司 | 一种3d非易失性存储器及其制造方法和降低功耗的方法 |
US9786657B1 (en) * | 2016-04-04 | 2017-10-10 | Globalfoundries Inc. | Semiconductor structure including a transistor including a gate electrode region provided in a substrate and method for the formation thereof |
US9923527B2 (en) * | 2016-05-06 | 2018-03-20 | Globalfoundries Inc. | Method, apparatus and system for back gate biasing for FD-SOI devices |
JP6203915B2 (ja) * | 2016-07-14 | 2017-09-27 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US10192871B2 (en) * | 2016-09-23 | 2019-01-29 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US20180175209A1 (en) * | 2016-12-20 | 2018-06-21 | Globalfoundries Inc. | Semiconductor structure including one or more nonvolatile memory cells and method for the formation thereof |
EP3343763B1 (en) * | 2016-12-29 | 2019-11-06 | GN Hearing A/S | Output driver comprising mos switches with adjustable back gate biasing |
US10079597B1 (en) * | 2017-03-15 | 2018-09-18 | Globalfoundries Inc. | Circuit tuning scheme for FDSOI |
JP6956525B2 (ja) | 2017-06-08 | 2021-11-02 | 株式会社半導体エネルギー研究所 | 半導体装置、記憶装置、及び電子機器 |
US10043826B1 (en) | 2017-07-26 | 2018-08-07 | Qualcomm Incorporated | Fully depleted silicon on insulator integration |
JP7160834B2 (ja) * | 2017-12-08 | 2022-10-25 | 株式会社半導体エネルギー研究所 | 半導体装置 |
CN108054132A (zh) * | 2017-12-13 | 2018-05-18 | 上海华虹宏力半导体制造有限公司 | 半导体器件及其制备方法 |
CN108133963B (zh) * | 2017-12-21 | 2020-09-01 | 南京溧水高新创业投资管理有限公司 | 场效应管及其制作方法 |
CN110197680B (zh) * | 2018-02-24 | 2021-11-23 | 上海磁宇信息科技有限公司 | 一种采用全耗尽绝缘硅fd-soi场效应管的mram存储芯片 |
JPWO2019220265A1 (ja) * | 2018-05-17 | 2021-07-08 | 株式会社半導体エネルギー研究所 | 表示パネル、表示装置、入出力装置、情報処理装置 |
US10389359B1 (en) * | 2018-10-03 | 2019-08-20 | Micron Technology, Inc. | Buffer circuit |
CN113299669A (zh) * | 2021-05-24 | 2021-08-24 | 天津市滨海新区微电子研究院 | 基于部分耗尽型绝缘体上硅的神经元结构及其工作方法 |
CN116347896B (zh) * | 2023-03-28 | 2023-10-20 | 北京超弦存储器研究院 | 半导体结构、存储器及其制作方法、电子设备 |
CN117199137A (zh) * | 2023-09-18 | 2023-12-08 | 先之科半导体科技(东莞)有限公司 | 一种具有脉冲功率放大器的场效应晶体管 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5717324A (en) * | 1995-12-11 | 1998-02-10 | Mitsubishi Denki Kabushiki Kaisha | Intermediate potential generation circuit |
CN1258132A (zh) * | 1998-12-17 | 2000-06-28 | 日本电气株式会社 | 具有用于模拟开关的背栅电压控制器的半导体器件 |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4253052B2 (ja) | 1997-04-08 | 2009-04-08 | 株式会社東芝 | 半導体装置 |
JP2000022160A (ja) * | 1998-07-06 | 2000-01-21 | Hitachi Ltd | 半導体集積回路及びその製造方法 |
US6147508A (en) * | 1998-08-20 | 2000-11-14 | International Business Machines Corp. | Power consumption control mechanism and method therefor |
JP2000131713A (ja) | 1998-10-26 | 2000-05-12 | Sony Corp | 液晶表示装置 |
JP3456913B2 (ja) * | 1998-12-25 | 2003-10-14 | 株式会社東芝 | 半導体装置 |
JP3547361B2 (ja) * | 2000-03-31 | 2004-07-28 | 株式会社東芝 | 半導体装置 |
US6628140B2 (en) * | 2000-09-18 | 2003-09-30 | Altera Corporation | Programmable logic devices with function-specific blocks |
JP2004165649A (ja) * | 2002-10-21 | 2004-06-10 | Matsushita Electric Ind Co Ltd | 半導体集積回路装置 |
JP4850387B2 (ja) * | 2002-12-09 | 2012-01-11 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
JP2005166698A (ja) * | 2003-11-28 | 2005-06-23 | Matsushita Electric Ind Co Ltd | 半導体集積回路 |
JP4405412B2 (ja) * | 2005-03-02 | 2010-01-27 | 株式会社東芝 | 半導体集積回路 |
JP4967264B2 (ja) * | 2005-07-11 | 2012-07-04 | 株式会社日立製作所 | 半導体装置 |
-
2005
- 2005-08-01 JP JP2005222708A patent/JP4800700B2/ja active Active
-
2006
- 2006-07-24 TW TW095126959A patent/TW200746422A/zh unknown
- 2006-07-25 US US11/492,054 patent/US7732864B2/en not_active Expired - Fee Related
- 2006-07-27 CN CN2010101940919A patent/CN101901815B/zh not_active Expired - Fee Related
- 2006-07-27 CN CN2006101078850A patent/CN1909231B/zh not_active Expired - Fee Related
- 2006-07-27 KR KR1020060070714A patent/KR101249648B1/ko active IP Right Grant
-
2010
- 2010-04-26 US US12/767,548 patent/US7808045B2/en not_active Expired - Fee Related
- 2010-09-02 US US12/875,097 patent/US7943996B2/en not_active Expired - Fee Related
-
2011
- 2011-04-06 US US13/081,145 patent/US8508283B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5717324A (en) * | 1995-12-11 | 1998-02-10 | Mitsubishi Denki Kabushiki Kaisha | Intermediate potential generation circuit |
CN1258132A (zh) * | 1998-12-17 | 2000-06-28 | 日本电气株式会社 | 具有用于模拟开关的背栅电压控制器的半导体器件 |
Non-Patent Citations (1)
Title |
---|
JP平3-14313A 1991.01.23 |
Also Published As
Publication number | Publication date |
---|---|
JP2007042730A (ja) | 2007-02-15 |
US8508283B2 (en) | 2013-08-13 |
US7732864B2 (en) | 2010-06-08 |
KR20070015856A (ko) | 2007-02-06 |
KR101249648B1 (ko) | 2013-04-01 |
US7943996B2 (en) | 2011-05-17 |
US7808045B2 (en) | 2010-10-05 |
TW200746422A (en) | 2007-12-16 |
CN1909231A (zh) | 2007-02-07 |
CN101901815B (zh) | 2012-06-06 |
CN101901815A (zh) | 2010-12-01 |
US20070063284A1 (en) | 2007-03-22 |
US20110181319A1 (en) | 2011-07-28 |
US20100327356A1 (en) | 2010-12-30 |
US20100201429A1 (en) | 2010-08-12 |
JP4800700B2 (ja) | 2011-10-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1909231B (zh) | 半导体器件及使用该半导体器件的半导体集成电路 | |
US7446372B2 (en) | DRAM tunneling access transistor | |
US7439576B2 (en) | Ultra-thin body vertical tunneling transistor | |
JP5364125B2 (ja) | 半導体装置 | |
US7208780B2 (en) | Semiconductor storage device | |
CN101206919B (zh) | 半导体集成电路及其制造方法 | |
JP4967264B2 (ja) | 半導体装置 | |
US9595313B2 (en) | Semiconductor device | |
US20070052012A1 (en) | Vertical tunneling nano-wire transistor | |
JP3456913B2 (ja) | 半導体装置 | |
US20120126333A1 (en) | Self-contained integrated circuit having transistors with separate threshold voltages | |
US20080316807A1 (en) | Semiconductor memory device having metal-insulator transition film resistor | |
KR19990023084A (ko) | 반도체 장치 | |
CN111033721B (zh) | 半导体器件 | |
CN105552078A (zh) | 半导体器件 | |
US20180019748A1 (en) | Semiconductor device | |
US20080054310A1 (en) | Capacitorless DRAM memory cell comprising a partially-depleted MOSFET device comprising a gate insulator in two parts | |
KR20130035928A (ko) | 반도체 기억 장치 및 반도체 기억 소자 | |
JPH06140439A (ja) | ショットキ接合型電界効果トランジスタ |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
ASS | Succession or assignment of patent right |
Owner name: RENESAS ELECTRONICS CORPORATION Free format text: FORMER OWNER: RENESAS TECHNOLOGY CORP. Effective date: 20101019 |
|
C41 | Transfer of patent application or patent right or utility model | ||
COR | Change of bibliographic data |
Free format text: CORRECT: ADDRESS; FROM: TOKYO TO, JAPAN TO: KANAGAWA PREFECTURE, JAPAN |
|
TR01 | Transfer of patent right |
Effective date of registration: 20101019 Address after: Kanagawa Patentee after: Renesas Electronics Corporation Address before: Tokyo, Japan, Japan Patentee before: Renesas Technology Corp. |
|
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20100714 Termination date: 20140727 |
|
EXPY | Termination of patent right or utility model |