WO2009141857A1 - 抵抗変化型不揮発性記憶装置 - Google Patents
抵抗変化型不揮発性記憶装置 Download PDFInfo
- Publication number
- WO2009141857A1 WO2009141857A1 PCT/JP2008/003769 JP2008003769W WO2009141857A1 WO 2009141857 A1 WO2009141857 A1 WO 2009141857A1 JP 2008003769 W JP2008003769 W JP 2008003769W WO 2009141857 A1 WO2009141857 A1 WO 2009141857A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- electrode
- voltage
- nonvolatile memory
- resistance
- resistance change
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/101—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including resistors or capacitors only
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0007—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising metal oxide memory material, e.g. perovskites
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/30—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of the switching material, e.g. layer deposition
- H10N70/026—Formation of the switching material, e.g. layer deposition by physical vapor deposition, e.g. sputtering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/30—Resistive cell, memory material aspects
- G11C2213/32—Material having simple binary metal oxide structure
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/79—Array wherein the access device being a transistor
Definitions
- the present invention relates to a variable resistance nonvolatile memory device having a memory cell composed of a variable resistance element whose resistance value reversibly changes based on an electrical signal and a transistor.
- the resistance change element refers to an element having a property that the resistance value reversibly changes by an electrical signal, and further capable of storing data corresponding to the resistance value in a nonvolatile manner.
- Non-volatile memory devices As a nonvolatile memory device using a resistance change element, a so-called 1T1R type in which a MOS transistor and a resistance change element are connected in series at the intersection of a bit line, a word line, and a source line arranged orthogonally 2.
- 1T1R a so-called 1T1R type in which a MOS transistor and a resistance change element are connected in series at the intersection of a bit line, a word line, and a source line arranged orthogonally 2.
- Non-volatile memory devices in which called memory cells are arranged in a matrix are generally known.
- Patent Document 1 discloses a nonvolatile memory device including 1T1R type memory cells using an oxide having a perovskite crystal structure as a resistance change element.
- FIG. 28 is a schematic diagram of a cross section of the memory cell shown therein.
- the memory cell 1011 is formed by electrically connecting a transistor 1006 and a resistance change element 1010 in series.
- the transistor 1006 includes a source region 1002 which is a first diffusion layer region manufactured over a semiconductor substrate 1001, a drain region 1003 which is a second diffusion layer region, and a gate electrode 1005 formed on the gate oxide film 1004. .
- the resistance change element 1010 is formed by sandwiching a variable resistance layer 1008 whose resistance value changes with voltage application between a lower electrode 1007 and an upper electrode 1009.
- the drain region 1003 and the lower electrode 1007 are electrically connected.
- the upper electrode 1009 is connected to the metal wiring to be the bit line 1012, the gate electrode 1005 is connected to the word line, and the source region 1002 is connected to the metal wiring to be the source line 1013.
- Pr 1-x Ca x MnO 3 , La 1-x Ca x MnO 3 (PCMO) and the like are disclosed as materials used for the variable resistance layer 1008, but no particular mention is made regarding the electrode material. .
- Patent Document 2 discloses a nonvolatile memory device composed of 1T1R type memory cells using a resistance change element having a resistance change principle different from that of the resistance change element in which resistance change is caused by the above-described electrical signal. .
- This storage device is called a phase change memory.
- phase change memory data is stored by utilizing the fact that a phase change material called a chalcogenide material has different resistances in a crystalline state and an amorphous state.
- the rewriting is performed by changing the state by causing a current to flow through the phase change material and generating heat near the melting point.
- High resistance called a reset operation (amorphization) is performed by control that maintains a relatively high temperature
- low resistance (crystallization) called a set operation is performed by control that maintains a relatively low temperature for a sufficient period.
- the current required for rewriting data differs between the reset operation and the set operation, and the reset operation requires a relatively large current.
- FIG. 29 is a cross-sectional view of a phase change memory disclosed in Patent Document 2.
- the memory cell 1021 is configured as a 1T1R type using the storage unit 1022 and the NMOS transistor 1027.
- the NMOS transistor 1027 includes an N-type diffusion layer region 1029 and an N-type diffusion layer region 1030 corresponding to the source and drain, and a gate electrode 1031 sandwiched therebetween.
- the storage unit 1022 is formed of the second metal wiring layer 1023 on the upper side, the contact via 1025 on the lower side, and the first metal wiring layer 1026 with the phase change element 1024 interposed therebetween, and the N-type diffusion layer region 1029 of the NMOS transistor 1027. It leads to.
- the N-type diffusion layer region 1030 on the opposite side of the NMOS transistor 1027 is connected to the third metal wiring layer 1028 through each wiring layer.
- the second metal wiring layer 1023 corresponds to the source line
- the third metal wiring layer 1028 corresponds to the bit line
- the gate electrode 1031 of the NMOS transistor 1027 corresponds to the word line.
- Patent Document 2 discloses that a mechanism for controlling a source line is incorporated in a phase change memory device and the direction in which a current flows is switched between a set operation and a reset operation.
- the source line is set to a predetermined high level and the bit line is set to a low level.
- the bit line is set to a predetermined high level and the source line is set to a low level. Set to low level.
- the direction of the current during the reset operation is such that the source potential of the NMOS transistor 1027 of the memory cell (corresponding to the potential of the N-type diffusion layer region 1030 in this case) is maintained at the same low level as the potential of the semiconductor substrate.
- the reset operation is performed in a state where the driving capability of the transistor is high (a large current can be obtained).
- the current direction during the set operation is such that the source potential of the NMOS transistor 1027 of the memory cell (corresponding to the potential of the N-type diffusion layer region 1029 in this case) depends on the on-resistance value of the NMOS transistor 1027 and the phase change element 1024.
- the voltage value increases in accordance with the voltage dividing relationship with the resistance value. For this reason, the influence of the substrate bias effect of the so-called MOS transistor becomes large, and the set operation is performed in a state where the current flowing through the transistor can be kept relatively small.
- This configuration makes it easy to distinguish and provide a current having a magnitude suitable for each of the set operation and the reset operation, and each operation result can be stably obtained.
- the change (high resistance) of the memory cell 1011 from the low resistance state to the high resistance state is a positive voltage applied to the upper electrode 1009 relative to the lower electrode 1007. Is applied, that is, by setting the bit line 1012 to Vpp and the source line 1013 to 0V.
- the potential of the source region 1002 which is the first diffusion layer region of the transistor 1006 (in this case, the source region 1002 functions as the source of the transistor 1006) is approximately 0 V which is the same as the potential of the semiconductor substrate 1001.
- the substrate bias effect that occurs in is suppressed to a small level.
- the change (low resistance) of the memory cell 1011 from the high resistance state to the low resistance state is performed by setting the bit line 1012 to 0 V and the source line to Vpp.
- the potential of the drain region 1003 which is the second diffusion layer region (in this case, the drain region 1003 functions as the source of the transistor 1006) is the difference between the resistance value of the resistance change element 1010 and the on-resistance of the transistor 1006.
- the substrate bias effect generated in the transistor 1006 increases to a voltage determined by the voltage, and becomes larger than that in the case of increasing the resistance.
- Patent Document 2 also adopts the same concept in that the reset operation that requires a larger current is performed with a current in a direction in which the substrate bias effect generated in the transistor becomes smaller.
- Japanese Patent Laying-Open No. 2005-25914 FIG. 2
- Japanese Patent Laying-Open No. 2005-267837 FIGGS. 7 and 8)
- variable resistance nonvolatile memory device composed of 1T1R type memory cells having a resistance variable layer of an oxygen-deficient oxide of a transition metal as one of variable resistance nonvolatile memory devices. is doing.
- the oxygen-deficient oxide refers to an oxide in which oxygen is insufficient from the stoichiometric composition.
- Ta tantalum
- Ta 2 O 5 is an oxide having a stoichiometric composition.
- O oxygen
- the oxide is called oxygen-deficient tantalum oxide.
- FIG. 1 is a schematic diagram showing a basic structure of a resistance change element used for measurement.
- An oxygen-deficient tantalum oxide is used for the resistance change layer 3302 and has a vertically symmetrical structure sandwiched between a lower electrode 3301 made of Pt (platinum) and an upper electrode 3303 also made of Pt.
- this non-volatile element is referred to as element A.
- the relationship between the element name and the electrode material is shown in Table 1 including the element described in the embodiment.
- FIG. 2 is a graph showing a current-voltage hysteresis characteristic showing an example of the state of resistance change of the element A.
- the horizontal axis represents the voltage of the upper electrode 3303 with the lower electrode 3301 as a reference.
- the value of the current flowing through the vertical axis is represented on the vertical axis.
- variable resistance element shown in FIG. 2 and the variable resistance element disclosed in Patent Document 1 are different in the material of the variable resistance layer, both are in a high resistance state and a low resistance state depending on a bidirectional applied voltage. This is common in that a so-called bipolar operation is performed, the resistance is increased by applying a positive voltage to the upper electrode with respect to the lower electrode, and the resistance is decreased by applying a negative voltage.
- FIG. 2 indicate that the increase in resistance occurs only after passing through the point A and the decrease in resistance occurs through passing through the point B. From this characteristic, it can be seen that a higher current is required to increase the resistance of the variable resistance element according to the present invention than to reduce the resistance.
- the inventors of the present application while advancing the study, do not necessarily have a uniform voltage application direction (driving polarity) that causes a resistance change (lower resistance or higher resistance) in one direction. It has been found that some of the resistance change elements made of the same material using Pt for the electrode and oxygen-deficient tantalum oxide for the resistance change layer have different drive polarities.
- a certain resistance change element has a lower voltage by applying a voltage of +2.0 V and 100 ns between the upper and lower electrodes, with the upper electrode 3303 higher than the lower electrode 3301 being positive, and ⁇ 2.6 V, It was confirmed that the resistance was increased by applying a pulse voltage of 100 ns.
- the other resistance change element has a lower voltage by applying a voltage of ⁇ 2.0 V and 100 ns between the upper and lower electrodes, with the upper electrode 3303 higher than the lower electrode 3301 being positive, and +2.7 V. It was confirmed that the resistance was increased by applying a pulse voltage of 100 ns.
- 3 (a) and 3 (b) show the respective resistances when these resistance change elements are continuously applied alternately with a pulse voltage causing a reduction in resistance and a pulse voltage causing an increase in resistance. It is a graph showing a value. The horizontal axis represents the number of applied electrical pulses, and the vertical axis represents the resistance value.
- a certain resistance change element is initially in a high resistance state of about 33 k ⁇ , changes to a low resistance state of about 500 ⁇ by applying a pulse voltage of +2.0 V, and then ⁇ After changing to a high resistance state of about 40 k ⁇ by applying a 2.6 V pulse voltage, the lower electrode 3301 is reduced in resistance by applying a positive pulse voltage to the upper electrode 3303, and the lower electrode 3301 is applied to the upper electrode 3303. Repeatedly increase the resistance by applying a negative pulse voltage.
- a mode The relationship between the direction of resistance change and the polarity of the applied voltage is called A mode for convenience.
- the other resistance change elements are initially in a high resistance state of about 42 k ⁇ , changed to a low resistance state of about 600 ⁇ by applying a ⁇ 2.0 V pulse voltage, and then Then, after changing to a high resistance state of about 40 k ⁇ by applying a pulse voltage of +2.7 V, the resistance of the lower electrode 3301 is reduced by applying a negative pulse voltage to the upper electrode 3303, and the upper electrode 3303 is compared with the lower electrode 3301. Repeatedly increasing the resistance by applying a positive pulse voltage.
- the relationship between the direction of resistance change and the polarity of the applied voltage is referred to as B mode for convenience.
- the voltage-current hysteresis characteristics shown in FIG. 2 correspond to this B mode.
- the above-mentioned pulse voltage value indicates the set output voltage value of the pulse generator, and the effective voltage value applied across the resistance change element is the voltage drop through the measurement system. It is considered to be a small voltage value.
- the upper electrode 3303 and the lower electrode 3301 are both made of Pt, and the resistance change layer 3302 made of oxygen-deficient tantalum oxide sandwiched between them is Electrically, it has a vertically symmetrical relationship.
- the first problem is that the transistor size cannot be optimized.
- the resistance change characteristic can be limited to either one of the A mode and the B mode, it is assumed that the transistor operates in a condition with a small substrate bias effect according to a conventionally known idea, and the current required for increasing the resistance is A transistor can be formed with a minimum size that can be driven.
- the mode is indeterminate, it is necessary to configure the transistor with a size that can drive the current required for increasing the resistance, considering that the transistor operates under conditions with a large substrate bias effect. . For this reason, it is necessary to make the gate width W of the transistor wider than in the case where the mode can be limited, which is not preferable because the memory cell size is greatly reduced.
- the second problem is that it is necessary to manage information for identifying the resistance change mode.
- the mode is indefinite
- the correspondence between the polarity of the voltage applied to change the resistance state and the resistance state (high resistance state or low resistance state) read after voltage application is indefinite.
- information for identifying the mode is essential.
- a management storage element is provided in the chip, and the resistance change element is in either the A mode or the B mode in the management storage element at the manufacturing stage.
- the polarity of the applied voltage is inverted in the write operation, or the polarity of the output data is inverted in the read operation in accordance with the identification information.
- the resistance change element can be actually used as the memory element, but this is not preferable because the circuit configuration and the control method become complicated. Furthermore, when a different mode appears in a slightly finer unit, for example, a unit of a memory cell, it is actually impossible to record a mode identification information by providing a storage element for management for each memory cell. It is.
- the present invention has been made in view of such circumstances, and it is possible to control the appearance of the A mode and the B mode of the resistance change characteristic of the resistance change element in the 1T1R type nonvolatile memory device using the resistance change element. It is an object of the present invention to provide a technology that enables a memory cell to be designed with an optimum transistor size.
- a nonvolatile memory device of the present invention is interposed between a semiconductor substrate, a first electrode, a second electrode, the first electrode, and the second electrode, and A resistance change layer which is provided so as to be in contact with one electrode and the second electrode, and whose resistance value reversibly changes based on electrical signals having different polarities applied between the first electrode and the second electrode; And a first N-type diffusion layer region formed on the main surface of the semiconductor substrate, a gate, and a configuration opposite to the first N-type diffusion layer region across the gate.
- An N-type MOS transistor including a second N-type diffusion layer region, wherein the variable resistance layer includes one of oxygen-deficient oxides of tantalum and hafnium, and the first electrode and the first 2 electrodes are composed of materials consisting of different elements Is the a standard electrode potential V 1 of the first electrode, and the standard electrode potential V 2 of the second electrode, and one wherein one of the standard electrode potential V t of tantalum and hafnium, V t ⁇ V 2 and V 1 ⁇ V 2 is satisfied, and the memory cell is configured by connecting the first electrode and the first N-type diffusion layer region of the N-type MOS transistor.
- the nonvolatile memory device of the present invention includes a semiconductor substrate, a first electrode, a second electrode, and the first electrode and the second electrode interposed between the first electrode and the second electrode.
- a nonvolatile memory element comprising a resistance change layer whose resistance value reversibly changes based on electrical signals having different polarities applied between the first electrode and the second electrode;
- An N well formed on a main surface of the semiconductor substrate; a first P type diffusion layer region formed in the region of the N well; a gate; and the first P type diffusion sandwiching the gate.
- a P-type MOS transistor comprising a second P-type diffusion layer region configured on the side opposite to the layer region, wherein the resistance change layer includes one of oxygen-deficient oxides of tantalum and hafnium, Is the first electrode and the second electrode different elements? Is constituted by comprising material, wherein the standard electrode potential V 1 of the first electrode, wherein a standard electrode potential V 2 of the second electrode, and the standard electrode potential V t of either the one tantalum or hafnium, V t ⁇ V 2 and V 1 ⁇ V 2 are satisfied, and the second electrode and the first P-type diffusion layer region of the P-type MOS transistor are connected to form a memory cell.
- the resistance change layer includes the first electrode that is an electrode material that hardly causes a resistance change in the resistance change layer and the second electrode that is an electrode material that easily causes a resistance change in the resistance change layer. Since the memory cell is configured using a resistance change type nonvolatile memory element sandwiching the, a resistance is increased by applying a positive voltage to the second electrode with respect to the first electrode in each memory cell, The voltage application direction (drive polarity) for resistance change can be uniquely determined so as to reduce the resistance by applying a positive voltage to the first electrode with reference to the second electrode.
- the first electrode of the variable resistance element and the first N-type diffusion layer region of the N-type MOS transistor are connected.
- the resistance change element is increased in resistance by this connection, the second N-type diffusion layer region of the N-type MOS transistor is grounded, and the resistance is reduced with a ground bias that hardly causes a substrate bias effect in the N-type MOS transistor.
- a driving current can be supplied to the change element.
- the second electrode of the resistance change element is connected to the first P-type diffusion layer region of the P-type MOS transistor.
- the resistance change element is increased in resistance by this connection, the second N-type diffusion layer region of the P-type MOS transistor is connected to the power source, and the power source bias that hardly causes the substrate bias effect in the P-type MOS transistor is obtained.
- a drive current can be supplied to the variable resistance element.
- a memory cell can be designed.
- the resistance change phenomenon is an interaction between the resistance change layer and the electrode material, and not only the resistance change material but also a combination with a specific electrode material is important.
- a relatively expensive material such as Pt or Ir (iridium)
- variable resistance nonvolatile memory device using 1T1R type memory cells can be realized with a small layout area, and the degree of integration can be improved and the cost can be reduced.
- FIG. 1 is a schematic diagram showing a basic structure of a nonvolatile memory element as basic data of the present invention.
- FIG. 2 is a diagram showing an example of a current-voltage hysteresis characteristic in the resistance change of the nonvolatile memory element as basic data of the present invention.
- FIGS. 3A and 3B are diagrams showing an example of the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIG. 4 is a diagram showing an analysis result of the composition of the tantalum oxide layer of the nonvolatile memory element as basic data of the present invention.
- FIG. 5 is a cross-sectional view showing a configuration of a nonvolatile memory element as basic data of the present invention.
- FIGS. 6A and 6B are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIGS. 7A and 7B are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIGS. 8A and 8B are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIGS. 9A and 9B are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIGS. 9A and 9B are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIGS. 13A to 13H are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIG. 14 is a diagram showing the relationship between the electrode material type of the nonvolatile memory element and the standard electrode potential as basic data of the present invention.
- FIGS. 15A and 15B are schematic cross-sectional views for explaining the operation of the nonvolatile memory element as basic data of the present invention.
- 16A and 16B are schematic cross-sectional views for explaining the operation of the nonvolatile memory element as basic data of the present invention.
- FIG. 17 is a diagram showing an analysis result of the composition of the hafnium oxide layer of the nonvolatile memory element as basic data of the present invention.
- 18A and 18B are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIG. 19A to 19G are diagrams showing the relationship between the resistance value of the nonvolatile memory element and the number of applied electrical pulses as basic data of the present invention.
- FIG. 20 is a diagram showing the relationship between the electrode material type of the nonvolatile memory element and the standard electrode potential as basic data of the present invention.
- FIG. 21 is a configuration diagram of a variable resistance nonvolatile memory device according to an embodiment of the present invention.
- FIG. 22 is a cross-sectional view showing an example of the configuration of the memory cell portion of the variable resistance nonvolatile memory device according to the embodiment of the present invention.
- 23A to 23C are operation timing charts of the variable resistance nonvolatile memory device according to the embodiment of the present invention.
- FIG. 24 is a simulation diagram of memory cell characteristics of the variable resistance nonvolatile memory device according to the embodiment of the present invention.
- 25 (a) to 25 (f) are circuit diagrams showing circuit configurations of the memory cells according to the embodiment of the present invention.
- FIGS. 26A to 26F are diagrams showing the connection relationship between the resistance change element and the transistor for realizing the memory cell according to the embodiment of the present invention.
- FIG. 27 is a cross-sectional view showing an example of the configuration of the memory cell portion of the variable resistance nonvolatile memory device according to the embodiment of the present invention.
- FIG. 28 is a schematic cross-sectional view of a memory cell of a conventional variable resistance nonvolatile memory device.
- FIG. 29 is a cross-sectional view of a semiconductor device using a conventional phase change memory.
- a variable resistance nonvolatile memory device is a 1T1R type nonvolatile memory device in which a variable resistance element and a MOS transistor are connected in series, and a resistance change characteristic mode of the variable resistance element. And the configuration of the MOS transistor is optimized according to the fixed mode.
- These resistance change elements are composed of upper and lower electrodes made of different materials and sandwich a resistance change layer made of oxygen-deficient tantalum oxide and a resistance change layer made of oxygen-deficient hafnium oxide, respectively. .
- variable resistance elements have the characteristic that the variable resistance characteristic can be fixed to one of the aforementioned A mode and B mode, which is used in the variable resistance nonvolatile memory device of the present invention.
- a mode and B mode which is used in the variable resistance nonvolatile memory device of the present invention.
- resistance change element and “resistance change type nonvolatile memory element (or short, nonvolatile memory element)” are used synonymously.
- variable resistance nonvolatile memory element that uses bipolar operation using an oxygen-deficient tantalum oxide is configured to easily change resistance only in the vicinity of one of the upper and lower electrodes. It was verified whether stable rewriting characteristics could be obtained.
- the oxygen-deficient tantalum oxide layer was produced by so-called reactive sputtering, in which a Ta target was sputtered in an argon (Ar) gas and O 2 (oxygen) gas atmosphere.
- a specific method for producing an oxygen-deficient tantalum oxide in the first experiment is as follows.
- a substrate is placed in a sputtering apparatus, and the inside of the sputtering apparatus is evacuated to about 7 ⁇ 10 ⁇ 4 Pa.
- Sputtering was performed with Ta as the target, power of 250 W, total gas pressure of Ar gas and O 2 gas combined at 3.3 Pa, and the substrate set temperature at 30 ° C.
- the flow rate ratio of O 2 gas to Ar gas was changed from 0.8% to 6.7%.
- the substrate is a silicon (Si) film with a SiO 2 deposit of 200 nm, and the sputtering time is adjusted so that the film thickness of the tantalum oxide layer is about 100 nm. did.
- FIG. 4 shows the result of analyzing the composition of the tantalum oxide layer thus prepared by Rutherford backscattering method (RBS method) and Auger electron spectroscopy (AES method).
- the oxygen content in the tantalum oxide layer can be controlled by the oxygen flow rate ratio, and the oxygen content of Ta 2 O 5 (TaO 2.5 ), which is a stoichiometric oxide of tantalum, 71 It has been clarified that oxygen-deficient tantalum oxide having oxygen deficiency of less than .4 at% is formed.
- Pt is an electrode material that is very easy to show a resistance change, and is most suitable for determining whether or not an oxygen-deficient tantalum oxide having a certain oxygen content shows a resistance change. Material.
- the nonvolatile memory element 500 as shown in FIG. 5 was formed.
- an oxide layer 502 with a thickness of 200 nm was formed on the single crystal silicon substrate 501 by a thermal oxidation method, and a Pt thin film with a thickness of 100 nm as a lower electrode 503 was formed on the oxide layer 502 by a sputtering method. .
- an oxygen-deficient tantalum oxide layer 504 was formed by reactive sputtering using Ta as a target.
- the non-volatile memory element was manufactured by changing the flow rate ratio of O 2 gas from 0.8% to 6.7% in the same manner as the above analysis sample.
- the film thickness of the oxygen-deficient tantalum oxide layer 504 was 30 nm.
- a 150 nm thick Pt thin film as the upper electrode 505 was deposited on the oxygen-deficient tantalum oxide layer 504 by a sputtering method.
- an element region 506 was formed by a photolithography process and a dry etching process.
- the element region 506 is a circular pattern having a diameter of 3 ⁇ m.
- the resistance change phenomenon of the nonvolatile memory element manufactured as described above was measured.
- the tantalum oxide film from the ⁇ point (oxygen flow rate ratio: about 1.7%, oxygen content: about 45 at%) to ⁇ point (oxygen flow rate: about 5%, oxygen content: about 65 at%) in FIG. 4 was used.
- the high resistance value was as good as 5 times the low resistance value.
- 6 (a) and 6 (b) show results of measuring resistance change characteristics with respect to the number of times of pulse application in a nonvolatile memory element using a tantalum oxide layer having oxygen contents at ⁇ and ⁇ points, respectively. It is.
- both the high resistance value is 5 times or more the low resistance value. It turns out that it is favorable.
- composition range where the oxygen content is 45 to 65 at% that is, the range of x ⁇ 0.8 ⁇ x ⁇ 1.9 when the resistance change layer is expressed as TaO x is a more appropriate range of the resistance change layer.
- the upper and lower electrode materials were the same.
- the oxygen content of the oxygen-deficient tantalum oxide used was 58 at% (TaO 1.38 ), which was almost in the middle of the range of the preferred oxygen content.
- the element formation method was almost the same as described above, and all of Pt, W, Ta, and TaN were deposited by sputtering.
- element B a nonvolatile memory element formed of a thin film made of Pt for both the lower electrode 503 and the upper electrode 505
- 7 (a) and 7 (b) are measurement results of resistance change due to an electric pulse of the element B manufactured as described above.
- FIG. 7A shows an electric pulse between the lower electrode 503 and the upper electrode 505 having a pulse width of 100 nsec and having voltages of +3.0 V and ⁇ 1.5 V on the upper electrode 505 with respect to the lower electrode 503. It is a measurement result of resistance when is applied alternately.
- the resistance value was about 800 to 1000 ⁇ , and when an electric pulse with a voltage of ⁇ 1.5V was applied, it changed to about 150 ⁇ . That is, a change in resistance is shown when an electric pulse having a voltage higher than that of the lower electrode 503 is applied to the upper electrode 505.
- FIG. 7B shows the result when the balance of applied voltages is changed and the negative voltage is increased.
- electrical pulses having voltages of ⁇ 3.0 V and +1.5 V were applied to the upper electrode 505 with respect to the lower electrode 503.
- the resistance is increased and the resistance value is about 600 to 800 ⁇
- a + 1.5V electric pulse is applied, the resistance is reduced and the resistance value is about 150 ⁇ .
- the resistance was reduced when an electric pulse having a voltage higher than that of the lower electrode 503 was applied to the upper electrode 505, and the operation opposite to that measured in FIG.
- element C resistance change characteristics of a nonvolatile memory element (hereinafter, referred to as element C) formed of a thin film made of W in both the lower electrode 503 and the upper electrode 505 will be described.
- 8 (a) and 8 (b) are measurement results of resistance change by the electric pulse of the element C manufactured in this way.
- + 7V and ⁇ 5V are alternately applied to the upper electrode 505 with reference to the lower electrode 503 for the purpose of causing a resistance change in the vicinity of the upper electrode 505 (upper electrode mode). It shows the change of resistance value at the time.
- the upper electrode mode is a mode in which the resistance is increased by applying a positive voltage to the upper electrode with reference to the lower electrode, and corresponds to the B mode described above.
- the lower electrode mode is a mode in which the resistance is increased by applying a positive voltage to the lower electrode with reference to the upper electrode, and corresponds to the above-described A mode.
- the resistance value is a constant value of about 30 ⁇ .
- FIG. 7A which is the measurement result of the element B
- the resistance value in the low resistance state is 150 ⁇
- the resistance value in the high resistance state is about 1000 ⁇ , which is about 7 times the ratio.
- FIG. 8A which is a measurement result of the element C using W as an electrode material, only a resistance change occurs between 50 ⁇ and 100 ⁇ at most even in a range where the resistance is greatly changed. Only changes about twice.
- the applied voltages are + 3.0V and -1.5V at the time of measurement in FIG. 7 (a), whereas in FIG. 8 (a), very high voltages of + 7V and -5V are applied. Despite this, almost no resistance change has been observed.
- variable resistance element using the oxygen-deficient tantalum oxide for the variable resistance layer is very strongly dependent on the electrode material used. That is, it is clear that at least when Pt is used for the electrode, a resistance change is likely to occur, and when W is used for the electrode, the resistance change is less likely to occur.
- a resistance change element using Ta and TaN for the upper and lower electrodes was also manufactured and the resistance change characteristic was measured.
- FIG. 9A and FIG. 9B show resistance change characteristics of the element D using Ta for both the lower electrode 503 and the upper electrode 505.
- FIG. 9A shows the measurement results when + 7V and ⁇ 5V electrical pulses are applied to the upper electrode 505, and FIG. 9B shows the measurement results when + 5V and ⁇ 7V electrical pulses are applied to the upper electrode 505. . In either case, little resistance change has occurred.
- FIG. 10A shows resistance change characteristics of the element E using TaN for both the lower electrode 503 and the upper electrode 505.
- FIG. 10A shows the measurement results when + 7V and ⁇ 5V electrical pulses are applied to the upper electrode 505, and
- FIG. 10B shows the measurement results when + 5V and ⁇ 7V electrical pulses are applied to the upper electrode 505. .
- the prepared element was manufactured using a W thin film as the lower electrode 503 and a Pt thin film as the upper electrode 505.
- the W thin film and the Pt thin film were deposited by sputtering a W target and a Pt target in Ar gas, respectively.
- FIG. 11A and FIG. 11B show the state of resistance change due to the electric pulse of the element F manufactured as described above.
- + 2.5V and ⁇ 1.5V are alternately applied to the upper electrode 505 with reference to the lower electrode 503 for the purpose of causing a resistance change in the vicinity of the upper electrode 505 (B mode).
- This is a change in resistance value when applied to.
- the resistance value is about 600 ⁇ when an electric pulse of + 2.5V is applied, and is stably changed to 60 ⁇ when an electric pulse of ⁇ 1.5V is applied.
- FIG. 11B shows the change in resistance value.
- the resistance change only occurs between 60 ⁇ and 100 ⁇ , and only a negligible resistance change occurs compared to the voltage application for causing the B-mode resistance change. Absent.
- the element F shows an ideal operation of a variable resistance nonvolatile memory element that performs a bipolar operation that causes a resistance change only in the vicinity of the electrode on one side. Yes.
- FIG. 12 shows the result of applying an electric pulse about 1000 times to an element (different element on the same substrate) different from the element F that obtained the measurement results of FIGS. 11 (a) and 11 (b).
- the resistance change phenomenon occurs very stably.
- the relationship between the applied voltage and the resistance value is that when a positive voltage electrical pulse is applied to an electrode that is susceptible to resistance change, the resistance value increases, and when a negative voltage electrical pulse is applied, the resistance value decreases. The operation is shown.
- the state of resistance change of a plurality of elements in which the lower electrode 503 is fixed to W and the upper electrode 505 is made of different materials other than Pt will be described.
- the reason why the lower electrode 503 is fixed to W is that W is a relatively stable material and the processing is relatively easy.
- the method for manufacturing the element is similar to the method described in the first experiment, and the lower electrode 503 and the upper electrode 505 are all formed by a sputtering method.
- An oxygen-deficient tantalum oxide which is a variable resistance material, was also produced by sputtering tantalum metal in O 2 and Ar.
- the composition of all oxygen-deficient tantalum oxides was set to be the same. That is, the oxygen content was fixed to about 58 at% oxygen-deficient tantalum oxide (when expressed as TaO x , x was 1.38).
- the resistance mode hardly changes.
- a mode (a mode in which the resistance is increased when a high voltage is applied to the lower electrode with respect to the upper electrode). ) Is omitted, and only the result of the B mode (mode in which the resistance is increased when a high voltage is applied to the upper electrode with respect to the lower electrode) is shown.
- the voltage of the electric pulse when the resistance is changed in the B mode is slightly different depending on the element, but the voltage when the resistance is increased with the lower electrode as a reference of the voltage is +1.8 to +2.0 V and is low.
- the voltage at the time of resistance was set to -1.3 to -1.6V.
- Fig. 13 (a) to Fig. 13 (h) summarize the measurement results.
- the element G using Ir as the upper electrode in FIG. 13A the element H using Ag (silver) as the upper electrode in FIG. 13B, and Cu (copper) as the upper electrode in FIG. 13C.
- the resistance change is relatively stable and has a large width.
- the element J using Ni (nickel) for the upper electrode in FIG. 13D and the element N using TaN for the upper electrode in FIG. The width is small.
- a resistance change element having a structure in which an oxygen-deficient tantalum oxide is sandwiched by a combination of these materials a stable resistance change without mixing of modes can be obtained.
- a change in resistance is observed in the W, Ni, and TaN electrodes although they are weak. Therefore, when these materials are used for one electrode, for example, when Ta, Ti, and Al, which are electrode materials for which no change in resistance was observed in the second experiment, are used for another electrode, they are weak but stable. Expected resistance change.
- FIG. 14 summarizes the results of the first experiment and the second experiment.
- the horizontal axis shows the electrode material, and the vertical axis shows the standard electrode potential.
- ⁇ means that a resistance change is likely to occur
- ⁇ means that a resistance change has occurred although the rate of change is small
- X means that a resistance change has not occurred.
- TiN titanium nitride
- Non-Patent Document 1 “CRC HANDBOOK of CHEMISTRY and PHYSICS, DAVID R. LIDE Editor-in-chif, 84th Edition 2003-2004, CRC PRESS”.
- the disclosed literature values and the standard electrode potentials of TaN and TiN are data measured by the inventors.
- the inventors measured the standard electrode potential of several electrode materials including TaN and TiN using a three-electrode potentiostat configured using Solartron's electrochemical measurement system SI1280B.
- an electrode material to be measured was used as a working electrode
- a Pt electrode was used as a counter electrode
- an Ag / AgCl electrode was used as a reference electrode
- 7 ml of 1 wt% KCl was used as an electrolyte under N 2 bubbling.
- the potential at the potential equilibrium point of the electrode material with respect to the Ag / AgCl electrode is measured by searching for a potential equilibrium point between the working electrode and the counter electrode, and then + 0.196V is applied to the measured potential.
- the added value was defined as the potential of the electrode material with respect to the standard hydrogen electrode (that is, standard electrode potential).
- a resistance change occurs in a material having a higher standard electrode potential than Ta, which is a constituent element of the resistance change layer, and a resistance change hardly occurs in a lower material. It can be seen that the resistance change is more likely to occur as the difference in the standard electrode potential is larger, and the resistance change is less likely to occur as the difference is smaller.
- the standard electrode potential is one index of the ease of oxidation. If this value is large, it is difficult to oxidize, and if it is small, it means that it is easily oxidized. From this, it is speculated that the ease of oxidation plays a major role in the mechanism of the resistance change phenomenon.
- a lower electrode 1401 is formed by a resistance change element including a lower electrode 1401, an oxygen-deficient tantalum oxide layer 1402, and an upper electrode 1403 made of a material that is less likely to be oxidized than Ta.
- a high voltage is applied to the upper electrode 1403
- oxygen atoms in the oxygen-deficient tantalum oxide become ions, move by an electric field, and gather near the interface of the upper electrode 1403.
- the oxygen ions 1404 stay at the interface between the oxygen-deficient tantalum oxide layer 1402 and the upper electrode 1403, and Ta and Bonding to form an oxygen-deficient tantalum oxide having a high oxygen concentration. This increases the resistance of the device.
- FIGS. 16A and 16B are diagrams illustrating the case where the upper electrode is made of a material that is more easily oxidized than Ta.
- a resistance change element including a lower electrode 1501, an oxygen-deficient tantalum oxide layer 1502, and an upper electrode 1503 made of a material that is more easily oxidized than Ta is used.
- an upper electrode 1503 made of a material that is more easily oxidized than Ta.
- the oxygen ions 1504 are absorbed into the upper electrode 1503 and cause a bond with the material forming the upper electrode 1503.
- a high resistance layer is not formed at the interface between the oxygen-deficient tantalum oxide layer 1502 and the upper electrode 1503, and oxygen is added to the number of elements constituting the upper electrode 1503. Since the number of ions is small, the resistance value hardly increases.
- the nonvolatile memory element using the oxygen-deficient tantalum oxide for the resistance change layer materials having different standard electrode potentials for the upper electrode and the lower electrode may be used.
- one electrode material is made of a material having a larger difference than the standard electrode potential of Ta, and the other electrode material is made of a material having a larger and smaller difference than the standard electrode potential of Ta. Use it.
- a material larger than the standard electrode potential of Ta may be used for one electrode material, and a material smaller than the standard electrode potential of Ta may be used for the other electrode material.
- the standard electrode potential of TaN is +0.48 eV according to the measurement by the inventors, and the standard electrode potentials of Pt and Ta are +1.18 eV and ⁇ 0.6 eV, respectively, according to Non-Patent Document 1.
- Pt which is a material having a larger difference than the standard electrode potential of Ta
- TaN which is a material having a larger difference than the standard electrode potential of Ta
- TiN and Pt may be used for the lower electrode and the upper electrode, respectively.
- the standard electrode potential of TiN is +0.55 eV according to the above measurement by the inventors. Therefore, the combination of TiN and Pt satisfies the condition regarding the standard electrode potential when tantalum oxide is used for the variable resistance layer. Therefore, the use of TiN and Pt as the electrode material described as the result of the second experiment. Expected effects.
- Au (gold) or Pd may be used as the electrode material.
- the standard electrode potentials of Au and Pd are +1.692 eV and +0.951 eV, respectively, which is higher than the standard electrode potential of Ta -0.6 eV. Therefore, when tantalum oxide is used as the resistance change layer, one of Au and Pd is used as an electrode material that easily changes resistance, and the standard electrode potential is higher than that of Au and Pd as an electrode material that hardly changes resistance.
- a low material for example, W having a standard electrode potential of +0.1 eV
- the resistance value increases when a positive voltage electric pulse is applied to an electrode that easily undergoes a resistance change, and the resistance value decreases when a negative voltage electric pulse is applied.
- the operation is as follows.
- the oxygen-deficient hafnium oxide layer was produced by so-called reactive sputtering, in which an Hf (hafnium) target was sputtered in an Ar gas and O 2 gas atmosphere.
- a specific method for producing an oxygen-deficient hafnium oxide in the third experiment is as follows.
- a substrate is set in a sputtering apparatus, and the inside of the sputtering apparatus is evacuated to about 3 ⁇ 10 ⁇ 5 Pa.
- Sputtering was performed using Hf as a target, power of 300 W, total gas pressure of Ar gas and O 2 gas of 0.9 Pa, and a substrate set temperature of 30 ° C.
- the flow rate ratio of O 2 gas to Ar gas was changed from 2% to 4.2%.
- FIG. 17 shows the result of analyzing the composition of the hafnium oxide layer thus prepared by the Rutherford backscattering method (RBS method).
- the oxygen content in the hafnium oxide layer is about 37.7 at% (HfO 0.6 ) to about 69.4 at% (HfO 2.3 ). You can see that it has changed.
- the oxygen content in the hafnium oxide layer can be controlled by the oxygen flow ratio, and the oxygen content of HfO 2 , which is a stoichiometric oxide of Hf, is 66.7 at%. From the oxygen-deficient hafnium oxide to the hafnium oxide that seems to contain excessive oxygen, it has been clarified.
- RBS Rutherford backscattering
- AES Auger electron spectroscopy
- XPS X-ray fluorescence analysis
- EPMA electron microanalysis
- Pt is an electrode material that is very easy to show a resistance change, and is most suitable for determining whether an oxygen-deficient hafnium oxide having a certain oxygen content shows a resistance change. Material.
- an oxide layer 502 with a thickness of 200 nm was formed on the single crystal silicon substrate 501 by a thermal oxidation method, and a Pt thin film with a thickness of 100 nm as a lower electrode 503 was formed on the oxide layer 502 by a sputtering method. .
- an oxygen-deficient hafnium oxide layer 504 was formed by reactive sputtering using Hf as a target.
- the non-volatile memory element was manufactured by changing the flow rate ratio of O 2 gas from 2% to 4.2% as in the above analysis sample.
- the film thickness of the oxygen-deficient hafnium oxide layer 504 was 30 nm.
- an element region 506 was formed by a photolithography process and a dry etching process.
- the element region 506 is a circular pattern having a diameter of 3 ⁇ m.
- the resistance change phenomenon of the nonvolatile memory element manufactured as described above was measured.
- the hafnium oxidation from point ⁇ oxygen flow rate ratio of about 2.7%, oxygen content rate of about 46.6 at%) to ⁇ point (oxygen flow rate ratio of about 3.3%, oxygen content rate of about 62 at%) in FIG.
- the high resistance value was as good as at least four times the low resistance value.
- 18 (a) and 18 (b) show the results of measuring resistance change characteristics with respect to the number of times of pulse application for a nonvolatile memory element using a hafnium oxide layer having oxygen contents of ⁇ and ⁇ points, respectively. It is.
- both the high resistance value is four times or more the low resistance value. It turns out that it is favorable.
- composition range in which the oxygen content is 46.6 to 62 at% that is, the range where x is 0.9 ⁇ x ⁇ 1.6 when the resistance change layer is expressed as HfO x is more appropriate.
- the lower electrode 503 made of W and the upper part made of one of Al, Ti, Hf, Ta, W, Cu, and Pt are used.
- a description will be given of the results of fabricating a plurality of types of elements with the electrode 505 sandwiching the oxygen-deficient hafnium oxide layer 504 and examining the state of resistance change due to electric pulses.
- the oxygen content of the oxygen-deficient hafnium oxide used was 61 at% (HfO 1.56 ) close to the upper limit within the range of the preferable oxygen content.
- the element formation method is almost the same as the hafnium oxide film formation method, but Al, Ti, Hf, Ta, W, Cu, and Pt are once taken out into the atmosphere after the hafnium oxide is formed. It was deposited by the sputtering method with a sputtering apparatus.
- Table 2 shows the materials of the lower electrode and the upper electrode used for the fabricated elements O to U.
- the resistance of the elements O to U was changed by applying an electric pulse with a predetermined amplitude and a pulse width of 100 nsec.
- the result of the A mode (a mode in which the resistance increases when a high voltage is applied to the lower electrode with respect to the upper electrode) is omitted. Only the result of the mode (a mode in which the resistance is increased when a high voltage is applied to the upper electrode with respect to the lower electrode) is shown.
- the voltage of the electric pulse when the resistance is changed in the upper electrode mode is slightly different depending on the element, but the voltage when increasing the resistance with the lower electrode as the reference of the voltage is +1.1 to +1.9 V, The voltage for reducing the resistance was -1.1 to -1.5V.
- Fig. 19 (a) to Fig. 19 (g) summarize the measurement results.
- a resistance change element having a structure in which an oxygen-deficient hafnium oxide is sandwiched by a combination of these materials is formed, a stable resistance change without mixing of modes can be obtained.
- a change in resistance is observed in the Ta electrode although it is weak. Therefore, when this material is used for one electrode, for example, when Ti and Hf, which are electrode materials for which no resistance change was observed in the third experiment, were used for another electrode, the resistance change was weak but stable. Can be expected.
- FIG. 20 summarizes the results of the nonvolatile memory element using oxygen-deficient hafnium oxide.
- the horizontal axis shows the electrode material, and the vertical axis shows the standard electrode potential.
- ⁇ means that a resistance change is likely to occur, “ ⁇ ” means that a resistance change has occurred although the rate of change is small, and “ ⁇ ” means that a resistance change has not occurred.
- a resistance change occurs in a material having a higher standard electrode potential than Hf, which is a constituent element of the resistance change layer, and a resistance change is less likely to occur in a lower material. It can be seen that the resistance change is more likely to occur as the difference in the standard electrode potential is larger, and the resistance change is less likely to occur as the difference is smaller.
- the nonvolatile memory element using the oxygen-deficient hafnium oxide for the resistance change layer a material having different standard electrode potentials may be used for the upper electrode and the lower electrode.
- one electrode material is made of a material having a larger and larger difference than the standard electrode potential of Hf, and the other electrode material is made of a larger and smaller difference than the standard electrode potential of Hf.
- a material may be used.
- a material having a potential higher than the standard electrode potential of Hf is used for one electrode material, and a material having a standard electrode potential of Hf or less is used for the other electrode material.
- Non-Patent Document 1 since the standard electrode potential of Au is +1.692 eV, it is higher than the standard electrode potential of Hf—1.55 eV. Therefore, when Hf oxide is used as the resistance change layer, the effect described as the result of the third experiment can be expected even if Au is used as the electrode material that easily changes resistance.
- one of TaN and TiN may be used for the lower electrode, and Pt may be used for the upper electrode. From the value of the standard electrode potential described above, the combination of these electrode materials satisfies the condition regarding the standard electrode potential when the Hf oxide is used for the resistance change layer. Therefore, one of TaN and TiN and Pt are used as electrode materials. By using it, the effects described as the result of the third experiment can be expected.
- the resistance value increases when a positive voltage electric pulse is applied to an electrode that easily undergoes a resistance change, and the resistance value decreases when a negative voltage electric pulse is applied.
- the operation is as follows.
- the present invention is not limited to this.
- non-volatile memory elements that use oxygen-deficient oxide films of other transition metals as resistance change layers are also considered to cause oxygen ion movement due to the electric field applied to the electrodes as described above. Therefore, it can be similarly applied. Even in this case, if the electrode material is selected based on the standard electrode potential of the transition metal material to be used, a nonvolatile memory element that operates predominantly on one side can be formed. Further, a small amount of dopant may be added to the tantalum oxide or hafnium oxide as the resistance change layer to such an extent that the resistance change characteristics are not greatly changed.
- FIG. 21 is a block diagram showing a configuration of the nonvolatile memory device according to the embodiment of the present invention.
- the nonvolatile memory device 200 includes a memory main body 201 on a semiconductor substrate.
- the memory main body 201 includes a memory array 202, a row selection circuit 208, A row driver 207 including a word line driver WLD and a source line driver SLD, a column selection circuit 203, a write circuit 206 for writing data, and an amount of current flowing through the selected bit line are detected and stored.
- Sense amplifier 204 that determines whether the signal is “1” or “0”, and a data input / output circuit 205 that performs input / output processing of input / output data via a terminal DQ.
- a low resistance (LR) power source 212 and a high resistance (HR) power source 213 are provided as the write power source 211, and the output V 2 of the low resistance (LR) power source 212 is supplied to the row driver 207.
- the output V1 of the high resistance (HR) power supply 213 is supplied to the write circuit 206.
- an address input circuit 209 that receives an address signal input from the outside, and a control circuit 210 that controls the operation of the memory body 201 based on a control signal input from the outside are provided.
- the memory array 202 is formed on a semiconductor substrate and includes a plurality of word lines WL0, WL1, WL2,... And a plurality of bit lines BL0, BL1, BL2,. , And a plurality of NMOS transistors N11, N12, N13, N21, N22 provided corresponding to the intersections of the word lines WL0, WL1, WL2,... And the bit lines BL0, BL1, BL2,. , N23, N31, N32, N33,... (Hereinafter referred to as “transistors N11, N12,...”) And a plurality of resistors connected in series with the transistors N11, N12,.
- variable resistance elements R11, R12, R13, R21, R22, R23, R31, R32, R33,... (Hereinafter, “resistance change elements R11, R12,... And each of the memory cells M11, M12, M13, M21, M22, M23, M31, M32, M33,... (Hereinafter referred to as “memory cells M11, M12,...”). It is composed.
- the variable resistance elements R11, R12,... Are the variable resistance elements described above as basic data of the present invention.
- the gates of the transistors N11, N21, N31,... are connected to the word line WL0, and the gates of the transistors N12, N22, N32,.
- the gates of N23, N33,... are connected to the word line WL2, and the gates of the transistors N14, N24, N34,.
- the transistors N11, N21, N31,... And the transistors N12, N22, N32,... are connected in common to the source line SL0, and the transistors N13, N23, N33,. Are connected in common to the source line SL2.
- resistance change elements R11, R12, R13, R14,... are connected to the bit line BL0, and the resistance change elements R21, R22, R23, R24, ... are connected to the bit line BL1, and the resistance change element R31. , R32, R33, R34,... Are connected to the bit line BL2.
- the address input circuit 209 receives an address signal from an external circuit (not shown), outputs a row address signal to the row selection circuit 208 based on the address signal, and outputs a column address signal to the column selection circuit 203.
- the address signal is a signal indicating an address of a specific memory cell selected from among the plurality of memory cells M11, M12,.
- control circuit 210 In the data write cycle, the control circuit 210 outputs a write signal instructing application of a write voltage to the write circuit 206 in accordance with the input data Din input to the data input / output circuit 205. On the other hand, in the data read cycle, the control circuit 210 outputs a read signal instructing a read operation to the sense amplifier 204.
- the row selection circuit 208 receives the row address signal output from the address input circuit 209, and in response to the row address signal, the row driver 207 selects any one of the plurality of word lines WL0, WL1, WL2,. A predetermined voltage is applied to the selected word line from the corresponding word line driver circuit WLD.
- the row selection circuit 208 receives the row address signal output from the address input circuit 209, and in response to the row address signal, from the row driver 207, a plurality of source lines SL0, SL2,. A predetermined voltage is applied to the selected source line from the source line driver circuit SLD corresponding to any of the above.
- the column selection circuit 203 receives the column address signal output from the address input circuit 209, and selects one of the plurality of bit lines BL0, BL1, BL2,... According to the column address signal. Then, a write voltage or a read voltage is applied to the selected bit line.
- the write circuit 206 When the write circuit 206 receives the write signal output from the control circuit 210, the write circuit 206 outputs a signal instructing the column selection circuit 203 to apply the write voltage to the selected bit line.
- the sense amplifier 204 detects the amount of current flowing through the selected bit line to be read in the data read cycle, and determines whether the stored data is “1” or “0”.
- the output data DO obtained as a result is output to an external circuit via the data input / output circuit 205.
- the write power supply 211 includes a low resistance (LR) power supply 212 and a high resistance (HR) power supply 213, and outputs thereof are input to the row driver 207 and the write circuit 206, respectively.
- LR low resistance
- HR high resistance
- the resistance change elements having different material types for the upper and lower electrodes used in the embodiment also have hysteresis similar to the current-voltage hysteresis characteristics (FIG. 2) of the resistance change elements using Pt for the upper and lower electrodes. It has characteristics.
- the HR power supply 213 is a power supply circuit capable of applying a positive voltage exceeding the high resistance voltage V HR to the resistance change elements R11, R12,.
- FIG. 22 is a cross-sectional view showing the configuration of the memory cell 300 corresponding to section C in FIG. 21 (configuration for 2 bits) and an enlarged view of the resistance change element 309.
- the transistor 317 and the resistance change element 309 correspond to the transistors N11 and N12 and the resistance change elements R11 and R12 in FIG.
- the memory cell 300 includes a second N-type diffusion layer region 302a, a first N-type diffusion layer region 302b, a gate insulating film 303a, a gate electrode 303b, a first via 304, and a first wiring layer 305 on a semiconductor substrate 301.
- the second via 306, the second wiring layer 307, the third via 308, the resistance change element 309, the fourth via 310, and the third wiring layer 311 are formed in this order.
- a third wiring layer 311 connected to the fourth via 310 corresponds to the bit line BL0, and a first wiring layer 305 and a second wiring layer 307 connected to the second N-type diffusion layer region 302a of the transistor 317 are provided. Corresponds to the source line SL0 running perpendicular to the drawing.
- the voltage of the semiconductor substrate 301 is 0V, and is supplied from a 0V power line (not shown) in a generally known configuration.
- the resistance change element 309 includes a lower electrode 309a, a resistance change layer 309b, and an upper electrode 309c formed in a sandwich shape on the third via 308, and further connected to the third wiring. Connected to the fourth via 310.
- the resistance change layer 309b is made of an oxygen-deficient tantalum oxide
- the lower electrode 309a and the upper electrode 309c are made of different materials
- the lower electrode 309a is made of W, which is an electrode material that hardly changes resistance
- the upper electrode 309c is made of Pt that easily causes a resistance change, and connected to the bit line BL0 formed in the third wiring layer 311 through the via. It has a structure.
- FIG. 23 (a) to FIG. 23 (c) show operation examples in the write cycle when data is written and the read cycle when data is read in the variable resistance nonvolatile memory device configured as described above. This will be described with reference to the timing chart.
- FIG. 23 (a) to FIG. 23 (c) are timing charts showing an operation example of the nonvolatile memory device according to the embodiment of the present invention.
- the case where the variable resistance layer is in the high resistance state is assigned to data “1” and the case where the resistance change layer is in the low resistance state is assigned to data “0”, and an example of the operation is shown. Further, the description is given only for the case where data is written to and read from the memory cell M11.
- the voltage V2 generated by the LR power supply 212 is a voltage value to which a voltage exceeding the low resistance voltage VLR is applied to the resistance change elements R11, R12,. It is determined.
- the voltage V1 generated by the HR power supply 213 is determined to be a voltage value to which a voltage exceeding the high resistance voltage VHR is applied to the resistance change elements R11, R12,.
- Vread is a read voltage generated by the sense amplifier 204, and a voltage value equal to or lower than the high resistance voltage VHR is applied to the resistance change elements R11, R12,. It is.
- VDD corresponds to the power supply voltage supplied to the nonvolatile memory device 200.
- the selected bit line BL0 and the source line SL0 are set to the voltage V2.
- the selected word line WL0 is set to the voltage VDD, and the NMOS transistor N11 of the selected memory cell M11 is turned on.
- the voltage V2 is applied to both the second N-type diffusion layer region 302a and the first N-type diffusion layer region 302b of the transistor 317, no current flows.
- the selected bit line BL0 is set to a voltage of 0 V for a predetermined period, and after the predetermined period, a pulse waveform that becomes the voltage V2 is applied again.
- a negative voltage having an absolute value exceeding the low resistance voltage V LR is applied to the upper electrode 309c with respect to the lower electrode 309a as a reference, and writing is performed from a high resistance value to a low resistance value. Is done.
- the word line WL0 is set to a voltage of 0 V, the transistor 317 is turned off, and the writing of data “0” is completed.
- the selected bit line BL0 and the source line SL0 are set to a voltage of 0V.
- the selected word line WL0 is set to the voltage VDD, and the NMOS transistor N11 of the selected memory cell M11 is turned on.
- the selected bit line BL0 is set to the voltage V1 for a predetermined period, and after the predetermined period, a pulse waveform that becomes the voltage 0V is applied again.
- the upper electrode 309c on the basis of the lower electrode 309a to the variable resistance element 309, a positive voltage exceeding a high resistance voltage V HR is applied, the writing from a low resistance value to a high resistance value is performed.
- the word line WL0 is set to a voltage of 0 V, and the writing of data “1” is completed.
- the selected bit line BL0 and the source line SL0 are set to a voltage of 0V.
- the selected word line WL0 is set to the voltage VDD, and the NMOS transistor N11 of the selected memory cell M11 is turned on.
- the selected bit line BL0 is set to the read voltage Vread for a predetermined period, and the sense amplifier 204 detects the value of the current flowing through the selected memory cell M11, whereby the stored data is the data “0” or the data “ 1 ”. Thereafter, the word line WL0 is set to a voltage of 0 V, and the data read operation is completed.
- the resistance change element 309 uses an electrode on the upper electrode 309c side where the resistance change layer 309b is likely to change in resistance, with respect to the lower electrode 309a.
- an oxidation phenomenon proceeds near this interface and changes to a high resistance state, and when a reverse voltage is applied, a reduction phenomenon proceeds and changes to a low resistance state.
- the state of resistance change with respect to the direction of voltage application can be limited to one.
- FIG. 24 shows the relationship between the voltage applied to the resistance change element and the resistance value of the resistance change element when 2.2 V is applied to both ends of the memory cell.
- the application direction 1 is shown in FIG. 21 when a predetermined positive voltage is applied to the bit lines BL0, BL1,... And 0 V is applied to the source lines SL0, SL1,. This is a characteristic when a positive voltage is applied.
- 0V is applied to the bit lines BL0, BL1,...
- a predetermined positive voltage is applied to the source lines SL0, SL1,. The characteristic is shown when a negative voltage is applied.
- the application direction 1 that is less influenced by the substrate bias effect of the NMOS transistor can drive a current about 1.7 times larger than that in the application direction 2 in this case.
- the value of the voltage V2 generated by the LR power supply 212 described with reference to FIG. 23A can be determined using the characteristics in the application direction 2.
- the resistance value of the resistance change element 309 in the high resistance state is 10 k ⁇
- a voltage of about 1.5 V can be applied to the resistance change element 309 by applying 2.2 V to both ends of the memory cell (C in FIG. 24). point).
- the LR power supply 212 sets the voltage V2 to 2.2 V and a current drive of 0.15 mA or more. It can be seen that a voltage exceeding the low resistance voltage V LR can be applied to the resistance change element 309 if it has the capability.
- the value of the voltage V1 generated in the HR power supply 213 described with reference to FIG. 23B can be determined using the characteristics in the application direction 1.
- the resistance value in the low resistance state of the resistance change element 309 is 1000 ⁇
- a voltage of about 2.1 V can be applied to the resistance change element 309 by applying 2.2 V to both ends of the memory cell (D in FIG. 24). point).
- the HR power supply 213 sets the voltage V1 to 2.2 V and a current drive capability of 2.1 mA or more. If there is, a voltage exceeding the high resistance voltage V HR can be applied to the resistance change element 309. More preferably, the voltage V1 may be determined to be a voltage value having a certain degree of margin with a lower voltage (for example, 1.8 V).
- the approximate voltage is set by the above-mentioned method, and at the product inspection stage, the voltage V1 and the voltage V2 are finely adjusted to the optimum voltage while checking the operation so that the resistance change can be stabilized. It is also possible to use a method that is generally known in the art.
- the resistance is formed by forming the upper electrode with an electrode material that easily causes a resistance change and forming the lower electrode with an electrode material that hardly causes the resistance change. Since a change element is used, in each memory cell, a voltage application direction (drive polarity) that stably causes a resistance change in one direction (low resistance or high resistance) is uniquely determined.
- this lower electrode and one of the N-type diffusion layer regions of the NMOS transistor are connected to constitute a memory cell, voltage application for resistance change from low resistance to high resistance requiring a larger current is performed. This can be performed in a manner consistent with the application direction 1, and it is not necessary to assume the case of the application direction 2.
- a memory cell can be designed with an optimum transistor size.
- the drive polarity is uniquely determined, it is not necessary to manage information for identifying the mode of resistance change characteristics, and a simple and inexpensive circuit configuration can be achieved.
- FIG. 25 (a) to 25 (f) show circuit configurations of 1T1R type memory cells used for generally known resistance change elements, including 1T1R type memory cells described in the embodiment.
- FIG. 25 (a) to 25 (f) show circuit configurations of 1T1R type memory cells used for generally known resistance change elements, including 1T1R type memory cells described in the embodiment.
- FIG. 25A shows a configuration using the NMOS transistor described in the embodiment.
- FIG. 25 (b) shows a configuration in which the connection relationship between the bit line and the source line is changed with respect to the configuration of FIG. 25 (a).
- FIG. 25 (c) shows a configuration in which the source line is connected to a reference power source for supplying a fixed reference voltage to the configuration of FIG. 25 (b).
- the write state is controlled by increasing or decreasing the bit line voltage with respect to the reference voltage.
- FIG. 25 (d) shows a configuration using PMOS transistors in contrast to the configuration of FIG. 25 (a) using NMOS transistors.
- the substrate voltage of the PMOS transistor is supplied with a high potential such as the power supply voltage VDD.
- the memory cell is selected by changing the word line to the low level, but the other control method is the same as that of the case of the NMOS transistor shown in FIG.
- FIG. 25 (e) shows a configuration in which the connection relationship between the bit line and the source line is replaced with the configuration of FIG. 25 (d).
- FIG. 25 (f) shows a configuration in which the source line is connected to a reference power source for supplying a fixed reference voltage to the configuration of FIG. 25 (e).
- the write state is controlled by increasing or decreasing the bit line voltage with respect to the reference voltage.
- FIGS. 26 (a) to 26 (f) are diagrams showing the connection relationship between the variable resistance element and the transistor according to the present invention for realizing the circuits of FIGS. 25 (a) to 25 (f).
- the resistance change layer 309e is made of oxygen-deficient tantalum oxide like the resistance change layer 309b
- the lower electrode 309d is made of Pt which is likely to cause a resistance change like the constituent material of the upper electrode 309c
- the upper electrode 309f is made of W, which is an electrode material that hardly changes in resistance.
- FIG. 26 (a) is the same as the configuration shown in FIG. 22 (a), and a description thereof will be omitted.
- FIG. 26B shows a configuration in which the connection relationship between the bit line and the source line is changed with respect to the configuration of FIG. 26A, and the upper electrode 309c configured for an electrode material that easily causes a resistance change is used as the source line.
- a lower electrode 309a made of an electrode material that is connected and hardly changes in resistance is connected to a bit line via an NMOS transistor.
- the source line and the word line are wired in the same direction, and the bit line is wired in the vertical direction thereto.
- an upper electrode 309c made of an electrode material that easily causes a resistance change is connected to a reference power source, and a lower electrode 309a made of an electrode material that hardly makes a resistance change becomes an NMOS transistor. To the bit line.
- the upper electrode 309f made of an electrode material that hardly causes a resistance change is connected to the bit line, and is made of an electrode material that easily causes a resistance change.
- the lower electrode 309d side thus connected is connected to the source line via the PMOS transistor.
- the source line and the word line are wired in the same direction, and the bit line is wired in the direction perpendicular thereto.
- FIG. 26E shows a configuration in which the connection relationship between the bit line and the source line is changed with respect to the configuration of FIG. 26D, and the upper electrode 309f made of an electrode material that hardly causes a resistance change is used as the source line.
- a lower electrode 309d made of an electrode material that is connected and easily changes in resistance is connected to the bit line via a PMOS transistor.
- the source line and the word line are wired in the same direction, and the bit line is wired in the vertical direction thereto.
- an upper electrode 309f made of an electrode material that hardly changes resistance is connected to a reference power source, and a lower electrode 309d made of an electrode material that easily changes resistance is connected via a PMOS transistor. Connected to bit line.
- FIG. 27 is a cross-sectional view corresponding to a portion C (for 2 bits) in FIG. 21 when the 1T1R type memory cell 400 of FIG. 26D configured with PMOS transistors is applied to a nonvolatile memory device.
- 4 is an enlarged view of a resistance change element 409. FIG. Note that portions common to the memory cell 300 illustrated in FIG. 22 are denoted by the same reference numerals, and redundant description is omitted.
- the memory cell 400 includes an N well 418, a second P-type diffusion layer region 402a, a first P-type diffusion layer region 402b, a gate insulating film 303a, a gate electrode 303b, a first via 304, a first The first wiring layer 305, the second via 306, the second wiring layer 307, the third via 308, the resistance change element 409, the fourth via 310, and the third wiring layer 311 are sequentially formed.
- the third wiring layer 311 connected to the fourth via 310 corresponds to the bit line BL0, and the first wiring layer 305 and the second wiring layer 311 connected to the second P-type diffusion layer region 402a of the transistor 417 are Corresponds to the source line SL0 running perpendicular to the drawing.
- the N well is supplied with the power supply voltage VDD of the nonvolatile memory device 200 from a VDD power supply line (not shown) in a generally known configuration.
- a lower electrode 309d, a resistance change layer 309e, and an upper electrode 309f are formed in a sandwich shape on the third via 308, and further connected to the third wiring. Connected to the fourth via 310.
- a 1T1R type memory cell composed of a PMOS transistor (FIGS. 26D to 26F)
- a 1T1R type memory cell composed of an NMOS transistor (FIGS. 26A to 26C).
- the lower electrode 309d connected to the first P-type diffusion layer region 402b of the transistor 417 is made of Pt which is an electrode material that easily causes a resistance change
- the upper electrode 309f is changed in resistance. It is composed of W, which is an electrode material that is difficult to cause.
- the driving direction of the transistor 417 that can take a large current driving capability is the voltage of the N well 418 that is the substrate voltage of this PMOS transistor with the second P-type diffusion layer region 402a as the source.
- the lower electrode 309d is set to the high level and the upper electrode 309f is set to the low level.
- the lower electrode 309d is made of an electrode material that easily causes a resistance change
- the upper electrode 309f is conversely formed. It is composed of an electrode material that does not easily cause a resistance change, and a positive voltage is applied to the lower electrode 309d with respect to the upper electrode 309f. At this time, an oxidation phenomenon progresses near the interface of the lower electrode 309d and changes to a high resistance state. it can.
- an NMOS transistor is often used for a 1T1R type memory cell, but the following cases are conceivable when forming a memory cell with a PMOS transistor.
- the threshold voltage of the memory cell transistor may be set low for the purpose of obtaining a larger transistor drive current in the selected memory cell.
- the leakage current to unselected memory cells other than the selected memory cell connected to the bit line to which the selected memory cell belongs also increases. As a result, it is conceivable that the read characteristics are deteriorated.
- a structure in which the region of the semiconductor substrate 301 is electrically separated into several blocks and transistors other than the block to which the selected memory cell belongs are used.
- a method is conceivable in which the leakage current is reduced by changing the substrate voltage of the block so that the threshold voltage becomes high.
- CMOS semiconductor devices a P-type silicon semiconductor is used for the semiconductor substrate 301. Therefore, when trying to implement such a configuration, when the transistor of the memory cell is configured by an NMOS transistor, for example, a well structure known as a triple well structure is adopted, and the substrate region is electrically connected to several blocks. Need to be separated. In that case, a new manufacturing process needs to be added, leading to an increase in cost.
- the memory cell transistor is composed of a PMOS transistor
- FIGS. 22 and 27 are shown corresponding to FIGS. 26 (a) and 26 (d), respectively.
- FIGS. 26B and 26C configured by NMOS transistors are the wiring layers to which the source line, the bit line, and the reference power supply are connected to the cross-sectional view of FIG. Since only changes, description is abbreviate
- FIGS. 26 (e) and 26 (f) configured by PMOS transistors are different from the cross-sectional view of FIG. 27 in that the wiring layer to which the source line, the bit line, and the reference voltage are connected is shown. The description is omitted because it only changes.
- Table 3 shows the bit lines when the low resistance writing and the high resistance writing are performed on the resistance element for each of the memory cell structures corresponding to FIGS. 26 (a) to 26 (f). And a source line control method.
- the output V2 of the LR power supply 212 is supplied to the write circuit 206, and the output of the HR power supply 213 is output.
- V1 is supplied to the row driver 207.
- the output V1 of the HR power supply 213 supplied to the writing circuit 206 has a high resistance to the variable resistance element 309.
- the LR power supply is set to a voltage value equal to or higher than the sum of the high resistance voltage V HR for reducing the resistance and the low resistance voltage V LR for reducing the resistance of the variable resistance element 309 and supplied to the row driver 207
- the output V2 212 is set to a voltage value near the middle.
- the voltage application direction (driving polarity) that stably causes a resistance change in one direction (low resistance or high resistance) is uniquely determined according to Table 3, so that the mode of the resistance change characteristic is changed. There is no need to manage the information to be identified, and the circuit configuration can be simplified.
- the present invention is not limited to this, and the oxygen-deficient type of other transition metals.
- the present invention can also be applied to a nonvolatile memory element using the oxide film as a resistance change layer.
- Pt is used as an electrode material that easily causes a resistance change, but Ir, Pd, Ag, or Cu may be used in addition.
- W was used as an electrode material that hardly causes a resistance change
- Ni, Ta, Ti, Al, or Ta nitride may also be used.
- variable resistance nonvolatile memory device including 1T1R type memory cells using variable resistance elements can be realized with a small layout area. Useful for realizing area memory.
Abstract
Description
201 メモリ本体部
202 メモリアレイ
203 列選択回路
204 センスアンプ
205 データ入出力回路
206 書き込み回路
207 行ドライバ
208 行選択回路
209 アドレス入力回路
210 制御回路
211 書き込み用電源
212 低抵抗(LR)化用電源
213 高抵抗(HR)化用電源
300 メモリセル
301 半導体基板
302a、302b N型拡散層領域
303a ゲート絶縁膜
303b ゲート電極
304、306、308、310 ビア
305、307、311 配線層
309 抵抗変化素子
309a、309d 下部電極
309b、309e 抵抗変化層
309c、309f 上部電極
317 トランジスタ
400 メモリセル
402a、402b P型拡散層領域
409 抵抗変化素子
417 トランジスタ
418 Nウェル
500 不揮発性記憶素子
501 単結晶シリコン基板
502 酸化物層
503 下部電極
504 酸素不足型の遷移金属の酸化物層
505 上部電極
506 素子領域
1401、1501 下部電極
1402、1502 酸素不足型のタンタル酸化物層
1403、1503 上部電極
1404、1504 酸素イオン
3301 下部電極
3302 抵抗変化層
3303 上部電極
準備として、本発明の抵抗変化型不揮発性記憶装置に用いられる2種類の抵抗変化素子に関する基礎的なデータを説明する。
まず、酸素不足型のタンタル酸化物を使ったバイポーラ動作する抵抗変化型の不揮発性記憶素子に関する第1の実験について説明する。
まず、第1の実験における酸素不足型のタンタル酸化物層の作製条件及び酸素含有率の解析結果について述べる。
以上のように作製した酸素不足型のタンタル酸化物のうち、どの程度の酸素含有率を有する酸素不足型のタンタル酸化物が抵抗変化を示すのかを調べた。ここで酸素不足型のタンタル酸化物層を挟む電極の材料として用いたのは、上下の電極ともにPtである。
次に、抵抗変化の起こりやすさが、電極材料に依存するかどうかの確認を行うため、Pt以外の材料として、W、Ta、TaNから成る下部電極503と上部電極505で酸素不足型のタンタル酸化物層504を挟んだ構造を作製し、電気パルスによる抵抗変化の様子を調べた結果について説明する。
次に抵抗変化を起こしやすい材料であるPtと、抵抗変化を起こしにくい材料でかつ、プロセス安定性の高い材料であるWで酸素不足型のタンタル酸化物を挟み込んだ形の抵抗変化素子である素子Fの抵抗変化特性について述べる。
次に、電極材料が相異なるいくつかの素子について抵抗変化の起こりやすさを評価した第2の実験の結果を示す。
次に、他の同様な例として、酸素不足型のハフニウム酸化物を抵抗変化層として用いたバイポーラ動作する不揮発性記憶素子に関する第3の実験について説明する。
まず、第3の実験における酸素不足型のハフニウム酸化物層の作製条件及び酸素含有率の解析結果について述べる。
以上のように作製した酸素不足型のハフニウム酸化物のうち、どの程度の酸素含有率を有する酸素不足型のハフニウム酸化物が抵抗変化を示すのかを調べた。ここで酸素不足型のハフニウム酸化物層を挟む電極の材料として用いたのは、上下の電極ともにPtである。
次に、抵抗変化の起こりやすさが、電極材料に依存するかどうかの確認を行うため、Wからなる下部電極503とAl、Ti、Hf、Ta、W、Cu、Ptの1つから成る上部電極505で、酸素不足型のハフニウム酸化物層504を挟んだ複数種の素子を作製し、電気パルスによる抵抗変化の様子を調べた結果について説明する。
次に、本発明の実施の形態として、上記で説明した抵抗変化素子を用いた1T1R型の不揮発性記憶装置について説明する。
図21は、本発明の実施の形態に係る不揮発性記憶装置の構成を示すブロック図である。
以上の様に構成された抵抗変化型不揮発性記憶装置について、データを書き込む場合の書き込みサイクル、およびデータを読み出す場合の読み出しサイクルにおける動作例について、図23(a)~図23(c)に示すタイミングチャートを参照しながら説明する。
実施の形態における1T1R型メモリセルM11、M12、・・・について、特にNMOSトランジスタN11、N12、・・・の構成について説明する。
図25(a)~図25(f)は、実施の形態で説明した1T1R型メモリセルを含め、一般的に知られている抵抗変化素子に用いられている、1T1R型メモリセルの回路構成を示す回路図である。
Claims (20)
- 半導体基板と、
第1電極と、第2電極と、前記第1電極と前記第2電極との間に介在させ、前記第1電極と前記第2電極と接するように設けられており、前記第1電極と前記第2電極間に与えられる極性の異なる電気的信号に基づいて可逆的に抵抗値が変化する抵抗変化層からなる不揮発性記憶素子と、
前記半導体基板の主面に構成された、第1のN型拡散層領域と、ゲートと、前記ゲートを挟んで前記第1のN型拡散層領域と反対側に構成される第2のN型拡散層領域よりなるN型MOSトランジスタと
を備え、
前記抵抗変化層はタンタルおよびハフニウムのいずれか一方の酸素不足型の酸化物を含み、
前記第1電極と前記第2電極は、異なる元素からなる材料によって構成され、
前記第1電極の標準電極電位V1と、前記第2電極の標準電極電位V2と、タンタルおよびハフニウムのいずれか前記一方の標準電極電位Vtとが、Vt<V2かつV1<V2を満足し、
前記第1電極と、前記N型MOSトランジスタの前記第1のN型拡散層領域とを接続してメモリセルを構成する
ことを特徴とする抵抗変化型不揮発性記憶装置。 - 半導体基板と、
第1電極と、第2電極と、前記第1電極と前記第2電極との間に介在させ、前記第1電極と前記第2電極と接するように設けられており、前記第1電極と前記第2電極間に与えられる極性の異なる電気的信号に基づいて可逆的に抵抗値が変化する抵抗変化層からなる不揮発性記憶素子と、
前記半導体基板の主面に構成されたNウェルと、
前記Nウェルの領域内に構成される、第1のP型拡散層領域と、ゲートと、前記ゲートを挟んで前記第1のP型拡散層領域と反対側に構成される第2のP型拡散層領域よりなるP型MOSトランジスタと
を備え、
前記抵抗変化層はタンタルおよびハフニウムのいずれか一方の酸素不足型の酸化物を含み、
前記第1電極と前記第2電極は、異なる元素からなる材料によって構成され、
前記第1電極の標準電極電位V1と、前記第2電極の標準電極電位V2と、タンタルまたはハフニウムのいずれか前記一方の標準電極電位Vtとが、Vt<V2かつV1<V2を満足し、
前記第2電極と、前記P型MOSトランジスタの前記第1のP型拡散層領域とを接続してメモリセルを構成する
ことを特徴とする抵抗変化型不揮発性記憶装置。 - さらに、前記第1電極の標準電極電位V1と、タンタルおよび前記ハフニウムのいずれか前記一方の標準電極電位Vtとが、V1≦Vtを満足する
ことを特徴とする請求項1または2に記載の抵抗変化型不揮発性記憶装置。 - 前記第2電極は、白金、イリジウム、パラジウム、銀、銅、金からなる群から選択され、
前記第1電極は、タングステン、ニッケル、タンタル、チタン、アルミニウム、チッ化タンタル、チッ化チタンからなる群から選択される
ことを特徴とする請求項1から3のいずれか1項に記載の抵抗変化型不揮発性記憶装置。 - 前記第2電極は、タングステン、銅、白金、金からなる群から選択され、
前記第1電極は、アルミニウム、チタン、ハフニウム、チッ化タンタル、チッ化チタンからなる群から選択される
ことを特徴とする請求項1から3のいずれか1項に記載の抵抗変化型不揮発性記憶装置。 - 前記抵抗変化層がタンタル酸化物を含み、当該タンタル酸化物をTaOxと表した場合に、0.8≦x≦1,9を満足するように構成されている
ことを特徴とする請求項1または2に記載の抵抗変化型不揮発性記憶装置。 - 前記第1電極、前記第2電極、および前記抵抗変化層は、半導体基板の主面に積層され、
前記第1電極が前記半導体基板の主面により近い下部電極として配置され、
前記第2電極が前記半導体基板の主面からより遠い上部電極として配置される
ことを特徴とする請求項1に記載の抵抗変化型不揮発性記憶装置。 - 前記不揮発性記憶素子の抵抗値の変化は、前記第2電極と接する前記抵抗変化層の領域である関与領域で発現し、
前記抵抗変化層の前記関与領域でない領域と接する前記第1電極と、前記N型MOSトランジスタの前記第1のN型拡散層領域とを接続する
ことを特徴とする請求項1に記載の抵抗変化型不揮発性記憶装置。 - 前記関与領域の高抵抗状態への変化は、前記第2電極から前記第1電極へ向かう電界により、前記抵抗変化層に含まれる酸素イオンが前記第2電極方向に移動し、前記関与領域における酸素不足型のタンタルまたはハフニウムの酸化物と結合することで発現し、
前記関与領域の低抵抗状態への変化は、前記第1電極から前記第2電極へ向かう電界により、前記結合した酸素イオンが前記第1電極方向に移動し、前記関与領域から離脱することで発現する
ことを特徴とする請求項8に記載の抵抗変化型不揮発性記憶装置。 - 前記第1電極の電圧を基準として正の電圧VHRを超える電圧を前記第2電極に印加したとき、前記不揮発性記憶素子の抵抗値がRHに変化し、
前記第2電極の電圧を基準として正の電圧VLRを超える電圧を前記第1電極に印加したとき、前記不揮発性記憶素子の抵抗値がRHよりも小さいRLに変化する
ことを特徴とする請求項1に記載の抵抗変化型不揮発性記憶装置。 - さらに、複数のビット線と、複数のソース線と、前記ビット線と前記ソース線とを駆動する駆動回路とを備え、
前記ビット線と前記ソース線の組み合わせごとに前記メモリセルが設けられ、
各メモリセルの不揮発性記憶素子の第2電極は、前記複数のビット線の中の対応する1つに接続され、
各メモリセルのN型MOSトランジスタの第2のN型拡散層領域は、前記複数のソース線の中の対応する1つに接続され、
前記駆動回路は、
前記不揮発性記憶素子を高抵抗状態に変化させる場合、対応するビット線の電圧を、対応するソース線の電圧よりも高く、かつ、前記第1電極の電圧を基準として前記第2電極の電圧が前記正の電圧VHRを超えるような電圧にし、
前記不揮発性記憶素子を低抵抗状態に変化させる場合、対応するソース線の電圧を、対応するビット線の電圧よりも高く、かつ、前記第2電極の電圧を基準として前記第1電極の電圧が前記正の電圧VLRを超えるような電圧にする
ことを特徴とする請求項10に記載の抵抗変化型不揮発性記憶装置。 - さらに、複数のビット線と、複数のソース線と、前記ビット線と前記ソース線とを駆動する駆動回路とを備え、
前記ビット線と前記ソース線の組み合わせごとに前記メモリセルが設けられ、
各メモリセルの不揮発性記憶素子の第2電極は、前記複数のソース線の中の対応する1つに接続され、
各メモリセルのN型MOSトランジスタの第2のN型拡散層領域は、前記複数のビット線の中の対応する1つに接続され、
前記駆動回路は、
前記不揮発性記憶素子を高抵抗状態に変化させる場合、対応するソース線の電圧を、対応するビット線の電圧よりも高く、かつ、前記第1電極の電圧を基準として前記第2電極の電圧が前記正の電圧VHRを超えるような電圧にし、
前記不揮発性記憶素子を低抵抗状態に変化させる場合、対応するビット線の電圧を、対応するソース線の電圧よりも高く、かつ、前記第2電極の電圧を基準として前記第1電極の電圧が前記正の電圧VLRを超えるような電圧にする
ことを特徴とする請求項10に記載の抵抗変化型不揮発性記憶装置。 - さらに、複数のビット線と、複数のソース線と、前記ビット線と前記ソース線とを駆動する駆動回路とを備え、
前記ビット線と前記ソース線の組み合わせごとに前記メモリセルが設けられ、
各メモリセルの不揮発性記憶素子の第2電極は、前記複数のソース線の中の対応する1つを介して、固定された基準電圧を供給する基準電源に接続され、
各メモリセルのN型MOSトランジスタの第2のN型拡散層領域は、前記複数のビット線の中の対応する1つに接続され、
前記駆動回路は、
前記不揮発性記憶素子を高抵抗状態に変化させる場合、対応するビット線の電圧を、前記基準電圧よりも低く、かつ、前記第1電極の電圧を基準として前記第2電極の電圧が前記正の電圧VHRを超えるような電圧にし、
前記不揮発性記憶素子を低抵抗状態に変化させる場合、対応するビット線の電圧を、前記基準電圧よりも高く、かつ、前記第2電極の電圧を基準として前記第1電極の電圧が前記正の電圧VLRを超えるような電圧にする
ことを特徴とする請求項10に記載の抵抗変化型不揮発性記憶装置。 - 前記第1電極、前記第2電極、および前記抵抗変化層は、半導体基板の主面に積層され、
前記第1電極が前記半導体基板の主面からより遠い上部電極として配置され、
前記第2電極が前記半導体基板の主面により近い下部電極として配置される
ことを特徴とする請求項2に記載の抵抗変化型不揮発性記憶装置。 - 前記不揮発性記憶素子の抵抗値の変化は、前記第2電極と接する前記抵抗変化層の領域である関与領域で発現し、
前記抵抗変化層の前記第2電極と、前記P型MOSトランジスタの前記第1のP型拡散層領域とを接続する
ことを特徴とする請求項2に記載の抵抗変化型不揮発性記憶装置。 - 前記関与領域の高抵抗状態への変化は、前記第2電極から前記第1電極へ向かう電界により、前記抵抗変化層に含まれる酸素イオンが前記第2電極方向に移動し、前記関与領域における酸素不足型のタンタルまたはハフニウムの酸化物と結合することで発現し、
前記関与領域の低抵抗状態への変化は、前記第1電極から前記第2電極へ向かう電界により、前記結合した酸素イオンが前記第1電極方向に移動し、前記関与領域から離脱することで発現する
ことを特徴とする請求項15に記載の抵抗変化型不揮発性記憶装置。 - 前記第2電極の電圧を基準として正の電圧VHRを超える電圧を前記第1電極に印加したとき、前記不揮発性記憶素子の抵抗値がRHに変化し、
前記第1電極の電圧を基準として正の電圧VLRを超える電圧を前記第2電極に印加したとき、前記不揮発性記憶素子の抵抗値がRHよりも小さいRLに変化する
ことを特徴とする請求項2に記載の抵抗変化型不揮発性記憶装置。 - さらに、複数のビット線と、複数のソース線と、前記ビット線と前記ソース線とを駆動する駆動回路とを備え、
前記ビット線と前記ソース線の組み合わせごとに前記メモリセルが設けられ、
各メモリセルの不揮発性記憶素子の第1電極は、前記複数のビット線の中の対応する1つに接続され、
各メモリセルのP型MOSトランジスタの第2のP型拡散層領域は、前記複数のソース線の中の対応する1つに接続され、
前記駆動回路は、
前記不揮発性記憶素子を高抵抗状態に変化させる場合、対応するソース線の電圧を、対応するビット線の電圧よりも高く、かつ、前記第1電極の電圧を基準として前記第2電極の電圧が前記正の電圧VHRを超えるような電圧にし、
前記不揮発性記憶素子を低抵抗状態に変化させる場合、対応するビット線の電圧を、対応するソース線の電圧よりも高く、かつ、前記第2電極の電圧を基準として前記第1電極の電圧が前記正の電圧VLRを超えるような電圧にする
ことを特徴とする請求項17に記載の抵抗変化型不揮発性記憶装置。 - さらに、複数のビット線と、複数のソース線と、前記ビット線と前記ソース線とを駆動する駆動回路とを備え、
前記ビット線と前記ソース線の組み合わせごとに前記メモリセルが設けられ、
各メモリセルの不揮発性記憶素子の第1電極は、前記複数のソース線の中の対応する1つに接続され、
各メモリセルのP型MOSトランジスタの第2のP型拡散層領域は、前記複数のビット線の中の対応する1つに接続され、
前記駆動回路は、
前記不揮発性記憶素子を高抵抗状態に変化させる場合、対応するビット線の電圧を、対応するソース線の電圧よりも高く、かつ、前記第1電極の電圧を基準として前記第2電極の電圧が前記正の電圧VHRを超えるような電圧にし、
前記不揮発性記憶素子を低抵抗状態に変化させる場合、対応するソース線の電圧を、対応するビット線の電圧よりも高く、かつ、前記第2電極の電圧を基準として前記第1電極の電圧が前記正の電圧VLRを超えるような電圧にする
ことを特徴とする請求項17に記載の抵抗変化型不揮発性記憶装置。 - さらに、複数のビット線と、複数のソース線と、前記ビット線と前記ソース線とを駆動する駆動回路とを備え、
前記ビット線と前記ソース線の組み合わせごとに前記メモリセルが設けられ、
各メモリセルの不揮発性記憶素子の第1電極は、前記複数のソース線の中の対応する1つを介して、固定された基準電圧を供給する基準電源に接続され、
各メモリセルのP型MOSトランジスタの第2のP型拡散層領域は、前記複数のビット線の中の対応する1つに接続され、
前記駆動回路は、
前記不揮発性記憶素子を高抵抗状態に変化させる場合、対応するビット線の電圧を、前記基準電圧よりも高く、かつ、前記第1電極の電圧を基準として前記第2電極の電圧が前記正の電圧VHRを超えるような電圧にし、
前記不揮発性記憶素子を低抵抗状態に変化させる場合、対応するビット線の電圧を、前記基準電圧よりも低く、かつ、前記第2電極の電圧を基準として前記第1電極の電圧が前記正の電圧VLRを超えるような電圧にする
ことを特徴とする請求項17に記載の抵抗変化型不揮発性記憶装置。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN200880025595.9A CN101779287B (zh) | 2008-05-22 | 2008-12-15 | 电阻变化型非易失性存储装置 |
US12/676,933 US8094485B2 (en) | 2008-05-22 | 2008-12-15 | Variable resistance nonvolatile storage device with oxygen-deficient oxide layer and asymmetric substrate bias effect |
JP2009523092A JP5021029B2 (ja) | 2008-05-22 | 2008-12-15 | 抵抗変化型不揮発性記憶装置 |
US13/310,894 US8233311B2 (en) | 2008-05-22 | 2011-12-05 | Variable resistance nonvolatile storage device having a source line formed of parallel wiring layers connected to each other through vias |
US13/534,315 US8472238B2 (en) | 2008-05-22 | 2012-06-27 | Variable resistance nonvolatile storage device with oxygen-deficient oxide layer and asymmetric substrate bias effect |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008134815 | 2008-05-22 | ||
JP2008-134815 | 2008-05-22 |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/676,933 A-371-Of-International US8094485B2 (en) | 2008-05-22 | 2008-12-15 | Variable resistance nonvolatile storage device with oxygen-deficient oxide layer and asymmetric substrate bias effect |
US13/310,894 Division US8233311B2 (en) | 2008-05-22 | 2011-12-05 | Variable resistance nonvolatile storage device having a source line formed of parallel wiring layers connected to each other through vias |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2009141857A1 true WO2009141857A1 (ja) | 2009-11-26 |
Family
ID=41339832
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2008/003769 WO2009141857A1 (ja) | 2008-05-22 | 2008-12-15 | 抵抗変化型不揮発性記憶装置 |
Country Status (4)
Country | Link |
---|---|
US (3) | US8094485B2 (ja) |
JP (3) | JP5021029B2 (ja) |
CN (1) | CN101779287B (ja) |
WO (1) | WO2009141857A1 (ja) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010009662A (ja) * | 2008-06-25 | 2010-01-14 | Sharp Corp | 不揮発性半導体記憶装置及びその駆動方法 |
JP2010040957A (ja) * | 2008-08-08 | 2010-02-18 | Fujitsu Ltd | 抵抗変化型素子および抵抗変化型素子製造方法 |
CN102194512A (zh) * | 2010-02-09 | 2011-09-21 | 索尼公司 | 存储元件、存储装置以及存储装置操作方法 |
JP2011204782A (ja) * | 2010-03-24 | 2011-10-13 | Toshiba Corp | 不揮発性記憶装置 |
WO2012001993A1 (ja) * | 2010-07-02 | 2012-01-05 | パナソニック株式会社 | 抵抗変化型不揮発性記憶素子、抵抗変化型不揮発性記憶装置及び抵抗変化型不揮発性記憶素子の製造方法 |
CN102315387A (zh) * | 2010-07-02 | 2012-01-11 | 南亚科技股份有限公司 | 电阻式随机存取存储器结构及其制造方法 |
WO2012023269A1 (ja) * | 2010-08-17 | 2012-02-23 | パナソニック株式会社 | 不揮発性記憶装置およびその製造方法 |
JP2012243826A (ja) * | 2011-05-16 | 2012-12-10 | Toshiba Corp | 不揮発性記憶装置 |
US8441839B2 (en) | 2010-06-03 | 2013-05-14 | Panasonic Corporation | Cross point variable resistance nonvolatile memory device |
US8885387B2 (en) | 2011-12-02 | 2014-11-11 | Panasonic Corporation | Cross point variable resistance nonvolatile memory device |
US9336881B2 (en) | 2014-06-16 | 2016-05-10 | Panasonic Intellectual Property Management Co., Ltd. | Variable resistance nonvolatile memory device including a variable resistance layer that changes reversibly between a low resistance state and a high resistance state according to an applied electrical signal |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7839672B1 (en) * | 2006-12-18 | 2010-11-23 | Marvell International Ltd. | Phase change memory array circuits and methods of manufacture |
US20100188884A1 (en) * | 2008-05-08 | 2010-07-29 | Satoru Mitani | Nonvolatile memory element, nonvolatile memory apparatus, and method of writing data to nonvolatile memory element |
JP5021029B2 (ja) * | 2008-05-22 | 2012-09-05 | パナソニック株式会社 | 抵抗変化型不揮発性記憶装置 |
KR101412941B1 (ko) * | 2008-07-29 | 2014-06-26 | 누모닉스 비.브이. | 프로그래밍 후 복구 지연을 감소시키기 위한 상-변화 셀 판독용 포텐셜 극성 반전 |
JP4607257B2 (ja) | 2008-12-04 | 2011-01-05 | パナソニック株式会社 | 不揮発性記憶素子及び不揮発性記憶装置 |
US8416609B2 (en) | 2010-02-15 | 2013-04-09 | Micron Technology, Inc. | Cross-point memory cells, non-volatile memory arrays, methods of reading a memory cell, methods of programming a memory cell, methods of writing to and reading from a memory cell, and computer systems |
US8437174B2 (en) | 2010-02-15 | 2013-05-07 | Micron Technology, Inc. | Memcapacitor devices, field effect transistor devices, non-volatile memory arrays, and methods of programming |
EP2549535B1 (en) * | 2010-03-19 | 2015-11-04 | Panasonic Intellectual Property Management Co., Ltd. | Nonvolatile memory element and production method therefor |
JP4838399B2 (ja) * | 2010-03-30 | 2011-12-14 | パナソニック株式会社 | 不揮発性記憶装置及び不揮発性記憶装置への書き込み方法 |
US8634224B2 (en) | 2010-08-12 | 2014-01-21 | Micron Technology, Inc. | Memory cells, non-volatile memory arrays, methods of operating memory cells, methods of writing to and reading from a memory cell, and methods of programming a memory cell |
US8861259B2 (en) | 2010-10-29 | 2014-10-14 | Rambus Inc. | Resistance change memory cell circuits and methods |
CN102544076A (zh) * | 2010-12-23 | 2012-07-04 | 中国科学院微电子研究所 | 一种双极晶体管选通的阻变存储器、阵列及其制造方法 |
CN102543877B (zh) | 2010-12-29 | 2014-03-12 | 中国科学院微电子研究所 | 制备三维半导体存储器件的方法 |
CN102623045B (zh) * | 2011-01-27 | 2014-10-29 | 中国科学院微电子研究所 | 阻变型随机存储单元及存储器 |
US8330139B2 (en) | 2011-03-25 | 2012-12-11 | Micron Technology, Inc. | Multi-level memory cell |
US8592795B2 (en) | 2011-07-01 | 2013-11-26 | Micron Technology, Inc. | Multilevel mixed valence oxide (MVO) memory |
CN103052991B (zh) * | 2011-08-11 | 2015-01-07 | 松下电器产业株式会社 | 电阻变化型非易失性存储元件的写入方法 |
JP5881172B2 (ja) * | 2012-10-04 | 2016-03-09 | 東建コーポレーション株式会社 | 路線情報提供サーバ装置 |
US9548449B2 (en) * | 2013-06-25 | 2017-01-17 | Intel Corporation | Conductive oxide random access memory (CORAM) cell and method of fabricating same |
GB2530194B (en) * | 2013-06-28 | 2019-12-04 | Intel Corp | Integrating VLSI-compatible fin structures with selective epitaxial growth and fabricating devices thereon |
WO2015182100A1 (ja) | 2014-05-26 | 2015-12-03 | パナソニックIpマネジメント株式会社 | 半導体記憶装置 |
KR20160006028A (ko) * | 2014-07-08 | 2016-01-18 | 삼성전자주식회사 | 저항 변화 메모리 장치 |
DE102014114197B4 (de) * | 2014-09-30 | 2016-11-17 | Infineon Technologies Ag | Chip und Verfahren zum Identifizieren eines Chips |
US10740435B2 (en) * | 2015-05-29 | 2020-08-11 | Nec Corporation | Programmable logic integrated circuit, design support system, and configuration method |
FR3050861B1 (fr) | 2016-04-29 | 2020-05-29 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Memoire resistive unipolaire |
KR101935348B1 (ko) * | 2017-05-18 | 2019-04-03 | 세종대학교산학협력단 | 다층 상변화 물질막 및 이의 제조 방법, 이를 포함하는 상변화 메모리 소자 |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002537627A (ja) * | 1999-02-17 | 2002-11-05 | インターナショナル・ビジネス・マシーンズ・コーポレーション | 情報を保存するマイクロ電子デバイスとその方法 |
WO2007083362A1 (ja) * | 2006-01-18 | 2007-07-26 | Fujitsu Limited | 抵抗記憶素子及びその製造方法 |
JP2007258533A (ja) * | 2006-03-24 | 2007-10-04 | Fujitsu Ltd | 半導体記憶装置及びその駆動方法 |
WO2008029446A1 (fr) * | 2006-09-05 | 2008-03-13 | Fujitsu Limited | Procédé d'écriture d'appareil de stockage a semi-conducteur non volatil |
WO2008059701A1 (ja) * | 2006-11-17 | 2008-05-22 | Panasonic Corporation | 不揮発性記憶素子、不揮発性記憶装置、不揮発性半導体装置、および不揮発性記憶素子の製造方法 |
WO2008107941A1 (ja) * | 2007-03-01 | 2008-09-12 | Fujitsu Limited | 半導体装置及びその製造方法 |
Family Cites Families (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US265322A (en) * | 1882-10-03 | jackson | ||
US123629A (en) * | 1872-02-13 | Improvement in steering apparatus for vessels | ||
US63731A (en) * | 1867-04-09 | William a | ||
US5533106A (en) * | 1994-06-27 | 1996-07-02 | Us West Technologies, Inc. | Method and system for processing calls wherein the display of calling party ID information has been inhibited |
US5978806A (en) * | 1997-02-18 | 1999-11-02 | Ameritech Corporation | Method and apparatus for communicating information about a called party to a calling party |
US6175622B1 (en) * | 1998-02-10 | 2001-01-16 | Northern Telecom Limited | Virtual private network for a telephone network |
US6661785B1 (en) * | 1999-10-12 | 2003-12-09 | Bellsouth Intellectual Property Corporation | Method and apparatus for providing internet call waiting with voice over internet protocol |
JP3546036B2 (ja) * | 2001-10-17 | 2004-07-21 | 松下電器産業株式会社 | 不揮発性半導体記憶装置 |
JP4282314B2 (ja) * | 2002-06-25 | 2009-06-17 | シャープ株式会社 | 記憶装置 |
US6801448B2 (en) * | 2002-11-26 | 2004-10-05 | Sharp Laboratories Of America, Inc. | Common bit/common source line high density 1T1R R-RAM array |
WO2004100266A1 (ja) * | 2003-05-09 | 2004-11-18 | Matsushita Electric Industrial Co., Ltd. | 不揮発性メモリおよびその製造方法 |
JP4113493B2 (ja) | 2003-06-12 | 2008-07-09 | シャープ株式会社 | 不揮発性半導体記憶装置及びその制御方法 |
JP4646636B2 (ja) | 2004-02-20 | 2011-03-09 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
JP4848633B2 (ja) * | 2004-12-14 | 2011-12-28 | ソニー株式会社 | 記憶素子及び記憶装置 |
JP4410095B2 (ja) * | 2004-12-27 | 2010-02-03 | 株式会社東芝 | 半導体メモリ |
JP2006190376A (ja) | 2005-01-05 | 2006-07-20 | Sharp Corp | 不揮発性半導体記憶装置 |
JP4874658B2 (ja) * | 2005-02-04 | 2012-02-15 | 株式会社東芝 | 不揮発性半導体記憶装置 |
JP2006332424A (ja) * | 2005-05-27 | 2006-12-07 | Toshiba Corp | 半導体記憶装置 |
JP4475174B2 (ja) | 2005-06-09 | 2010-06-09 | ソニー株式会社 | 記憶装置 |
JPWO2006137111A1 (ja) * | 2005-06-20 | 2009-01-08 | 富士通株式会社 | 不揮発性半導体記憶装置及びその書き込み方法 |
JP4533807B2 (ja) * | 2005-06-23 | 2010-09-01 | 株式会社東芝 | 磁気抵抗効果素子及び磁気ランダムアクセスメモリ |
JP3989506B2 (ja) | 2005-12-27 | 2007-10-10 | シャープ株式会社 | 可変抵抗素子とその製造方法ならびにそれを備えた半導体記憶装置 |
JP4203506B2 (ja) | 2006-01-13 | 2009-01-07 | シャープ株式会社 | 不揮発性半導体記憶装置及びその書き換え方法 |
KR100718155B1 (ko) | 2006-02-27 | 2007-05-14 | 삼성전자주식회사 | 두 개의 산화층을 이용한 비휘발성 메모리 소자 |
JP4228033B2 (ja) * | 2006-03-08 | 2009-02-25 | パナソニック株式会社 | 不揮発性記憶素子、不揮発記憶装置、及びそれらの製造方法 |
WO2007102212A1 (ja) * | 2006-03-08 | 2007-09-13 | Fujitsu Limited | 抵抗変化型記憶素子の製造方法 |
JPWO2007105284A1 (ja) * | 2006-03-13 | 2009-07-23 | 富士通株式会社 | 抵抗変化型記憶素子および抵抗変化型記憶素子の製造方法 |
JP2008028228A (ja) | 2006-07-24 | 2008-02-07 | Seiko Epson Corp | 可変抵抗素子および抵抗変化型メモリ装置 |
JP4921884B2 (ja) * | 2006-08-08 | 2012-04-25 | 株式会社東芝 | 半導体記憶装置 |
KR100810615B1 (ko) * | 2006-09-20 | 2008-03-06 | 삼성전자주식회사 | 고온 상전이 패턴을 구비한 상전이 메모리소자 및 그제조방법 |
JP5021029B2 (ja) * | 2008-05-22 | 2012-09-05 | パナソニック株式会社 | 抵抗変化型不揮発性記憶装置 |
JP4881400B2 (ja) * | 2009-03-23 | 2012-02-22 | 株式会社東芝 | 不揮発性半導体記憶装置、及びそのスクリーニング方法 |
-
2008
- 2008-12-15 JP JP2009523092A patent/JP5021029B2/ja active Active
- 2008-12-15 WO PCT/JP2008/003769 patent/WO2009141857A1/ja active Application Filing
- 2008-12-15 US US12/676,933 patent/US8094485B2/en active Active
- 2008-12-15 CN CN200880025595.9A patent/CN101779287B/zh active Active
-
2011
- 2011-12-05 US US13/310,894 patent/US8233311B2/en active Active
-
2012
- 2012-06-13 JP JP2012133367A patent/JP5475058B2/ja active Active
- 2012-06-13 JP JP2012133366A patent/JP2012182493A/ja active Pending
- 2012-06-27 US US13/534,315 patent/US8472238B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002537627A (ja) * | 1999-02-17 | 2002-11-05 | インターナショナル・ビジネス・マシーンズ・コーポレーション | 情報を保存するマイクロ電子デバイスとその方法 |
WO2007083362A1 (ja) * | 2006-01-18 | 2007-07-26 | Fujitsu Limited | 抵抗記憶素子及びその製造方法 |
JP2007258533A (ja) * | 2006-03-24 | 2007-10-04 | Fujitsu Ltd | 半導体記憶装置及びその駆動方法 |
WO2008029446A1 (fr) * | 2006-09-05 | 2008-03-13 | Fujitsu Limited | Procédé d'écriture d'appareil de stockage a semi-conducteur non volatil |
WO2008059701A1 (ja) * | 2006-11-17 | 2008-05-22 | Panasonic Corporation | 不揮発性記憶素子、不揮発性記憶装置、不揮発性半導体装置、および不揮発性記憶素子の製造方法 |
WO2008107941A1 (ja) * | 2007-03-01 | 2008-09-12 | Fujitsu Limited | 半導体装置及びその製造方法 |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2010009662A (ja) * | 2008-06-25 | 2010-01-14 | Sharp Corp | 不揮発性半導体記憶装置及びその駆動方法 |
JP2010040957A (ja) * | 2008-08-08 | 2010-02-18 | Fujitsu Ltd | 抵抗変化型素子および抵抗変化型素子製造方法 |
CN102194512A (zh) * | 2010-02-09 | 2011-09-21 | 索尼公司 | 存储元件、存储装置以及存储装置操作方法 |
JP2011204782A (ja) * | 2010-03-24 | 2011-10-13 | Toshiba Corp | 不揮発性記憶装置 |
US8441839B2 (en) | 2010-06-03 | 2013-05-14 | Panasonic Corporation | Cross point variable resistance nonvolatile memory device |
WO2012001993A1 (ja) * | 2010-07-02 | 2012-01-05 | パナソニック株式会社 | 抵抗変化型不揮発性記憶素子、抵抗変化型不揮発性記憶装置及び抵抗変化型不揮発性記憶素子の製造方法 |
CN102315387A (zh) * | 2010-07-02 | 2012-01-11 | 南亚科技股份有限公司 | 电阻式随机存取存储器结构及其制造方法 |
JP4948688B2 (ja) * | 2010-07-02 | 2012-06-06 | パナソニック株式会社 | 抵抗変化型不揮発性記憶素子、抵抗変化型不揮発性記憶装置及び抵抗変化型不揮発性記憶素子の製造方法 |
WO2012023269A1 (ja) * | 2010-08-17 | 2012-02-23 | パナソニック株式会社 | 不揮発性記憶装置およびその製造方法 |
JP5000788B2 (ja) * | 2010-08-17 | 2012-08-15 | パナソニック株式会社 | 不揮発性記憶装置およびその製造方法 |
JP2012243826A (ja) * | 2011-05-16 | 2012-12-10 | Toshiba Corp | 不揮発性記憶装置 |
US8885387B2 (en) | 2011-12-02 | 2014-11-11 | Panasonic Corporation | Cross point variable resistance nonvolatile memory device |
US9336881B2 (en) | 2014-06-16 | 2016-05-10 | Panasonic Intellectual Property Management Co., Ltd. | Variable resistance nonvolatile memory device including a variable resistance layer that changes reversibly between a low resistance state and a high resistance state according to an applied electrical signal |
Also Published As
Publication number | Publication date |
---|---|
CN101779287B (zh) | 2011-12-21 |
US20100177555A1 (en) | 2010-07-15 |
US20120074375A1 (en) | 2012-03-29 |
US8094485B2 (en) | 2012-01-10 |
JPWO2009141857A1 (ja) | 2011-09-22 |
JP2012182493A (ja) | 2012-09-20 |
JP2012209569A (ja) | 2012-10-25 |
JP5475058B2 (ja) | 2014-04-16 |
US20120281453A1 (en) | 2012-11-08 |
JP5021029B2 (ja) | 2012-09-05 |
US8472238B2 (en) | 2013-06-25 |
US8233311B2 (en) | 2012-07-31 |
CN101779287A (zh) | 2010-07-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5021029B2 (ja) | 抵抗変化型不揮発性記憶装置 | |
JP4643767B2 (ja) | 抵抗変化型不揮発性記憶装置 | |
JP4555397B2 (ja) | 抵抗変化型不揮発性記憶装置 | |
JP4252110B2 (ja) | 不揮発性記憶装置、不揮発性記憶素子および不揮発性記憶素子アレイ | |
JP4703789B2 (ja) | 抵抗変化型不揮発性記憶装置及びその書き込み方法 | |
JP5352032B2 (ja) | 不揮発性記憶素子および不揮発性記憶装置 | |
JP4252624B2 (ja) | 抵抗変化型記憶装置 | |
JP5395314B2 (ja) | 不揮発性記憶素子および不揮発性記憶装置 | |
JP5351363B1 (ja) | 不揮発性記憶素子および不揮発性記憶装置 | |
JP5830655B2 (ja) | 不揮発性記憶素子の駆動方法 | |
WO2010026923A1 (ja) | 記憶素子および記憶装置 | |
WO2010064446A1 (ja) | 不揮発性記憶素子及び不揮発性記憶装置 | |
WO2011052239A1 (ja) | 抵抗変化型不揮発性記憶装置およびメモリセルの形成方法 | |
JP2009033188A (ja) | 不揮発性記憶素子の製造方法 | |
JP2010015662A (ja) | 抵抗変化型不揮発性記憶装置 | |
JP2010177387A (ja) | 不揮発性記憶装置および駆動方法 | |
JP2010278275A (ja) | 半導体記憶装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200880025595.9 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2009523092 Country of ref document: JP |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 08874391 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 12676933 Country of ref document: US |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 8286/CHENP/2010 Country of ref document: IN |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 08874391 Country of ref document: EP Kind code of ref document: A1 |