WO2013152604A1 - 移位寄存器单元及其驱动方法、移位寄存器和显示装置 - Google Patents
移位寄存器单元及其驱动方法、移位寄存器和显示装置 Download PDFInfo
- Publication number
- WO2013152604A1 WO2013152604A1 PCT/CN2012/087211 CN2012087211W WO2013152604A1 WO 2013152604 A1 WO2013152604 A1 WO 2013152604A1 CN 2012087211 W CN2012087211 W CN 2012087211W WO 2013152604 A1 WO2013152604 A1 WO 2013152604A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- output
- thin film
- film transistor
- shift register
- register unit
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/28—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3266—Details of drivers for scan electrodes
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0404—Matrix technologies
- G09G2300/0408—Integration of the drivers onto the display substrate
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/02—Details of power systems and of start or stop of display operation
- G09G2330/021—Power management, e.g. power saving
Definitions
- the present invention relates to the field of organic light emitting display, and more particularly to a shift register unit and a driving method thereof, a shift register and a display device. Background technique
- the scan line of each row and the data line of each column intersect to form an active matrix.
- the gates of each row are sequentially turned on, and the voltage on the data line is written into the pixels.
- the integrated line scan driver circuit on the display backplane has the advantages of narrow edge and low cost, and has been used in most LCD/AMOLED display devices.
- a-Si LTPS
- Oxide (oxide) TFTs and the like.
- the a-Si process is relatively mature and low in cost, but the a-Si TFT has the disadvantages of low mobility and poor stability.
- LTPS TFTs are fast and stable, but have poor uniformity and high cost, and are not suitable for the preparation of large-sized panels.
- Oxide TFT has high mobility, good uniformity and low cost, and is the most suitable technology for large-size panel display in the future, but the IV transfer characteristic of oxide TFT is usually depletion type, that is, the gate-source voltage Vgs of the oxide TFT. When it is zero, it is still on.
- Fig. 1A is a structural diagram of a conventional shift register, and all of the transistors in Fig. 1A are n-type thin film transistors.
- a conventional shift register includes a first output transistor T1, a second output transistor ⁇ 2, a first control module 11 that controls T1, and a second control module 12 that controls ⁇ 2.
- the output of each stage of the shift register is connected to the input of the next stage shift register and alternately controlled by two clock signals CLK1, CLK2 having a duty cycle of 50%. All input and control signal swings are VGL ⁇ VGH, VGL is low, and VGH is high.
- the first output transistor T1 is connected to the clock signal CLK2 and the output terminal OUT(n) for transmitting a high level; the second output transistor T2 is connected with a low level output terminal and an output terminal OUT of the low level VGL. ) Connect, to play the role of low level.
- the operation of the shift register can be divided into three phases:
- the first stage is the pre-charge phase.
- the output terminal OUT(nl) of the current stage shift register When the output terminal OUT(nl) of the current stage shift register generates a high-level pulse, it controls the PU point (the node connected to the gate of T1, that is, the pull-up node). Is charged to a high level VGH, while controlling the PD point (the node connected to the gate of T2, that is, the pull-down node) is discharged to a low level VGL, at which time T1 is turned on, and the low level of CLK2 is transmitted to the output end. OUT(n), and T2 is turned off;
- the second phase is the evaluation phase.
- the PU point becomes floating, that is, the transistors of the first output control module connected to it are turned off, and no signal comes.
- CLK2 changes from low level to high level.
- the PU point voltage is bootstrapped to a higher level by the capacitor connected between the gate of T1 and the output terminal OUT(n). Ensure that the output voltage of the output terminal OUT(n) has no threshold loss.
- the PD point is kept low, and T2 is turned off to prevent the high level of the output terminal OUT(n) from leaking through T2;
- the third phase is the reset phase, that is, the second half of the clock cycle, CLK2 goes low, CLK1 goes high, the PU point is discharged to low level, and the PD point is recharged to high level.
- T1 is turned off, T2 is turned on, and the output voltage of the output terminal OUT(n) is changed to a low level by T2.
- the PU point and the PD point form a reciprocal relationship, and the T1 and T2 are prevented from being simultaneously turned on to cause an output abnormality.
- T1 and T2 in Figure 1A are depletion transistors, the output will produce large distortions.
- the PU point voltage is high to turn on the T1 tube, and the PD point voltage is discharged to the low level VGL.
- the Vgs of T2 is 0, but still cannot Normal shutdown, leakage current, that is, T1 and T2 are simultaneously turned on, then the high level of the output OUT(n) output depends on the resistor divider of T1 and T2, which is usually much lower than the normal high level. This will affect the normal operation of the next stage shift register, which may cause the latter stage to fail.
- the PU point voltage is low
- the PD point voltage is high level
- the output voltage of the output terminal OUT(n) is low level
- T1 is a depletion transistor, T1 is always turned on.
- CLK2 goes high
- the output voltage of the output terminal OUT(n) will generate a high-level pulse whose potential depends on the resistor divider of T1 and T2.
- the normal waveform of the output voltage of the output terminal OUT(n) is shown by the solid line in Fig. 1C
- the waveform after the distortion of the output voltage of the output terminal OUT(n) is shown by the broken line in Fig. 1C.
- the depletion mode TFT tube in the internal control circuit also causes output failure.
- the second control module is a pull-down tube control module
- the first control module includes T3 and T4, and T3 and T4 are depletion transistors, wherein T3 is connected to the shift register of the previous stage.
- the output terminal OUT(nl) is connected to the PU point (node connected to the gate of T1).
- the function of T3 is to charge the PU point voltage to a high level in the precharge phase; the gate of T4 is connected to the reset signal Rst, and the T4 is connected.
- T4 Low voltage at PU point and output low level VGL Between the flat outputs, the role of T4 is to pull the PU point voltage low during the reset phase.
- the depletion transistors T3 and T4 are turned on during the evaluation phase, which pulls the PU point voltage low, which causes T1 to be incompletely turned on, affecting the high level of the output OUT(n) output, as shown by the dotted line in Figure 2B. Shown.
- Embodiments of the present invention provide a shift register unit and a driving method thereof, a shift register and a display device to solve the influence of a leakage current problem of a depletion TFT on a shift register.
- the present invention provides a shift register unit, including: an input terminal;
- a first output control module wherein an output end of the output control signal is connected to the pull-up node for pulling up the driving signal during the evaluation phase
- a second output control module wherein an output end of the output control signal is connected to the pull-down node, and is configured to pull down the driving signal during the reset phase;
- the first output control module is further connected to the input end;
- the shift register unit further includes:
- a hierarchical output module respectively connected to the pull-up node, the pull-down node, the carry signal output end, and the driving signal output end, for outputting a carry signal and a driving signal by hierarchically, so that the driving signal is
- the evaluation phase maintains a high level and maintains a low level during the reset phase; and a pull-up node level maintaining module for maintaining the level of the pull-up node high by the first output control module during the evaluation phase
- the level is such that the drive signal is maintained at a high level.
- the hierarchical output module includes:
- a carry output unit configured to enable the carry signal output terminal to output a first low level under the control of the first output control module in the precharge phase and the reset phase, and to enable the carry under the control of the second output control module in the evaluation phase
- the signal output terminal outputs a high level
- the carry output unit includes a first carry output thin film transistor and a second carry output thin film transistor;
- a gate of the first carry output thin film transistor is connected to an output end of the first output control module output control signal, a source is connected to the carry signal output end, and a drain is connected to the first clock signal input end;
- the gate of the second carry output thin film transistor is connected to the output end of the second output control module output control signal, the source is connected to the first low level output terminal, and the drain is connected to the carry signal output end.
- the driving output unit includes a first driving thin film transistor, a second driving thin film transistor, and a bootstrap capacitor;
- a gate of the first driving thin film transistor is connected to an output end of the output control signal of the first output control module, a source is connected to the output end of the driving signal, and a drain is connected to the input end of the first clock signal;
- a gate of the second driving thin film transistor is connected to an output end of the second output control module output control signal, a source is connected to the second low level output end, and a drain is connected to the driving signal output end;
- the bootstrap capacitor is connected in parallel between the gate and the source of the first driving thin film transistor.
- the first carry output thin film transistor, the second carry output thin film transistor, the first driving thin film transistor, and the second driving thin film transistor are depletion thin film transistors.
- the threshold voltage of the first carry output thin film transistor, the threshold voltage of the second carry output thin film transistor, the threshold voltage of the first driving thin film transistor, and the width of the second driving thin film transistor The same value voltage, both of which are depleted of the threshold voltage
- the first low level is smaller than the second low level, and the first low level and the second implementation, the first output control module includes a first thin film transistor, a second thin film transistor, a third thin film transistor and a fourth thin film transistor, wherein
- a gate and a source of the first thin film transistor are connected to the input end, and a drain is connected to a source of the second thin film transistor;
- a gate of the second thin film transistor is connected to the input end, and a drain is connected to a drain of the fourth thin film transistor;
- the third thin film transistor has a gate connected to the reset signal output terminal, and a source and the first low a level output terminal is connected, and a drain is connected to a source of the fourth thin film transistor;
- the fourth thin film transistor has a gate connected to the reset signal output end
- the drain of the first thin film transistor is further connected to the pull-up node level maintaining module; the drain of the second thin film transistor is connected to the output end of the first output control module output control signal.
- the second output control module includes a first output control thin film transistor, a second output control thin film transistor, and a third output control thin film transistor;
- a gate of the first output control thin film transistor is connected to a gate of the first carry output thin film transistor, a source is connected to a drain of the second output control thin film transistor, and a drain and the second carry output a gate connection of the thin film transistor;
- a gate of the second output control thin film transistor is connected to a gate of the first carry output thin film transistor, and a source is connected to the first low level output end;
- the third output control thin film transistor has a gate and a drain connected to a high level output terminal, and a source connected to a gate of the second carry output thin film transistor.
- the pull-up node level maintaining module includes:
- a first feedback control thin film transistor having a gate connected to the carry signal output terminal, a source connected to a drain of the first thin film transistor, and a drain connected to the first node;
- the first feedback thin film transistor is a depletion thin film transistor
- the threshold voltage of the first feedback thin film transistor is a depletion threshold voltage
- the first low level is smaller than the second low level, and an absolute value of a difference between the first low level and the second low level is greater than the depletion threshold voltage.
- the shift register unit of the present invention further includes a cutoff control signal input end and a cutoff control signal output end;
- the pull-up node level maintaining module further includes a second feedback control thin film transistor; a gate of the second feedback control thin film transistor is connected to the carry signal output end, and a source is connected to the first node, and a drain Connected to the output of the cut-off control signal;
- the second output control module is coupled to the cutoff control signal input.
- the first node is coupled to the drive signal output.
- the hierarchical output module further includes a hierarchical output unit coupled between the carry output unit and the drive output unit.
- the hierarchical output unit includes a first hierarchical output thin film transistor and a second hierarchical input Thin film transistor
- a gate of the first gradation output thin film transistor is connected to a gate of the first carry output thin film transistor, a drain is connected to the first clock signal input end, and a source is connected to the first node;
- a gate of the second gradation output thin film transistor is connected to a gate of the second carry output thin film transistor, a source is connected to the second low level output terminal, and a drain is connected to a source of the first gradation output thin film transistor .
- the present invention provides a driving method of a shift register unit, which is applied to the shift register unit described above, and the driving method of the shift register unit includes the following steps:
- the first output control module controls pre-charging the bootstrap capacitor to control the carry signal output end and the driving signal output end to output the first low Level;
- the second output control module controls its output control signal terminal to output a first low level; in the second half of the clock cycle, the first clock signal becomes a high level, and the first output control module controls the carry signal output terminal and the drive The signal output terminal outputs a high level;
- the first clock signal becomes a low level
- the first output control module and the second output control module cause the carry signal output terminal to output the first low level and the drive signal output terminal to output the second low level. Level.
- the present invention also provides a shift register comprising a plurality of stages of the above shift register unit; in addition to the first stage shift register unit, the input of each stage of the shift register unit and the shift register unit of the previous stage The carry signal output is connected.
- the present invention also provides a shift register comprising a plurality of stages of the above shift register unit; in addition to the first stage shift register unit, the input of each stage of the shift register unit and the shift register unit of the previous stage The carry signal output terminal is connected;
- the cut-off control signal input terminal of each stage shift register unit is connected to the cut-off control signal output terminal of the next-stage shift register unit.
- the present invention also provides a display device comprising the above shift register.
- the shift register unit, the driving method thereof, the shift register and the display device of the present invention solve the leakage current problem of the depletion TFT by shifting the output grading and the pull-up node level.
- FIG. 1A is a circuit diagram of a conventional shift register
- Figure IB is a timing diagram of signals of a conventional shift register during operation
- Figure 1C is an output waveform of an output terminal OUT ( n ) of a conventional shift register
- 2A is a circuit diagram of a specific embodiment of a conventional shift register
- 2B is a timing diagram of signals in a working embodiment of a conventional shift register
- Figure 3 is a circuit diagram of a first embodiment of the shift register unit of the present invention.
- FIG. 4 is a circuit diagram of a second embodiment of the shift register unit of the present invention.
- Figure 5 is a circuit diagram of a third embodiment of the shift register unit of the present invention.
- Figure 6 is a circuit diagram of a fourth embodiment of the shift register unit of the present invention.
- Figure 7 is a circuit diagram of a fifth embodiment of the shift register unit of the present invention.
- Figure 8 is a circuit diagram of a sixth embodiment of the shift register unit of the present invention.
- Figure 10 is a circuit diagram of a seventh embodiment of the shift register unit of the present invention.
- Figure 11 is a circuit diagram of an eighth embodiment of the shift register unit of the present invention.
- Figure 12 is a circuit diagram of a ninth embodiment of the shift register unit of the present invention.
- Figure 13 is a timing chart showing signals of a ninth embodiment of the shift register unit of the present invention during operation
- Figure 14 is a circuit diagram of a tenth embodiment of the shift register unit of the present invention.
- Figure 15 is a timing chart showing signals of a tenth embodiment of the shift register unit of the present invention during operation
- Figure 16 is a circuit diagram of an eleventh embodiment of a shift register unit according to the present invention
- Figure 17 is a timing diagram of signals in operation of an eleventh embodiment of the shift register unit of the present invention
- Figure 18 is a circuit diagram of a twelfth embodiment of a shift register unit according to the present invention
- Figure 19 is a schematic view showing a simulation result of a structure and a conventional structure of the present invention for a depletion TFT
- Figure 20 is a diagram of the present invention. a circuit diagram of a first embodiment of a shift register
- Figure 21 is a circuit diagram of a second embodiment of the shift register of the present invention. detailed description
- the present invention provides a shift register unit and a driving method thereof, a shift register and a display device to solve the influence of a leakage current problem of a depletion TFT on a shift register.
- the first embodiment of the shift register unit of the present invention includes: an input terminal IN;
- a first output control module 31 wherein an output end of the output control signal is connected to the PU point (pull-up node) for pulling up the driving signal during the evaluation phase;
- a second output control module 32 the output end of the output control signal is connected to the PD point (pulldown node) for pulling down the driving signal in the reset phase;
- the first output control module 31 is also connected to the input terminal IN;
- the grading output module 33 is respectively connected to the PU point, the PD point, the carry signal output terminal CA(n), and the driving signal output terminal OUT(n) for outputting the carry signal and the driving signal by grading
- the drive signal maintains a high level during the evaluation phase and a low level during the reset phase
- a pull-up node level maintenance module 34 is coupled to the first output control module 31 for passing the first output during the evaluation phase
- the control module 31 maintains the level of the pull-up node at a high level to maintain the driving signal at a high level;
- the carry signal output terminal CA ( n ) is connected to the input terminal IN of the next stage shift register unit
- the first embodiment of the shift register unit of the present invention uses the hierarchical output module 33 to output a carry signal and a drive signal in a hierarchical manner so that the drive signal maintains a high level during the evaluation phase.
- the reset phase is maintained at a low level, thereby solving the influence of the leakage current problem of the depletion TFT on the driving signal of the shift register unit;
- the first embodiment of the shift register unit of the present invention controls the first output control module 31 in the evaluation phase by the pull-up node level maintaining module 31 to maintain the level of the pull-up node as The high level is such that the driving signal is maintained at a high level, thereby preventing the pull-up node (PU point) from depleting the conduction leakage through the internal TFT during the evaluation phase, thereby affecting the output.
- the hierarchical output module 33 includes a drive output unit 331 and a carry output unit 332, where
- the carry output unit 332 is driven by the first low level output terminal
- the driving output unit 331 is driven by the second low level output terminal
- the carry output unit 332 is configured to enable the carry signal output terminal CA(n) to output the first low level VGL1 under the control of the first output control module 31 in the precharge phase and the reset phase, and in the evaluation phase
- the carry signal output terminal outputs a high level under the control of the second output control module;
- the driving output unit 331 is configured to enable the driving signal output terminal OUT(n) to output a high level under the control of the second output control module 32 in the evaluation phase, and at the first output control module 31 in the reset phase. Under the control, the driving signal output terminal OUT(n) outputs the second low level VGL2.
- the first low level output terminal outputs a first low level VGL1, and the second low level output terminal outputs a second low level VGL2;
- the first low level VGL1 and the second low level VGL2 are different, thereby avoiding the influence of the leakage current problem of the depletion mode TFT on the driving signal of the shift register unit.
- FIG. 5 a circuit diagram of a third embodiment of the shift register unit of the present invention.
- a third embodiment of the shift register unit of the present invention is based on the second embodiment of the shift register unit of the present invention. In this third embodiment,
- the carry output unit 332 includes a first carry output thin film transistor T1 and a second carry output thin film transistor T2;
- the driving output unit 331 includes a first driving thin film transistor T3, a second driving thin film transistor ⁇ 4, and a bootstrap capacitor C;
- the first carry output thin film transistor T1 has a gate connected to an output control signal output end of the first output control module 31, a source connected to the carry signal output terminal CA(n), a drain and a first clock Signal input connection;
- the bootstrap capacitor C is connected in parallel between the gate and the source of the first driving thin film transistor T3; the output driving signal output of the first driving thin film transistor T3, the gate and the first output control module 31 The terminal is connected, the source is connected to the driving signal output terminal OUT ( ⁇ ), and the drain is connected to the first clock signal input terminal;
- the second carry output thin film transistor T2 is connected to the output control signal end of the second output control module 32, the source is connected to the first low level output terminal, and the drain and the carry signal are The output terminal CA ( n ) is connected;
- the second driving thin film transistor T4 has a gate connected to an output control signal end of the second output control module 32, a source connected to the second low level output terminal, and a drain and the driving signal output end OUT ( n) connection;
- the first output control module 31 is also connected to the first low level output terminal and the input terminal IN, respectively;
- the second output control module 32 is also coupled to the first low level output.
- Tl, ⁇ 2, ⁇ 3, and ⁇ 4 are both n-type TFTs (thin film transistors);
- first carry output thin film transistor T1 the second carry output thin film transistor 2, the first driving thin film transistor ⁇ 3, and the second driving thin film transistor ⁇ 4 are all exhaustive thin film transistors;
- a threshold voltage of the first carry output thin film transistor T1, a threshold voltage of the second carry output thin film transistor T2, a threshold voltage of the first driving thin film transistor T3, and the second driving film The threshold voltage of the transistor ⁇ 4 is the same, and is the depletion threshold voltage Vth.
- the first clock signal CLK1 is input from the first clock signal input end, and the first low level output terminal outputs the first low level VGL1.
- the second low level output terminal outputs a second low level VGL2;
- the PU point is a node connected to the gate of the first carry output thin film transistor T1
- the PD point is a node connected to the gate of the second carry output thin film transistor T2.
- the PU point potential and the PD point potential are controlled by the first output control module 31 and the second output control module 32, respectively.
- the timing diagram of the PU point potential and the timing diagram of the PD point potential are shown in Fig. 9.
- the first output control module 31 is configured to generate a timing diagram of the PU point potential as shown in FIG. 9, and the second output control module 32 is configured to generate the PD point potential as shown in FIG. Figure.
- the first output control module is connected to the second clock signal input end.
- the second clock signal may also be omitted, and the first output control module may not be connected to the second clock signal input terminal, and the same function may be realized.
- the second clock signal CLK2 is input from the second clock signal input terminal, and CLK1 and CLK2 are inverted.
- FIG. 6 a circuit diagram of a fourth embodiment of the shift register unit of the present invention.
- a fourth embodiment of the shift register unit of the present invention is based on a third embodiment of the shift register unit of the present invention.
- the second output control module 32 includes a first output. Control thin film transistor T21, second output control thin film transistor ⁇ 22, and third output control thin film transistor ⁇ 23, wherein
- the first output control thin film transistor T21 has a gate connected to a gate of the first carry output thin film transistor T1, a source connected to a drain of the second output control thin film transistor T22, a drain and the first a gate connection of the binary output thin film transistor ⁇ 2;
- the second output control thin film transistor ⁇ 22 has a gate connected to a gate of the first carry output thin film transistor T1, and a source connected to the first low level output end;
- the third output control thin film transistor ⁇ 23, the gate and the drain are connected to the high level output terminal, and the source is connected to the gate of the second carry output thin film transistor ⁇ 2;
- the high level output terminal outputs a high level VGH.
- a circuit diagram of a fifth embodiment of the shift register unit of the present invention As shown in Fig. 7, a circuit diagram of a fifth embodiment of the shift register unit of the present invention.
- the fifth embodiment of the shift register unit of the present invention is based on the third embodiment of the shift register unit of the present invention.
- the fifth embodiment is based on the third embodiment of the shift register unit of the present invention.
- the first output control module 31 includes a feedback signal receiving end CO;
- the pull-up node level maintaining module 34 includes:
- a first feedback control thin film transistor T41 a gate connected to the carry signal output terminal CA(n), a source connected to the feedback signal receiving end CO of the first output control module, a drain and the driving signal output end OUT ( n ) connection;
- the first feedback thin film transistor T41 is a depletion thin film transistor
- the threshold voltage of the first feedback thin film transistor T41 is a depletion threshold voltage Vth;
- to ensure that the T41 is in the off state during the reset phase, does not affect the drive output.
- the sixth embodiment includes a first output control module 31, a second output control module 32, a hierarchical output module 33, a pull-up node level maintaining module 34, an input terminal IN, a carry signal output terminal CA(n), and a drive signal Output terminal OUT ( n ), where
- the first output control module 31 has an output control signal output end connected to the PU point (pull-up node) for pulling up the driving signal in the evaluation stage;
- the first output control module 31 includes a feedback signal receiving end CO;
- the first output control module 31 further includes a first thin film transistor T11 and a second thin film transistor.
- the first thin film transistor Til has a gate connected to the second clock signal CLK2, a source connected to the input terminal IN, and a drain connected to a source of the second thin film transistor T62;
- the second thin film transistor T12 has a gate connected to the second clock signal CLK2 and a drain connected to the drain of the fourth thin film transistor T14;
- the gates of T11 and T12 may not be connected to the second clock signal CLK2, but may be directly connected to the input terminal IN, and the same function can be realized.
- CLK1 and CLK2 are used to control the shift register unit of the present invention, which makes the control more flexible and precise;
- the third thin film transistor T13 has a gate connected to the reset signal output terminal Rst, a source connected to the first low level output terminal, and a drain connected to a source of the fourth thin film transistor T14; a thin film transistor T14, the gate is connected to the reset signal output terminal Rst;
- the drain of the first thin film transistor T11 is also connected to the feedback signal receiving end CO of the first output control module 31;
- the drain of the second thin film transistor T12 is also connected to the output control signal output end of the first output control module 31;
- the reset signal output terminal Rst is connected to the second output control module 32 (not shown in FIG. 8); in FIG. 8, the N point is a series connection point of T11 and T12, and is also a series connection point of T13 and T14;
- the feedback signal receiving end CO of the first output control module 31 is connected to the N point;
- T11 and T12 are connected in series to charge the PU point to a high level
- T13 and T14 are connected in series to discharge the PU point to a low level
- the output control signal output end of the second output control module 32 is connected to the PD point (pulldown node) for pulling down the driving signal during the reset phase;
- the second output control module 32 is also connected to the first low level output terminal
- the hierarchical output module 33 includes a first carry output thin film transistor T1 and a second carry output thin film transistor T2;
- the driving output unit 331 includes a first driving thin film transistor T3, a second driving thin film transistor ⁇ 4, and a bootstrap capacitor C;
- the first carry output thin film transistor T1 has a gate connected to an output control signal output end of the first output control module 31, a source connected to the carry signal output terminal CA(n), a drain and a first clock Signal input connection;
- the bootstrap capacitor C is connected in parallel between the gate and the source of the first driving thin film transistor T3;
- the first driving thin film transistor T3 has a gate connected to an output control signal output end of the first output control module 31, a source connected to the driving signal output terminal OUT(n), and a drain and the first The clock signal input terminal is connected;
- the second output control thin film transistor T2 is connected to the output control signal end of the second output control module 32, the source is connected to the first low level output terminal, and the drain and the carry signal output terminal CA ( ⁇ ) connection;
- the second driving thin film transistor ⁇ 4 has a gate connected to an output control signal end of the second output control module 32, a source connected to the second low level output terminal, and a drain and the driving signal output end OUT ( n) connection;
- the pull-up node level maintaining module 34 includes: a first feedback control thin film transistor T41, a gate connected to the carry signal output terminal CA(n), and a source and a feedback signal receiving end of the first output control module The CO is connected, and the drain is connected to the driving signal output terminal OUT ( n ).
- VGH refers to a high level.
- the first stage is the pre-charging stage S1:
- T11 and T12 are turned on, T13 and T14 are turned off, and the potential of the PU point is charged to a high level, so that Tl, ⁇ 3 turn on, ⁇ 3 turn on CLK1 low level (VGL1) to OUT(n), ensure OUT(n) output low level;
- T1 turn on CLK1 low level (VGL1) to CA (n) ensure that CA(n) outputs low.
- the potential of the PD point connected to the gate of T2 is discharged to VGL1.
- T2 is depleted, since CA(n) outputs a low level VGL1, there is no influence on the output; at this time, due to VGL VGL2, T4 is turned off;
- the second phase is the evaluation phase S2, that is, in the second half of the clock cycle, IN or the second clock signal CLK2 is low, T11 is depleted, and CLK1 is changed from low to high, with CA ( n) and OUT(n) output voltage rise, T41 turns on, transmits high level to N point, and the gate of T12 is low level, so T12's Vgs ⁇ 0 and Vgs ⁇ Vth, so that T12 and T14 are completely cut off, ensuring that the PU point is in a floating state (ie, the transistors of the first output control module 31 connected thereto are turned off, no signal is coming), and the PU point voltage is bootstrapped by the bootstrap capacitor to a more High Level, thus ensuring that the output voltage of OUT(n) has no threshold loss; at this time, the PD point potential is kept at a low level VGL1, T4 is turned off, preventing the high level of the OUT(n) output from leaking through T4; As much as possible, it has a certain
- the PD point potential is recharged to a high level.
- T1 is depleted and turned on.
- the carry output signal of the CA(n) output is kept low;
- T4 is turned on, T3 is depleted, and
- OUT (n) The output drive output signal remains low for VGL2. Due to VGL VGL2, and
- the shift register unit of the above embodiment of the present invention divides the output into two stages: a carry output unit and a drive output unit, and the carry output unit and the drive output unit respectively use the first low level output and the second low power
- the flat output terminal is driven, and the first low level output end and the second low level output end output different levels, thereby avoiding the influence of leakage current generated by T3 and ⁇ 4 depletion on the output.
- the present invention controls the internal node through the first feedback control thin film transistor T41, avoiding the PU point depleting conduction leakage through the internal TFT during the evaluation phase, affecting the output, and the gate-source control voltage of the first feedback control thin film transistor T41 is different Low-level voltage control to avoid the inverse effect of internal node potential changes on the output. Since Tl and ⁇ 2 only drive the carry output, the size does not need to be large.
- Figure 10 is a circuit diagram of a seventh embodiment of the shift register unit of the present invention, and the seventh embodiment of the shift register unit of the present invention is based on the fifth embodiment of the shift register unit of the present invention.
- the shift register unit according to the seventh embodiment of the present invention further includes a cutoff control signal input terminal IOFF_IN and a cutoff control signal output terminal IOFF(n);
- the pull-up node level maintaining module 34 further includes a second feedback control thin film transistor T42; the second feedback control thin film transistor T42, a gate connected to the carry signal output terminal CA(n), a source and the The driving signal output terminal OUT ( n ) is connected, and the drain is connected to the cutoff control signal output terminal IOFF ( n );
- the second output control module 32 is connected to the cutoff control signal input terminal IOFF_IN.
- the cutoff control signal output terminal IOFF(n) is connected to the cutoff control signal input end of the shift register unit of the previous stage (not shown in FIG. 10), and the output cutoff control signal is used to control the shift of the upper stage.
- the second output of the register unit controls the module to cut off the leakage path of the PD point.
- Figure 11 is a circuit diagram of an eighth embodiment of the shift register unit of the present invention, and the eighth embodiment of the shift register unit of the present invention is based on the seventh embodiment of the shift register unit of the present invention.
- the hierarchical output module 33 further includes a hierarchical output unit 333 connected to the carry output unit 332 and the drive output. Between units 331;
- first gradation output thin film transistor T31 has a gate connected to a gate of the first carry output thin film transistor T1, a drain and the a first clock signal input end is connected, and a source is connected to a source of the second feedback control thin film transistor T42;
- the second gradation output thin film transistor T32 has a gate connected to a gate of the second carry output thin film transistor T2, a source connected to a second low level output terminal, and a drain and the first gradation output thin film transistor The source connection of T31;
- the eighth embodiment divides the hierarchical output module 33 into three-stage outputs to further avoid output leakage.
- Figure 12 is a circuit diagram of a ninth embodiment of a shift register unit according to the present invention, and a ninth embodiment of the shift register unit of the present invention is based on the eighth embodiment of the shift register unit of the present invention.
- the first output control module includes a first thin film transistor T11, a second thin film transistor T12, a third thin film transistor T13, and a fourth thin film transistor T14;
- the second output control module includes a first output control a thin film transistor ⁇ 21, a second output control thin film transistor ⁇ 22, and a third output control thin film transistor ⁇ 23;
- the first thin film transistor T11 has a gate connected to the second clock signal input terminal, a source connected to the drain of the second thin film transistor T12, and a drain connected to the input terminal IN;
- the second thin film transistor T12 has a gate connected to the second clock signal input end, and a source connected to the gate of the first carry output thin film transistor T1;
- the third thin film transistor T13 has a gate connected to a gate of the second carry output thin film transistor T2, a source connected to a drain of the fourth thin film transistor T14, a drain and the first output control film a gate connection of the transistor T21;
- the fourth thin film transistor T14, the gate and the gate of the second carry output thin film transistor T2 a pole connection, the source being connected to the first low level output;
- the first output control thin film transistor T21 has a gate connected to a gate of the first carry output thin film transistor T1, and a source and a cutoff control signal input terminal IOFF_IN(n) and the second output control film respectively a drain of the transistor T22 is connected, and a drain is connected to a gate of the second carry output thin film transistor T2;
- the second output control thin film transistor T22 has a gate connected to a gate of the first carry output thin film transistor T1, and a source connected to the first low level output end;
- the third output control thin film transistor T23 has a gate and a drain connected to a high level output terminal, and a source connected to a gate of the second carry output thin film transistor T2;
- the second clock signal CLK2 is output from the second clock signal input end, and CLK2 is inverted from CLK1;
- the high level output terminal outputs a high level VGH.
- the second output control module shown in FIG. 12 and its connection relationship, external signals, and the like are also applicable to the first embodiment, the second embodiment, and the third embodiment of the shift register unit of the present invention.
- FIG. 13 is a CLK2, CLK1, IN input signal, a PU point potential, a PD point potential, a CO output signal, and an IOFF IN (n) input in a ninth embodiment of the shift register unit according to the present invention.
- Figure 14 is a circuit diagram of a tenth embodiment of the shift register unit of the present invention, and the tenth embodiment of the shift register of the present invention is based on the ninth embodiment of the shift register unit of the present invention.
- the output is divided into three levels, which can further avoid output leakage;
- the tenth embodiment of the shift register unit of the present invention further includes a first hierarchical output thin film transistor T31 and a second hierarchical output thin film transistor T32;
- the first gradation output thin film transistor T31 has a gate connected to a gate of the first carry output thin film transistor T1, a drain connected to the first clock signal input end, a source and the second feedback control film The source of the transistor T42 is connected;
- the second gradation output thin film transistor T32 has a gate connected to a gate of the second carry output thin film transistor T2, a source connected to a second low level output terminal, and a drain and the first gradation output thin film transistor The source of the T31 is connected.
- 16 is a circuit diagram of an eleventh embodiment of a shift register unit according to the present invention, and an eleventh embodiment of the shift register unit of the present invention is based on the third implementation of the shift register unit of the present invention. example.
- the first output control module 31 includes a first thin film transistor T11, a second thin film transistor T12, a third thin film transistor T13, and a fourth thin film transistor T14, wherein
- the first thin film transistor T11 has a gate connected to the input terminal IN, a source connected to the input terminal IN, and a drain connected to a source of the second thin film transistor T12;
- the second thin film transistor T12 has a gate connected to the input terminal IN and a source connected to the drain of the fourth thin film transistor T14;
- the third thin film transistor T13 has a gate connected to the reset signal output terminal RST(n), a drain connected to the drain of the second thin film transistor T12, and a source connected to the drain of the fourth thin film transistor T14. ;
- the fourth thin film transistor T14 has a gate connected to the reset signal output terminal RST(n);
- the pull-up node level maintaining module 34 includes: a potential stabilizing capacitor C1, and the first end is connected to the first low level output terminal The second ends are respectively connected to the drains of the first thin film transistor T11 and the source of the third thin film transistor T13;
- point M is a node connected to the second end of the potential stabilizing capacitor C1; the carry signal terminal CA(n) is also coupled to the reset signal output terminal RST of the upper stage shift register unit (n- 1) Connect.
- the first phase is the precharge phase S1: the first clock signal output terminal and the reset signal output terminal RST (n) outputs the first low level VGLl, and the input terminal IN outputs a high level VGH, so T11 and T12 are turned on, the bootstrap capacitor C is charged through the PU point, and C1 is also charged through the M point;
- the pole voltage is VGL1, and the potential of RST(n) is also VGL1. Therefore, for T14, Vgs (gate-source voltage) is 0, and T14 is in a certain on state (corresponding to its characteristic curve, it can be seen that it is in the linear region, There is a certain resistance).
- the input terminal IN charges C1
- the potential of M point rises rapidly.
- the source potential is the potential of M point, and the gate potential of T13 is VGL1, so the Vgs of T13 is less than 0.
- T13 is completely turned off. Since T13 is turned off, the potential of the PU point will quickly reach VGH; the potential of the PD point is VGL1, the Vgs of T2 is 0, and T2 is turned on; for T4, because VGL2 is greater than VGL1, and Vgs of T4 is less than 0, so T4 is off. Due to the increase of the PU point potential, Tl and ⁇ 3 are turned on, OUT ( ⁇ ) outputs a low level VGL1, and CA (n) outputs a ⁇ level VGL1;
- the second phase is the evaluation phase S2: CLK1 transitions to high level, the potential of the input terminal IN jumps to the first low level VGLl, RST (n) still outputs the first low level VGLl, the Vgs of Til and The Vgs of T14 is 0, so T11 and T14 are in a certain on state (in the linear region, there is a certain resistance); the gate potential of T12 and the gate potential of T13 are both VGL1, the source potential of T12 and the source of T13 The potential is the M point potential, and the M point is connected to C1. Although C1 will slowly discharge through T11 and T14, the M point potential will not jump to VGL1 very quickly, but will slowly decrease as long as the potential difference between C1 reaches a certain value.
- the potential difference between C1 can be kept larger than VGL1 - fixed value, so the gate-source voltage Vgs of gate source voltage Vgs and T13 of T12 is less than 0 and can be guaranteed to be in the off state, T12 and T13
- the shutdown can make the PU point potential continue to be high level, so T1 and T3 continue to be turned on, and the potential of the PD point continues to remain low for VGL1, so T4 continues to be turned off, and T2 remains in a certain on state, at which time CLK1 is high. Level, through C The PU point potential is further increased, and T1 and T3 are further turned on, so OUT (n) outputs a high level VGH, and CA (n) outputs a high level VGH;
- the third phase is the reset phase S3: CLK1 jumps to the first low level VGLl, RST (n) and
- the PD point outputs a high level VGH, so T2 and T4 are fully turned on, and T13 and T14 are fully turned on, so the PU point and the M point potential are pulled down to VGL1, and the opening of T2 and T4 causes OUT (n) to output VGL2, and CA (n) ) output VGLl;
- Figure 18 is a circuit diagram of a twelfth embodiment of a shift register unit according to the present invention, the twelfth embodiment of the shift register unit of the present invention is based on the eleventh of the shift register unit of the present invention Example.
- the second output control module 32 includes an output control thin film transistor T321 and an output control capacitor C322, wherein
- the output control thin film transistor T321 has a gate connected to the PU point, a source connected to the first low level output terminal, and a drain connected to the first end of the output control capacitor C322;
- the output control capacitor C322 has a first end connected to the drain of the output control thin film transistor T321 and a second end connected to the first clock signal output end.
- the simulation results of the structure and the conventional structure of the present invention for the depletion type TFT are shown, exemplarily, in which the TFT threshold voltage is -2V.
- the horizontal axis represents time
- the vertical axis represents the output voltage of the shift register
- lin represents that the coordinates are linear coordinates
- u represents that the time unit is microseconds.
- the upper half of the graph in Fig. 19 is the simulation result of the shift register unit of the present invention for the depletion TFT
- the lower half of Fig. 19 is the simulation result of the conventional shift register unit for the depletion TFT. .
- the conventional shift register unit is affected by the depletion mode TFT, and the output attenuation distortion is fast.
- the shift register unit of the present invention works normally.
- the voltage at the Q point is discharged by the depletion TFT in the evaluation stage, which is a direct cause of the output abnormality, and the present invention is used.
- the voltage at the Q point remains normal, indicating that the leakage of the depletion TFT is effectively suppressed.
- the present invention also provides a driving method of a shift register unit, which is applied to the fifth to tenth embodiments of the shift register unit of the present invention, and the driving method of the shift register unit includes the following steps:
- Pre-charging step during a period in which the input terminal inputs a high level, the first clock signal is at a low level, and the first output control module controls pre-charging the bootstrap capacitor to make the first carry output thin film transistor and The first driving thin film transistor is turned on, so that the control signal output end and the driving signal output end output the first low level, and the first feedback control thin film transistor is turned off; the second output control module controls the output control signal end output thereof.
- the evaluation step in the second half of the clock cycle, the first clock signal becomes a high level, and the first output control module controls the carry signal output end and the drive signal output end to output a high level, so that the first feedback control thin film transistor leads Passing, so that the gate of the first carry output thin film transistor is in a floating state;
- Resetting step in the next half clock cycle, the first clock signal becomes a low level, the first output control module controls the first carry output thin film transistor and the first driving thin film transistor to be turned on, the second output control The module controls the second carry output thin film transistor and the second driving thin film transistor to be turned on, such that the carry signal output terminal outputs the first low level and the drive signal output terminal outputs the second low level.
- the present invention also provides a shift register comprising a plurality of stages of the above shift register unit; in addition to the first stage shift register unit, the input of each stage of the shift register unit and the carry of the shift register unit of the previous stage The signal output is connected.
- the first embodiment of the shift register of the present invention is constructed by connecting N stages of shift register units as a row scanner of an active matrix, where N is usually the number of rows of the active matrix, N Is a positive integer;
- the Sl, S2, and Sn SNs respectively indicate a first stage shift register unit, a second stage shift register unit, an nth stage shift register unit, and an Nth stage shift register unit;
- Each shift register unit is respectively connected to the first clock signal input end, the second clock signal input end, the first low level output end and the second low level output end;
- the clock signal input to the first clock signal input terminal and the clock signal input to the second clock signal input end are opposite in phase, and the duty ratio is 50%;
- the input terminal IN of the first stage shift register is connected to the initial pulse signal STV, and the STV is active high;
- each shift register has two outputs: CA ( n) is a carry signal output terminal, which is connected to the input terminal IN of the next stage shift register unit; OUT (n) is a drive signal output terminal, which is connected to the row scan line Gn of the active matrix; wherein n is positive An integer, and n is less than or equal to N;
- the clock control signals of the adjacent two-stage shift register unit are inverted with each other, for example: if the first clock input end of the first stage shift register unit is connected to the first clock signal CLK1, the second stage of the first stage shift register unit The clock signal input terminal is connected to the second clock signal CLK2, and the first stage shift The first clock signal input end of the second stage shift register unit adjacent to the bit register unit is connected to the second clock signal CLK2, and the second clock signal input end of the second stage shift register unit is connected to the first clock signal CLK1.
- a second embodiment of the shift register of the present invention is based on the first embodiment of the shift register of the present invention, and the second embodiment of the shift register of the present invention
- a seventh embodiment, an eighth embodiment, a ninth embodiment or a tenth embodiment comprising the shift register unit of the present invention
- the second embodiment of the shift register of the present invention differs from the first embodiment of the shift register of the present invention in that: except for the last stage shift register unit, each stage of the shift register unit
- the cut-off control signal input terminal is connected to the cut-off control signal output terminal of the next-stage shift register unit.
- Embodiments of the present invention also provide a display device including the shift register as described in the above embodiments, and the display device may include a liquid crystal display device such as a liquid crystal panel, a liquid crystal television, a mobile phone, or a liquid crystal display.
- the display device may further include an organic light emitting display or other type of display device such as an electronic reader or the like.
- the shift register can be used as a scanning circuit or a gate driving circuit of the display device to provide a progressive scanning function for sending a scanning signal to the display area.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Shift Register Type Memory (AREA)
- Liquid Crystal Display Device Control (AREA)
- Control Of El Displays (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/995,313 US9177666B2 (en) | 2012-04-13 | 2012-12-21 | Shift register unit and driving method thereof, shift register and display apparatus |
EP12852476.6A EP2838079B1 (en) | 2012-04-13 | 2012-12-21 | Shift register unit and driving method for the same, shift register, and display device |
KR1020137018154A KR101613000B1 (ko) | 2012-04-13 | 2012-12-21 | 시프트 레지스터 유닛 및 그 구동 방법, 시프트 레지스터 및 디스플레이 장치 |
JP2015504840A JP6114378B2 (ja) | 2012-04-13 | 2012-12-21 | シフトレジスタ素子及びその駆動方法、並びにシフトレジスタを備えた表示装置 |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201210109688 | 2012-04-13 | ||
CN201210109688.8 | 2012-04-13 | ||
CN201210269029.0A CN102779478B (zh) | 2012-04-13 | 2012-07-30 | 移位寄存器单元及其驱动方法、移位寄存器和显示装置 |
CN201210269029.0 | 2012-07-30 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2013152604A1 true WO2013152604A1 (zh) | 2013-10-17 |
Family
ID=47124382
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2012/087211 WO2013152604A1 (zh) | 2012-04-13 | 2012-12-21 | 移位寄存器单元及其驱动方法、移位寄存器和显示装置 |
Country Status (6)
Country | Link |
---|---|
US (1) | US9177666B2 (zh) |
EP (1) | EP2838079B1 (zh) |
JP (1) | JP6114378B2 (zh) |
KR (1) | KR101613000B1 (zh) |
CN (2) | CN102779478B (zh) |
WO (1) | WO2013152604A1 (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104575420A (zh) * | 2014-12-19 | 2015-04-29 | 深圳市华星光电技术有限公司 | 一种扫描驱动电路 |
JP2015528974A (ja) * | 2012-07-30 | 2015-10-01 | 京東方科技集團股▲ふん▼有限公司 | シフトレジスタユニット、シフトレジスタ及び表示装置 |
Families Citing this family (71)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101552408B1 (ko) * | 2010-06-25 | 2015-09-10 | 샤프 가부시키가이샤 | 주사 신호선 구동 회로 및 주사 신호선 구동 방법 |
CN102779478B (zh) * | 2012-04-13 | 2015-05-27 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、移位寄存器和显示装置 |
TWI519073B (zh) * | 2013-05-28 | 2016-01-21 | 友達光電股份有限公司 | 移位暫存器電路及其操作方法 |
KR102102902B1 (ko) | 2013-05-30 | 2020-04-21 | 엘지디스플레이 주식회사 | 쉬프트 레지스터 |
US20140354655A1 (en) * | 2013-06-04 | 2014-12-04 | Qualcomm Mems Technologies, Inc. | Reducing floating node leakage current with a feedback transistor |
CN103413514A (zh) * | 2013-07-27 | 2013-11-27 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器和显示装置 |
CN103927982B (zh) * | 2014-03-24 | 2016-08-17 | 京东方科技集团股份有限公司 | 像素电路及其驱动方法、显示装置 |
CN103956137B (zh) * | 2014-04-17 | 2017-03-29 | 京东方科技集团股份有限公司 | 栅极驱动电路及方法、阵列基板行驱动电路和显示装置 |
CN103985341B (zh) * | 2014-04-30 | 2016-04-20 | 京东方科技集团股份有限公司 | 一种移位寄存器单元、栅极驱动电路和显示装置 |
US10810920B2 (en) * | 2014-05-02 | 2020-10-20 | Lg Display Co., Ltd. | Shift register and display device using the same |
CN104050910B (zh) * | 2014-06-16 | 2016-08-31 | 京东方科技集团股份有限公司 | 移位寄存器单元、栅极驱动电路及显示面板 |
CN104050918B (zh) * | 2014-06-16 | 2016-02-03 | 上海和辉光电有限公司 | 像素单元驱动电路及显示装置 |
KR101572378B1 (ko) * | 2014-08-04 | 2015-11-27 | 엘지디스플레이 주식회사 | 터치 센서들을 가지는 표시장치 |
CN105446402B (zh) * | 2014-08-04 | 2017-03-15 | 北京大学深圳研究生院 | 可控电压源、移位寄存器及其单元和一种显示器 |
CN104318904B (zh) * | 2014-11-20 | 2017-08-01 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、移位寄存器、显示装置 |
CN104637430B (zh) * | 2015-01-05 | 2017-11-07 | 昆山龙腾光电有限公司 | 栅极驱动电路及显示装置 |
KR102386847B1 (ko) | 2015-01-15 | 2022-04-15 | 삼성디스플레이 주식회사 | 게이트 구동회로 및 이를 갖는 표시 장치 |
CN104537977B (zh) | 2015-01-20 | 2017-08-11 | 京东方科技集团股份有限公司 | 一种goa单元及驱动方法、goa电路和显示装置 |
CN104616618B (zh) * | 2015-03-09 | 2017-04-26 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器、显示面板及显示装置 |
CN104809973B (zh) * | 2015-04-09 | 2017-10-31 | 北京大学深圳研究生院 | 一种可适应负阈值电压的移位寄存器及其单元 |
CN106297624B (zh) * | 2015-06-11 | 2020-03-17 | 南京瀚宇彩欣科技有限责任公司 | 移位寄存器和显示装置 |
CN105427786B (zh) * | 2015-11-19 | 2018-03-20 | 北京大学深圳研究生院 | 一种栅极驱动电路单元及栅极驱动电路 |
CN105448266B (zh) * | 2016-01-07 | 2018-01-12 | 武汉华星光电技术有限公司 | 栅极驱动电路和使用栅极驱动电路的液晶显示器 |
CN105609072B (zh) * | 2016-01-07 | 2018-03-27 | 武汉华星光电技术有限公司 | 栅极驱动电路和使用栅极驱动电路的液晶显示器 |
CN105702192B (zh) * | 2016-03-07 | 2019-01-11 | 北京大学深圳研究生院 | 移位寄存器单元、移位寄存器、栅极驱动电路及显示装置 |
CN105654905B (zh) * | 2016-03-30 | 2018-01-26 | 京东方科技集团股份有限公司 | 移位寄存器及其驱动方法、驱动电路和显示装置 |
KR102573847B1 (ko) * | 2016-04-08 | 2023-09-04 | 삼성디스플레이 주식회사 | 게이트 구동 장치 및 이를 포함하는 표시 장치 |
KR102457481B1 (ko) * | 2016-04-14 | 2022-10-24 | 삼성디스플레이 주식회사 | 게이트 구동회로 및 그것을 포함하는 표시 장치 |
US11107388B2 (en) * | 2016-04-29 | 2021-08-31 | Lg Display Co., Ltd. | Gate driving circuit and display device using the same |
CN106157867B (zh) * | 2016-06-24 | 2019-04-02 | 京东方科技集团股份有限公司 | 移位寄存器单元、驱动方法、栅极驱动电路和显示装置 |
WO2018003931A1 (ja) * | 2016-07-01 | 2018-01-04 | シャープ株式会社 | Tft回路およびシフトレジスタ回路 |
CN106297697B (zh) * | 2016-08-29 | 2017-09-15 | 京东方科技集团股份有限公司 | 移位寄存器及其操作方法 |
CN106297634B (zh) * | 2016-08-31 | 2019-05-10 | 上海天马微电子有限公司 | 一种移位寄存器、栅极驱动电路及驱动方法 |
CN106251817B (zh) * | 2016-08-31 | 2019-01-18 | 深圳市华星光电技术有限公司 | 一种goa驱动电路 |
CN106448592B (zh) * | 2016-10-18 | 2018-11-02 | 深圳市华星光电技术有限公司 | Goa驱动电路及液晶显示装置 |
KR102484185B1 (ko) * | 2016-10-31 | 2023-01-04 | 엘지디스플레이 주식회사 | 게이트 구동 회로와 이를 이용한 표시장치 |
KR20180067948A (ko) * | 2016-12-13 | 2018-06-21 | 엘지디스플레이 주식회사 | 시프트 레지스터 및 이를 포함하는 게이트 구동회로 |
CN106486049B (zh) * | 2017-01-04 | 2017-10-31 | 京东方科技集团股份有限公司 | 移位寄存器单元、驱动方法、goa电路和显示装置 |
CN106504692B (zh) * | 2017-01-05 | 2020-02-11 | 京东方科技集团股份有限公司 | 一种移位寄存器、其驱动方法、栅极驱动电路及显示装置 |
KR101989609B1 (ko) * | 2017-05-10 | 2019-09-30 | 성균관대학교산학협력단 | 게이트 드라이버 회로 및 이를 포함하는 디스플레이 장치 |
CN107452425B (zh) | 2017-08-16 | 2021-02-26 | 京东方科技集团股份有限公司 | 移位寄存器单元、驱动方法、栅极驱动电路和显示装置 |
CN109410811B (zh) * | 2017-08-17 | 2020-11-06 | 京东方科技集团股份有限公司 | 一种移位寄存器、栅极驱动电路及显示装置 |
KR102570824B1 (ko) * | 2017-10-31 | 2023-08-24 | 엘지디스플레이 주식회사 | 게이트 구동부 및 이를 포함한 전계발광 표시장치 |
CN107657983B (zh) * | 2017-11-09 | 2024-03-26 | 京东方科技集团股份有限公司 | 移位寄存器单元、驱动方法、栅极驱动电路及显示装置 |
KR101967378B1 (ko) * | 2018-01-15 | 2019-04-09 | 성균관대학교산학협력단 | 게이트 구동 회로 및 이를 포함하는 디스플레이 장치 |
CN107978276B (zh) * | 2018-01-19 | 2019-08-23 | 昆山国显光电有限公司 | 级电路、扫描驱动器及显示装置 |
CN108447438B (zh) * | 2018-04-10 | 2020-12-08 | 京东方科技集团股份有限公司 | 显示装置、栅极驱动电路、移位寄存器及其控制方法 |
CN108511025B (zh) | 2018-04-12 | 2020-06-16 | 京东方科技集团股份有限公司 | 一种移位寄存器单元、栅极驱动电路及显示装置 |
CN108538244B (zh) * | 2018-04-20 | 2020-04-24 | 上海天马有机发光显示技术有限公司 | 一种移位寄存器及其驱动方法、发射驱动电路和显示装置 |
CN108877718B (zh) * | 2018-07-24 | 2021-02-02 | 武汉华星光电技术有限公司 | Goa电路及显示装置 |
CN108648686B (zh) * | 2018-07-27 | 2021-01-26 | 京东方科技集团股份有限公司 | 移位寄存器单元及栅极驱动电路 |
CN109584816B (zh) * | 2018-11-14 | 2020-06-23 | 成都中电熊猫显示科技有限公司 | 栅极驱动电路和栅极驱动器 |
CN109272963B (zh) * | 2018-11-14 | 2020-03-03 | 成都中电熊猫显示科技有限公司 | 栅极驱动电路和栅极驱动器 |
CN109712552A (zh) * | 2019-02-12 | 2019-05-03 | 深圳市华星光电半导体显示技术有限公司 | Goa电路及显示面板 |
CN111341250B (zh) * | 2019-03-07 | 2021-05-14 | 友达光电股份有限公司 | 移位寄存器与电子装置 |
CN110111715B (zh) * | 2019-04-22 | 2023-02-28 | 深圳市华星光电半导体显示技术有限公司 | Goa电路及显示面板 |
CN110111831B (zh) * | 2019-04-24 | 2021-08-06 | 厦门天马微电子有限公司 | 移位寄存器、栅极驱动电路及显示装置 |
CN110136653B (zh) * | 2019-05-29 | 2022-05-13 | 合肥京东方卓印科技有限公司 | 移位寄存器、栅极驱动电路及显示装置 |
CN110335572B (zh) | 2019-06-27 | 2021-10-01 | 重庆惠科金渝光电科技有限公司 | 阵列基板行驱动电路单元与其驱动电路及液晶显示面板 |
CN110428772B (zh) * | 2019-08-30 | 2021-09-24 | 京东方科技集团股份有限公司 | 移位寄存器及其驱动方法、栅极驱动电路、显示面板 |
CN110517622A (zh) * | 2019-09-05 | 2019-11-29 | 合肥鑫晟光电科技有限公司 | 移位寄存器单元及其驱动方法、栅极驱动电路、显示装置 |
CN110610676B (zh) * | 2019-09-30 | 2021-10-26 | 合肥京东方卓印科技有限公司 | 显示装置、栅极驱动电路、移位寄存电路及其驱动方法 |
CN110808012B (zh) * | 2019-11-28 | 2021-02-26 | 京东方科技集团股份有限公司 | 像素电路、移位寄存器单元、栅极驱动电路和显示装置 |
TWI728698B (zh) * | 2020-02-14 | 2021-05-21 | 友達光電股份有限公司 | 液晶顯示器(lcd)驅動電路 |
RU2726266C1 (ru) * | 2020-02-20 | 2020-07-10 | Открытое Акционерное Общество "Информационные Технологии И Коммуникационные Системы" | Способ работы регистра сдвига с линейной обратной связью |
CN111754951A (zh) * | 2020-07-15 | 2020-10-09 | 武汉华星光电技术有限公司 | 一种mog电路及显示面板 |
KR20220034470A (ko) * | 2020-09-11 | 2022-03-18 | 엘지디스플레이 주식회사 | 스캔 드라이버 및 이를 포함하는 유기 발광 표시 장치 |
KR20230040221A (ko) * | 2021-09-15 | 2023-03-22 | 에스케이하이닉스 주식회사 | 쉬프트레지스터 및 쉬프트레지스터를 포함하는 전자장치 |
WO2023230835A1 (en) * | 2022-05-31 | 2023-12-07 | Boe Technology Group Co., Ltd. | Scan circuit, display substrate, and display apparatus |
CN115691382A (zh) * | 2022-09-26 | 2023-02-03 | 武汉天马微电子有限公司 | 一种移位寄存电路、显示面板及显示装置 |
WO2024130493A1 (zh) * | 2022-12-19 | 2024-06-27 | 京东方科技集团股份有限公司 | 驱动电路、驱动方法、驱动模组和显示装置 |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101093647A (zh) * | 2006-06-21 | 2007-12-26 | 三星电子株式会社 | 栅极驱动电路及具有该栅极驱动电路的显示装置 |
US20080048712A1 (en) * | 2006-08-24 | 2008-02-28 | Samsung Electronics Co., Ltd. | Gate driving circuit and display apparatus having the same |
KR20090050358A (ko) * | 2007-11-15 | 2009-05-20 | 엘지디스플레이 주식회사 | 쉬프트 레지스터 |
CN101650506A (zh) * | 2008-08-14 | 2010-02-17 | 三星电子株式会社 | 栅极驱动电路 |
CN102117659A (zh) * | 2009-12-30 | 2011-07-06 | 乐金显示有限公司 | 移位寄存器和使用移位寄存器的显示设备 |
CN102779478A (zh) * | 2012-04-13 | 2012-11-14 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、移位寄存器和显示装置 |
CN102819998A (zh) * | 2012-07-30 | 2012-12-12 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器和显示装置 |
CN202736497U (zh) * | 2012-07-30 | 2013-02-13 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器和显示装置 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5949398A (en) * | 1996-04-12 | 1999-09-07 | Thomson Multimedia S.A. | Select line driver for a display matrix with toggling backplane |
KR101032945B1 (ko) * | 2004-03-12 | 2011-05-09 | 삼성전자주식회사 | 시프트 레지스터 및 이를 포함하는 표시 장치 |
TWI281673B (en) * | 2005-02-21 | 2007-05-21 | Au Optronics Corp | Shift registers, display panels using same, and improving methods for leakage current |
KR101192777B1 (ko) * | 2005-12-02 | 2012-10-18 | 엘지디스플레이 주식회사 | 쉬프트 레지스터 |
JP4912023B2 (ja) * | 2006-04-25 | 2012-04-04 | 三菱電機株式会社 | シフトレジスタ回路 |
US8174478B2 (en) * | 2006-06-12 | 2012-05-08 | Samsung Electronics Co., Ltd. | Gate driving circuit and display apparatus having the same |
US7936332B2 (en) * | 2006-06-21 | 2011-05-03 | Samsung Electronics Co., Ltd. | Gate driving circuit having reduced ripple effect and display apparatus having the same |
KR101533743B1 (ko) * | 2008-01-29 | 2015-07-06 | 삼성디스플레이 주식회사 | 게이트 구동회로 및 이를 갖는 표시장치 |
TW201015510A (en) * | 2008-10-06 | 2010-04-16 | Chi Mei Optoelectronics Corp | Shift register circuit and display module |
KR101478667B1 (ko) * | 2008-10-16 | 2015-01-02 | 삼성디스플레이 주식회사 | 표시 장치 및 이의 구동 방법 |
KR101605433B1 (ko) * | 2009-11-26 | 2016-03-23 | 삼성디스플레이 주식회사 | 표시 패널 |
JP5436324B2 (ja) * | 2010-05-10 | 2014-03-05 | 三菱電機株式会社 | シフトレジスタ回路 |
KR101419248B1 (ko) * | 2012-09-28 | 2014-07-15 | 엘지디스플레이 주식회사 | 쉬프트 레지스터 |
-
2012
- 2012-07-30 CN CN201210269029.0A patent/CN102779478B/zh active Active
- 2012-07-30 CN CN2012203755052U patent/CN202677790U/zh not_active Expired - Lifetime
- 2012-12-21 KR KR1020137018154A patent/KR101613000B1/ko active IP Right Grant
- 2012-12-21 US US13/995,313 patent/US9177666B2/en active Active
- 2012-12-21 EP EP12852476.6A patent/EP2838079B1/en active Active
- 2012-12-21 WO PCT/CN2012/087211 patent/WO2013152604A1/zh active Application Filing
- 2012-12-21 JP JP2015504840A patent/JP6114378B2/ja active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101093647A (zh) * | 2006-06-21 | 2007-12-26 | 三星电子株式会社 | 栅极驱动电路及具有该栅极驱动电路的显示装置 |
US20080048712A1 (en) * | 2006-08-24 | 2008-02-28 | Samsung Electronics Co., Ltd. | Gate driving circuit and display apparatus having the same |
KR20090050358A (ko) * | 2007-11-15 | 2009-05-20 | 엘지디스플레이 주식회사 | 쉬프트 레지스터 |
CN101650506A (zh) * | 2008-08-14 | 2010-02-17 | 三星电子株式会社 | 栅极驱动电路 |
CN102117659A (zh) * | 2009-12-30 | 2011-07-06 | 乐金显示有限公司 | 移位寄存器和使用移位寄存器的显示设备 |
CN102779478A (zh) * | 2012-04-13 | 2012-11-14 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、移位寄存器和显示装置 |
CN102819998A (zh) * | 2012-07-30 | 2012-12-12 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器和显示装置 |
CN202736497U (zh) * | 2012-07-30 | 2013-02-13 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器和显示装置 |
Non-Patent Citations (1)
Title |
---|
See also references of EP2838079A4 * |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2015528974A (ja) * | 2012-07-30 | 2015-10-01 | 京東方科技集團股▲ふん▼有限公司 | シフトレジスタユニット、シフトレジスタ及び表示装置 |
CN104575420A (zh) * | 2014-12-19 | 2015-04-29 | 深圳市华星光电技术有限公司 | 一种扫描驱动电路 |
CN104575420B (zh) * | 2014-12-19 | 2017-01-11 | 深圳市华星光电技术有限公司 | 一种扫描驱动电路 |
Also Published As
Publication number | Publication date |
---|---|
EP2838079A4 (en) | 2015-11-25 |
JP2015518625A (ja) | 2015-07-02 |
CN102779478B (zh) | 2015-05-27 |
EP2838079B1 (en) | 2022-09-07 |
US9177666B2 (en) | 2015-11-03 |
JP6114378B2 (ja) | 2017-04-12 |
US20140093028A1 (en) | 2014-04-03 |
CN102779478A (zh) | 2012-11-14 |
EP2838079A1 (en) | 2015-02-18 |
KR20130139328A (ko) | 2013-12-20 |
CN202677790U (zh) | 2013-01-16 |
KR101613000B1 (ko) | 2016-04-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2013152604A1 (zh) | 移位寄存器单元及其驱动方法、移位寄存器和显示装置 | |
US10685616B2 (en) | Shift register circuit, method for driving the same, gate drive circuit, and display panel | |
KR101493186B1 (ko) | 시프트 레지스터 유닛, 시프트 레지스터 및 디스플레이 장치 | |
USRE49782E1 (en) | Shift register and driving method thereof gate driving circuit and display apparatus | |
US9620241B2 (en) | Shift register unit, method for driving the same, shift register and display device | |
JP5535374B2 (ja) | 走査信号線駆動回路およびそれを備えた表示装置 | |
US8957882B2 (en) | Gate drive circuit and display apparatus having the same | |
KR101552420B1 (ko) | 주사 신호선 구동 회로, 그것을 구비한 표시 장치 및 주사 신호선의 구동 방법 | |
US10146362B2 (en) | Shift register unit, a shift register, a driving method, and an array substrate | |
JP2018088301A (ja) | 単位シフトレジスタ回路、シフトレジスタ回路、単位シフトレジスタ回路の制御方法及び表示装置 | |
US20180211606A1 (en) | Shift register circuit and driving method therefor, gate line driving circuit and array substrate | |
US7760846B2 (en) | Shift register and liquid crystal display (LCD) | |
US10706803B2 (en) | Shift register circuit | |
WO2013143316A1 (zh) | 移位寄存器单元、移位寄存器电路、阵列基板及显示器件 | |
WO2014161229A1 (zh) | 移位寄存器单元、移位寄存器和显示装置 | |
JPWO2011114562A1 (ja) | 走査信号線駆動回路およびそれを備えた表示装置、ならびに走査信号線の駆動方法 | |
WO2017107294A1 (zh) | Goa电路及液晶显示装置 | |
US20180330667A1 (en) | Gate Driving Unit, Gate Driving Circuit, Display Driving Circuit and Display Device | |
KR20170138075A (ko) | 액정 디스플레이 장치 및 그 게이트 드라이버 | |
WO2016136528A1 (ja) | シフトレジスタ回路およびそれを備えた表示装置 | |
CN107112051B (zh) | 单位移位寄存器电路、移位寄存器电路、单位移位寄存器电路的控制方法及显示装置 | |
US11159196B1 (en) | Gate driver on array circuit | |
US20210272492A1 (en) | Start signal generation circuit, driving method and display device | |
JP2019091516A (ja) | シフトレジスタおよびそれを備えた表示装置 | |
CN107909958B (zh) | Goa电路单元、goa电路及显示面板 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 2012852476 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 13995313 Country of ref document: US |
|
ENP | Entry into the national phase |
Ref document number: 2015504840 Country of ref document: JP Kind code of ref document: A |
|
ENP | Entry into the national phase |
Ref document number: 20137018154 Country of ref document: KR Kind code of ref document: A |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12852476 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |