US20220384443A1 - Semiconductor device and manufacturing method thereof - Google Patents
Semiconductor device and manufacturing method thereof Download PDFInfo
- Publication number
- US20220384443A1 US20220384443A1 US17/882,728 US202217882728A US2022384443A1 US 20220384443 A1 US20220384443 A1 US 20220384443A1 US 202217882728 A US202217882728 A US 202217882728A US 2022384443 A1 US2022384443 A1 US 2022384443A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- oxide semiconductor
- oxide
- wiring
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 342
- 238000004519 manufacturing process Methods 0.000 title description 6
- 230000015572 biosynthetic process Effects 0.000 claims abstract description 66
- 229910052760 oxygen Inorganic materials 0.000 claims description 56
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 54
- 239000001301 oxygen Substances 0.000 claims description 54
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 17
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 16
- 229910052710 silicon Inorganic materials 0.000 claims description 13
- 239000010703 silicon Substances 0.000 claims description 13
- 239000010410 layer Substances 0.000 abstract description 264
- 238000000034 method Methods 0.000 abstract description 54
- 239000007789 gas Substances 0.000 abstract description 44
- 239000001257 hydrogen Substances 0.000 abstract description 39
- 229910052739 hydrogen Inorganic materials 0.000 abstract description 39
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 abstract description 33
- 239000011241 protective layer Substances 0.000 abstract description 13
- 238000005468 ion implantation Methods 0.000 abstract description 9
- 125000004429 atom Chemical group 0.000 description 98
- 239000011701 zinc Substances 0.000 description 92
- 125000004430 oxygen atom Chemical group O* 0.000 description 67
- 239000000758 substrate Substances 0.000 description 59
- 238000010438 heat treatment Methods 0.000 description 51
- 239000002019 doping agent Substances 0.000 description 43
- 229910052751 metal Inorganic materials 0.000 description 42
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 41
- 230000002829 reductive effect Effects 0.000 description 39
- 239000013078 crystal Substances 0.000 description 38
- 239000002184 metal Substances 0.000 description 37
- 239000000463 material Substances 0.000 description 34
- 239000003990 capacitor Substances 0.000 description 33
- 229910052738 indium Inorganic materials 0.000 description 31
- 238000000151 deposition Methods 0.000 description 29
- 239000010408 film Substances 0.000 description 29
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 28
- 230000008021 deposition Effects 0.000 description 28
- 229910052733 gallium Inorganic materials 0.000 description 25
- 229910052725 zinc Inorganic materials 0.000 description 24
- 239000012298 atmosphere Substances 0.000 description 23
- 238000004544 sputter deposition Methods 0.000 description 21
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 20
- 229910052757 nitrogen Inorganic materials 0.000 description 20
- 239000012535 impurity Substances 0.000 description 18
- 206010021143 Hypoxia Diseases 0.000 description 14
- 238000010586 diagram Methods 0.000 description 14
- 239000011787 zinc oxide Substances 0.000 description 14
- 229910052581 Si3N4 Inorganic materials 0.000 description 13
- 229910020994 Sn-Zn Inorganic materials 0.000 description 13
- 229910009069 Sn—Zn Inorganic materials 0.000 description 13
- 239000000203 mixture Substances 0.000 description 13
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 13
- 229910052718 tin Inorganic materials 0.000 description 13
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 11
- 229910052782 aluminium Inorganic materials 0.000 description 11
- 238000004458 analytical method Methods 0.000 description 11
- PJXISJQVUVHSOJ-UHFFFAOYSA-N indium(iii) oxide Chemical compound [O-2].[O-2].[O-2].[In+3].[In+3] PJXISJQVUVHSOJ-UHFFFAOYSA-N 0.000 description 11
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 11
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 10
- 229910052786 argon Inorganic materials 0.000 description 10
- 230000000694 effects Effects 0.000 description 10
- 230000006870 function Effects 0.000 description 10
- 229910044991 metal oxide Inorganic materials 0.000 description 10
- 150000004706 metal oxides Chemical class 0.000 description 10
- 230000007547 defect Effects 0.000 description 9
- 230000008569 process Effects 0.000 description 9
- 239000010936 titanium Substances 0.000 description 9
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 8
- 239000000956 alloy Substances 0.000 description 8
- 150000002500 ions Chemical class 0.000 description 8
- 229910052719 titanium Inorganic materials 0.000 description 8
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 description 7
- 239000011521 glass Substances 0.000 description 7
- 150000002431 hydrogen Chemical class 0.000 description 7
- 239000011261 inert gas Substances 0.000 description 7
- 238000004151 rapid thermal annealing Methods 0.000 description 7
- 230000009467 reduction Effects 0.000 description 7
- 238000001228 spectrum Methods 0.000 description 7
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 6
- 239000002156 adsorbate Substances 0.000 description 6
- QZQVBEXLDFYHSR-UHFFFAOYSA-N gallium(III) oxide Inorganic materials O=[Ga]O[Ga]=O QZQVBEXLDFYHSR-UHFFFAOYSA-N 0.000 description 6
- 239000002356 single layer Substances 0.000 description 6
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 6
- 229910018137 Al-Zn Inorganic materials 0.000 description 5
- 229910018573 Al—Zn Inorganic materials 0.000 description 5
- 229910045601 alloy Inorganic materials 0.000 description 5
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 239000011651 chromium Substances 0.000 description 5
- 238000003795 desorption Methods 0.000 description 5
- 230000002349 favourable effect Effects 0.000 description 5
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 5
- 229910003437 indium oxide Inorganic materials 0.000 description 5
- 239000011159 matrix material Substances 0.000 description 5
- 239000007769 metal material Substances 0.000 description 5
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 5
- 239000012299 nitrogen atmosphere Substances 0.000 description 5
- 230000002093 peripheral effect Effects 0.000 description 5
- 238000009832 plasma treatment Methods 0.000 description 5
- 238000001004 secondary ion mass spectrometry Methods 0.000 description 5
- 239000003381 stabilizer Substances 0.000 description 5
- 229910052724 xenon Inorganic materials 0.000 description 5
- FHNFHKCVQCLJFQ-UHFFFAOYSA-N xenon atom Chemical compound [Xe] FHNFHKCVQCLJFQ-UHFFFAOYSA-N 0.000 description 5
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 4
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 4
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 4
- 229910020868 Sn-Ga-Zn Inorganic materials 0.000 description 4
- 230000015556 catabolic process Effects 0.000 description 4
- 229910052804 chromium Inorganic materials 0.000 description 4
- 239000010949 copper Substances 0.000 description 4
- 230000003247 decreasing effect Effects 0.000 description 4
- 238000006731 degradation reaction Methods 0.000 description 4
- 229910052735 hafnium Inorganic materials 0.000 description 4
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 4
- 239000011777 magnesium Substances 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- 229910018120 Al-Ga-Zn Inorganic materials 0.000 description 3
- 108010083687 Ion Pumps Proteins 0.000 description 3
- 229910003023 Mg-Al Inorganic materials 0.000 description 3
- MWUXSHHQAYIFBG-UHFFFAOYSA-N Nitric oxide Chemical compound O=[N] MWUXSHHQAYIFBG-UHFFFAOYSA-N 0.000 description 3
- 229910020833 Sn-Al-Zn Inorganic materials 0.000 description 3
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 3
- WGLPBDUCMAPZCE-UHFFFAOYSA-N Trioxochromium Chemical compound O=[Cr](=O)=O WGLPBDUCMAPZCE-UHFFFAOYSA-N 0.000 description 3
- HCHKCACWOHOZIP-UHFFFAOYSA-N Zinc Chemical compound [Zn] HCHKCACWOHOZIP-UHFFFAOYSA-N 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 229910000423 chromium oxide Inorganic materials 0.000 description 3
- 150000001875 compounds Chemical class 0.000 description 3
- 239000004020 conductor Substances 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- AJNVQOSZGJRYEI-UHFFFAOYSA-N digallium;oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[Ga+3].[Ga+3] AJNVQOSZGJRYEI-UHFFFAOYSA-N 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 229910001195 gallium oxide Inorganic materials 0.000 description 3
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 3
- 229910052736 halogen Inorganic materials 0.000 description 3
- 150000002367 halogens Chemical class 0.000 description 3
- 125000004435 hydrogen atom Chemical group [H]* 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- SHXXPRJOPFJRHA-UHFFFAOYSA-K iron(iii) fluoride Chemical compound F[Fe](F)F SHXXPRJOPFJRHA-UHFFFAOYSA-K 0.000 description 3
- 239000003446 ligand Substances 0.000 description 3
- 239000011572 manganese Substances 0.000 description 3
- -1 moisture Chemical class 0.000 description 3
- 229910052759 nickel Inorganic materials 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 230000001590 oxidative effect Effects 0.000 description 3
- 238000005001 rutherford backscattering spectroscopy Methods 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 239000010409 thin film Substances 0.000 description 3
- XOLBLPGZBRYERU-UHFFFAOYSA-N tin dioxide Chemical compound O=[Sn]=O XOLBLPGZBRYERU-UHFFFAOYSA-N 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 3
- 101001047514 Bos taurus Lethal(2) giant larvae protein homolog 1 Proteins 0.000 description 2
- MYMOFIZGZYHOMD-UHFFFAOYSA-N Dioxygen Chemical compound O=O MYMOFIZGZYHOMD-UHFFFAOYSA-N 0.000 description 2
- 102100040844 Dual specificity protein kinase CLK2 Human genes 0.000 description 2
- 101000749291 Homo sapiens Dual specificity protein kinase CLK2 Proteins 0.000 description 2
- 229910052779 Neodymium Inorganic materials 0.000 description 2
- GQPLMRYTRLFLPF-UHFFFAOYSA-N Nitrous Oxide Chemical compound [O-][N+]#N GQPLMRYTRLFLPF-UHFFFAOYSA-N 0.000 description 2
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 description 2
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 2
- 229910020944 Sn-Mg Inorganic materials 0.000 description 2
- 229910020923 Sn-O Inorganic materials 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- 229910009369 Zn Mg Inorganic materials 0.000 description 2
- 229910007573 Zn-Mg Inorganic materials 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 238000002425 crystallisation Methods 0.000 description 2
- 230000008025 crystallization Effects 0.000 description 2
- 238000009826 distribution Methods 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 230000008030 elimination Effects 0.000 description 2
- 238000003379 elimination reaction Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 230000014509 gene expression Effects 0.000 description 2
- 150000004678 hydrides Chemical class 0.000 description 2
- 125000002887 hydroxy group Chemical group [H]O* 0.000 description 2
- 229910052742 iron Inorganic materials 0.000 description 2
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 2
- 239000004973 liquid crystal related substance Substances 0.000 description 2
- 229910052748 manganese Inorganic materials 0.000 description 2
- QEFYFXOXNSNQGX-UHFFFAOYSA-N neodymium atom Chemical compound [Nd] QEFYFXOXNSNQGX-UHFFFAOYSA-N 0.000 description 2
- QGLKJKCYBOYXKC-UHFFFAOYSA-N nonaoxidotritungsten Chemical compound O=[W]1(=O)O[W](=O)(=O)O[W](=O)(=O)O1 QGLKJKCYBOYXKC-UHFFFAOYSA-N 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 230000005855 radiation Effects 0.000 description 2
- 229910000077 silane Inorganic materials 0.000 description 2
- 238000004611 spectroscopical analysis Methods 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- JBQYATWDVHIOAR-UHFFFAOYSA-N tellanylidenegermanium Chemical compound [Te]=[Ge] JBQYATWDVHIOAR-UHFFFAOYSA-N 0.000 description 2
- 229910001887 tin oxide Inorganic materials 0.000 description 2
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 2
- 229910001930 tungsten oxide Inorganic materials 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229910052684 Cerium Inorganic materials 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 102100040862 Dual specificity protein kinase CLK1 Human genes 0.000 description 1
- 229910052692 Dysprosium Inorganic materials 0.000 description 1
- 229910052691 Erbium Inorganic materials 0.000 description 1
- 229910052693 Europium Inorganic materials 0.000 description 1
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 1
- 229910052688 Gadolinium Inorganic materials 0.000 description 1
- 230000005355 Hall effect Effects 0.000 description 1
- 229910052689 Holmium Inorganic materials 0.000 description 1
- 101000749294 Homo sapiens Dual specificity protein kinase CLK1 Proteins 0.000 description 1
- DGAQECJNVWCQMB-PUAWFVPOSA-M Ilexoside XXIX Chemical compound C[C@@H]1CC[C@@]2(CC[C@@]3(C(=CC[C@H]4[C@]3(CC[C@@H]5[C@@]4(CC[C@@H](C5(C)C)OS(=O)(=O)[O-])C)C)[C@@H]2[C@]1(C)O)C)C(=O)O[C@H]6[C@@H]([C@H]([C@@H]([C@H](O6)CO)O)O)O.[Na+] DGAQECJNVWCQMB-PUAWFVPOSA-M 0.000 description 1
- 229910052765 Lutetium Inorganic materials 0.000 description 1
- FYYHWMGAXLPEAU-UHFFFAOYSA-N Magnesium Chemical compound [Mg] FYYHWMGAXLPEAU-UHFFFAOYSA-N 0.000 description 1
- PWHULOQIROXLJO-UHFFFAOYSA-N Manganese Chemical compound [Mn] PWHULOQIROXLJO-UHFFFAOYSA-N 0.000 description 1
- OKKJLVBELUTLKV-UHFFFAOYSA-N Methanol Chemical compound OC OKKJLVBELUTLKV-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910052777 Praseodymium Inorganic materials 0.000 description 1
- 229910052772 Samarium Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 229910052771 Terbium Inorganic materials 0.000 description 1
- 229910052775 Thulium Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910052769 Ytterbium Inorganic materials 0.000 description 1
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 239000005407 aluminoborosilicate glass Substances 0.000 description 1
- 239000005354 aluminosilicate glass Substances 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 229910052788 barium Inorganic materials 0.000 description 1
- DSAJWYNOEDNPEQ-UHFFFAOYSA-N barium atom Chemical compound [Ba] DSAJWYNOEDNPEQ-UHFFFAOYSA-N 0.000 description 1
- 229910052790 beryllium Inorganic materials 0.000 description 1
- ATBAMAFKBVZNFJ-UHFFFAOYSA-N beryllium atom Chemical compound [Be] ATBAMAFKBVZNFJ-UHFFFAOYSA-N 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000005388 borosilicate glass Substances 0.000 description 1
- 150000001721 carbon Chemical group 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- GWXLDORMOJMVQZ-UHFFFAOYSA-N cerium Chemical compound [Ce] GWXLDORMOJMVQZ-UHFFFAOYSA-N 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000002950 deficient Effects 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 229910001873 dinitrogen Inorganic materials 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- KBQHZAAAGSGFKK-UHFFFAOYSA-N dysprosium atom Chemical compound [Dy] KBQHZAAAGSGFKK-UHFFFAOYSA-N 0.000 description 1
- UYAHIZSMUZPPFV-UHFFFAOYSA-N erbium Chemical compound [Er] UYAHIZSMUZPPFV-UHFFFAOYSA-N 0.000 description 1
- OGPBJKLSAFTDLK-UHFFFAOYSA-N europium atom Chemical compound [Eu] OGPBJKLSAFTDLK-UHFFFAOYSA-N 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- UIWYJDYFSGRHKR-UHFFFAOYSA-N gadolinium atom Chemical compound [Gd] UIWYJDYFSGRHKR-UHFFFAOYSA-N 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- 229910052734 helium Inorganic materials 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- KJZYNXUDTRRSPN-UHFFFAOYSA-N holmium atom Chemical compound [Ho] KJZYNXUDTRRSPN-UHFFFAOYSA-N 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-M hydroxide Chemical compound [OH-] XLYOFNOQVPJJNP-UHFFFAOYSA-M 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 229910052743 krypton Inorganic materials 0.000 description 1
- DNNSSWSSYDEUBZ-UHFFFAOYSA-N krypton atom Chemical compound [Kr] DNNSSWSSYDEUBZ-UHFFFAOYSA-N 0.000 description 1
- 229910052747 lanthanoid Inorganic materials 0.000 description 1
- 150000002602 lanthanoids Chemical class 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- FZLIPJUXYLNCLC-UHFFFAOYSA-N lanthanum atom Chemical compound [La] FZLIPJUXYLNCLC-UHFFFAOYSA-N 0.000 description 1
- OHSVLFRHMCKCQY-UHFFFAOYSA-N lutetium atom Chemical compound [Lu] OHSVLFRHMCKCQY-UHFFFAOYSA-N 0.000 description 1
- 229910052749 magnesium Inorganic materials 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- QSHDDOUJBYECFT-UHFFFAOYSA-N mercury Chemical compound [Hg] QSHDDOUJBYECFT-UHFFFAOYSA-N 0.000 description 1
- 229910052753 mercury Inorganic materials 0.000 description 1
- 229910001507 metal halide Inorganic materials 0.000 description 1
- 150000005309 metal halides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910052754 neon Inorganic materials 0.000 description 1
- GKAOGPIIYCISHV-UHFFFAOYSA-N neon atom Chemical compound [Ne] GKAOGPIIYCISHV-UHFFFAOYSA-N 0.000 description 1
- 229960001730 nitrous oxide Drugs 0.000 description 1
- 235000013842 nitrous oxide Nutrition 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- SIWVEOZUMHYXCS-UHFFFAOYSA-N oxo(oxoyttriooxy)yttrium Chemical compound O=[Y]O[Y]=O SIWVEOZUMHYXCS-UHFFFAOYSA-N 0.000 description 1
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 238000005192 partition Methods 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- PUDIUYLPXJFUGB-UHFFFAOYSA-N praseodymium atom Chemical compound [Pr] PUDIUYLPXJFUGB-UHFFFAOYSA-N 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- KZUNJOHGWZRPMI-UHFFFAOYSA-N samarium atom Chemical compound [Sm] KZUNJOHGWZRPMI-UHFFFAOYSA-N 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 229910052706 scandium Inorganic materials 0.000 description 1
- SIXSYDAISGFNSX-UHFFFAOYSA-N scandium atom Chemical compound [Sc] SIXSYDAISGFNSX-UHFFFAOYSA-N 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- VSZWPYCFIRKVQL-UHFFFAOYSA-N selanylidenegallium;selenium Chemical compound [Se].[Se]=[Ga].[Se]=[Ga] VSZWPYCFIRKVQL-UHFFFAOYSA-N 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000011734 sodium Substances 0.000 description 1
- 229910052708 sodium Inorganic materials 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000000859 sublimation Methods 0.000 description 1
- 230000008022 sublimation Effects 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 229910001936 tantalum oxide Inorganic materials 0.000 description 1
- GZCRRIHWUXGPOV-UHFFFAOYSA-N terbium atom Chemical compound [Tb] GZCRRIHWUXGPOV-UHFFFAOYSA-N 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
- FRNOGLGSGLTDKL-UHFFFAOYSA-N thulium atom Chemical compound [Tm] FRNOGLGSGLTDKL-UHFFFAOYSA-N 0.000 description 1
- 238000001771 vacuum deposition Methods 0.000 description 1
- 229910052720 vanadium Inorganic materials 0.000 description 1
- GPPXJZIENCGNKB-UHFFFAOYSA-N vanadium Chemical compound [V]#[V] GPPXJZIENCGNKB-UHFFFAOYSA-N 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- NAWDYIZEMPQZHO-UHFFFAOYSA-N ytterbium Chemical compound [Yb] NAWDYIZEMPQZHO-UHFFFAOYSA-N 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H01L27/108—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/7869—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1207—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with devices in contact with the semiconductor body, i.e. bulk/SOI hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1222—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
- H01L27/1225—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1251—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs comprising TFTs having a different architecture, e.g. top- and bottom gate TFTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41733—Source or drain electrodes for field effect devices for thin film transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66969—Multistep manufacturing processes of devices having semiconductor bodies not comprising group 14 or group 13/15 materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78618—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/7869—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
- H01L29/78693—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate the semiconducting oxide being amorphous
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78696—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
Definitions
- An object is to provide a semiconductor device including a transistor in which variation in electric characteristics due to a short channel effect is less likely to be caused.
- an object is to provide a semiconductor device which can be easily miniaturized by formation of a source region and a drain region by a self-aligned process.
- an object is to provide a highly reliable semiconductor device.
- an embodiment of the present invention is a semiconductor device including an oxide semiconductor layer having crystallinity, a gate insulating layer, and a gate electrode.
- the oxide semiconductor layer includes a first oxide semiconductor region and a pair of second oxide semiconductor regions. The first oxide semiconductor region is sandwiched between the pair of second oxide semiconductor regions. The first oxide semiconductor region overlaps with the gate electrode with the gate insulating layer interposed therebetween.
- the first oxide semiconductor region includes a c-axis aligned crystalline oxide semiconductor (CAAC-OS).
- CAAC-OS includes crystal parts, in each of which a c-axis is aligned in a direction parallel to a normal vector of a surface where the CAAC-OS is formed or a normal vector of a surface of the CAAC-OS, triangular or hexagonal atomic arrangement which is seen from the direction perpendicular to the a-b plane is formed, and metal atoms are arranged in a layered manner or metal atoms and oxygen atoms are arranged in a layered manner when seen from the direction perpendicular to the c-axis.
- the oxide semiconductor can contain two or more elements selected from In, Ga, Sn, and Zn.
- the first oxide semiconductor region is a channel formation region of a transistor, and the pair of second oxide semiconductor regions is a source region and a drain region of the transistor.
- the carrier density of an oxide semiconductor region can be increased as the concentration of a dopant to be added is increased; however, carrier transfer is inhibited and the conductivity is decreased if the concentration of the dopant to be added is too high.
- An oxide semiconductor to which a dopant is added is used for a source region and a drain region, whereby a curve of a band edge of a channel formation region to which the dopant is not added can be small.
- the source region and the drain region are formed using a metal material, so that a curve of the band edge of the channel which is the oxide semiconductor region is not negligible, so that the effective channel length is decreased in some cases. This tendency becomes more remarkable as the channel length of a transistor is reduced.
- the SIMS analysis of the hydrogen concentration in the oxide semiconductor is described here. It is known that it is difficult to obtain accurate data in the proximity of a surface of a sample or in the proximity of an interface between stacked films formed using different materials by the SIMS analysis in principle. Thus, in the case where distributions of the hydrogen concentrations of the films in thickness directions are analyzed by SIMS, an average value in a region where the films are provided, the value is not greatly changed, and almost the same value can be obtained are employed as the hydrogen concentration. Further, in the case where the thickness of the film is small, a region where almost the same value can be obtained cannot be found in some cases due to the influence of the hydrogen concentration of the films adjacent to each other.
- a semiconductor device in which variation in electric characteristics due to a short channel effect is not easily caused.
- FIGS. 5 A and 5 B are a top view and a cross-sectional view illustrating an embodiment of the present invention.
- FIGS. 17 A to 17 C show a crystal structure of an oxide material
- a transistor is one mode of a semiconductor device and can achieve amplification of current or voltage, a switching operation for controlling conduction or non-conduction, or the like.
- a transistor in this specification includes an insulated-gate field effect transistor (IGFET) and a thin film transistor (TFT).
- electrode does not limit a function of a component.
- an “electrode” is sometimes used as part of a “wiring”, and vice versa.
- the term “electrode” or “wiring” can include the case where a plurality of “electrodes” or “wirings” is formed in an integrated manner.
- FIGS. 1 A and 1 B a transistor in which an oxide semiconductor is used for a channel and a manufacturing method thereof will be described with reference to FIGS. 1 A and 1 B , FIGS. 2 A and 2 B , FIGS. 3 A to 3 D , and FIGS. 4 A and 4 B .
- FIG. 1 A is a top view illustrating a structure of a transistor 100 which is one mode of a structure of a semiconductor device
- FIG. 1 B is a cross-sectional view illustrating a cross-sectional structure of a portion indicated by a chain line A 1 -A 2 in FIG. 1 A .
- a substrate and an insulating layer are omitted.
- the gate electrode 105 includes a gate electrode 105 a which is in contact with the gate insulating layer 104 and a gate electrode 105 b which is stacked over the gate electrode 105 a.
- a transistor 140 illustrated in FIGS. 2 A and 2 B includes, in addition to the structure of the transistor 100 , sidewalls 111 on side surfaces of the gate electrode 105 and a low-concentration region 103 d and a low-concentration region 103 e in regions of the oxide semiconductor layer 103 , which overlap with the sidewalls 111 .
- the low-concentration region 103 d is formed between the channel formation region 103 c and the source region 103 a
- the low-concentration region 103 e is formed between the channel formation region 103 c and the drain region 103 b .
- FIG. 2 A is a top view illustrating the structure of the transistor 140
- FIG. 2 B is a cross-sectional view illustrating a stacked structure of a portion indicated by a chain line B 1 -B 2 in FIG. 2 A .
- the low-concentration region 103 d and the low-concentration region 103 e are provided, whereby deterioration of transistor characteristics and the negative shift in threshold voltage due to a short channel effect can be reduced.
- FIGS. 3 A to 3 D and FIGS. 4 A and 4 B are cross-sectional views of the portion indicated by the chain line A 1 -A 2 in FIG. 1 A .
- the base layer 102 is formed with a thickness of greater than or equal to 50 nm and less than or equal to 300 nm, preferably greater than or equal to 100 nm and less than or equal to 200 nm over the substrate 101 .
- a glass substrate, a ceramic substrate, a plastic substrate that has high heat resistance enough to withstand a process temperature of this manufacturing process, or the like can be used.
- a metal substrate such as a stainless alloy, whose surface is provided with an insulating layer, may be used.
- charge is generated due to oxygen deficiency in the oxide semiconductor.
- part of oxygen deficiency in an oxide semiconductor serves as a donor to generate an electron which is a carrier.
- the threshold voltage of a transistor shifts in the negative direction. This tendency occurs remarkably in an oxygen deficiency caused on the back channel side.
- a back channel in this specification refers to the vicinity of an interface of the base layer in the oxide semiconductor. Sufficient release of oxygen from the base layer to the oxide semiconductor can compensate oxygen deficiency in the oxide semiconductor which causes negative shift of the threshold voltage.
- oxide semiconductor for example, indium oxide, tin oxide, zinc oxide, a two-component metal oxide such as an In—Zn-based oxide, a Sn—Zn-based oxide, an Al—Zn-based oxide, a Zn—Mg-based oxide, a Sn—Mg-based oxide, an In—Mg-based oxide, or an In—Ga-based oxide, a three-component metal oxide such as an In—Ga—Zn-based oxide (also referred to as IGZO), an In—Al—Zn-based oxide, an In—Sn—Zn-based oxide, a Sn—Ga—Zn-based oxide, an Al—Ga—Zn-based oxide, a Sn—Al—Zn-based oxide, an In—Hf—Zn-based oxide, an In—La—Zn-based oxide, an In—Ce—Zn-based oxide, an In—Pr—Zn-based oxide, an In—Nd—Zn-based oxide,
- the oxide semiconductor layer preferably includes In, more preferably In and Ga.
- a thin film expressed by the chemical formula, InMO 3 (ZnO) m (m>0), can be used.
- M represents one or more metal elements selected from Sn, Zn, Ga, Al, Mn, and Co.
- a material represented by In 3 SnO 5 (ZnO) n (n>0) may be used as the oxide semiconductor.
- the In—Sn—Zn-based oxide With the In—Sn—Zn-based oxide, a high mobility can be relatively easily obtained. However, the mobility can be increased by reducing the defect density in the bulk also in the case of using the In—Ga—Zn-based oxide.
- the oxide semiconductor may be either single crystal or non-single-crystal. In the latter case, the oxide semiconductor may be either amorphous or polycrystalline. Further, the oxide semiconductor may have either an amorphous structure including a crystalline portion or a non-amorphous structure.
- FIGS. 15 A to 15 E , FIGS. 16 A to 16 C , and FIGS. 17 A to 17 C the vertical direction corresponds to the c-axis direction and a plane perpendicular to the c-axis direction corresponds to the a-b plane, unless otherwise specified.
- an upper half and “a lower half” are simply used, they refer to an upper half above the a-b plane and a lower half below the a-b plane (an upper half and a lower half with respect to the a-b plane).
- O surrounded by a circle represents tetracoordinate O and O surrounded by a double circle represents tricoordinate O.
- a plurality of small groups forms a medium group
- a plurality of medium groups forms a large group (also referred to as a unit cell).
- FIG. 16 A illustrates a model of a medium group included in a stacked structure of an In—Sn—Zn-based oxide.
- FIG. 16 B illustrates a large group including three medium groups.
- FIG. 16 C illustrates an atomic arrangement in the case where the stacked structure in FIG. 16 B is observed from the c-axis direction.
- 16 A also illustrates a Zn atom proximate to one tetracoordinate O atom in a lower half and three tetracoordinate O atoms in an upper half, and a Zn atom proximate to one tetracoordinate O atom in an upper half and three tetracoordinate O atoms in a lower half.
- a Sn atom proximate to three tetracoordinate O atoms in each of an upper half and a lower half is bonded to an In atom proximate to one tetracoordinate O atom in each of an upper half and a lower half
- the In atom is bonded to a Zn atom proximate to three tetracoordinate O atoms in an upper half
- the Zn atom is bonded to an In atom proximate to three tetracoordinate O atoms in each of an upper half and a lower half through one tetracoordinate O atom in a lower half with respect to the Zn atom
- the In atom is bonded to a small group that includes two Zn atoms and is proximate to one tetracoordinate O atom in an upper half
- the small group is bonded to
- a four-component metal oxide such as an In—Sn—Ga—Zn-based oxide
- a three-component metal oxide such as an In—Ga—Zn-based oxide (also referred to as IGZO), an In—Al—Zn-based oxide, a Sn—Ga—Zn-based oxide, an Al—Ga—Zn-based oxide, a Sn—Al—Zn-based oxide, an In—Hf—Zn-based oxide, an In—La—Zn-based oxide, an In—Ce—Zn-based oxide, an In—Pr—Zn-based oxide, an In—Nd—Zn-based oxide, an In—Sm—Zn-based oxide, an In—Eu—Zn-based oxide, an In—Gd—Zn-based oxide, an In—Tb—Zn-based oxide, an In—Dy—Zn-based oxide, an In—Ho—Zn-based oxide, an In—Sn—Ga—Zn-based oxide
- FIG. 17 A illustrates a model of a medium group included in a stacked structure of an In—Ga—Zn-based oxide.
- a crystal of an In—Ga—Zn-based oxide can be obtained.
- a stacked structure of the obtained In—Ga—Zn-based oxide can be expressed as a composition formula, InGaO 3 (ZnO) n (n is a natural number).
- a first oxide semiconductor having a thickness of greater than or equal to 1 nm and less than or equal to 10 nm is formed over the base layer 102 by a sputtering method.
- the substrate temperature is set to higher than or equal to 200° C. and lower than or equal to 400° C. in formation of the first oxide semiconductor.
- the length of a pipe between the gas refiner and the deposition chamber is less than or equal to 5 m, preferably less than or equal to 1 m.
- the length of the pipe is less than or equal to 5 m or less than or equal to 1 m, the effect of the released gas from the pipe can be reduced accordingly.
- Evacuation of the deposition chamber is preferably performed with a rough vacuum pump, such as a dry pump, and a high vacuum pump, such as a sputter ion pump, a turbo molecular pump, or a cryopump, in appropriate combination.
- a rough vacuum pump such as a dry pump
- a high vacuum pump such as a sputter ion pump, a turbo molecular pump, or a cryopump
- an entrapment vacuum pump such as a cryopump, an ion pump, or a titanium sublimation pump is preferably used.
- the turbo molecular pump has an outstanding capability in evacuating a large-sized molecule, whereas it has a low capability in evacuating hydrogen or water.
- the distance between the substrate and the target is 170 mm
- the substrate temperature is 400° C.
- the pressure is 0.4 Pa
- the direct current (DC) power source is 0.5 kW.
- the dopant 106 is preferably added to the oxide semiconductor layer 103 by an ion doping method or an ion implantation method while the gate insulating layer 104 remains so as not to expose the oxide semiconductor layer 103 .
- the dopant 106 is added to the oxide semiconductor layer 103 through the gate insulating layer 104 , so that excessive damage to the oxide semiconductor layer 103 due to addition of the dopant 106 can be reduced.
- the interface between the oxide semiconductor layer 103 and the gate insulating layer 104 is kept clean, so that characteristics and reliability of the transistor are improved.
- the depth to which the dopant 106 is added (addition region) is easily controlled, so that the dopant 106 can be accurately added to the oxide semiconductor layer 103 .
- a silane gas is used as a main material, so that hydrogen remains in the insulating layer and is diffused; thus, the conductivity of the source region 103 a and the drain region 103 b can be further increased.
- the hydrogen concentration in the insulating layer 107 may be higher than or equal to 0.1 at. % and lower than or equal to 25 at. %.
- heat treatment may be performed at a temperature of higher than or equal to 150° C. and lower than or equal to 650° C., preferably higher than or equal to 200° C. and lower than or equal to 500° C., if needed.
- the dopant 106 is added so that the concentration of the dopant 106 in the oxide semiconductor layer 103 is higher than or equal to 5 ⁇ 10 18 atoms/cm 3 and lower than 5 ⁇ 10 19 atoms/cm 3 .
- the channel length of the transistor 150 is equal to the length of the channel formation region 103 c which is sandwiched between the source region 103 a and the drain region 103 b in FIG. 5 B . Further, the channel length of the transistor 150 is substantially equal to the width of the gate electrode 105 .
- a transistor 170 illustrated in FIG. 7 A is one mode of a bottom-gate transistor.
- FIG. 7 B illustrates a cross-sectional structure of a transistor 180 .
- the transistor 180 has a structure in which a back gate electrode 115 and an insulating layer 113 are provided to the transistor 100 .
- the back gate electrode 115 is formed over the base layer 102 and the insulating layer 113 is formed over the back gate electrode 115 .
- the oxide semiconductor layer 103 of the transistor 180 overlaps with the back gate electrode 115 with the insulating layer 113 interposed therebetween.
- the substrate temperature in deposition is set to higher than or equal to 150° C. and lower than or equal to 450° C., preferably higher than or equal to 200° C. and lower than or equal to 350° C.
- the deposition is performed while the substrate is heated to higher than or equal to 150° C. and lower than or equal to 450° C., preferably higher than or equal to 200° C. and lower than or equal to 350° C., whereby moisture (including hydrogen) or the like is prevented from entering a film.
- CAAC-OS which is an oxide semiconductor layer having crystallinity can be formed.
- the temperature of the heat treatment is preferably a temperature at which hydrogen is released from the oxide semiconductor and part of oxygen contained in the base layer 102 is released and diffused into the oxide semiconductor.
- the temperature is typically higher than or equal to 200° C. and lower than the strain point of the substrate 101 , preferably higher than or equal to 250° C. and lower than or equal to 450° C.
- a rapid thermal annealing (RTA) apparatus can be used in the heat treatment.
- RTA rapid thermal annealing
- heat treatment can be performed at a temperature of higher than or equal to the strain point of a substrate if the heating time is short. Therefore, time for forming an oxide semiconductor in which the proportion of a crystalline region is higher than that of an amorphous region can be shortened.
- OS 2 is formed in such a manner that an oxide semiconductor is made to be intrinsic (i-type) or as close to intrinsic as possible as in the case of OS 1 by highly purifying the film through removal or elimination of impurities such as moisture (including hydrogen) as much as possible and further by reducing oxygen deficiency in the film, and after that, at least one element selected from hydrogen and rare gases are added to the oxide semiconductor to generate a donor or oxygen deficiency.
- OS 2 has thus higher carrier density than OS 1 and the position of its Fermi level is close to the conduction band.
- a predetermined potential (a low potential) is supplied to the first wiring in a state where the on state or the off state of the transistor 1160 is held as described above
- a potential of the second wiring varies depending on the on state or the off state of the transistor 1160 .
- the potential of the second wiring becomes lower than the potential of the first wiring.
- the transistor 1160 is in the off state, the potential of the second wiring does not vary.
- each of the plurality of memory cells 1180 includes a transistor 1181 (M,N), a capacitor 1183 (M,N), and a transistor 1182 (M,N).
- the capacitor includes a first capacitor electrode, a second capacitor electrode, and a dielectric layer overlapping with the first capacitor electrode and the second capacitor electrode. Electric charge is accumulated in the capacitor in accordance with voltage applied between the first capacitor electrode and the second capacitor electrode.
- the transistor 1181 (M,N) is an n-channel transistor which has a source electrode, a drain electrode, a first gate electrode, and a second gate electrode. Note that in the semiconductor memory device in this embodiment, the transistor 1181 does not necessarily need to be an n-channel transistor.
- transistor 1181 As the transistor 1181 (M,N), a transistor in which a channel formation region is formed using an oxide semiconductor can be used.
- One of a source electrode and a drain electrode of the transistor 1182 (M,N) is connected to the source line SL.
- the other of the source electrode and the drain electrode of the transistor 1182 (M,N) is connected to the bit line BL_N.
- a gate electrode of the transistor 1182 (M,N) is connected to the other of the source electrode and the drain electrode of the transistor 1181 (M,N).
- a first capacitor electrode of the capacitor 1183 (M,N) is connected to the capacitor line CL M
- a second capacitor electrode of the capacitor 1183 (M,N) is connected to the other of the source electrode and the drain electrode of the transistor 1181 (M,N). Note that the capacitor 1183 (M,N) serves as a storage capacitor.
- the gate line driver circuit is formed using a circuit which includes a diode and a capacitor whose first capacitor electrode is electrically connected to an anode of the diode and the gate line BGL, for example.
- the transistor in which a channel formation region is formed using an oxide semiconductor which is described in any of the above embodiments, is characterized by having smaller off-state current than a transistor in which a channel formation region is formed using single crystal silicon. Accordingly, when the transistor is applied to the semiconductor device illustrated in FIG. 13 A , which is regarded as a so-called DRAM, a substantially nonvolatile memory can be obtained.
- a central processing unit can be formed using a transistor including an oxide semiconductor in a channel formation region for at least part of the CPU.
- the memory device illustrated in FIG. 14 B includes a switching element 1141 and a memory element group 1143 including a plurality of memory elements 1142 .
- the memory element described in Embodiment 5 can be used as each of the memory elements 1142 .
- Each of the memory elements 1142 included in the memory element group 1143 is supplied with the high-level power supply potential VDD via the switching element 1141 . Further, each of the memory elements 1142 included in the memory element group 1143 is supplied with a potential of a signal IN and the low-level power supply potential VSS.
Abstract
A semiconductor device capable of high speed operation is provided. Further, a highly reliable semiconductor device is provided. An oxide semiconductor having crystallinity is used for a semiconductor layer of a transistor. A channel formation region, a source region, and a drain region are formed in the semiconductor layer. The source region and the drain region are formed in such a manner that one or more of elements selected from rare gases and hydrogen are added to the semiconductor layer by an ion doping method or an ion implantation method with the use of a channel protective layer as a mask.
Description
- The present invention relates to a semiconductor device which includes a circuit including a semiconductor element such as a transistor, and a method for manufacturing the semiconductor device. For example, the present invention relates to an electronic device which includes, as a component, a power device mounted on a power supply circuit; a semiconductor integrated circuit including a memory, a thyristor, a converter, an image sensor, or the like; an electro-optical device typified by a liquid crystal display panel; a light-emitting display device including a light-emitting element; or the like.
- Note that in this specification, a semiconductor device means any device that can function by utilizing semiconductor characteristics. An electro-optical device, a light-emitting display device, a semiconductor circuit, and an electronic device are all semiconductor devices.
- A transistor formed over a glass substrate or the like is manufactured using amorphous silicon, polycrystalline silicon, or the like, as typically seen in a liquid crystal display device. Although a transistor including amorphous silicon has low field-effect mobility, it can be formed over a larger glass substrate. On the other hand, although a transistor including polycrystalline silicon has high field-effect mobility, it is not suitable for being formed over a larger glass substrate.
- In view of the foregoing, attention has been drawn to a technique by which a transistor is manufactured using an oxide semiconductor, and such a transistor is applied to an electronic device an optical device. For example,
Patent Document 1 andPatent Document 2 disclose a technique in which a transistor is manufactured using zinc oxide or an In—Ga—Zn-based oxide as an oxide semiconductor and such a transistor is used as a switching element or the like of a pixel of a display device. -
Patent Document 3 discloses a technique in which in a staggered transistor including an oxide semiconductor, a highly conductive oxide semiconductor including nitrogen is provided as buffer layers between a source region and a source electrode and between a drain region and a drain electrode, and thereby the contact resistance between the oxide semiconductor and the source electrode and between the oxide semiconductor and the drain electrode is reduced. - Further, Non-Patent
Document 1 discloses an oxide semiconductor transistor in which a source region and a drain region are formed using an oxide semiconductor whose resistivity is reduced by a self-aligned process in which argon plasma treatment is performed on an exposed portion of the oxide semiconductor. - However, in this method, argon plasma treatment is performed on the exposed surface of the oxide semiconductor; therefore, regions of the oxide semiconductor, which are to be the source region and the drain region are etched at the same time, which makes the source region and the drain region thin (see FIG. 8 in Non-Patent Document 1). As a result, resistance of the source region and the drain region is increased, and defective units due to over-etching caused by unnecessary thinning of a layer are produced more frequently.
- This phenomenon is serious in the case where the atomic radius of ion species used in the plasma treatment performed on the oxide semiconductor is large.
- The problem would not arise when an oxide semiconductor layer is thick enough. In the case where the channel length is less than or equal to 200 nm, the thickness of a portion of an oxide semiconductor layer to be a channel is required to be less than or equal to 20 nm, preferably less than or equal to 10 nm in order to prevent a short channel effect. Plasma treatment such as the one described above is not favorable to be performed in the case where such a thin oxide semiconductor layer is used.
-
- [Patent Document 1] Japanese Published Patent Application No. 2007-123861
- [Patent Document 2] Japanese Published Patent Application No. 2007-096055
- [Patent Document 3] Japanese Published Patent Application No. 2010-135774
-
- [Non-Patent Document 1] S. Jeon et al., “180 nm Gate Length Amorphous InGaZnO Thin Film Transistor for High Density Image Sensor Application”, IEDM Tech. Dig., p. 504, 2010.
- An object is to provide a semiconductor device capable of high speed operation.
- An object is to provide a semiconductor device including a transistor in which variation in electric characteristics due to a short channel effect is less likely to be caused.
- Further, an object is to provide a semiconductor device which can be easily miniaturized by formation of a source region and a drain region by a self-aligned process.
- Further, an object is to provide a semiconductor device in which contact resistance between a source region and a source electrode and between a drain region and a drain electrode is reduced and on-state current is improved, by formation of the source region and the drain region each having resistance lower than that of a channel.
- Further, an object is to provide a highly reliable semiconductor device.
- An embodiment of the present invention is a semiconductor device including a gate electrode, a gate insulating layer, an oxide semiconductor layer having crystallinity, and a channel protective layer. The gate insulating layer is formed over the gate electrode. The oxide semiconductor layer is formed over the gate insulating layer. The channel protective layer is formed over the oxide semiconductor layer. The oxide semiconductor layer includes a first oxide semiconductor region and a pair of second oxide semiconductor regions. The first oxide semiconductor region is sandwiched between the pair of second oxide semiconductor regions. The first oxide semiconductor region overlaps with the gate electrode with the gate insulating layer interposed therebetween and is in contact with the channel protective layer.
- Further, an embodiment of the present invention is a semiconductor device including an oxide semiconductor layer having crystallinity, a gate insulating layer, and a gate electrode. The oxide semiconductor layer includes a first oxide semiconductor region and a pair of second oxide semiconductor regions. The first oxide semiconductor region is sandwiched between the pair of second oxide semiconductor regions. The first oxide semiconductor region overlaps with the gate electrode with the gate insulating layer interposed therebetween.
- A non-single-crystal semiconductor may be used for the oxide semiconductor layer.
- The first oxide semiconductor region includes a c-axis aligned crystalline oxide semiconductor (CAAC-OS). The CAAC-OS includes crystal parts, in each of which a c-axis is aligned in a direction parallel to a normal vector of a surface where the CAAC-OS is formed or a normal vector of a surface of the CAAC-OS, triangular or hexagonal atomic arrangement which is seen from the direction perpendicular to the a-b plane is formed, and metal atoms are arranged in a layered manner or metal atoms and oxygen atoms are arranged in a layered manner when seen from the direction perpendicular to the c-axis.
- Each of the second oxide semiconductor regions may contain at least one element selected from rare gases and hydrogen (H) at a concentration of higher than or equal to 5×1019 atoms/cm3 and lower than or equal to 1×1022 atoms/cm3.
- The oxide semiconductor can contain two or more elements selected from In, Ga, Sn, and Zn.
- The first oxide semiconductor region is a channel formation region of a transistor, and the pair of second oxide semiconductor regions is a source region and a drain region of the transistor.
- In a bottom-gate transistor, a source region and a drain region can be formed by addition of a dopant to an oxide semiconductor layer with the use of a channel protective layer as a mask. The channel protective layer is formed to protect a back channel portion of an active layer, and is preferably formed using a single layer or a stacked layer using one or more of materials selected from silicon oxide, silicon nitride, aluminum oxide, aluminum nitride, and the like.
- In a top-gate transistor, a source region and a drain region can be formed by addition of a dopant to an oxide semiconductor layer with the use of a gate electrode as a mask.
- A dopant used for forming a source region and a drain region of a transistor can be added by an ion doping method, an ion implantation method, or the like. As the dopant, one or more elements selected from rare gases and hydrogen (H) can be used. Further, the dopant is added to an oxide semiconductor layer through an insulating layer by an ion doping method or an ion implantation method, so that excessive damage to the oxide semiconductor layer in addition of the dopant can be reduced. Furthermore, the interface between the oxide semiconductor layer and the insulating layer is kept clean, so that characteristics and reliability of the transistor are improved. Moreover, the depth to which a dopant is added (addition region) is easily controlled, so that a dopant can be accurately added to an oxide semiconductor layer.
- The carrier density of an oxide semiconductor region can be increased as the concentration of a dopant to be added is increased; however, carrier transfer is inhibited and the conductivity is decreased if the concentration of the dopant to be added is too high.
- An oxide semiconductor to which a dopant is added is used for a source region and a drain region, whereby a curve of a band edge of a channel formation region to which the dopant is not added can be small. On the other hand, in the case where the source region and the drain region are formed using a metal material, a curve of the band edge of the channel which is the oxide semiconductor region is not negligible, so that the effective channel length is decreased in some cases. This tendency becomes more remarkable as the channel length of a transistor is reduced.
- An oxide semiconductor which is purified (purified OS) by reduction of an impurity such as moisture or hydrogen which serves as an electron donor (donor) can be made to be an i-type (intrinsic) oxide semiconductor or an oxide semiconductor extremely close to an i-type semiconductor (a substantially i-type oxide semiconductor) by supplying oxygen to the oxide semiconductor to reduce oxygen deficiency in the oxide semiconductor. Accordingly, a transistor including the i-type or substantially i-type oxide semiconductor in a semiconductor layer where a channel is formed has characteristics of very small off-state current. Specifically, the hydrogen concentration of the purified oxide semiconductor, which is measured by secondary ion mass spectrometry (SIMS), is lower than 5×1018/cm3, preferably lower than or equal to 1×1018/cm3, further preferably lower than or equal to 5×1017/cm3, still further preferably lower than or equal to 1×1016/cm3. In addition, the carrier density of the i-type or substantially i-type oxide semiconductor, which is measured by Hall effect measurement, is less than 1×1014/cm3, preferably less than 1×1012/cm3, further preferably less than 1×1011/cm3. Furthermore, the band gap of the oxide semiconductor is 2 eV or more, preferably 2.5 eV or more, more preferably 3 eV or more. With the use of the i-type or substantially i-type oxide semiconductor for a semiconductor layer where a channel is formed, off-state current of the transistor can be reduced.
- The SIMS analysis of the hydrogen concentration in the oxide semiconductor is described here. It is known that it is difficult to obtain accurate data in the proximity of a surface of a sample or in the proximity of an interface between stacked films formed using different materials by the SIMS analysis in principle. Thus, in the case where distributions of the hydrogen concentrations of the films in thickness directions are analyzed by SIMS, an average value in a region where the films are provided, the value is not greatly changed, and almost the same value can be obtained are employed as the hydrogen concentration. Further, in the case where the thickness of the film is small, a region where almost the same value can be obtained cannot be found in some cases due to the influence of the hydrogen concentration of the films adjacent to each other. In this case, the maximum value or the minimum value of the hydrogen concentration of a region where the films are provided is employed as the hydrogen concentration of the film. Furthermore, in the case where a mountain-shaped peak having the maximum value and a valley-shaped peak having the minimum value do not exist in the region where the films are provided, the value of the inflection point is employed as the hydrogen concentration.
- According to an embodiment of the present invention, a semiconductor device including an oxide semiconductor, which has favorable electric characteristics and is easily miniaturized, can be provided.
- Further, a semiconductor device is provided in which variation in electric characteristics due to a short channel effect is not easily caused.
- When a dopant is added to an oxide semiconductor through an insulating layer, the oxide semiconductor is prevented from being thinned and the interface between the oxide semiconductor and the insulating layer is kept clean, so that characteristics and reliability of a semiconductor device can be increased.
- In the accompanying drawings:
-
FIGS. 1A and 1B are a top view and a cross-sectional view illustrating an embodiment of the present invention; -
FIGS. 2A and 2B are a top view and a cross-sectional view illustrating an embodiment of the present invention; -
FIGS. 3A to 3D are cross-sectional views illustrating an embodiment of the present invention; -
FIGS. 4A and 4B are cross-sectional views illustrating an embodiment of the present invention; -
FIGS. 5A and 5B are a top view and a cross-sectional view illustrating an embodiment of the present invention; -
FIGS. 6A and 6B are a top view and a cross-sectional view illustrating an embodiment of the present invention; -
FIGS. 7A and 7B are cross-sectional views each illustrating an embodiment of the present invention; -
FIG. 8 is a cross-sectional view illustrating an embodiment of the present invention; -
FIGS. 9A and 9B illustrate band structures of an oxide semiconductor and a metal material; -
FIGS. 10A and 10B are circuit diagrams each illustrating an embodiment of the present invention; -
FIG. 11 is a circuit diagram illustrating an embodiment of the present invention; -
FIGS. 12A and 12B are circuit diagrams each illustrating an embodiment of the present invention; -
FIGS. 13A and 13B are circuit diagrams each illustrating an embodiment of the present invention; -
FIG. 14A is a block diagram illustrating a specific example of a CPU andFIGS. 14B and 14C are circuit diagrams each illustrating part of the CPU; -
FIGS. 15A to 15E show crystal structures of oxide materials; -
FIGS. 16A to 16C show a crystal structure of an oxide material; -
FIGS. 17A to 17C show a crystal structure of an oxide material; and -
FIGS. 18A and 18B show crystal structures of oxide materials. - Embodiments of the present invention will be described below with reference to the accompanying drawings. Note that the present invention is not limited to the description below, and it is easily understood by those skilled in the art that various changes and modifications can be made without departing from the spirit and scope of the present invention. Therefore, the present invention should not be construed as being limited to the description in the following embodiments. Note that in the structures of the present invention described hereinafter, the same portions or portions having similar functions are denoted by the same reference numerals in different drawings, and description thereof is not repeated.
- Note that the position, size, range, or the like of each structure illustrated in drawings and the like is not accurately represented in some cases for easy understanding. Therefore, the disclosed invention is not necessarily limited to the position, size, range, or the like as disclosed in the drawings and the like.
- Note that terms such as “first”, “second”, and “third” in this specification are used in order to avoid confusion among components, and the terms do not limit the components numerically. Therefore, for example, the term “first” can be replaced with the term “second”, “third”, or the like as appropriate.
- A transistor is one mode of a semiconductor device and can achieve amplification of current or voltage, a switching operation for controlling conduction or non-conduction, or the like. A transistor in this specification includes an insulated-gate field effect transistor (IGFET) and a thin film transistor (TFT).
- Functions of a “source” and a “drain” of a transistor are sometimes replaced with each other when a transistor of opposite polarity is used or when the direction of current flowing is changed in circuit operation, for example. Therefore, the terms “source” and “drain” can be used to denote the drain and the source, respectively, in this specification.
- In addition, in this specification and the like, the term such as “electrode” or “wiring” does not limit a function of a component. For example, an “electrode” is sometimes used as part of a “wiring”, and vice versa. Furthermore, the term “electrode” or “wiring” can include the case where a plurality of “electrodes” or “wirings” is formed in an integrated manner.
- In this embodiment, a transistor in which an oxide semiconductor is used for a channel and a manufacturing method thereof will be described with reference to
FIGS. 1A and 1B ,FIGS. 2A and 2B ,FIGS. 3A to 3D , andFIGS. 4A and 4B . -
FIG. 1A is a top view illustrating a structure of atransistor 100 which is one mode of a structure of a semiconductor device, andFIG. 1B is a cross-sectional view illustrating a cross-sectional structure of a portion indicated by a chain line A1-A2 inFIG. 1A . InFIG. 1A , a substrate and an insulating layer are omitted. - In the
transistor 100 illustrated inFIGS. 1A and 1B , abase layer 102 is formed over asubstrate 101, and anoxide semiconductor layer 103 is formed over thebase layer 102. Agate insulating layer 104 is formed over theoxide semiconductor layer 103, and agate electrode 105 is formed over thegate insulating layer 104. An insulatinglayer 107 and an insulatinglayer 108 are formed over thegate electrode 105, and asource electrode 110 a and adrain electrode 110 b are formed over the insulatinglayer 108. The source electrode 110 a and thedrain electrode 110 b are electrically connected to theoxide semiconductor layer 103 throughcontact holes 109 provided in thegate insulating layer 104, the insulatinglayer 107, and the insulatinglayer 108. - The
oxide semiconductor layer 103 includes achannel formation region 103 c which overlaps with thegate electrode 105 with thegate insulating layer 104 interposed therebetween, asource region 103 a which is electrically connected to thesource electrode 110 a, and adrain region 103 b which is electrically connected to thedrain electrode 110 b. - Further, the
gate electrode 105 includes agate electrode 105 a which is in contact with thegate insulating layer 104 and agate electrode 105 b which is stacked over thegate electrode 105 a. - Although
FIG. 1A illustrates an example in which a plurality of the contact holes 109 is provided over each of thesource region 103 a and thedrain region 103 b, only onecontact hole 109 may be provided over each of thesource region 103 a and thedrain region 103 b. Further, it is preferable that the size of thecontact hole 109 be as large as possible and the number of the contact holes 109 be large in order to reduce contact resistance between thesource electrode 110 a and thesource region 103 a and contact resistance between thedrain electrode 110 b and thedrain region 103 b. - A
transistor 140 illustrated inFIGS. 2A and 2B includes, in addition to the structure of thetransistor 100, sidewalls 111 on side surfaces of thegate electrode 105 and a low-concentration region 103 d and a low-concentration region 103 e in regions of theoxide semiconductor layer 103, which overlap with thesidewalls 111. The low-concentration region 103 d is formed between thechannel formation region 103 c and thesource region 103 a, and the low-concentration region 103 e is formed between thechannel formation region 103 c and thedrain region 103 b.FIG. 2A is a top view illustrating the structure of thetransistor 140 andFIG. 2B is a cross-sectional view illustrating a stacked structure of a portion indicated by a chain line B1-B2 inFIG. 2A . - The low-
concentration region 103 d and the low-concentration region 103 e are provided, whereby deterioration of transistor characteristics and the negative shift in threshold voltage due to a short channel effect can be reduced. - Each of the
transistor 100 and thetransistor 140 is one mode of a top-gate transistor. - Next, a method for manufacturing the
transistor 100 illustrated inFIGS. 1A and 1B will be described with reference toFIGS. 3A to 3D andFIGS. 4A and 4B . Note thatFIGS. 3A to 3D andFIGS. 4A and 4B are cross-sectional views of the portion indicated by the chain line A1-A2 inFIG. 1A . - First, the
base layer 102 is formed with a thickness of greater than or equal to 50 nm and less than or equal to 300 nm, preferably greater than or equal to 100 nm and less than or equal to 200 nm over thesubstrate 101. As thesubstrate 101, a glass substrate, a ceramic substrate, a plastic substrate that has high heat resistance enough to withstand a process temperature of this manufacturing process, or the like can be used. In the case where a substrate does not need a light-transmitting property, a metal substrate such as a stainless alloy, whose surface is provided with an insulating layer, may be used. As the glass substrate, for example, an alkali-free glass substrate of barium borosilicate glass, aluminoborosilicate glass, aluminosilicate glass, or the like may be used. Alternatively, a quartz substrate, a sapphire substrate, or the like can be used. Further alternatively, a single crystal semiconductor substrate or a polycrystalline semiconductor substrate made of silicon, silicon carbide, or the like, a compound semiconductor substrate made of silicon germanium or the like, an SOI substrate, or the like may be used as thesubstrate 101. Furthermore, any of these substrates further provided with a semiconductor element may be used as thesubstrate 101. - The
base layer 102 can be formed using a signal layer or a stacked layer using one or more of materials selected from aluminum nitride, aluminum oxide, aluminum nitride oxide, aluminum oxynitride, silicon nitride, silicon oxide, silicon nitride oxide, and silicon oxynitride. Thebase layer 102 has a function of preventing diffusion of an impurity element from thesubstrate 101. Note that in this specification, a nitride oxide is a substance which includes more nitrogen than oxygen, and an oxynitride is a substance which includes more oxygen than nitrogen. Note that content of each element can be measured by Rutherford backscattering spectrometry (RBS) or the like, for example. - The
base layer 102 can be formed by a sputtering method, a CVD method, a coating method, a printing method, or the like as appropriate. In this embodiment, a stack of layers of silicon nitride and silicon oxide is used as thebase layer 102. Specifically, a 50-nm-thick silicon nitride layer is formed over thesubstrate 101, and a 150-nm-thick silicon oxide layer is formed over the silicon nitride layer. Note that thebase layer 102 may be doped with phosphorus (P) or boron (B). - When a halogen element such as chlorine or fluorine is contained in the
base layer 102, a function of preventing diffusion of an impurity element from thesubstrate 101 can be further improved. The concentration of a halogen element to be contained in thebase layer 102 is measured by secondary ion mass spectrometry (SIMS) and its peak is preferably greater than or equal to 1×1015/cm3 and less than or equal to 1×1020/cm3. - The
base layer 102 may be formed using a material from which oxygen is released by heating. “Oxygen is released by heating” means that the amount of released oxygen which is converted into oxygen atoms is greater than or equal to 1.0×1018 atoms/cm3, preferably greater than or equal to 3.0×1020 atoms/cm3 in thermal desorption spectroscopy (TDS). - Here, a method in which the amount of released oxygen is measured by being converted into oxygen atoms using TDS analysis will be described below.
- The amount of released gas in TDS analysis is proportional to the integral value of a spectrum. Therefore, the amount of released gas can be calculated from the ratio between the integral value of spectrum of the insulating layer and the reference value of a standard sample. The reference value of a standard sample refers to the ratio of the density of a predetermined atom contained in a sample to the integral value of a spectrum.
- For example, the number of the released oxygen molecules (NO2) from an insulating layer can be found according to
Equation 1 with the TDS analysis results of a silicon wafer containing hydrogen at a predetermined density which is the standard sample and the TDS analysis results of the insulating layer. Here, all spectra having a mass number of 32 which are obtained by the TDS analysis are assumed to originate from an oxygen molecule. CH3OH, which is given as a gas having a mass number of 32, is not taken into consideration on the assumption that it is unlikely to be present. Further, an oxygen molecule including an oxygen atom having a mass number of 17 or 18 which is an isotope of an oxygen atom is also not taken into consideration because the proportion of such a molecule in the natural world is minimal. -
NO2═NH2/SH2×SO2×α (Equation 1) - NH2 is the value obtained by conversion of the number of hydrogen molecules desorbed from the standard sample into density. SH2 is the integral value of a spectrum when the standard sample is subjected to TDS analysis. Here, the reference value of the standard sample is set to NH2/SH2. SO2 is the integral value of a spectrum when the insulating layer is subjected to TDS analysis. α is a coefficient which influences spectrum intensity in TDS analysis. Refer to Japanese Published Patent Application No. H6-275697 for details of
Equation 1. Note that the amount of released oxygen from the above insulating layer is measured with a thermal desorption spectroscopy apparatus produced by ESCO Ltd., EMD-WA1000S/W using a silicon wafer containing a hydrogen atom at 1×1016 atoms/cm3 as the standard sample. - Further, in the TDS analysis, oxygen is partly detected as an oxygen atom. The ratio between oxygen molecules and oxygen atoms can be calculated from the ionization rate of the oxygen molecules. Note that, since the above a includes the ionization rate of the oxygen molecules, the number of the released oxygen atoms can also be estimated through the evaluation of the number of the released oxygen molecules.
- Note that NO2 is the number of the released oxygen molecules. For the oxide insulating layer, the amount of released oxygen when converted into oxygen atoms is twice the number of the released oxygen molecules.
- In the above structure, the insulating layer from which oxygen is released by heating may be oxygen-excess silicon oxide (SiOX (X>2)). In the oxygen-excess silicon oxide (SiOX (X>2)), the number of oxygen atoms per unit volume is more than twice the number of silicon atoms per unit volume. The number of silicon atoms and the number of oxygen atoms per unit volume are measured by Rutherford backscattering spectrometry.
- Oxygen is supplied to the semiconductor from the base layer, so that the interface state between the base layer and the oxide semiconductor can be reduced. As a result, charge or the like, which is generated due to the operation of the transistor or the like, can be prevented from being trapped at the interface between the base layer and the oxide semiconductor, so that the transistor with little degradation of electric characteristics can be obtained.
- Further, in some cases, charge is generated due to oxygen deficiency in the oxide semiconductor. In general, part of oxygen deficiency in an oxide semiconductor serves as a donor to generate an electron which is a carrier. As a result, the threshold voltage of a transistor shifts in the negative direction. This tendency occurs remarkably in an oxygen deficiency caused on the back channel side. Note that a back channel in this specification refers to the vicinity of an interface of the base layer in the oxide semiconductor. Sufficient release of oxygen from the base layer to the oxide semiconductor can compensate oxygen deficiency in the oxide semiconductor which causes negative shift of the threshold voltage.
- In other words, when oxygen deficiency is caused in the oxide semiconductor, it is difficult to suppress trapping of a charge at an interface between the base layer and the oxide semiconductor. However, by providing an insulating layer from which oxygen is released by heating for the base layer, the interface state between the oxide semiconductor and the base layer and the oxygen deficiency in the oxide semiconductor can be reduced and the adverse effect of the trapping of a charge at the interface between the oxide semiconductor and the base layer can be made small.
- The
base layer 102 may be formed using an insulating material containing the same kind of component as the oxide semiconductor to be formed later. In the case where thebase layer 102 is a stack of different layers, a layer in contact with the oxide semiconductor is formed using an insulating material containing the same kind of component as the oxide semiconductor. This is because such a material is compatible with the oxide semiconductor, and therefore, the use of such a material for thebase layer 102 enables a state of the interface between the oxide semiconductor and thebase layer 102 to be kept well. Here, “the same kind of component as the oxide semiconductor” means one or more of elements selected from constituent elements of the oxide semiconductor. For example, in the case where the oxide semiconductor is formed using an In—Ga—Zn-based oxide semiconductor material, gallium oxide is given as an insulating material containing the same kind of component as the oxide semiconductor. - Next, an oxide semiconductor is formed over the
base layer 102. Before the oxide semiconductor is formed, in order that hydrogen, a hydroxyl group, and moisture are contained in the oxide semiconductor as little as possible, it is preferable to preheat thesubstrate 101 in a preheating chamber of a deposition apparatus so that an impurity such as hydrogen or moisture adsorbed on thesubstrate 101 or thebase layer 102 is removed and exhausted. As an exhaustion unit provided in the preheating chamber, a cryopump is preferable. Note that this preheating treatment can be omitted. Further, this preheating treatment may be performed on thesubstrate 101 in a similar manner before formation of thebase layer 102. - The oxide semiconductor preferably contains at least indium (In) or zinc (Zn). It is particularly preferable that In and Zn be contained. As a stabilizer for reducing change in electrical characteristics of a transistor including the oxide semiconductor, gallium (Ga) is preferably additionally contained. Tin (Sn) is preferably contained as a stabilizer. Hafnium (Hf) is preferably contained as a stabilizer. Aluminum (Al) is preferably contained as a stabilizer.
- As another stabilizer, one or more lanthanoids which include lanthanum (La), cerium (Ce), praseodymium (Pr), neodymium (Nd), samarium (Sm), europium (Eu), gadolinium (Gd), terbium (Tb), dysprosium (Dy), holmium (Ho), erbium (Er), thulium (Tm), ytterbium (Yb), and lutetium (Lu) may be contained.
- As the oxide semiconductor, for example, indium oxide, tin oxide, zinc oxide, a two-component metal oxide such as an In—Zn-based oxide, a Sn—Zn-based oxide, an Al—Zn-based oxide, a Zn—Mg-based oxide, a Sn—Mg-based oxide, an In—Mg-based oxide, or an In—Ga-based oxide, a three-component metal oxide such as an In—Ga—Zn-based oxide (also referred to as IGZO), an In—Al—Zn-based oxide, an In—Sn—Zn-based oxide, a Sn—Ga—Zn-based oxide, an Al—Ga—Zn-based oxide, a Sn—Al—Zn-based oxide, an In—Hf—Zn-based oxide, an In—La—Zn-based oxide, an In—Ce—Zn-based oxide, an In—Pr—Zn-based oxide, an In—Nd—Zn-based oxide, an In—Sm—Zn-based oxide, an In—Eu—Zn-based oxide, an In—Gd—Zn-based oxide, an In—Tb—Zn-based oxide, an In—Dy—Zn-based oxide, an In—Ho—Zn-based oxide, an In—Er—Zn-based oxide, an In—Tm—Zn-based oxide, an In—Yb—Zn-based oxide, or an In—Lu—Zn-based oxide, or a four-component metal oxide such as an In—Sn—Ga—Zn-based oxide, an In—Hf—Ga—Zn-based oxide, an In—Al—Ga—Zn-based oxide, an In—Sn—Al—Zn-based oxide, an In—Sn—Hf—Zn-based oxide, or an In—Hf—Al—Zn-based oxide can be used.
- The oxide semiconductor layer preferably includes In, more preferably In and Ga.
- Note that here, for example, an “In—Ga—Zn-based oxide” means an oxide containing indium (In), gallium (Ga), and zinc (Zn) and there is no particular limitation on the ratio of In:Ga:Zn. Further, a metal element in addition to In, Ga, and Zn may be contained.
- For the oxide semiconductor layer, a thin film expressed by the chemical formula, InMO3(ZnO)m (m>0), can be used. Note that M represents one or more metal elements selected from Sn, Zn, Ga, Al, Mn, and Co. Alternatively, a material represented by In3SnO5(ZnO)n (n>0) may be used as the oxide semiconductor.
- For example, an In—Ga—Zn-based oxide with an atomic ratio of In:Ga:Zn=1:1:1 (=⅓:⅓:⅓) or In:Ga:Zn=2:2:1 (=⅖:⅖:⅕), or an oxide with an atomic ratio close to the above atomic ratios can be used. Alternatively, an In—Sn—Zn-based oxide with an atomic ratio of In:Sn:Zn=1:1:1 (=⅓:⅓:⅓), In:Sn:Zn=2:1:3 (=⅓:⅙:½), or In:Sn:Zn=2:1:5 (=¼:⅛:⅝), or an oxide with an atomic ratio close to the above atomic ratios may be used.
- However, the composition is not limited to those described above, and a material having an appropriate composition may be used in accordance with necessary semiconductor characteristics (such as mobility, threshold voltage, and variation). In order to obtain necessary semiconductor characteristics, it is preferable that the carrier density, the impurity concentration, the defect density, the atomic ratio of a metal element to oxygen, the interatomic distance, the density, and the like be set as appropriate.
- For example, with the In—Sn—Zn-based oxide, a high mobility can be relatively easily obtained. However, the mobility can be increased by reducing the defect density in the bulk also in the case of using the In—Ga—Zn-based oxide.
- Note that for example, the expression “the composition of an oxide including In, Ga, and Zn at the atomic ratio, In:Ga:Zn=a:b:c (a+b+c=1), is in the neighborhood of the composition of an oxide including In, Ga, and Zn at the atomic ratio, In:Ga:Zn=A:B:C (A+B+C=1)” means that a, b, and c satisfy the following relation: (a−A)2+(b−B)2+(c−C)2 and r may be 0.05, for example. The same applies to other oxides.
- The oxide semiconductor may be either single crystal or non-single-crystal. In the latter case, the oxide semiconductor may be either amorphous or polycrystalline. Further, the oxide semiconductor may have either an amorphous structure including a crystalline portion or a non-amorphous structure.
- An amorphous oxide semiconductor can have a flat surface with relative ease; therefore, when a transistor is manufactured with the use of the oxide semiconductor, interface scattering can be reduced, and relatively high mobility can be obtained with relative ease.
- In a crystalline oxide semiconductor, defects in the bulk can be further reduced and when a surface flatness is improved, mobility higher than that of an amorphous oxide semiconductor can be obtained. In order to improve the surface flatness, the oxide semiconductor is preferably formed over a flat surface. Specifically, the oxide semiconductor is preferably formed over a surface with an average surface roughness (Ra) of less than or equal to 1 nm, preferably less than or equal to 0.3 nm, more preferably less than or equal to 0.1 nm. Note that Ra can be measured using an atomic force microscope (AFM).
- As the oxide semiconductor having crystallinity, a CAAC-OS (c-axis aligned crystalline oxide semiconductor) is preferable. The CAAC-OS is not completely single crystal nor completely amorphous. The CAAC-OS is an oxide semiconductor with a crystal-amorphous mixed phase structure where crystal parts are included in an amorphous phase. Note that in most cases, the crystal part fits inside a cube whose one side is less than 100 nm. From an observation image obtained with a transmission electron microscope (TEM), a boundary between an amorphous part and a crystal part in the CAAC-OS is not clear. Further, with the TEM, a grain boundary in the CAAC-OS is not found. Thus, in the CAAC-OS, a reduction in electron mobility, due to the grain boundary, is suppressed.
- In each of the crystal parts included in the CAAC-OS, a c-axis is aligned in a direction parallel to a normal vector of a surface where the CAAC-OS is formed or a normal vector of a surface of the CAAC-OS, triangular or hexagonal atomic arrangement which is seen from the direction perpendicular to the a-b plane is formed, and metal atoms are arranged in a layered manner or metal atoms and oxygen atoms are arranged in a layered manner when seen from the direction perpendicular to the c-axis. Note that, among crystal parts, the directions of the a-axis and the b-axis of one crystal part may be different from those of another crystal part. In this specification, a simple term “perpendicular” includes a range from 85° to 95°. In addition, a simple term “parallel” includes a range from −5° to 5°.
- In the CAAC-OS, distribution of crystal parts is not necessarily uniform. For example, in the formation process of the CAAC-OS, in the case where crystal growth occurs from a surface side of the oxide semiconductor, the proportion of crystal parts in the vicinity of the surface of the oxide semiconductor film is higher than that in the vicinity of the surface where the oxide semiconductor film is formed in some cases. Further, when an impurity is added to the CAAC-OS, the crystal part in a region to which the impurity is added becomes amorphous in some cases.
- Since the c-axes of the crystal parts included in the CAAC-OS are aligned in the direction parallel to a normal vector of a surface where the CAAC-OS is formed or a normal vector of a surface of the CAAC-OS, the directions of the c-axes may be different from each other depending on the shape of the CAAC-OS (the cross-sectional shape of the surface where the CAAC-OS is formed or the cross-sectional shape of the surface of the CAAC-OS). Note that when the CAAC-OS is formed, the direction of c-axis of the crystal part is the direction parallel to a normal vector of the surface where the CAAC-OS is formed or a normal vector of the surface of the CAAC-OS. The crystal part is formed by film formation or by performing treatment for crystallization such as heat treatment after film formation.
- The CAAC-OS becomes a conductor, a semiconductor, or an insulator depending on its composition or the like. The CAAC-OS transmits or does not transmit visible light depending on its composition or the like. Note that nitrogen may be substituted for part of oxygen included in the CAAC-OS.
- With use of the CAAC-OS in a transistor, change in electric characteristics of the transistor due to irradiation with visible light or ultraviolet light can be reduced. Thus, the transistor has high reliability.
- An example of a crystal structure of the CAAC-OS will be described in detail with reference to
FIGS. 15A to 15E ,FIGS. 16A to 16C , andFIGS. 17A to 17C . InFIGS. 15A to 15E ,FIGS. 16A to 16C , andFIGS. 17A to 17C , the vertical direction corresponds to the c-axis direction and a plane perpendicular to the c-axis direction corresponds to the a-b plane, unless otherwise specified. When the expressions “an upper half” and “a lower half” are simply used, they refer to an upper half above the a-b plane and a lower half below the a-b plane (an upper half and a lower half with respect to the a-b plane). Furthermore, inFIGS. 15A to 15E , O surrounded by a circle represents tetracoordinate O and O surrounded by a double circle represents tricoordinate O. -
FIG. 15A illustrates a structure including one hexacoordinate In atom and six tetracoordinate oxygen (hereinafter referred to as tetracoordinate O) atoms proximate to the In atom. Here, a structure including one metal atom and oxygen atoms proximate thereto is referred to as a small group. The structure inFIG. 15A is actually an octahedral structure, but is illustrated as a planar structure for simplicity. Note that three tetracoordinate O atoms exist in each of an upper half and a lower half inFIG. 15A . In the small group illustrated inFIG. 15A , electric charge is 0. -
FIG. 15B illustrates a structure including one pentacoordinate Ga atom, three tricoordinate oxygen (hereinafter referred to as tricoordinate O) atoms proximate to the Ga atom, and two tetracoordinate O atoms proximate to the Ga atom. All the tricoordinate O atoms exist on the a-b plane. One tetracoordinate O atom exists in each of an upper half and a lower half inFIG. 15B . An In atom can also have the structure illustrated inFIG. 15B because an In atom can have five ligands. In the small group illustrated inFIG. 15B , electric charge is 0. -
FIG. 15C illustrates a structure including one tetracoordinate Zn atom and four tetracoordinate O atoms proximate to the Zn atom. InFIG. 15C , one tetracoordinate O atom exists in an upper half and three tetracoordinate O atoms exist in a lower half. Alternatively, three tetracoordinate O atoms may exist in the upper half and one tetracoordinate O atom may exist in the lower half inFIG. 15C . In the small group illustrated inFIG. 15C , electric charge is 0. -
FIG. 15D illustrates a structure including one hexacoordinate Sn atom and six tetracoordinate O atoms proximate to the Sn atom. InFIG. 15D , three tetracoordinate O atoms exist in each of an upper half and a lower half. In the small group illustrated inFIG. 15D , electric charge is +1. -
FIG. 15E illustrates a small group including two Zn atoms. InFIG. 15E , one tetracoordinate O atom exists in each of an upper half and a lower half. In the small group illustrated inFIG. 15E , electric charge is −1. - Here, a plurality of small groups forms a medium group, and a plurality of medium groups forms a large group (also referred to as a unit cell).
- Now, a rule of bonding between the small groups will be described. The three O atoms in the upper half with respect to the hexacoordinate In atom in
FIG. 15A each have three proximate In atoms in the downward direction, and the three O atoms in the lower half each have three proximate In atoms in the upward direction. The one O atom in the upper half with respect to the pentacoordinate Ga atom inFIG. 15B has one proximate Ga atom in the downward direction, and the one O atom in the lower half has one proximate Ga atom in the upward direction. The one O atom in the upper half with respect to the tetracoordinate Zn atom inFIG. 15C has one proximate Zn atom in the downward direction, and the three O atoms in the lower half each have three proximate Zn atoms in the upward direction. In this manner, the number of the tetracoordinate O atoms above the metal atom is equal to the number of the metal atoms proximate to and below each of the tetracoordinate O atoms. Similarly, the number of the tetracoordinate O atoms below the metal atom is equal to the number of the metal atoms proximate to and above each of the tetracoordinate O atoms. Since the coordination number of the tetracoordinate O atom is 4, the sum of the number of the metal atoms proximate to and below the O atom and the number of the metal atoms proximate to and above the O atom is 4. Accordingly, when the sum of the number of tetracoordinate O atoms above a metal atom and the number of tetracoordinate O atoms below another metal atom is 4, the two kinds of small groups including the metal atoms can be bonded. For example, in the case where the hexacoordinate metal (In or Sn) atom is bonded through three tetracoordinate O atoms in the lower half, it is bonded to the pentacoordinate metal (Ga or In) atom or the tetracoordinate metal (Zn) atom. - A metal atom whose coordination number is 4, 5, or 6 is bonded to another metal atom through a tetracoordinate O atom in the c-axis direction. In addition to the above, a medium group can be formed in a different manner by combining a plurality of small groups so that the total electric charge of the stacked structure is 0.
-
FIG. 16A illustrates a model of a medium group included in a stacked structure of an In—Sn—Zn-based oxide.FIG. 16B illustrates a large group including three medium groups. Note thatFIG. 16C illustrates an atomic arrangement in the case where the stacked structure inFIG. 16B is observed from the c-axis direction. - In
FIG. 16A , a tricoordinate O atom is omitted for simplicity, and a tetracoordinate O atom is illustrated by a circle; the number in the circle shows the number of tetracoordinate O atoms. For example, three tetracoordinate O atoms existing in each of an upper half and a lower half with respect to a Sn atom are denoted by circled 3. Similarly, inFIG. 16A , one tetracoordinate O atom existing in each of an upper half and a lower half with respect to an In atom is denoted by circled 1.FIG. 16A also illustrates a Zn atom proximate to one tetracoordinate O atom in a lower half and three tetracoordinate O atoms in an upper half, and a Zn atom proximate to one tetracoordinate O atom in an upper half and three tetracoordinate O atoms in a lower half. - In the medium group included in the stacked structure of the In—Sn—Zn-based oxide in
FIG. 16A , in the order starting from the top, a Sn atom proximate to three tetracoordinate O atoms in each of an upper half and a lower half is bonded to an In atom proximate to one tetracoordinate O atom in each of an upper half and a lower half, the In atom is bonded to a Zn atom proximate to three tetracoordinate O atoms in an upper half, the Zn atom is bonded to an In atom proximate to three tetracoordinate O atoms in each of an upper half and a lower half through one tetracoordinate O atom in a lower half with respect to the Zn atom, the In atom is bonded to a small group that includes two Zn atoms and is proximate to one tetracoordinate O atom in an upper half, and the small group is bonded to a Sn atom proximate to three tetracoordinate O atoms in each of an upper half and a lower half through one tetracoordinate O atom in a lower half with respect to the small group. A plurality of such medium groups is bonded, so that a large group is formed. - Here, electric charge for one bond of a tricoordinate O atom and electric charge for one bond of a tetracoordinate O atom can be assumed to be −0.667 and −0.5, respectively. For example, electric charge of a (hexacoordinate or pentacoordinate) In atom, electric charge of a (tetracoordinate) Zn atom, and electric charge of a (pentacoordinate or hexacoordinate) Sn atom are +3, +2, and +4, respectively. Accordingly, electric charge in a small group including a Sn atom is +1. Therefore, electric charge of −1, which cancels +1, is needed to form a stacked structure including a Sn atom. As a structure having electric charge of −1, the small group including two Zn atoms as illustrated in
FIG. 15E can be given. For example, with one small group including two Zn atoms, electric charge of one small group including a Sn atom can be cancelled, so that the total electric charge of the stacked structure can be 0. - When the large group illustrated in
FIG. 16B is repeated, an In—Sn—Zn-based oxide crystal (In2SnZn3O8) can be obtained. Note that a stacked structure of the obtained In—Sn—Zn-based oxide can be expressed as a composition formula, In2SnZn2O7(ZnO)m (m is 0 or a natural number). - The above-described rule also applies to the following oxides: a four-component metal oxide such as an In—Sn—Ga—Zn-based oxide; a three-component metal oxide such as an In—Ga—Zn-based oxide (also referred to as IGZO), an In—Al—Zn-based oxide, a Sn—Ga—Zn-based oxide, an Al—Ga—Zn-based oxide, a Sn—Al—Zn-based oxide, an In—Hf—Zn-based oxide, an In—La—Zn-based oxide, an In—Ce—Zn-based oxide, an In—Pr—Zn-based oxide, an In—Nd—Zn-based oxide, an In—Sm—Zn-based oxide, an In—Eu—Zn-based oxide, an In—Gd—Zn-based oxide, an In—Tb—Zn-based oxide, an In—Dy—Zn-based oxide, an In—Ho—Zn-based oxide, an In—Er—Zn-based oxide, an In—Tm—Zn-based oxide, an In—Yb—Zn-based oxide, or an In—Lu—Zn-based oxide; a two-component metal oxide such as an In—Zn-based oxide, a Sn—Zn-based oxide, an Al—Zn-based oxide, a Zn—Mg-based oxide, a Sn—Mg-based oxide, an In—Mg-based oxide, or an In—Ga-based oxide; and the like.
- As an example,
FIG. 17A illustrates a model of a medium group included in a stacked structure of an In—Ga—Zn-based oxide. - In the medium group included in the stacked structure of the In—Ga—Zn-based oxide in
FIG. 17A , in the order starting from the top, an In atom proximate to three tetracoordinate O atoms in each of an upper half and a lower half is bonded to a Zn atom proximate to one tetracoordinate O atom in an upper half, the Zn atom is bonded to a Ga atom proximate to one tetracoordinate O atom in each of an upper half and a lower half through three tetracoordinate O atoms in a lower half with respect to the Zn atom, and the Ga atom is bonded to an In atom proximate to three tetracoordinate O atoms in each of an upper half and a lower half through one tetracoordinate O atom in a lower half with respect to the Ga atom. A plurality of such medium groups is bonded, so that a large group is formed. -
FIG. 17B illustrates a large group including three medium groups. Note thatFIG. 17C illustrates an atomic arrangement in the case where the stacked structure inFIG. 17B is observed from the c-axis direction. - Here, since electric charge of a (hexacoordinate or pentacoordinate) In atom, electric charge of a (tetracoordinate) Zn atom, and electric charge of a (pentacoordinate) Ga atom are +3, +2, and +3, respectively, electric charge of a small group including any of an In atom, a Zn atom, and a Ga atom is 0. As a result, the total electric charge of a medium group having a combination of such small groups is always 0.
- In order to form the stacked structure of the In—Ga—Zn-based oxide, a large group can be formed using not only the medium group illustrated in
FIG. 17A but also a medium group in which the arrangement of the In atom, the Ga atom, and the Zn atom is different from that inFIG. 17A . - When the large group illustrated in
FIG. 17B is repeated, a crystal of an In—Ga—Zn-based oxide can be obtained. Note that a stacked structure of the obtained In—Ga—Zn-based oxide can be expressed as a composition formula, InGaO3(ZnO)n (n is a natural number). - In the case where n=1 (InGaZnO4), a crystal structure illustrated in
FIG. 18A can be obtained, for example. Note that in the crystal structure inFIG. 18A , since a Ga atom and an In atom each have five ligands as illustrated inFIG. 15B , a structure in which Ga is replaced with In can be obtained. - In the case where n=2 (InGaZn2O5), a crystal structure illustrated in
FIG. 18B can be obtained, for example. Note that in the crystal structure inFIG. 18B , since a Ga atom and an In atom each have five ligands as described inFIG. 15B , a structure in which Ga is replaced with In can be obtained. - In this embodiment, first, a first oxide semiconductor having a thickness of greater than or equal to 1 nm and less than or equal to 10 nm is formed over the
base layer 102 by a sputtering method. The substrate temperature is set to higher than or equal to 200° C. and lower than or equal to 400° C. in formation of the first oxide semiconductor. - A sputtering apparatus used for formation of the oxide semiconductor will be described in detail below.
- The leakage rate of a deposition chamber used for forming an oxide semiconductor is preferably lower than or equal to 1×10−10 Pa·m3/second. Thus, entry of an impurity into a film to be formed by a sputtering method can be decreased.
- In order to decrease the leakage rate, internal leakage as well as external leakage needs to be reduced. The external leakage refers to inflow of gas from the outside of a vacuum system through a minute hole, a sealing defect, or the like. The internal leakage is due to leakage through a partition, such as a valve, in a vacuum system or due to released gas from an internal member. Measures need to be taken from both aspects of external leakage and internal leakage in order that the leakage rate be lower than or equal to 1×10−10 P·m3/second.
- In order to decrease external leakage, an open/close portion of the deposition chamber is preferably sealed with a metal gasket. For the metal gasket, a metal material covered with iron fluoride, aluminum oxide, or chromium oxide is preferably used. The metal gasket realizes higher adhesion than an O-ring, and can reduce the external leakage. Further, by use of a metal material covered with iron fluoride, aluminum oxide, chromium oxide, or the like which is in the passive state, released gas containing hydrogen generated from the metal gasket is suppressed, so that the internal leakage can also be reduced.
- As a member forming an inner wall of the deposition chamber, aluminum, chromium, titanium, zirconium, nickel, or vanadium, from which the amount of a released gas containing hydrogen is smaller, is used. An alloy material containing iron, chromium, nickel, and the like covered with the above-mentioned material may be used. The alloy material containing iron, chromium, nickel, and the like is rigid, resistant to heat, and suitable for processing. Here, when surface unevenness of the member is decreased by polishing or the like to reduce the surface area, the released gas can be reduced. Alternatively, the above-mentioned member of the deposition apparatus may be covered with iron fluoride, aluminum oxide, chromium oxide, or the like which is in the passive state.
- Furthermore, it is preferable to provide a gas refiner for a sputtering gas just in front of the deposition chamber. At this time, the length of a pipe between the gas refiner and the deposition chamber is less than or equal to 5 m, preferably less than or equal to 1 m. When the length of the pipe is less than or equal to 5 m or less than or equal to 1 m, the effect of the released gas from the pipe can be reduced accordingly.
- Evacuation of the deposition chamber is preferably performed with a rough vacuum pump, such as a dry pump, and a high vacuum pump, such as a sputter ion pump, a turbo molecular pump, or a cryopump, in appropriate combination. In order to remove moisture remaining in the deposition chamber, an entrapment vacuum pump such as a cryopump, an ion pump, or a titanium sublimation pump is preferably used. The turbo molecular pump has an outstanding capability in evacuating a large-sized molecule, whereas it has a low capability in evacuating hydrogen or water. Hence, combination of a cryopump having a high capability in evacuating water and a sputter ion pump having a high capability in evacuating hydrogen is effective. The evacuation unit may be a turbo molecular pump provided with a cold trap. In the deposition chamber which is evacuated with an entrapment vacuum pump such as a cryopump, a hydrogen atom, a compound containing a hydrogen atom such as water (H2O) (more preferably, also a compound containing a carbon atom), and the like are removed, whereby the impurity concentration in the oxide semiconductor layer formed in the deposition chamber can be reduced.
- An adsorbate present at the inner wall of the deposition chamber does not affect the pressure in the deposition chamber because it is adsorbed on the inner wall, but the adsorbate leads to release of gas at the time of the evacuation of the deposition chamber. Therefore, although the leakage rate and the evacuation rate do not have a correlation, it is important that the adsorbate present in the deposition chamber be desorbed as much as possible and evacuation be performed in advance with the use of a pump having high evacuation capability. Note that the deposition chamber may be subjected to baking for promotion of desorption of the adsorbate. By the baking, the rate of desorption of the adsorbate can be increased about tenfold. The baking should be performed at a temperature greater than or equal to 100° C. and less than or equal to 450° C. At this time, when the adsorbate is removed while an inert gas is introduced, the rate of desorption of water or the like, which is difficult to desorb only by evacuation, can be further increased.
- In a sputtering method, an RF power supply device, an AC power supply device, a DC power supply device, or the like can be used as a power supply device for generating plasma as appropriate.
- As an In—Ga—Zn-based oxide target for forming an In—Ga—Zn-based oxide material as an oxide semiconductor by a sputtering method, for example, a target having a composition ratio of In2O3:Ga2O3:ZnO=1:1:1 [molar ratio] can be used. Alternatively, a target having a composition ratio of In2O3:Ga2O3:ZnO=1:1:2 [molar ratio], a target having a composition ratio of In2O3:Ga2O3:ZnO=1:1:4 [molar ratio], or a target having a composition ratio of In2O3:Ga2O3:ZnO=2:1:8 [molar ratio] can be used. Further, an In—Ga—Zn-based oxide target having an atomic ratio of In:Ga:Zn=1:1:1, 4:2:3, 3:1:2, 1:1:2, 2:1:3, or 3:1:4 can be used. When an oxide semiconductor is formed using an In—Ga—Zn-based oxide target having any of the aforementioned atomic ratios, a polycrystal or CAAC-OS is easily formed.
- An In—Sn—Zn-based oxide can be referred to as ITZO. In the case of forming an oxide semiconductor using an In—Sn—Zn-based oxide by a sputtering method, it is preferable to use an In—Sn—Zn-based oxide target having an atomic ratio of In:Sn:Zn=1:1:1, 2:1:3, 1:2:2, or 20:45:35. When an oxide semiconductor is formed using a target of an In—Sn—Zn-based oxide having the above atomic ratio, a polycrystal or a CAAC-OS is likely to be formed.
- The relative density of the metal oxide target used for forming an oxide semiconductor is higher than or equal to 90% and lower than or equal to 100%, preferably higher than or equal to 95% and lower than or equal to 99.9%. With the use of a metal oxide target with a high relative density, a dense oxide semiconductor layer can be deposited.
- As a sputtering gas, a rare gas (typically argon) atmosphere, an oxygen atmosphere, or a mixed gas of a rare gas and oxygen is used as appropriate. It is preferable that a high-purity gas from which impurities such as hydrogen, water, a hydroxyl group, and hydride are removed be used as a sputtering gas. For example, when argon is used as a sputtering gas, it is preferable that the purity be 9N, the dew point be −121° C., the content of H2O be 0.1 ppb or lower, and the content of H2 be 0.5 ppb or lower. When oxygen is used as a sputtering gas, it is preferable that the purity be 8N, the dew point be −112° C., the content of H2O be 1 ppb or lower, and the content of H2 be 1 ppb or lower.
- The substrate temperature in deposition is set to higher than or equal to 150° C. and lower than or equal to 450° C., preferably higher than or equal to 200° C. and lower than or equal to 350° C. The deposition is performed while the substrate is heated to higher than or equal to 150° C. and lower than or equal to 450° C., preferably higher than or equal to 200° C. and lower than or equal to 350° C., whereby moisture (including hydrogen) or the like is prevented from entering a film.
- By heating the substrate during deposition, the concentration of an impurity such as hydrogen, moisture, hydride, or a hydroxide in the formed oxide semiconductor can be reduced. In addition, damage by sputtering can be reduced. Then, a sputtering gas from which hydrogen and moisture are removed is introduced into the deposition chamber while moisture remaining therein is removed, and the first oxide semiconductor having a thickness of greater than or equal to 1 nm and less than or equal to 10 nm, preferably greater than or equal to 2 nm and less than or equal to 5 nm is formed with the use of the above target.
- In this embodiment, the first oxide semiconductor film is formed to a thickness of 5 nm with the use of oxygen, argon, or argon and oxygen as a sputtering gas under conditions that a target for an In—Ga—Zn-based oxide semiconductor (In2O3:Ga2O3:ZnO=1:1:2 [molar ratio]) is used as a target for an oxide semiconductor, the distance between the substrate and the target is 170 mm, the substrate temperature is 250° C., the pressure is 0.4 Pa, and the direct current (DC) power is 0.5 kW.
- Next, first heat treatment is performed under a condition where the atmosphere of a chamber in which the substrate is set is an atmosphere of nitrogen or dry air. The temperature of the first heat treatment is higher than or equal to 400° C. and lower than or equal to 750° C. The first oxide semiconductor is crystallized by the first heat treatment to be a first crystalline oxide semiconductor.
- Depending on the temperature of the first heat treatment, the first heat treatment causes crystallization from a film surface and crystal grows from the film surface toward the inside of the film; thus, c-axis aligned crystal is obtained. By the first heat treatment, large amounts of zinc and oxygen gather to the film surface, and one or more layers of graphene-type two-dimensional crystal including zinc and oxygen and having a hexagonal upper plane are formed at the outermost surface; the layer(s) at the outermost surface grow in the thickness direction to form a stack of layers. By increasing the temperature of the heat treatment, crystal growth proceeds from the surface to the inside and further from the inside to the bottom.
- By the first heat treatment, oxygen in the
base layer 102 is diffused to an interface between the base layer and the first crystalline oxide semiconductor layer or the vicinity of the interface (within ±5 nm from the interface), whereby oxygen deficiency in the first crystalline oxide semiconductor is reduced. Therefore, it is preferable that oxygen be included in (in a bulk of) thebase layer 102 or at the interface between the first crystalline oxide semiconductor and thebase layer 102 at an amount that exceeds at least the stoichiometric proportion. - Then, a second oxide semiconductor with a thickness greater than 10 nm is formed over the first crystalline oxide semiconductor. The second oxide semiconductor is formed by a sputtering method, and the substrate temperature in the deposition is set to be higher than or equal to 200° C. and lower than or equal to 400° C. By setting the substrate temperature in the deposition to be higher than or equal to 200° C. and lower than or equal to 400° C., precursors can be arranged in the oxide semiconductor formed on and in contact with the surface of the first crystalline oxide semiconductor and so-called orderliness can be obtained.
- In this embodiment, the second oxide semiconductor layer is formed to a thickness of 25 nm with the use of oxygen, argon, or argon and oxygen as a sputtering gas under conditions that a target for an In—Ga—Zn-based oxide semiconductor (In2O3:Ga2O3:ZnO=1:1:2 [molar ratio]) is used as a target for an oxide semiconductor, the distance between the substrate and the target is 170 mm, the substrate temperature is 400° C., the pressure is 0.4 Pa, and the direct current (DC) power source is 0.5 kW.
- Next, second heat treatment is performed under a condition where the atmosphere of a chamber in which the substrate is set is an atmosphere of nitrogen or dry air. The temperature of the second heat treatment is higher than or equal to 400° C. and lower than or equal to 750° C. A second crystalline oxide semiconductor is formed by the second heat treatment. The second heat treatment is performed in a nitrogen atmosphere, an oxygen atmosphere, or a mixed atmosphere of nitrogen and oxygen, whereby the density of the second crystalline oxide semiconductor is increased and the number of defects therein is reduced. By the second heat treatment, crystal growth proceeds in the thickness direction with the use of the first crystalline oxide semiconductor as a nucleus, that is, crystal growth proceeds from the bottom to the inside; thus, the second crystalline oxide semiconductor is formed. At this time, to compose the first crystalline oxide semiconductor and the second crystalline oxide semiconductor using the same kind of element is referred to as “homo-growth”. Alternatively, to compose the first crystalline oxide semiconductor and the second crystalline oxide semiconductor using elements, at least one kind of which differs between the first crystalline oxide semiconductor and the second crystalline oxide semiconductor, is referred to as “hetero-growth”.
- Thus, in a formation step of an oxide semiconductor, entry of an impurity is prevented as much as possible by pressure of a deposition chamber, leakage rate of the deposition chamber, or the like, so that an impurity such as hydrogen or moisture is prevented from entering the oxide semiconductor. Hydrogen contained in the oxide semiconductor is reacted with oxygen bonded to a metal atom to be water, and in addition, a defect is formed in a lattice from which the oxygen is detached (or a portion from which the oxygen is removed).
- Thus, the impurity is reduced as much as possible in the formation process of the oxide semiconductor, whereby defects in the oxide semiconductor can be reduced. From the above, a transistor in which a channel region is formed in the oxide semiconductor including purified CAAC-OS obtained by removing an impurity as much as possible has a small amount of change in threshold voltage between before and after light irradiation or the BT test against the transistor and thus has stable electric characteristics.
- Further, after the second heat treatment, it is preferable to perform additional heat treatment in which atmosphere is changed to an oxidizing atmosphere while the temperature is kept. The oxygen defects in the oxide semiconductor can be reduced by the heat treatment in an oxidizing atmosphere.
- Note that a metal oxide which can be used for the oxide semiconductor has band gap of 2 eV or more, preferably 2.5 eV or more, further preferably 3 eV or more. In this manner, off-state current of a transistor can be reduced by using a metal oxide having a wide band gap.
- It is preferable to perform the steps from the formation of the
base layer 102 to the second heat treatment successively without exposure to the air. The steps from the formation of thebase layer 102 to the second heat treatment are preferably performed in an atmosphere which is controlled to include little hydrogen and moisture (such as an inert gas atmosphere, a reduced-pressure atmosphere, or a dry-air atmosphere); in terms of moisture, for example, a dry nitrogen atmosphere with a dew point of −40° C. or lower, preferably a dew point of −50° C. or lower may be employed. - Next, the stack of oxide semiconductor layers including the first crystalline oxide semiconductor and the second crystalline oxide semiconductor is processed to form an island-shaped oxide semiconductor layer 103 (see
FIG. 3A ). - The oxide semiconductor can be processed by being etched after a mask having a desired shape is formed over the oxide semiconductor. The mask can be formed by a method such as photolithography. Alternatively, the mask may be formed by a method such as an inkjet method or a printing method.
- For the etching of the oxide semiconductor, either a dry etching method or a wet etching method may be employed. It is needless to say that both of them may be employed in combination.
- One of features of the first and second crystalline oxide semiconductors obtained by the above formation method is that they have c-axis alignment. Note that the first crystalline oxide semiconductor and the second crystalline oxide semiconductor have neither a single crystal structure nor an amorphous structure and are crystalline oxide semiconductors having c-axis alignment (CAAC-OS).
- Without limitation to the two-layer structure in which the second crystalline oxide semiconductor is formed over the first crystalline oxide semiconductor, a stacked structure including three or more layers may be formed by repeatedly performing a process of deposition and heat treatment for forming a third crystalline oxide semiconductor after the second crystalline oxide semiconductor is formed.
- By forming a transistor with the use of a stack of a first crystalline oxide semiconductor and a second crystalline oxide semiconductor, like the
oxide semiconductor layer 103, the transistor can have stable electric characteristics and high reliability. - Next, the
gate insulating layer 104 is formed over theoxide semiconductor layer 103. Thegate insulating layer 104 can be formed using a single layer or a stacked layer using one or more of materials selected from aluminum nitride, aluminum oxide, aluminum nitride oxide, aluminum oxynitride, silicon nitride, silicon oxide, silicon nitride oxide, silicon oxynitride, tantalum oxide, and lanthanum oxide. - When a high-k material such as hafnium silicate (HfSiOx (x>0)), hafnium silicate to which nitrogen is added (HfSixOyNz (x>0, y>0, z>0)), hafnium aluminate to which nitrogen is added (HfAlxOyNz (x>0, y>0, z>0)), hafnium oxide, or yttrium oxide is used as the
gate insulating layer 104, while the substantial (e.g., silicon oxide equivalent) thickness of the gate insulating film is not changed, the physical thickness of the gate insulating film can be increased so that gate leakage current can be reduced. Further, a stacked structure can be used in which a high-k material and one or more of silicon oxide, silicon oxynitride, silicon nitride, silicon nitride oxide, aluminum oxide, aluminum oxynitride, and gallium oxide are stacked. For example, the thickness of thegate insulating layer 104 is preferably greater than or equal to 1 nm and less than or equal to 300 nm, and more preferably greater than or equal to 5 nm and less than or equal to 50 nm. - The
gate insulating layer 104 is formed by a sputtering method, a CVD method, or the like. Other than a sputtering method and a plasma CVD method, thegate insulating layer 104 can be formed by a deposition method such as a high-density plasma CVD method using microwaves (e.g., a frequency of 2.45 GHz). Thegate insulating layer 104 is not limited to a single layer, and a stack of different layers may be used. Note that thegate insulating layer 104 is preferably an insulating layer containing oxygen, more preferably an oxide insulating layer from which oxygen is released by heating, in a portion which is in contact with theoxide semiconductor layer 103. Silicon oxide is used for thegate insulating layer 104, whereby oxygen is diffused to theoxide semiconductor layer 103 and oxygen deficiencies in theoxide semiconductor layer 103 are reduced; thus, favorable transistor characteristics can be obtained. - In the structure described in this embodiment, only the
oxide semiconductor layer 103 causes a depression and a projection over a substrate; therefore, leakage current due to thegate insulating layer 104 can be reduced and withstand voltage of thegate insulating layer 104 can be increased. Accordingly, a transistor can be operated even when thegate insulating layer 104 is as thin as approximately 5 nm. Note that a reduction in thickness of thegate insulating layer 104 has effects of reducing a short channel effect and increasing the operation speed of the transistor. - Before the
gate insulating layer 104 is formed, the surface of theoxide semiconductor layer 103 may be exposed to plasma of an oxidizing gas such as oxygen, ozone, or dinitrogen monoxide so as to be oxidized, thereby reducing the oxygen deficiency. In this embodiment, as thegate insulating layer 104, oxide silicon is formed to a thickness of 100 nm over theoxide semiconductor layer 103. - Next, a conductive layer is formed over the
gate insulating layer 104 by a sputtering method, a vacuum evaporation method, or a plating method, a mask is formed over the conductive layer, and the conductive layer is selectively etched to form thegate electrode 105. The mask formed over the conductive layer can be formed by a printing method, an inkjet method, or a photolithography method as appropriate. Thegate electrode 105 includes thegate electrode 105 a which is in contact with thegate insulating layer 104 and thegate electrode 105 b which is stacked over thegate electrode 105 a. - As a material of the
gate electrode 105 a, indium gallium zinc oxide (In—Ga—Zn—O) containing nitrogen, indium tin oxide (In—Sn—O) containing nitrogen, indium gallium oxide (In—Ga—O) containing nitrogen, indium zinc oxide (In—Zn—O) containing nitrogen, tin oxide (Sn—O) containing nitrogen, indium oxide (In—O) containing nitrogen, or a metal nitride (e.g., InN, ZnN) is preferably used. - These material each have a work function of 5 eV or higher, preferably 5.5 eV or higher. The
gate electrode 105 a is provided between thegate electrode 105 b and thegate insulating layer 104 and overlaps with theoxide semiconductor layer 103 with thegate insulating layer 104 interposed therebetween, whereby the threshold voltage of the electric characteristics of the transistor can be positive. Accordingly, a so-called normally-off switching element can be obtained. For example, in the case where In—Ga—Zn—O containing nitrogen is used for thegate electrode 105 a, In—Ga—Zn—O having a nitrogen concentration higher than at least that of theoxide semiconductor layer 103, specifically, In—Ga—Zn—O having a nitrogen concentration of higher than or equal to 7 at. % is used. - As a material used for forming the
gate electrode 105 b, a metal element selected from aluminum (Al), chromium (Cr), copper (Cu), tantalum (Ta), titanium (Ti), molybdenum (Mo), tungsten (W), neodymium (Nd), and scandium (Sc), an alloy containing any of these metal elements as a component, an alloy containing these metal elements in combination, a nitride of any of these metal elements, or the like can be used. Further, one or more metal elements selected from manganese (Mn), magnesium (Mg), zirconium (Zr), and beryllium (Be) may be used. - Further, the
gate electrode 105 b may have a single-layer structure or a stacked structure of two or more layers. For example, a single-layer structure of aluminum containing silicon, a two-layer structure in which titanium is stacked over aluminum, a two-layer structure in which titanium is stacked over titanium nitride, a two-layer structure in which tungsten is stacked over titanium nitride, a two-layer structure in which tungsten is stacked over tantalum nitride, a two-layer structure in which Cu is stacked over a Cu—Mg—Al alloy, a three-layer structure in which titanium, aluminum, and titanium are stacked in this order, and the like can be given. - The
gate electrode 105 b can be formed using a light-transmitting conductive material such as indium tin oxide, indium oxide containing tungsten oxide, indium zinc oxide containing tungsten oxide, indium oxide containing titanium oxide, indium tin oxide containing titanium oxide, indium zinc oxide, or indium tin oxide to which silicon oxide is added. It is also possible to have a stacked structure formed using the above light-transmitting conductive material and the above metal element. - In this embodiment, for the
gate electrode 105 a, indium gallium zinc oxide containing nitrogen is used. Further, for thegate electrode 105 b, two-layer structure in which tungsten is stacked over titanium nitrogen is used (seeFIG. 3B ). Note that end portions of the formedgate electrode 105 preferably have a tapered shape, so that the coverage with a layer formed later is improved. - Next, the
source region 103 a and thedrain region 103 b are formed by a self-aligned process. Specifically, with the use of thegate electrode 105 as a mask, adopant 106 is added to theoxide semiconductor layer 103 by an ion doping method or an ion implantation method. As thedopant 106 added to theoxide semiconductor layer 103, one or more elements selected from rare gases and hydrogen (H) can be used. - Hydrogen serves as an electron donor (donor) in an oxide semiconductor and causes the oxide semiconductor to have n-type conductivity. A rare gas element forms defects in an oxide semiconductor and causes the oxide semiconductor to have n-type conductivity. Note that hydrogen is easily diffused, and the transistor characteristics might be degraded when hydrogen is diffused into a channel formation region. Therefore, it is preferable to use a rare gas element as the
dopant 106 because the reliability of a semiconductor device is favorable. - Further, the
dopant 106 is not added to the region in theoxide semiconductor layer 103, which overlaps with thegate electrode 105, due to thegate electrode 105 serving as a mask. The region serves as thechannel formation region 103 c. - The
source region 103 a and thedrain region 103 b to which thedopant 106 is added each become an n-type oxide semiconductor, which have lower resistivity than thechannel formation region 103 c. Therefore, the resistance of thesource region 103 a and thedrain region 103 b is low, whereby thetransistor 100 can be operated at high speed. In addition, thesource region 103 a and thedrain region 103 b hardly overlap with thegate electrode 105, leading to reduction in parasitic capacitance; thus, thetransistor 100 can be operated at higher speed. - Alternatively, with the use of the
gate electrode 105 as a mask, thesource region 103 a and thedrain region 103 b may be formed in such a manner that regions of thegate insulating layer 104 over the regions to be the source region and the drain region in theoxide semiconductor layer 103 are removed so that the regions in theoxide semiconductor layer 103 are exposed, and thedopant 106 is added to the exposed regions of theoxide semiconductor layer 103. The regions of thegate insulating layer 104 over theoxide semiconductor layer 103 are removed under such a condition that theoxide semiconductor layer 103 is hardly etched. - The
dopant 106 can be added to the exposed regions of theoxide semiconductor layer 103 by an ion doping method or an ion implantation method. Note that thedopant 106 can be added in such a manner that plasma is generated in a gas atmosphere including an element to be added and the exposed regions of theoxide semiconductor layer 103 are subjected to plasma treatment. In this case, however, the oxide semiconductor might be etched to be thinned. Therefore, thedopant 106 is preferably added to theoxide semiconductor layer 103 by an ion doping method or an ion implantation method. - The
dopant 106 is preferably added to theoxide semiconductor layer 103 by an ion doping method or an ion implantation method while thegate insulating layer 104 remains so as not to expose theoxide semiconductor layer 103. Thedopant 106 is added to theoxide semiconductor layer 103 through thegate insulating layer 104, so that excessive damage to theoxide semiconductor layer 103 due to addition of thedopant 106 can be reduced. Furthermore, the interface between theoxide semiconductor layer 103 and thegate insulating layer 104 is kept clean, so that characteristics and reliability of the transistor are improved. Moreover, the depth to which thedopant 106 is added (addition region) is easily controlled, so that thedopant 106 can be accurately added to theoxide semiconductor layer 103. - In this embodiment, xenon (Xe) is used as the
dopant 106, which is added to theoxide semiconductor layer 103 by an ion implantation method through thegate insulating layer 104. The concentrations of xenon in thesource region 103 a and thedrain region 103 b which are formed by adding xenon is controlled to be higher than or equal to 5×1019 atoms/cm3 and lower than or equal to 1×1022 atoms/cm3 (seeFIG. 3C ). - After addition of the
dopant 106, heat treatment may be performed at a temperature of higher than or equal to 300° C. and lower than or equal to 600° C. in a reduced-pressure atmosphere or an inert gas atmosphere such as a nitrogen atmosphere or a rare gas atmosphere. In this embodiment, with the use of an electric furnace which is a kind of heat treatment apparatuses, heat treatment is performed at 450° C. in a nitrogen atmosphere for one hour. - Note that a heat treatment apparatus is not limited to an electrical furnace, and may include a device for heating an object to be processed by heat conduction or heat radiation from a heating element such as a resistance heating element. For example, a rapid thermal annealing (RTA) apparatus such as a gas rapid thermal annealing (GRTA) apparatus or a lamp rapid thermal annealing (LRTA) apparatus can be used. An LRTA apparatus is an apparatus for heating an object to be processed by radiation of light (an electromagnetic wave) emitted from a lamp such as a halogen lamp, a metal halide lamp, a xenon arc lamp, a carbon arc lamp, a high pressure sodium lamp, or a high pressure mercury lamp. A GRTA apparatus is an apparatus for heat treatment using a high-temperature gas. As the high-temperature gas, an inert gas which does not react with an object to be processed by heat treatment, such as nitrogen or a rare gas like argon, is used.
- For example, as the heat treatment, GRTA may be performed in the following manner: the substrate is moved into an inert gas heated to a high temperature and is heated for several minutes, and then the substrate is moved out of the inert gas.
- The heat treatment may be performed at any time after addition of the
dopant 106. - The substrate may be heated while the
dopant 106 is added by an ion doping method, an ion implantation method, or the like. - Next, the insulating
layer 107 and the insulatinglayer 108 are formed by a sputtering method, a CVD method, or the like to cover theoxide semiconductor layer 103 and thegate electrode 105. The insulatinglayer 107 and the insulatinglayer 108 can each be formed using a material selected from aluminum nitride, aluminum oxide, aluminum nitride oxide, aluminum oxynitride, silicon nitride, silicon oxide, silicon nitride oxide, and silicon oxynitride. The insulatinglayer 107 and the insulatinglayer 108 can each be formed using a single layer or a stacked layer. - At this time, it is preferable that a material from which oxygen is less likely to be released by heating be used for at least the insulating
layer 107. This is for preventing a reduction in conductivity of thesource region 103 a and thedrain region 103 b. Specifically, deposition may be performed by a CVD method with the use of a mixture which includes a silane gas as a main material and a proper source gas selected from a nitrogen oxide gas, a nitrogen gas, a hydrogen gas, and a rare gas. The substrate temperature may be set to higher than or equal to 300° C. and lower than or equal to 550° C. By using a CVD method, a film from which oxygen is less likely to be released by heating can be formed. A silane gas is used as a main material, so that hydrogen remains in the insulating layer and is diffused; thus, the conductivity of thesource region 103 a and thedrain region 103 b can be further increased. The hydrogen concentration in the insulatinglayer 107 may be higher than or equal to 0.1 at. % and lower than or equal to 25 at. %. - The thickness of each of the insulating
layer 107 and the insulatinglayer 108 is greater than or equal to 50 nm, preferably greater than or equal to 200 nm and less than or equal to 500 nm. In this embodiment, silicon oxide is formed to a thickness of 300 nm as the insulatinglayer 107 and aluminum oxide is formed to a thickness of 100 nm as the insulatinglayer 108. - The insulating
layer 108 is preferably formed using silicon nitride or aluminum oxide in order to prevent entry of an impurity or the like from the outside. In this embodiment, aluminum oxide is formed to a thickness of 100 nm as the insulating layer 108 (seeFIG. 3D ). One of or both of the insulatinglayer 107 and the insulatinglayer 108 may be omitted. - After formation of the insulating
layer 108, heat treatment may be performed at a temperature of higher than or equal to 150° C. and lower than or equal to 650° C., preferably higher than or equal to 200° C. and lower than or equal to 500° C., if needed. - Next, a mask is formed over the insulating
layer 108, part of thegate insulating layer 104, part of the insulatinglayer 107, and part of the insulatinglayer 108 are selectively etched with the use of the mask to expose part of thesource region 103 a and part of thedrain region 103 b; thus, the contact holes 109 are formed (seeFIG. 4A ). - Next, a conductive layer is formed over the insulating
layer 108, a mask is formed over the conductive layer, and the conductive layer is selectively etched to form thesource electrode 110 a and thedrain electrode 110 b (seeFIG. 4B ). A material similar to that of thegate electrode 105 b can be used for the conductive layer used for forming thesource electrode 110 a and thedrain electrode 110 b. - In this embodiment, as the conductive layer used for forming the
source electrode 110 a and thedrain electrode 110 b, a conductive layer in which Cu is stacked over a Cu—Mg—Al alloy is used. The Cu—Mg—Al alloy material is provided in contact with the insulatinglayer 108, whereby adhesion of the conductive layer can be improved. - Note that the channel length of the
transistor 100 is equal to the length of thechannel formation region 103 c which is sandwiched between thesource region 103 a and thedrain region 103 b inFIG. 1B . Further, the channel length of thetransistor 100 is substantially equal to the width of thegate electrode 105. - Through the above steps, even when a transistor is miniaturized and the channel length is reduced, the
transistor 100 with high reliability which includes an oxide semiconductor and has favorable electric characteristics can be manufactured. - The
transistor 140 includes the low-concentration region 103 d and the low-concentration region 103 e in theoxide semiconductor layer 103. Thetransistor 140 can be manufactured in such a manner that a step of forming thesidewalls 111 is added to the steps of manufacturing thetransistor 100 and thedopant 106 is added to theoxide semiconductor layer 103 in two steps. - The low-
concentration region 103 d and the low-concentration region 103 e can be formed by a self-aligned process using thegate electrode 105 as a mask. Specifically, after formation of thegate electrode 105, thedopant 106 is added to theoxide semiconductor layer 103 with the use of thegate electrode 105 as a mask by a method similar to that for forming the transistor 100 (also referred to as a first doping step). As thedopant 106 which is added to theoxide semiconductor layer 103 in the first doping step, an element similar to thedopant 106 which is used for forming thetransistor 100 can be used. In the first doping step, thedopant 106 is added so that the concentration of thedopant 106 in theoxide semiconductor layer 103 is higher than or equal to 5×1018 atoms/cm3 and lower than 5×1019 atoms/cm3. - Next, the
sidewalls 111 are formed on the side surfaces of thegate electrode 105. Thesidewalls 111 can be formed by a known method. - Next, the
dopant 106 is added to theoxide semiconductor layer 103 with the use of thegate electrode 105 and thesidewalls 111 as masks (also referred to as a second doping step). As thedopant 106 which is added to theoxide semiconductor layer 103 in the second doping step, an element similar to thedopant 106 which is used for forming thetransistor 100 can be used. In the second doping step, thedopant 106 is added so that the concentration of thedopant 106 in theoxide semiconductor layer 103 is higher than or equal to 5×1019 atoms/cm3 and lower than or equal to 1×1022 atoms/cm3. - Thus, the
source region 103 a, thedrain region 103 b, the low-concentration region 103 d, and the low-concentration region 103 e can be formed in thetransistor 140. The low-concentration region 103 d and the low-concentration region 103 e have lower dopant concentration and higher resistivity than thesource region 103 a and thedrain region 103 b - The low-
concentration region 103 d and the low-concentration region 103 e are provided, whereby degradation of the transistor characteristics and negative shift in threshold voltage due to a short channel effect can be reduced; thus, a highly reliable transistor can be manufactured. - Note that the channel length of the
transistor 140 is equal to the length of thechannel formation region 103 c which is sandwiched between the low-concentration region 103 d and the low-concentration region 103 e inFIG. 2B . Further, the channel length of thetransistor 140 is substantially equal to the width of thegate electrode 105. - This embodiment can be combined as appropriate with any of the other embodiments.
- In this embodiment, examples of transistors having structures different from those of the transistors disclosed in
Embodiment 1 will be described. -
FIG. 5A is a top view illustrating a structure of atransistor 150 andFIG. 5B is a cross-sectional view illustrating a stacked structure of a portion indicated by a chain line C1-C2 inFIG. 5A . InFIG. 5A , a substrate and an insulating layer are omitted. - In the
transistor 150 illustrated inFIG. 5B , thesource electrode 110 a and thedrain electrode 110 b are stacked in a different manner from the stacking manner of thetransistor 100 disclosed inEmbodiment 1. In thetransistor 150, thesource electrode 110 a and thedrain electrode 110 b are formed over thebase layer 102, and theoxide semiconductor layer 103 is formed over thebase layer 102, thesource electrode 110 a, and thedrain electrode 110 b. - In the
transistor 150, thesource electrode 110 a and thedrain electrode 110 b are connected to thesource region 103 a and thedrain region 103 b in theoxide semiconductor layer 103, respectively, without the contact holes 109; therefore, the contact area can be easily increased, and the contact resistance can be easily reduced. - Note that the channel length of the
transistor 150 is equal to the length of thechannel formation region 103 c which is sandwiched between thesource region 103 a and thedrain region 103 b inFIG. 5B . Further, the channel length of thetransistor 150 is substantially equal to the width of thegate electrode 105. - A
transistor 160 illustrated inFIGS. 6A and 6B includes, in addition to the structure of thetransistor 150, thesidewalls 111 on the side surfaces of thegate electrode 105 and the low-concentration region 103 d and the low-concentration region 103 e in regions of theoxide semiconductor layer 103, which overlap with thesidewalls 111. The low-concentration region 103 d is formed between thechannel formation region 103 c and thesource region 103 a, and the low-concentration region 103 e is formed between thechannel formation region 103 c and thedrain region 103 b.FIG. 6A is a top view illustrating the structure of thetransistor 160 andFIG. 6B is a cross-sectional view illustrating a stacked structure of a portion indicated by a chain line D1-D2 inFIG. 6A . - The low-
concentration region 103 d or the low-concentration region 103 e is provided in theoxide semiconductor layer 103, whereby an electric field generated between thechannel formation region 103 c and thesource region 103 a or between thechannel formation region 103 c and thedrain region 103 b can be relieved; thus, degradation of transistor characteristics can be reduced. In particular, relieving an electric field generated between thechannel formation region 103 c and thedrain region 103 b is effective for reduction of degradation of transistor characteristics. Further, the low-concentration region 103 d or the low-concentration region 103 e is provided, so that a short channel effect due to miniaturization of a transistor can be suppressed. - Note that the channel length of the
transistor 160 is equal to the length of thechannel formation region 103 c which is sandwiched between the low-concentration region 103 d and the low-concentration region 103 e inFIG. 6B . Further, the channel length of thetransistor 160 is substantially equal to the width of thegate electrode 105. - A
transistor 170 illustrated inFIG. 7A is one mode of a bottom-gate transistor. -
FIG. 7A illustrates a cross-sectional structure of thetransistor 170. In thetransistor 170, thegate electrode 105 is formed over thesubstrate 101 and thegate insulating layer 104 is formed over thegate electrode 105. Thegate electrode 105 has a structure in which thegate electrode 105 a is stacked over thegate electrode 105 b. The base layer described inEmbodiment 1 may be provided between thesubstrate 101 and thegate electrode 105. - Further, the
oxide semiconductor layer 103 is formed over thegate insulating layer 104 and a channelprotective layer 112, thesource electrode 110 a, and thedrain electrode 110 b are formed over theoxide semiconductor layer 103. Theoxide semiconductor layer 103 includes thechannel formation region 103 c which overlaps with the channelprotective layer 112, thesource region 103 a which is electrically connected to thesource electrode 110 a, and thedrain region 103 b which is electrically connected to thedrain electrode 110 b. - The channel
protective layer 112 can be formed using a material and a method similar to those of thegate insulating layer 104. The thickness of the channelprotective layer 112 is greater than or equal to 10 nm and less than or equal to 500 nm, preferably greater than or equal to 100 nm and less than or equal to 300 nm. - The
source region 103 a and thedrain region 103 b of thetransistor 170 can be formed using the channelprotective layer 112 as a mask in a manner similar to thesource region 103 a and thedrain region 103 b of thetransistor 100. - Further, the insulating
layer 108 is formed over the channelprotective layer 112, thesource electrode 110 a, and thedrain electrode 110 b. The insulatinglayer 108 may be a stack of a plurality of insulating layers. - Note that the channel length of the
transistor 170 is equal to the length of thechannel formation region 103 c which is sandwiched between thesource region 103 a and thedrain region 103 b inFIG. 7A . Further, the channel length of thetransistor 170 is substantially equal to the width of the channelprotective layer 112. -
FIG. 7B illustrates a cross-sectional structure of atransistor 180. Thetransistor 180 has a structure in which aback gate electrode 115 and an insulatinglayer 113 are provided to thetransistor 100. In thetransistor 180, theback gate electrode 115 is formed over thebase layer 102 and the insulatinglayer 113 is formed over theback gate electrode 115. Theoxide semiconductor layer 103 of thetransistor 180 overlaps with theback gate electrode 115 with the insulatinglayer 113 interposed therebetween. - The
back gate electrode 115 is positioned so that thechannel formation region 103 c of theoxide semiconductor layer 103 is interposed between thegate electrode 105 and theback gate electrode 115. Theback gate electrode 115 is formed using a conductive layer and can function in a manner similar to that of thegate electrode 105. By changing a potential of theback gate electrode 115, the threshold voltage of the transistor can be changed. - The
back gate electrode 115 can be formed using a material and a method similar to those of thegate electrode 105 b. A layer similar to thegate electrode 105 a may be formed between theback gate electrode 115 and the insulatinglayer 113. - The insulating
layer 113 can be formed using a material and a method similar to those of thegate insulating layer 104. Formation of thebase layer 102 can be omitted when the insulatinglayer 113 also serves as thebase layer 102. - Note that the channel length of the
transistor 180 is equal to the length of thechannel formation region 103 c which is sandwiched between thesource region 103 a and thedrain region 103 b inFIG. 7B . Further, the channel length of thetransistor 180 is substantially equal to the width of thegate electrode 105. - This embodiment can be combined as appropriate with any of the other embodiments.
- In this embodiment, a method for forming an oxide semiconductor film including CAAC-OS, which is different from the method disclosed in
Embodiment 1, will be described. - First, an oxide semiconductor film having a thickness of greater than or equal to 1 nm and less than or equal to 50 nm is formed over the
base layer 102. - The substrate temperature in deposition is set to higher than or equal to 150° C. and lower than or equal to 450° C., preferably higher than or equal to 200° C. and lower than or equal to 350° C. The deposition is performed while the substrate is heated to higher than or equal to 150° C. and lower than or equal to 450° C., preferably higher than or equal to 200° C. and lower than or equal to 350° C., whereby moisture (including hydrogen) or the like is prevented from entering a film. Further, CAAC-OS which is an oxide semiconductor layer having crystallinity can be formed.
- Further, it is preferable that hydrogen be further released from the oxide semiconductor and part of oxygen contained in the
base layer 102 be diffused into the oxide semiconductor and the vicinity of the interface of the oxide semiconductor in thebase layer 102 by performing heat treatment on thesubstrate 101 after formation of the oxide semiconductor. An oxide semiconductor including more highly crystalline CAAC-OS can be formed by the heat treatment. - The temperature of the heat treatment is preferably a temperature at which hydrogen is released from the oxide semiconductor and part of oxygen contained in the
base layer 102 is released and diffused into the oxide semiconductor. The temperature is typically higher than or equal to 200° C. and lower than the strain point of thesubstrate 101, preferably higher than or equal to 250° C. and lower than or equal to 450° C. By diffusion of oxygen into the oxide semiconductor, oxygen deficiency in the oxide semiconductor can be reduced. - A rapid thermal annealing (RTA) apparatus can be used in the heat treatment. With the use of the RTA apparatus, heat treatment can be performed at a temperature of higher than or equal to the strain point of a substrate if the heating time is short. Therefore, time for forming an oxide semiconductor in which the proportion of a crystalline region is higher than that of an amorphous region can be shortened.
- The heat treatment can be performed in an inert gas atmosphere; typically the heat treatment is preferably performed in a rare gas (such as helium, neon, argon, xenon, or krypton) atmosphere or a nitrogen atmosphere. Alternatively, the heat treatment may be performed in an oxygen atmosphere or a reduced-pressure atmosphere. The treatment time is from three minutes to 24 hours. The proportion of a crystalline region to an amorphous region in the oxide semiconductor can be increased as the treatment time is increased. However, heat treatment for longer than 24 hours is not preferable because the productivity is reduced.
- Through the above steps, an oxide semiconductor including CAAC-OS can be formed.
- This embodiment can be combined as appropriate with any of the other embodiments.
- In this embodiment, an influence on the electric characteristics of the transistor including an oxide semiconductor described in
Embodiment -
FIG. 8 is a cross-sectional view of a transistor having a stacked structure similar to thetransistor 100 illustrated inFIGS. 1A and 1B .FIGS. 9A and 9B are energy band diagrams (schematic diagrams) of cross section X1-X2 inFIG. 8 .FIG. 9B shows the case where a voltage of a source and a voltage of a drain are equal to each other (VD=0V).FIG. 8 illustrates the transistor provided with an oxide semiconductor layer including a first oxide semiconductor region (OS1) and a pair of second oxide semiconductor regions (OS2) and source and drain electrodes (metal). - In
FIG. 8 , a channel formation region of the transistor is formed using OS1. OS1 is an oxide semiconductor which is made to be intrinsic (i-type) or as close to intrinsic as possible by highly purifying the film through removal or elimination of impurities such as moisture (including hydrogen) as much as possible and further by reducing oxygen deficiency in the film. Thus, the Fermi level (Ef) can be the same as the intrinsic Fermi level (Ei). - In addition, in
FIG. 8 , a source region and a drain region of the transistor are formed using the pair of OS2. OS2 is formed in such a manner that an oxide semiconductor is made to be intrinsic (i-type) or as close to intrinsic as possible as in the case of OS1 by highly purifying the film through removal or elimination of impurities such as moisture (including hydrogen) as much as possible and further by reducing oxygen deficiency in the film, and after that, at least one element selected from hydrogen and rare gases are added to the oxide semiconductor to generate a donor or oxygen deficiency. OS2 has thus higher carrier density than OS1 and the position of its Fermi level is close to the conduction band. -
FIG. 9A shows a relation of band structures of the vacuum level (Evac), the first oxide semiconductor region (OS1), the second oxide semiconductor region (OS2), and the source and drain electrodes (metal). Here, IP represents the ionization potential; Ea, the electron affinity; Eg, the energy gap; and Wf, the work function. In addition, Ec represents the bottom of the conduction band; Ev, the top of the valence band; and Ef, the Fermi level. As for a sign at the end of each symbol, 1 denotes OS1; 2, OS2; and m, metal. Here, a metal material having Wf m of 4.1 eV (such as titanium) is assumed as the metal. - OS1 is an oxide semiconductor which is made to be i-type or as close to i-type as possible and thus has extremely low carrier density; therefore, Ef_1 is around the middle point between Ec and Ev. OS2 is an n-type oxide semiconductor having high carrier density, and thus Ec_2 substantially corresponds to Ef_2. It is said that the energy gap (Eg) of the oxide semiconductors denoted by OS1 and OS2 is 3.15 eV and the electron affinity (Ea) thereof is 4.3 eV.
- As shown in
FIG. 9B , in the case where OS1 that is the channel formation region and OS2 that is the source or drain region are in contact with each other, transfer of carriers occurs so that the Fermi levels can be equal to each other; thus, the band edges of OS1 and OS2 curve. Further, in the case where OS2 is in contact with the metal that is the source or drain electrode, transfer of carriers occurs so that the Fermi levels can be equal to each other; thus, the band edge of OS2 curves. - By forming OS2 that is an n-type oxide semiconductor between OS1 that is the channel formation region and the metal that is the source or drain electrode, contact between the oxide semiconductor and the metal can be an ohmic junction, and contact resistance can be reduced. As a result, the on-state current of the transistor can be increased.
- This embodiment can be combined as appropriate with any of the other embodiments.
- An example of a circuit diagram of a memory element (hereinafter also referred to as a memory cell) included in a semiconductor device is illustrated in
FIG. 10A . The memory cell includes atransistor 1160 in which a channel formation region is formed using a material other than an oxide semiconductor and atransistor 1162 in which a channel formation region is formed using an oxide semiconductor. - The
transistor 1162 in which the channel formation region is formed using an oxide semiconductor can be manufactured in accordance withEmbodiment 1. - As illustrated in
FIG. 10A , a gate electrode of thetransistor 1160 is electrically connected to one of a source electrode and a drain electrode of thetransistor 1162. A first wiring (a 1st line, also referred to as a source line) is electrically connected to a source electrode of thetransistor 1160. A second wiring (a 2nd line, also referred to as a bit line) is electrically connected to a drain electrode of thetransistor 1160. A third wiring (a 3rd line, also referred to as a first signal line) is electrically connected to the other of the source electrode and the drain electrode of thetransistor 1162. A fourth wiring (a 4th line, also referred to as a second signal line) is electrically connected to a gate electrode of thetransistor 1162. - The
transistor 1160 in which the channel formation region is formed using a material other than an oxide semiconductor, e.g., single crystal silicon can operate at sufficiently high speed. Therefore, with the use of thetransistor 1160, high-speed reading of stored contents and the like are possible. Thetransistor 1162 in which the channel formation region is formed using an oxide semiconductor is characterized by its off-state current which is smaller than the off-state current of thetransistor 1160. Therefore, when thetransistor 1162 is turned off, a potential of the gate electrode of thetransistor 1160 can be held for a very long time. - By utilizing a characteristic in which the potential of the gate electrode of the
transistor 1160 can be held, writing, holding, and reading of data are possible as described below. - First, writing and holding of data are described. First, a potential of the fourth wiring is set to a potential at which the
transistor 1162 is turned on, so that thetransistor 1162 is turned on. Thus, a potential of the third wiring is supplied to the gate electrode of the transistor 1160 (writing). After that, the potential of the fourth wiring is set to a potential at which thetransistor 1162 is turned off, so that thetransistor 1162 is turned off, and thus, the potential of the gate electrode of thetransistor 1160 is held (holding). - Since the off-state current of the
transistor 1162 is smaller than the off-state current of thetransistor 1160, the potential of the gate electrode of thetransistor 1160 is held for a long time. For example, when the potential of the gate electrode of thetransistor 1160 is a potential at which thetransistor 1160 is in an on state, the on state of thetransistor 1160 is held for a long time. In addition, when the potential of the gate electrode of thetransistor 1160 is a potential at which thetransistor 1160 is an off state, the off state of thetransistor 1160 is held for a long time. - Then, reading of data is described. When a predetermined potential (a low potential) is supplied to the first wiring in a state where the on state or the off state of the
transistor 1160 is held as described above, a potential of the second wiring varies depending on the on state or the off state of thetransistor 1160. For example, when thetransistor 1160 is in the on state, the potential of the second wiring becomes lower than the potential of the first wiring. On the other hand, when thetransistor 1160 is in the off state, the potential of the second wiring does not vary. - In such a manner, the potential of the second wiring and a predetermined potential are compared with each other in a state where data is held, whereby the data can be read out.
- Then, rewriting of data is described. Rewriting of data is performed in a manner similar to that of the writing and holding of data. That is, a potential of the fourth wiring is set to a potential at which the
transistor 1162 is turned on, so that thetransistor 1162 is turned on. Thus, a potential of the third wiring (a potential for new data) is supplied to the gate electrode of thetransistor 1160. After that, the potential of the fourth wiring is set to be a potential at which thetransistor 1162 is turned off, so that thetransistor 1162 is turned off, and thus, the new data is held. - In the memory cell according to the disclosed invention, data can be directly rewritten by another writing of data as described above. For that reason, erasing operation which is necessary for a flash memory or the like is not needed, so that a reduction in operation speed because of erasing operation can be suppressed. In other words, high-speed operation of the semiconductor device including the memory cell can be realized.
-
FIG. 10B is a circuit diagram illustrating an application example of the memory cell illustrated inFIG. 10A . - A
memory cell 1100 illustrated inFIG. 10B includes a first wiring SL (a source line), a second wiring BL (a bit line), a third wiring S1 (a first signal line), a fourth wiring S2 (a second signal line), a fifth wiring WL (a word line), a transistor 1164 (a first transistor), a transistor 1161 (a second transistor), and a transistor 1163 (a third transistor). In each of thetransistors transistor 1161, a channel formation region is formed using an oxide semiconductor. - Here, a gate electrode of the
transistor 1164 is electrically connected to one of a source electrode and a drain electrode of thetransistor 1161. In addition, the first wiring SL is electrically connected to a source electrode of thetransistor 1164, and a drain electrode of thetransistor 1164 is electrically connected to a source electrode of thetransistor 1163. The second wiring BL is electrically connected to a drain electrode of thetransistor 1163, and the third wiring S1 is electrically connected to the other of the source electrode and the drain electrode of thetransistor 1161. The fourth wiring S2 is electrically connected to a gate electrode of thetransistor 1161, and the fifth wiring WL is electrically connected to a gate electrode of thetransistor 1163. - Next, operation of the circuit is specifically described.
- When data is written into the
memory cell 1100, the first wiring SL is set to 0 V, the fifth wiring WL is set to 0 V, the second wiring BL is set to 0 V, and the fourth wiring S2 is set to 2 V. The third wiring S1 is set to 2 V in order to write data “1” and set to 0 V in order to write data “0”. At this time, thetransistor 1163 is in an off state and thetransistor 1161 is in an on state. Note that at the end of the writing, before the potential of the third wiring S1 is changed, the fourth wiring S2 is set to 0 V so that thetransistor 1161 is turned off. - As a result, a potential of a node (referred to as a node A) connected to the gate electrode of the
transistor 1164 is set to approximately 2 V after the writing of the data “1” and set to approximately 0 V after the writing of the data “0”. Electric charge corresponding to a potential of the third wiring S1 is accumulated at the node A; since the off-state current of thetransistor 1161 is smaller than that of a transistor in which a channel formation region is formed using single crystal silicon, the potential of the gate electrode of thetransistor 1164 is held for a long time. - When data is read from the memory cell, the first wiring SL is set to 0 V, the fifth wiring WL is set to 2 V, the fourth wiring S2 and the third wiring S1 are set to 0 V, and a reading circuit connected to the second wiring BL is set in an operation state. At this time, the
transistor 1163 is in an on state and thetransistor 1161 is in an off state. - The
transistor 1164 is in an off state when the data “0” has been written, that is, the node A is set to approximately 0 V, so that the resistance between the second wiring BL and the first wiring SL is high. On the other hand, thetransistor 1164 is in an on state when the data “1” has been written, that is, the node A is set to approximately 2 V, so that the resistance between the second wiring BL and the first wiring SL is low. A reading circuit can read the data “0” or the data “1” in accordance with the difference in resistance state of the memory cell. The second wiring BL at the time of the writing is set to 0 V; however, it may be in a floating state or may be charged to have a potential higher than 0 V. The third wiring S1 at the time of the reading is set to 0 V; however, it may be in a floating state or may be charged to have a potential higher than 0 V. - Note that the data “1” and the data “0” are defined for convenience and can be reversed. In addition, the above operation voltages are examples. The operation voltages are set so that the
transistor 1164 is turned off in the case of data “0” and turned on in the case of data “1”, thetransistor 1161 is turned on at the time of writing and turned off in periods except the time of writing, and thetransistor 1163 is turned on at the time of reading. In particular, a power supply potential VDD of a peripheral logic circuit may also be used instead of 2 V. - In this embodiment, the memory cell with a minimum storage unit (one bit) is described for easy understanding; however, the structure of the memory cell is not limited thereto. It is also possible to make a more developed semiconductor device with a plurality of memory cells connected to each other as appropriate. For example, it is possible to make a NAND-type or NOR-type semiconductor device by using more than one of the above memory cells. The wiring structure is not limited to that in
FIG. 10A or 10B and can be changed as appropriate. -
FIG. 11 is a block circuit diagram of a semiconductor device according to an embodiment of the present invention. The semiconductor device includes m×n bits of memory capacitance. - The semiconductor device illustrated in
FIG. 11 includes m fourth wirings, m fifth wirings, n second wirings, n third wirings, amemory cell array 1110 in which a plurality of memory cells 1100(1,1) to 1100(m,n) is arranged in a matrix of m rows by n columns (m and n are each a natural number), and peripheral circuits such as awiring driver circuit 1111 for driving the second wirings and the third wirings, awiring driver circuit 1113 for driving the fourth wirings and the fifth wirings, and areading circuit 1112. A refresh circuit or the like may be provided as another peripheral circuit. - A memory cell 1100(11) is considered as a typical example of the memory cell. Here, the memory cell 1100(11) (i is an integer of greater than or equal to 1 and less than or equal to m and j is an integer of greater than or equal to 1 and less than or equal to n) is connected to a second wiring BL(j), a third wiring S1(j), a fourth wiring S2(i), a fifth wiring WL(i), and a first wiring. A first wiring potential Vs is supplied to the first wiring. The second wirings BL(1) to BL(n) and the third wirings S1(1) to S1(n) are connected to the
wiring driver circuit 1111 for driving the second wirings and the third wirings and thereading circuit 1112. The fifth wirings WL(1) to WL(m) and the fourth wirings S2(1) to S2(m) are connected to thewiring driver circuit 1113 for driving the fourth wirings and the fifth wirings. - The operation of the semiconductor device illustrated in
FIG. 11 is described. In this structure, data is written and read per row. - When data is written into memory cells 1100(i, 1) to 1100(i,n) of an i-th row, the first wiring potential Vs is set to 0 V, a fifth wiring WL(i) and the second wirings BL(1) to BL(n) are set to 0 V, and a fourth wiring S2(1) is set to 2 V. At this time, the
transistors 1161 are turned on. Among the third wirings S1(1) to S1(n), the third wiring in a column in which data “1” is to be written is set to 2 V and the third wiring in a column in which data “0” is to be written is set to 0 V. Note that, to finish writing, the fourth wiring S2(1) is set to 0 V before the potentials of the third wirings S1(1) to S1(n) are changed, so that thetransistors 1161 are turned off. Moreover, a non-selected fifth wiring WL and a non-selected fourth wiring S2 are set to 0 V. - As a result, the potential of the node (referred to as the node A) connected to the gate electrode of the
transistor 1164 in the memory cell into which data “1” has been written is set to approximately 2 V, and the potential of the node A in the memory cell into which data “0” has been written is set to approximately 0 V. The potential of the node A of the non-selected memory cell is not changed. - When data is read from the memory cells 1100(i, 1) to 1100(i,n) of the i-th row, the first wiring potential Vs is set to 0 V, the fifth wiring WL(i) is set to 2 V, the fourth wiring S2(i) and the third wirings S1(1) to S1(n) are set to 0 V, and the reading circuit connected to the second wirings BL(1) to BL(n) is set in an operation state. The reading circuit can read data “0” or data “1” in accordance with the difference in resistance state of the memory cell, for example. Note that the non-selected fifth wiring WL and the non-selected fourth wiring S2 are set to 0 V. The second wiring BL at the time of the writing is set to 0 V; however, it may be in a floating state or may be charged to have a potential higher than 0 V. The third wiring S1 at the time of the reading is set to 0 V; however, it may be in a floating state or may be charged to have a potential higher than 0 V.
- Note that the data “1” and the data “0” are defined for convenience and can be reversed. In addition, the above operation voltages are examples. The operation voltages are set so that the
transistor 1164 is turned off in the case of data “0” and turned on in the case of data “1”, thetransistor 1161 is turned on at the time of writing and turned off in periods except the time of writing, and thetransistor 1163 is turned on at the time of reading. A power supply potential VDD of a peripheral logic circuit may also be used instead of 2 V. - This embodiment can be combined as appropriate with any of the other embodiments.
- In this embodiment, an example of a circuit diagram of a memory cell including a capacitor will be shown. A
memory cell 1170 illustrated inFIG. 12A includes a first wiring SL, a second wiring BL, a third wiring S1, a fourth wiring S2, a fifth wiring WL, a transistor 1171 (a first transistor), a transistor 1172 (a second transistor), and acapacitor 1173. In thetransistor 1171, a channel formation region is formed using a material other than an oxide semiconductor, and in thetransistor 1172, a channel formation region is formed using an oxide semiconductor. - Here, a gate electrode of the
transistor 1171, one of a source electrode and a drain electrode of thetransistor 1172, and one electrode of thecapacitor 1173 are electrically connected to each other. In addition, the first wiring SL and a source electrode of thetransistor 1171 are electrically connected to each other. The second wiring BL and a drain electrode of thetransistor 1171 are electrically connected to each other. The third wiring S1 and the other of the source electrode and the drain electrode of thetransistor 1172 are electrically connected to each other. The fourth wiring S2 and a gate electrode of thetransistor 1172 are electrically connected to each other. The fifth wiring WL and the other electrode of thecapacitor 1173 are electrically connected to each other. - Next, operation of the circuit will be specifically described.
- When data is written into the
memory cell 1170, the first wiring SL is set to 0 V, the fifth wiring WL is set to 0 V, the second wiring BL is set to 0 V, and the fourth wiring S2 is set to 2 V. The third wiring S1 is set to 2 V in order to write data “1” and set to 0 V in order to write data “0”. At this time, thetransistor 1172 is turned on. Note that, to finish writing, the fourth wiring S2 is supplied with 0 V before the potential of the third wiring S1 is changed, so that thetransistor 1172 is turned off. - As a result, the potential of a node (referred to as a node A) connected to the gate electrode of the
transistor 1171 is set to approximately 2 V after the writing of data “1” and is set to approximately 0 V after the writing of data “0”. - When data is read from the
memory cell 1170, the first wiring SL is set to 0 V, the fifth wiring WL is set to 2 V, the fourth wiring S2 is set to 0 V, the third wiring S1 is set to 0 V, and a reading circuit connected to the second wiring BL is operated. At this time, thetransistor 1172 is turned off. - The state of the
transistor 1171 in the case where the fifth wiring WL is set to 2 V will be described. The potential of the node A which determines the state of thetransistor 1171 depends on capacitance C1 between the fifth wiring WL and the node A, and capacitance C2 between the gate electrode of thetransistor 1171 and the source and drain electrodes of thetransistor 1171. - Note that the third wiring S1 at the time of reading is set to 0 V; however, the third wiring S1 may be in a floating state or may be charged to have a potential higher than 0 V. Data “1” and data “0” are defined for convenience and may be reversed.
- The potential of the third wiring S1 at the time of writing may be selected from the potentials of data “0” and data “1” as long as the
transistor 1172 is turned off after the writing and thetransistor 1171 is off in the case where the potential of the fifth wiring WL is set to 0 V. The potential of the fifth wiring WL at the time of reading may be selected so that thetransistor 1171 is turned off in the case where data “0” has been written and is turned on in the case where data “1” has been written. Furthermore, the threshold voltage of thetransistor 1171 is an example. Thetransistor 1171 can have any threshold voltage as long as thetransistor 1171 operates in the above-described manner. - An example of a NOR semiconductor memory device in which a memory cell including a capacitor and a selection transistor having a first gate electrode and a second gate electrode is used will be described with reference to
FIG. 12B . - A semiconductor device illustrated in
FIG. 12B according to an embodiment of the present invention includes a memory cell array including a plurality of memory cells arranged in a matrix of I rows (I is a natural number of 2 or more) and J columns (J is a natural number). - The memory cell array illustrated in
FIG. 12B includes a plurality ofmemory cells 1180 arranged in a matrix of i rows (i is a natural number of 3 or more) and j columns (j is a natural number of 3 or more), i word lines WL (word lines WL_1 to WL_i), i capacitor lines CL (capacitor lines CL_1 to CL_i), i gate lines BGL (gate lines BGL_1 to BGL_i), j bit lines BL (bit lines BL_1 to BL_j), and a source line SL. - Further, each of the plurality of memory cells 1180 (also referred to as a memory cell 1180(M,N) (note that M is a natural number greater than or equal to 1 and less than or equal to i and that N is a natural number greater than or equal to 1 and less than or equal to j)) includes a transistor 1181(M,N), a capacitor 1183(M,N), and a transistor 1182(M,N).
- Note that in the semiconductor memory device, the capacitor includes a first capacitor electrode, a second capacitor electrode, and a dielectric layer overlapping with the first capacitor electrode and the second capacitor electrode. Electric charge is accumulated in the capacitor in accordance with voltage applied between the first capacitor electrode and the second capacitor electrode.
- The transistor 1181(M,N) is an n-channel transistor which has a source electrode, a drain electrode, a first gate electrode, and a second gate electrode. Note that in the semiconductor memory device in this embodiment, the
transistor 1181 does not necessarily need to be an n-channel transistor. - One of the source electrode and the drain electrode of the transistor 1181(M,N) is connected to the bit line BL_N. The first gate electrode of the transistor 1181 (M,N) is connected to the word line WL_M. The second gate electrode of the transistor 1181(M,N) is connected to the gate line BGL M With the structure in which the one of the source electrode and the drain electrode of the transistor 1181(M,N) is connected to the bit line BL_N, data can be selectively read from memory cells.
- The transistor 1181(M,N) serves as a selection transistor in the memory cell 1180(M,N).
- As the transistor 1181(M,N), a transistor in which a channel formation region is formed using an oxide semiconductor can be used.
- The transistor 1182(M,N) is a p-channel transistor. Note that in the semiconductor memory device in this embodiment, the
transistor 1182 does not necessarily need to be a p-channel transistor. - One of a source electrode and a drain electrode of the transistor 1182(M,N) is connected to the source line SL. The other of the source electrode and the drain electrode of the transistor 1182(M,N) is connected to the bit line BL_N. A gate electrode of the transistor 1182(M,N) is connected to the other of the source electrode and the drain electrode of the transistor 1181(M,N).
- The transistor 1182(M,N) serves as an output transistor in the memory cell 1180(M,N). As the transistor 1182(M,N), for example, a transistor in which a channel formation region is formed using single crystal silicon can be used.
- A first capacitor electrode of the capacitor 1183(M,N) is connected to the capacitor line CL M A second capacitor electrode of the capacitor 1183(M,N) is connected to the other of the source electrode and the drain electrode of the transistor 1181(M,N). Note that the capacitor 1183(M,N) serves as a storage capacitor.
- The voltage of the word lines WL_1 to WL_i is controlled by, for example, a driver circuit including a decoder.
- The voltage of the bit lines BL_1 to BL_j is controlled by, for example, a driver circuit including a decoder.
- The voltage of the capacitor lines CL_1 to CL_i is controlled by, for example, a driver circuit including a decoder.
- The voltage of the gate lines BGL_1 to BGL_i is controlled by, for example, a gate line driver circuit.
- The gate line driver circuit is formed using a circuit which includes a diode and a capacitor whose first capacitor electrode is electrically connected to an anode of the diode and the gate line BGL, for example.
- By adjustment of the voltage of the second gate electrode of the
transistor 1181, the threshold voltage of thetransistor 1181 can be adjusted. Accordingly, by adjustment of the threshold voltage of thetransistor 1181 functioning as a selection transistor, current flowing between the source electrode and the drain electrode of thetransistor 1181 in an off state can be extremely small. Thus, a data retention period in the memory circuit can be longer. In addition, voltage necessary for writing and reading data can be made lower than that of a conventional semiconductor device; thus, power consumption can be reduced. - This embodiment can be combined as appropriate with any of the other embodiments.
- In this embodiment, examples of a semiconductor device using the transistor described in any of the above embodiments will be described with reference to
FIGS. 13A and 13B . -
FIG. 13A illustrates an example of a semiconductor device whose structure corresponds to that of a so-called dynamic random access memory (DRAM). Amemory cell array 1120 illustrated inFIG. 13A has a structure in which a plurality ofmemory cells 1130 is arranged in a matrix. Further, thememory cell array 1120 includes m first wirings and n second wirings. Note that in this embodiment, the first wiring and the second wiring are referred to as a bit line BL and a word line WL, respectively. - The
memory cell 1130 includes atransistor 1131 and acapacitor 1132. A gate electrode of thetransistor 1131 is connected to the first wiring (the word line WL). Further, one of a source electrode and a drain electrode of thetransistor 1131 is connected to the second wiring (the bit line BL). The other of the source electrode and the drain electrode of thetransistor 1131 is connected to one electrode of the capacitor. The other electrode of the capacitor is connected to a capacitor line CL and is supplied with a predetermined potential. The transistor described in any of the above embodiments is applied to thetransistor 1131. - The transistor in which a channel formation region is formed using an oxide semiconductor, which is described in any of the above embodiments, is characterized by having smaller off-state current than a transistor in which a channel formation region is formed using single crystal silicon. Accordingly, when the transistor is applied to the semiconductor device illustrated in
FIG. 13A , which is regarded as a so-called DRAM, a substantially nonvolatile memory can be obtained. -
FIG. 13B illustrates an example of a semiconductor device whose structure corresponds to that of a so-called static random access memory (SRAM). Amemory cell array 1140 illustrated inFIG. 13B can have a structure in which a plurality ofmemory cells 1150 is arranged in a matrix. Further, thememory cell array 1140 includes a plurality of first wirings (word lines WL), a plurality of second wirings (bit lines BL), and a plurality of third wirings (inverted bit lines /BL). - The
memory cell 1150 includes afirst transistor 1151, asecond transistor 1152, athird transistor 1153, afourth transistor 1154, afifth transistor 1155, and asixth transistor 1156. Thefirst transistor 1151 and thesecond transistor 1152 function as selection transistors. One of thethird transistor 1153 and thefourth transistor 1154 is an n-channel transistor (here, thefourth transistor 1154 is an n-channel transistor), and the other of thethird transistor 1153 and thefourth transistor 1154 is a p-channel transistor (here, thethird transistor 1153 is a p-channel transistor). In other words, thethird transistor 1153 and thefourth transistor 1154 form a CMOS circuit. Similarly, thefifth transistor 1155 and thesixth transistor 1156 form a CMOS circuit. - The
first transistor 1151, thesecond transistor 1152, thefourth transistor 1154, and thesixth transistor 1156 are n-channel transistors and the transistor described in any of the above embodiments can be applied to these transistors. Each of thethird transistor 1153 and thefifth transistor 1155 is a p-channel transistor in which a channel formation region is formed using a material (e.g., single crystal silicon) other than an oxide semiconductor. - The methods and structures described in this embodiment can be combined as appropriate with any of the structures and the methods described in the other embodiments.
- This embodiment can be combined as appropriate with any of the other embodiments.
- A central processing unit (CPU) can be formed using a transistor including an oxide semiconductor in a channel formation region for at least part of the CPU.
-
FIG. 14A is a block diagram illustrating a specific structure of a CPU. The CPU illustrated inFIG. 14A includes an arithmetic logic unit (ALU) 1191, anALU controller 1192, aninstruction decoder 1193, an interruptcontroller 1194, atiming controller 1195, aregister 1196, aregister controller 1197, a bus interface (Bus I/F) 1198, arewritable ROM 1199, and an ROM interface (ROM I/F) 1189 over asubstrate 1190. A semiconductor substrate, an SOI substrate, a glass substrate, or the like is used as thesubstrate 1190. TheROM 1199 and theROM interface 1189 may be provided over a separate chip. Obviously, the CPU illustrated inFIG. 14A is only an example in which the configuration is simplified, and an actual CPU may have various configurations depending on the application. - An instruction that is input to the CPU through the
bus interface 1198 is input to theinstruction decoder 1193 and decoded therein, and then, input to theALU controller 1192, the interruptcontroller 1194, theregister controller 1197, and thetiming controller 1195. - The
ALU controller 1192, the interruptcontroller 1194, theregister controller 1197, and thetiming controller 1195 conduct various controls in accordance with the decoded instruction. Specifically, theALU controller 1192 generates signals for controlling the operation of theALU 1191. While the CPU is executing a program, the interruptcontroller 1194 judges an interrupt request from an external input/output device or a peripheral circuit on the basis of its priority or a mask state, and processes the request. Theregister controller 1197 generates an address of theregister 1196, and reads/writes data from/to theregister 1196 in accordance with the state of the CPU. - The
timing controller 1195 generates signals for controlling operation timings of theALU 1191, theALU controller 1192, theinstruction decoder 1193, the interruptcontroller 1194, and theregister controller 1197. For example, thetiming controller 1195 includes an internal clock generator for generating an internal clock signal CLK2 based on a reference clock signal CLK1, and supplies the clock signal CLK2 to the above circuits. - In the CPU illustrated in
FIG. 14A , a memory element is provided in theregister 1196. The memory element described in Embodiment 5 can be used as the memory element provided in theregister 1196. - In the CPU illustrated in
FIG. 14A , theregister controller 1197 selects an operation of holding data in theregister 1196 in accordance with an instruction from theALU 1191. That is, theregister controller 1197 selects whether data is held by a phase-inversion element or a capacitor in the memory element included in theregister 1196. When data holding by the phase-inversion element is selected, power supply voltage is supplied to the memory element in theregister 1196. When data holding by the capacitor is selected, the data is rewritten in the capacitor, and supply of power supply voltage to the memory element in theregister 1196 can be stopped. - The power supply can be stopped by providing a switching element between a memory element group and a node to which a power supply potential VDD or a power supply potential VSS is supplied, as illustrated in
FIG. 14B orFIG. 14C . Circuits illustrated inFIGS. 14B and 14C are described below. -
FIGS. 14B and 14C each illustrate an example of a configuration of a memory circuit including a transistor including an oxide semiconductor in a channel formation region as a switching element for controlling supply of a power supply potential to a memory element. - The memory device illustrated in
FIG. 14B includes aswitching element 1141 and amemory element group 1143 including a plurality ofmemory elements 1142. Specifically, as each of thememory elements 1142, the memory element described in Embodiment 5 can be used. Each of thememory elements 1142 included in thememory element group 1143 is supplied with the high-level power supply potential VDD via theswitching element 1141. Further, each of thememory elements 1142 included in thememory element group 1143 is supplied with a potential of a signal IN and the low-level power supply potential VSS. - In
FIG. 14B , a transistor including an oxide semiconductor in a channel formation region is used for theswitching element 1141, and the switching of the transistor is controlled by a signal Sig A supplied to a gate electrode thereof. - Note that
FIG. 14B illustrates the configuration in which theswitching element 1141 includes only one transistor; however, without limitation thereto, theswitching element 1141 may include a plurality of transistors. In the case where theswitching element 1141 includes a plurality of transistors which serve as switching elements, the plurality of transistors may be connected to each other in parallel, in series, or in combination of parallel connection and series connection. - Although the
switching element 1141 controls the supply of the high-level power supply potential VDD to each of thememory elements 1142 included in thememory element group 1143 inFIG. 14B , theswitching element 1141 may control the supply of the low-level power supply potential VSS. - In
FIG. 14C , an example of a memory device in which each of thememory elements 1142 included in thememory element group 1143 is supplied with the low-level power supply potential VSS via theswitching element 1141 is illustrated. The supply of the low-level power supply potential VSS to each of thememory elements 1142 included in thememory element group 1143 can be controlled by theswitching element 1141. - When a switching element is provided between a memory element group and a node to which the power supply potential VDD or the power supply potential VSS is supplied, data can be held even in the case where an operation of a CPU is temporarily stopped and the supply of the power supply voltage is stopped; accordingly, power consumption can be reduced. Specifically, for example, while a user of a personal computer does not input data to an input device such as a keyboard, the operation of the CPU can be stopped, so that the power consumption can be reduced.
- Although the CPU is given as an example, the transistor can also be applied to an LSI such as a digital signal processor (DSP), a custom LSI, or a field programmable gate array (FPGA).
- This embodiment can be combined as appropriate with any of the other embodiments.
- This application is based on Japanese Patent Application serial no. 2010-293246 filed with Japan Patent Office on Dec. 28, 2010, the entire contents of which are hereby incorporated by reference.
Claims (3)
1. (canceled)
2. A semiconductor device comprising:
a first transistor, a second transistor and a third transistor,
wherein the first transistor includes silicon in a first channel formation region,
wherein the second transistor includes a first insulating layer containing oxygen, an oxide semiconductor in a second channel formation region over the first insulating layer, a second insulating layer over the oxide semiconductor, a gate electrode over the second insulating layer, and a third insulating layer containing silicon oxide over the gate electrode,
wherein the third transistor includes silicon in a third channel formation region,
wherein one of a source electrode and a drain electrode of the second transistor is electrically connected to a gate of the first transistor,
wherein one of a source electrode and a drain electrode of the first transistor is electrically connected to one of a source electrode and a drain electrode of the third transistor,
wherein the other of the source electrode and the drain electrode of the second transistor is electrically connected to a first wiring, and
wherein the other of the source electrode and the drain electrode of the third transistor is electrically connected to a second wiring different from the first wiring.
3. A semiconductor device comprising:
a first transistor, a second transistor and a third transistor,
wherein the first transistor includes silicon in a first channel formation region,
wherein the second transistor includes a first insulating layer containing oxygen, a source electrode and a drain electrode over the first insulating layer, an oxide semiconductor in a second channel formation region over the first insulating layer and over the source electrode and the drain electrode, a second insulating layer over the oxide semiconductor, a gate electrode over the second insulating layer, and a third insulating layer containing silicon oxide over the gate electrode,
wherein the third transistor includes silicon in a third channel formation region,
wherein one of the source electrode and the drain electrode of the second transistor is electrically connected to a gate of the first transistor,
wherein one of a source electrode and a drain electrode of the first transistor is electrically connected to one of a source electrode and a drain electrode of the third transistor,
wherein the other of the source electrode and the drain electrode of the second transistor is electrically connected to a first wiring, and
wherein the other of the source electrode and the drain electrode of the third transistor is electrically connected to a second wiring different from the first wiring.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/882,728 US20220384443A1 (en) | 2010-12-28 | 2022-08-08 | Semiconductor device and manufacturing method thereof |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2010-293246 | 2010-12-28 | ||
JP2010293246 | 2010-12-28 | ||
US13/330,811 US9443984B2 (en) | 2010-12-28 | 2011-12-20 | Semiconductor device and manufacturing method thereof |
US15/259,389 US10714625B2 (en) | 2010-12-28 | 2016-09-08 | Semiconductor device and manufacturing method thereof |
US16/928,254 US11430896B2 (en) | 2010-12-28 | 2020-07-14 | Semiconductor device and manufacturing method thereof |
US17/882,728 US20220384443A1 (en) | 2010-12-28 | 2022-08-08 | Semiconductor device and manufacturing method thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/928,254 Continuation US11430896B2 (en) | 2010-12-28 | 2020-07-14 | Semiconductor device and manufacturing method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20220384443A1 true US20220384443A1 (en) | 2022-12-01 |
Family
ID=46315543
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/330,811 Active US9443984B2 (en) | 2010-12-28 | 2011-12-20 | Semiconductor device and manufacturing method thereof |
US15/259,389 Active 2032-05-21 US10714625B2 (en) | 2010-12-28 | 2016-09-08 | Semiconductor device and manufacturing method thereof |
US16/928,254 Active US11430896B2 (en) | 2010-12-28 | 2020-07-14 | Semiconductor device and manufacturing method thereof |
US17/882,728 Pending US20220384443A1 (en) | 2010-12-28 | 2022-08-08 | Semiconductor device and manufacturing method thereof |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/330,811 Active US9443984B2 (en) | 2010-12-28 | 2011-12-20 | Semiconductor device and manufacturing method thereof |
US15/259,389 Active 2032-05-21 US10714625B2 (en) | 2010-12-28 | 2016-09-08 | Semiconductor device and manufacturing method thereof |
US16/928,254 Active US11430896B2 (en) | 2010-12-28 | 2020-07-14 | Semiconductor device and manufacturing method thereof |
Country Status (4)
Country | Link |
---|---|
US (4) | US9443984B2 (en) |
JP (11) | JP5975639B2 (en) |
KR (2) | KR20120090000A (en) |
TW (2) | TWI615980B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11757041B2 (en) | 2013-12-27 | 2023-09-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
Families Citing this family (83)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2011074407A1 (en) | 2009-12-18 | 2011-06-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
WO2012090973A1 (en) | 2010-12-28 | 2012-07-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
KR101981808B1 (en) | 2010-12-28 | 2019-08-28 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and method for manufacturing the same |
JP5784479B2 (en) | 2010-12-28 | 2015-09-24 | 株式会社半導体エネルギー研究所 | Semiconductor device |
WO2012090799A1 (en) | 2010-12-28 | 2012-07-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
JP5975635B2 (en) | 2010-12-28 | 2016-08-23 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US9443984B2 (en) | 2010-12-28 | 2016-09-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
TWI657580B (en) | 2011-01-26 | 2019-04-21 | 日商半導體能源研究所股份有限公司 | Semiconductor device and manufacturing method thereof |
US20120298998A1 (en) | 2011-05-25 | 2012-11-29 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming oxide semiconductor film, semiconductor device, and method for manufacturing semiconductor device |
US8716073B2 (en) | 2011-07-22 | 2014-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Method for processing oxide semiconductor film and method for manufacturing semiconductor device |
US9082663B2 (en) | 2011-09-16 | 2015-07-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US8716708B2 (en) | 2011-09-29 | 2014-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
JP6022880B2 (en) | 2011-10-07 | 2016-11-09 | 株式会社半導体エネルギー研究所 | Semiconductor device and manufacturing method of semiconductor device |
JP6026839B2 (en) | 2011-10-13 | 2016-11-16 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US9018629B2 (en) | 2011-10-13 | 2015-04-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device |
KR20130055521A (en) | 2011-11-18 | 2013-05-28 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor element, method for manufacturing semiconductor element, and semiconductor device including semiconductor element |
US8860023B2 (en) | 2012-05-01 | 2014-10-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
KR20130136063A (en) | 2012-06-04 | 2013-12-12 | 삼성디스플레이 주식회사 | Thin film transistor, thin film transistor array panel including the same and manufacturing method thereof |
JP2014027263A (en) * | 2012-06-15 | 2014-02-06 | Semiconductor Energy Lab Co Ltd | Semiconductor device and manufacturing method of the same |
KR102099445B1 (en) | 2012-06-29 | 2020-04-09 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and method for manufacturing semiconductor device |
KR20150043307A (en) * | 2012-08-10 | 2015-04-22 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and method for fabricating the same |
US9929276B2 (en) | 2012-08-10 | 2018-03-27 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
JP6220597B2 (en) | 2012-08-10 | 2017-10-25 | 株式会社半導体エネルギー研究所 | Semiconductor device |
KR20140032155A (en) * | 2012-09-06 | 2014-03-14 | 삼성디스플레이 주식회사 | Thin-film transistor substrate and method of manufacturing the same |
US9444041B2 (en) | 2013-03-15 | 2016-09-13 | Globalfoundries Singapore Pte. Ltd. | Back-gated non-volatile memory cell |
TWI565044B (en) * | 2013-03-15 | 2017-01-01 | 格羅方德半導體私人有限公司 | Back-gated non-volatile memory cell |
JP2014187181A (en) * | 2013-03-22 | 2014-10-02 | Toshiba Corp | Semiconductor device and manufacturing method of the same |
KR102222344B1 (en) * | 2013-05-02 | 2021-03-02 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device |
JP6475424B2 (en) * | 2013-06-05 | 2019-02-27 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US9455349B2 (en) | 2013-10-22 | 2016-09-27 | Semiconductor Energy Laboratory Co., Ltd. | Oxide semiconductor thin film transistor with reduced impurity diffusion |
DE102014220672A1 (en) | 2013-10-22 | 2015-05-07 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
JP2016001712A (en) * | 2013-11-29 | 2016-01-07 | 株式会社半導体エネルギー研究所 | Method of manufacturing semiconductor device |
JP2016027597A (en) * | 2013-12-06 | 2016-02-18 | 株式会社半導体エネルギー研究所 | Semiconductor device |
TWI665778B (en) * | 2014-02-05 | 2019-07-11 | 日商半導體能源研究所股份有限公司 | Semiconductor device, module, and electronic device |
JP6523695B2 (en) * | 2014-02-05 | 2019-06-05 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US9670232B2 (en) * | 2014-02-06 | 2017-06-06 | Transtron Solutions Llc | Molecular precursor compounds for zinc-group 13 mixed oxide materials |
US9455142B2 (en) * | 2014-02-06 | 2016-09-27 | Transtron Solutions Llc | Molecular precursor compounds for ABIGZO zinc-group 13 mixed oxide materials |
JP2015188062A (en) | 2014-02-07 | 2015-10-29 | 株式会社半導体エネルギー研究所 | semiconductor device |
TWI695502B (en) * | 2014-05-09 | 2020-06-01 | 日商半導體能源研究所股份有限公司 | Semiconductor device |
JP6722980B2 (en) | 2014-05-09 | 2020-07-15 | 株式会社半導体エネルギー研究所 | Display device, light emitting device, and electronic device |
TWI584479B (en) * | 2014-06-06 | 2017-05-21 | 財團法人國家實驗研究院 | Transistor device structure |
WO2016009715A1 (en) * | 2014-07-16 | 2016-01-21 | 株式会社Joled | Transistor, display device, and electronic apparatus |
US20160155803A1 (en) * | 2014-11-28 | 2016-06-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor Device, Method for Manufacturing the Semiconductor Device, and Display Device Including the Semiconductor Device |
KR102653836B1 (en) * | 2015-03-03 | 2024-04-03 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device, method for manufacturing the same, or display device including the same |
KR20160114511A (en) | 2015-03-24 | 2016-10-05 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Method for manufacturing semiconductor device |
TWI695513B (en) * | 2015-03-27 | 2020-06-01 | 日商半導體能源研究所股份有限公司 | Semiconductor device and electronic device |
US10056497B2 (en) * | 2015-04-15 | 2018-08-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9837547B2 (en) | 2015-05-22 | 2017-12-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device comprising oxide conductor and display device including the semiconductor device |
JP2016225505A (en) * | 2015-06-01 | 2016-12-28 | 株式会社神戸製鋼所 | Thin film transistor, method of manufacturing the same, and sputtering target |
WO2016203354A1 (en) * | 2015-06-19 | 2016-12-22 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, manufacturing method thereof, and electronic device |
JP6736351B2 (en) * | 2015-06-19 | 2020-08-05 | 株式会社半導体エネルギー研究所 | Semiconductor device |
TWI569327B (en) * | 2015-07-03 | 2017-02-01 | 友達光電股份有限公司 | Thin-film transistor and method for forming the same |
WO2017009738A1 (en) * | 2015-07-14 | 2017-01-19 | 株式会社半導体エネルギー研究所 | Semiconductor device and method for manufacturing same |
US10978489B2 (en) * | 2015-07-24 | 2021-04-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, display panel, method for manufacturing semiconductor device, method for manufacturing display panel, and information processing device |
US11024725B2 (en) | 2015-07-24 | 2021-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device including metal oxide film |
DE112016005330T5 (en) | 2015-11-20 | 2018-08-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, manufacturing method of the semiconductor device or display device that includes the semiconductor device |
US20170168333A1 (en) * | 2015-12-11 | 2017-06-15 | Semiconductor Energy Laboratory Co., Ltd. | Display device and separation method |
JP6802701B2 (en) | 2015-12-18 | 2020-12-16 | 株式会社半導体エネルギー研究所 | Display devices, modules and electronic devices |
KR20180116291A (en) * | 2016-02-18 | 2018-10-24 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device, method of manufacturing the same, display device, and electronic device |
JP6561366B2 (en) | 2016-03-16 | 2019-08-21 | 株式会社Joled | Semiconductor device and manufacturing method thereof |
JP6758884B2 (en) | 2016-04-01 | 2020-09-23 | 株式会社ジャパンディスプレイ | Display device |
KR102296809B1 (en) * | 2016-06-03 | 2021-08-31 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Metal Oxide and Field Effect Transistors |
TW201804613A (en) * | 2016-07-26 | 2018-02-01 | 聯華電子股份有限公司 | Oxide semiconductor device |
KR102458660B1 (en) | 2016-08-03 | 2022-10-26 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Display device and electronic device |
CN107706242B (en) * | 2016-08-09 | 2021-03-12 | 元太科技工业股份有限公司 | Transistor and method of manufacturing the same |
JP2018133398A (en) * | 2017-02-14 | 2018-08-23 | 株式会社ジャパンディスプレイ | Semiconductor device |
US20190363172A1 (en) * | 2017-03-07 | 2019-11-28 | Sharp Kabushiki Kaisha | Method for manufacturing active matrix substrate, method for manufacturing organic el display device, and active matrix substrate |
CN107146816B (en) * | 2017-04-10 | 2020-05-15 | 华南理工大学 | Oxide semiconductor film and thin film transistor prepared from same |
CN107369716B (en) * | 2017-07-17 | 2021-02-12 | 京东方科技集团股份有限公司 | Thin film transistor, manufacturing method and display device |
KR20190062695A (en) * | 2017-11-29 | 2019-06-07 | 엘지디스플레이 주식회사 | Thin film trnasistor, method for manufacturing the same and display device comprising the same |
WO2019123109A1 (en) * | 2017-12-22 | 2019-06-27 | 株式会社半導体エネルギー研究所 | Semiconductor device |
CN115202115A (en) * | 2018-02-01 | 2022-10-18 | 株式会社半导体能源研究所 | Display device |
JP7293190B2 (en) | 2018-03-16 | 2023-06-19 | 株式会社半導体エネルギー研究所 | semiconductor equipment |
US20210384326A1 (en) * | 2018-10-26 | 2021-12-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device |
JP2019125789A (en) * | 2019-01-23 | 2019-07-25 | 株式会社半導体エネルギー研究所 | Semiconductor device |
JP2020126200A (en) * | 2019-02-06 | 2020-08-20 | 株式会社ジャパンディスプレイ | Display |
JP7387475B2 (en) * | 2020-02-07 | 2023-11-28 | キオクシア株式会社 | Semiconductor devices and semiconductor storage devices |
JP7026717B2 (en) * | 2020-04-01 | 2022-02-28 | 株式会社半導体エネルギー研究所 | Semiconductor device |
JP2021007152A (en) * | 2020-09-02 | 2021-01-21 | 株式会社ジャパンディスプレイ | Semiconductor device |
KR20220048250A (en) * | 2020-10-12 | 2022-04-19 | 엘지디스플레이 주식회사 | Thin film transistor, method for manufacturing the thin film transistor and display device comprising the thin film transistor |
US10998486B1 (en) * | 2020-11-10 | 2021-05-04 | Quantala LLC | Reducing qubit energy decay and correlated errors from cosmic rays in quantum processors |
CN116547734A (en) * | 2020-12-08 | 2023-08-04 | 夏普株式会社 | Display device and method for manufacturing the same |
WO2022226985A1 (en) * | 2021-04-30 | 2022-11-03 | 京东方科技集团股份有限公司 | Display substrate and display device |
Family Cites Families (197)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS60130160A (en) | 1983-12-19 | 1985-07-11 | Hitachi Ltd | Semiconductor memory device |
JPS60198861A (en) | 1984-03-23 | 1985-10-08 | Fujitsu Ltd | Thin film transistor |
JPS62274773A (en) | 1986-05-23 | 1987-11-28 | Hitachi Ltd | Semiconductor memory |
JPH0244256B2 (en) | 1987-01-28 | 1990-10-03 | Kagaku Gijutsucho Mukizaishitsu Kenkyushocho | INGAZN2O5DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO |
JPS63210023A (en) | 1987-02-24 | 1988-08-31 | Natl Inst For Res In Inorg Mater | Compound having laminar structure of hexagonal crystal system expressed by ingazn4o7 and its production |
JPH0244258B2 (en) | 1987-02-24 | 1990-10-03 | Kagaku Gijutsucho Mukizaishitsu Kenkyushocho | INGAZN3O6DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO |
JPH0244260B2 (en) | 1987-02-24 | 1990-10-03 | Kagaku Gijutsucho Mukizaishitsu Kenkyushocho | INGAZN5O8DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO |
JPH0244262B2 (en) | 1987-02-27 | 1990-10-03 | Kagaku Gijutsucho Mukizaishitsu Kenkyushocho | INGAZN6O9DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO |
JPH0244263B2 (en) | 1987-04-22 | 1990-10-03 | Kagaku Gijutsucho Mukizaishitsu Kenkyushocho | INGAZN7O10DESHIMESARERUROTSUHOSHOKEINOSOJOKOZOOJUSURUKAGOBUTSUOYOBISONOSEIZOHO |
JPH05251705A (en) | 1992-03-04 | 1993-09-28 | Fuji Xerox Co Ltd | Thin-film transistor |
JP3298974B2 (en) | 1993-03-23 | 2002-07-08 | 電子科学株式会社 | Thermal desorption gas analyzer |
JP3479375B2 (en) | 1995-03-27 | 2003-12-15 | 科学技術振興事業団 | Metal oxide semiconductor device in which a pn junction is formed with a thin film transistor made of a metal oxide semiconductor such as cuprous oxide, and methods for manufacturing the same |
EP0820644B1 (en) | 1995-08-03 | 2005-08-24 | Koninklijke Philips Electronics N.V. | Semiconductor device provided with transparent switching element |
US5817548A (en) | 1995-11-10 | 1998-10-06 | Sony Corporation | Method for fabricating thin film transistor device |
JP3625598B2 (en) | 1995-12-30 | 2005-03-02 | 三星電子株式会社 | Manufacturing method of liquid crystal display device |
JP4318768B2 (en) | 1997-07-23 | 2009-08-26 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JPH11233789A (en) * | 1998-02-12 | 1999-08-27 | Semiconductor Energy Lab Co Ltd | Semiconductor device |
KR100393324B1 (en) | 1998-06-19 | 2003-07-31 | 띤 필름 일렉트로닉스 에이에스에이 | An integrated inorganic/organic complementary thin-film transistor circuit and a method for its production |
JP2000026119A (en) | 1998-07-09 | 2000-01-25 | Hoya Corp | Article having transparent electrically conductive oxide thin film and its manufacture |
JP4170454B2 (en) | 1998-07-24 | 2008-10-22 | Hoya株式会社 | Article having transparent conductive oxide thin film and method for producing the same |
JP2000150861A (en) | 1998-11-16 | 2000-05-30 | Tdk Corp | Oxide thin film |
JP3276930B2 (en) | 1998-11-17 | 2002-04-22 | 科学技術振興事業団 | Transistor and semiconductor device |
WO2000036641A1 (en) | 1998-12-14 | 2000-06-22 | Frontec Incorporated | Wiring, thin-film transistor substrate with the wiring, method of manufacture thereof, and liquid crystal display device |
TW460731B (en) | 1999-09-03 | 2001-10-21 | Ind Tech Res Inst | Electrode structure and production method of wide viewing angle LCD |
JP4118484B2 (en) * | 2000-03-06 | 2008-07-16 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JP4089858B2 (en) | 2000-09-01 | 2008-05-28 | 国立大学法人東北大学 | Semiconductor device |
KR20020038482A (en) | 2000-11-15 | 2002-05-23 | 모리시타 요이찌 | Thin film transistor array, method for producing the same, and display panel using the same |
JP3997731B2 (en) | 2001-03-19 | 2007-10-24 | 富士ゼロックス株式会社 | Method for forming a crystalline semiconductor thin film on a substrate |
JP2002289859A (en) | 2001-03-23 | 2002-10-04 | Minolta Co Ltd | Thin-film transistor |
JP2002368226A (en) | 2001-06-11 | 2002-12-20 | Sharp Corp | Semiconductor device, semiconductor memory device and manufacturing method, and portable information equipment |
JP3925839B2 (en) | 2001-09-10 | 2007-06-06 | シャープ株式会社 | Semiconductor memory device and test method thereof |
JP4090716B2 (en) | 2001-09-10 | 2008-05-28 | 雅司 川崎 | Thin film transistor and matrix display device |
JP4164562B2 (en) | 2002-09-11 | 2008-10-15 | 独立行政法人科学技術振興機構 | Transparent thin film field effect transistor using homologous thin film as active layer |
WO2003040441A1 (en) | 2001-11-05 | 2003-05-15 | Japan Science And Technology Agency | Natural superlattice homologous single crystal thin film, method for preparation thereof, and device using said single crystal thin film |
JP4083486B2 (en) | 2002-02-21 | 2008-04-30 | 独立行政法人科学技術振興機構 | Method for producing LnCuO (S, Se, Te) single crystal thin film |
CN1445821A (en) | 2002-03-15 | 2003-10-01 | 三洋电机株式会社 | Forming method of ZnO film and ZnO semiconductor layer, semiconductor element and manufacturing method thereof |
JP3933591B2 (en) | 2002-03-26 | 2007-06-20 | 淳二 城戸 | Organic electroluminescent device |
US7339187B2 (en) | 2002-05-21 | 2008-03-04 | State Of Oregon Acting By And Through The Oregon State Board Of Higher Education On Behalf Of Oregon State University | Transistor structures |
AU2003236143A1 (en) | 2002-05-22 | 2003-12-02 | Masashi Kawasaki | Semiconductor device and display comprising same |
JP2004022625A (en) | 2002-06-13 | 2004-01-22 | Murata Mfg Co Ltd | Manufacturing method of semiconductor device and its manufacturing method |
US7105868B2 (en) | 2002-06-24 | 2006-09-12 | Cermet, Inc. | High-electron mobility transistor with zinc oxide |
JP2004079843A (en) * | 2002-08-20 | 2004-03-11 | Renesas Technology Corp | Semiconductor memory device |
US7067843B2 (en) | 2002-10-11 | 2006-06-27 | E. I. Du Pont De Nemours And Company | Transparent oxide semiconductor thin film transistors |
KR20050094474A (en) | 2003-02-03 | 2005-09-27 | 코닌클리즈케 필립스 일렉트로닉스 엔.브이. | Method of manufacturing a semiconductor device with mos transistors comprising gate electrodes formed in a packet of metal layers deposited upon one another |
JP2004265944A (en) | 2003-02-21 | 2004-09-24 | Handotai Rikougaku Kenkyu Center:Kk | Semiconductor memory device |
JP4166105B2 (en) | 2003-03-06 | 2008-10-15 | シャープ株式会社 | Semiconductor device and manufacturing method thereof |
JP2004273732A (en) | 2003-03-07 | 2004-09-30 | Sharp Corp | Active matrix substrate and its producing process |
JP4108633B2 (en) | 2003-06-20 | 2008-06-25 | シャープ株式会社 | THIN FILM TRANSISTOR, MANUFACTURING METHOD THEREOF, AND ELECTRONIC DEVICE |
US7262463B2 (en) | 2003-07-25 | 2007-08-28 | Hewlett-Packard Development Company, L.P. | Transistor including a deposited channel region having a doped portion |
JP4418254B2 (en) * | 2004-02-24 | 2010-02-17 | 株式会社ルネサステクノロジ | Semiconductor integrated circuit |
US7282782B2 (en) | 2004-03-12 | 2007-10-16 | Hewlett-Packard Development Company, L.P. | Combined binary oxide semiconductor device |
CN1998087B (en) | 2004-03-12 | 2014-12-31 | 独立行政法人科学技术振兴机构 | Amorphous oxide and thin film transistor |
US7297977B2 (en) | 2004-03-12 | 2007-11-20 | Hewlett-Packard Development Company, L.P. | Semiconductor device |
US7145174B2 (en) | 2004-03-12 | 2006-12-05 | Hewlett-Packard Development Company, Lp. | Semiconductor device |
US7211825B2 (en) | 2004-06-14 | 2007-05-01 | Yi-Chi Shih | Indium oxide-based thin film transistors and circuits |
JP2006100760A (en) | 2004-09-02 | 2006-04-13 | Casio Comput Co Ltd | Thin-film transistor and its manufacturing method |
US7285501B2 (en) | 2004-09-17 | 2007-10-23 | Hewlett-Packard Development Company, L.P. | Method of forming a solution processed device |
US7298084B2 (en) | 2004-11-02 | 2007-11-20 | 3M Innovative Properties Company | Methods and displays utilizing integrated zinc oxide row and column drivers in conjunction with organic light emitting diodes |
US7791072B2 (en) | 2004-11-10 | 2010-09-07 | Canon Kabushiki Kaisha | Display |
US7868326B2 (en) | 2004-11-10 | 2011-01-11 | Canon Kabushiki Kaisha | Field effect transistor |
US7829444B2 (en) | 2004-11-10 | 2010-11-09 | Canon Kabushiki Kaisha | Field effect transistor manufacturing method |
US7863611B2 (en) | 2004-11-10 | 2011-01-04 | Canon Kabushiki Kaisha | Integrated circuits utilizing amorphous oxides |
RU2399989C2 (en) | 2004-11-10 | 2010-09-20 | Кэнон Кабусики Кайся | Amorphous oxide and field-effect transistor using said oxide |
US7453065B2 (en) | 2004-11-10 | 2008-11-18 | Canon Kabushiki Kaisha | Sensor and image pickup device |
WO2006051994A2 (en) | 2004-11-10 | 2006-05-18 | Canon Kabushiki Kaisha | Light-emitting device |
US7579224B2 (en) | 2005-01-21 | 2009-08-25 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing a thin film semiconductor device |
TWI569441B (en) | 2005-01-28 | 2017-02-01 | 半導體能源研究所股份有限公司 | Semiconductor device, electronic device, and method of manufacturing semiconductor device |
TWI412138B (en) | 2005-01-28 | 2013-10-11 | Semiconductor Energy Lab | Semiconductor device, electronic device, and method of manufacturing semiconductor device |
US7858451B2 (en) * | 2005-02-03 | 2010-12-28 | Semiconductor Energy Laboratory Co., Ltd. | Electronic device, semiconductor device and manufacturing method thereof |
US7948171B2 (en) | 2005-02-18 | 2011-05-24 | Semiconductor Energy Laboratory Co., Ltd. | Light emitting device |
US20060197092A1 (en) | 2005-03-03 | 2006-09-07 | Randy Hoffman | System and method for forming conductive material on a substrate |
US8681077B2 (en) | 2005-03-18 | 2014-03-25 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, and display device, driving method and electronic apparatus thereof |
WO2006105077A2 (en) | 2005-03-28 | 2006-10-05 | Massachusetts Institute Of Technology | Low voltage thin film transistor with high-k dielectric material |
TWI467702B (en) * | 2005-03-28 | 2015-01-01 | Semiconductor Energy Lab | Memory device and manufacturing method the same |
US7645478B2 (en) | 2005-03-31 | 2010-01-12 | 3M Innovative Properties Company | Methods of making displays |
US8300031B2 (en) | 2005-04-20 | 2012-10-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device comprising transistor having gate and drain connected through a current-voltage conversion element |
JP2006344849A (en) | 2005-06-10 | 2006-12-21 | Casio Comput Co Ltd | Thin film transistor |
US7402506B2 (en) | 2005-06-16 | 2008-07-22 | Eastman Kodak Company | Methods of making thin film transistors comprising zinc-oxide-based semiconductor materials and transistors made thereby |
US7691666B2 (en) | 2005-06-16 | 2010-04-06 | Eastman Kodak Company | Methods of making thin film transistors comprising zinc-oxide-based semiconductor materials and transistors made thereby |
US7507618B2 (en) | 2005-06-27 | 2009-03-24 | 3M Innovative Properties Company | Method for making electronic devices using metal oxide nanoparticles |
KR100711890B1 (en) | 2005-07-28 | 2007-04-25 | 삼성에스디아이 주식회사 | Organic Light Emitting Display and Fabrication Method for the same |
JP2007059128A (en) | 2005-08-23 | 2007-03-08 | Canon Inc | Organic electroluminescent display device and manufacturing method thereof |
JP4958253B2 (en) | 2005-09-02 | 2012-06-20 | 財団法人高知県産業振興センター | Thin film transistor |
JP4850457B2 (en) | 2005-09-06 | 2012-01-11 | キヤノン株式会社 | Thin film transistor and thin film diode |
JP2007073705A (en) | 2005-09-06 | 2007-03-22 | Canon Inc | Oxide-semiconductor channel film transistor and its method of manufacturing same |
JP5116225B2 (en) | 2005-09-06 | 2013-01-09 | キヤノン株式会社 | Manufacturing method of oxide semiconductor device |
JP4280736B2 (en) | 2005-09-06 | 2009-06-17 | キヤノン株式会社 | Semiconductor element |
JP5064747B2 (en) | 2005-09-29 | 2012-10-31 | 株式会社半導体エネルギー研究所 | Semiconductor device, electrophoretic display device, display module, electronic device, and method for manufacturing semiconductor device |
JP5078246B2 (en) | 2005-09-29 | 2012-11-21 | 株式会社半導体エネルギー研究所 | Semiconductor device and manufacturing method of semiconductor device |
EP1995787A3 (en) * | 2005-09-29 | 2012-01-18 | Semiconductor Energy Laboratory Co, Ltd. | Semiconductor device having oxide semiconductor layer and manufacturing method therof |
JP5037808B2 (en) | 2005-10-20 | 2012-10-03 | キヤノン株式会社 | Field effect transistor using amorphous oxide, and display device using the transistor |
CN101577282A (en) | 2005-11-15 | 2009-11-11 | 株式会社半导体能源研究所 | Semiconductor device and method of manufacturing the same |
TWI292281B (en) | 2005-12-29 | 2008-01-01 | Ind Tech Res Inst | Pixel structure of active organic light emitting diode and method of fabricating the same |
US7867636B2 (en) | 2006-01-11 | 2011-01-11 | Murata Manufacturing Co., Ltd. | Transparent conductive film and method for manufacturing the same |
JP4977478B2 (en) | 2006-01-21 | 2012-07-18 | 三星電子株式会社 | ZnO film and method of manufacturing TFT using the same |
US7576394B2 (en) | 2006-02-02 | 2009-08-18 | Kochi Industrial Promotion Center | Thin film transistor including low resistance conductive thin films and manufacturing method thereof |
JP5015470B2 (en) | 2006-02-15 | 2012-08-29 | 財団法人高知県産業振興センター | Thin film transistor and manufacturing method thereof |
US7977169B2 (en) | 2006-02-15 | 2011-07-12 | Kochi Industrial Promotion Center | Semiconductor device including active layer made of zinc oxide with controlled orientations and manufacturing method thereof |
JP5110803B2 (en) | 2006-03-17 | 2012-12-26 | キヤノン株式会社 | FIELD EFFECT TRANSISTOR USING OXIDE FILM FOR CHANNEL AND METHOD FOR MANUFACTURING THE SAME |
KR20070101595A (en) | 2006-04-11 | 2007-10-17 | 삼성전자주식회사 | Zno thin film transistor |
US8648403B2 (en) * | 2006-04-21 | 2014-02-11 | International Business Machines Corporation | Dynamic memory cell structures |
US20070252928A1 (en) | 2006-04-28 | 2007-11-01 | Toppan Printing Co., Ltd. | Structure, transmission type liquid crystal display, reflection type display and manufacturing method thereof |
KR101192626B1 (en) * | 2006-05-12 | 2012-10-18 | 삼성디스플레이 주식회사 | Display substrate, method of manufacturing thereof and display apparatus having the same |
EP2025004A1 (en) | 2006-06-02 | 2009-02-18 | Kochi Industrial Promotion Center | Semiconductor device including an oxide semiconductor thin film layer of zinc oxide and manufacturing method thereof |
JP5028033B2 (en) | 2006-06-13 | 2012-09-19 | キヤノン株式会社 | Oxide semiconductor film dry etching method |
JP4609797B2 (en) | 2006-08-09 | 2011-01-12 | Nec液晶テクノロジー株式会社 | Thin film device and manufacturing method thereof |
JP4999400B2 (en) | 2006-08-09 | 2012-08-15 | キヤノン株式会社 | Oxide semiconductor film dry etching method |
US9022293B2 (en) | 2006-08-31 | 2015-05-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and power receiving device |
JP5386074B2 (en) * | 2006-08-31 | 2014-01-15 | 株式会社半導体エネルギー研究所 | Power receiving device |
JP4332545B2 (en) | 2006-09-15 | 2009-09-16 | キヤノン株式会社 | Field effect transistor and manufacturing method thereof |
JP4274219B2 (en) | 2006-09-27 | 2009-06-03 | セイコーエプソン株式会社 | Electronic devices, organic electroluminescence devices, organic thin film semiconductor devices |
JP5164357B2 (en) | 2006-09-27 | 2013-03-21 | キヤノン株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US7622371B2 (en) | 2006-10-10 | 2009-11-24 | Hewlett-Packard Development Company, L.P. | Fused nanocrystal thin film semiconductor and method |
JP5090708B2 (en) | 2006-10-20 | 2012-12-05 | 株式会社ジャパンディスプレイイースト | Image display device and manufacturing method thereof |
JP2008117863A (en) | 2006-11-01 | 2008-05-22 | Sharp Corp | Semiconductor element, and display device |
KR101416876B1 (en) | 2006-11-17 | 2014-07-08 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and method for manufacturing the same |
US7772021B2 (en) | 2006-11-29 | 2010-08-10 | Samsung Electronics Co., Ltd. | Flat panel displays comprising a thin-film transistor having a semiconductive oxide in its channel and methods of fabricating the same for use in flat panel displays |
JP2008140684A (en) | 2006-12-04 | 2008-06-19 | Toppan Printing Co Ltd | Color el display, and its manufacturing method |
JP5305630B2 (en) * | 2006-12-05 | 2013-10-02 | キヤノン株式会社 | Manufacturing method of bottom gate type thin film transistor and manufacturing method of display device |
US8143115B2 (en) * | 2006-12-05 | 2012-03-27 | Canon Kabushiki Kaisha | Method for manufacturing thin film transistor using oxide semiconductor and display apparatus |
WO2008069255A1 (en) | 2006-12-05 | 2008-06-12 | Canon Kabushiki Kaisha | Method for manufacturing thin film transistor using oxide semiconductor and display apparatus |
JP5086625B2 (en) * | 2006-12-15 | 2012-11-28 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
KR101303578B1 (en) | 2007-01-05 | 2013-09-09 | 삼성전자주식회사 | Etching method of thin film |
KR100877153B1 (en) | 2007-01-09 | 2009-01-09 | 한국전자통신연구원 | ZnO Semiconductor Film The Manufacturing Method for Electronic Device and The Thin Film Transistor Including The ZnO Semiconductor Film |
US8207063B2 (en) | 2007-01-26 | 2012-06-26 | Eastman Kodak Company | Process for atomic layer deposition |
KR100851215B1 (en) | 2007-03-14 | 2008-08-07 | 삼성에스디아이 주식회사 | Thin film transistor and organic light-emitting dislplay device having the thin film transistor |
US7795613B2 (en) | 2007-04-17 | 2010-09-14 | Toppan Printing Co., Ltd. | Structure with transistor |
KR101325053B1 (en) | 2007-04-18 | 2013-11-05 | 삼성디스플레이 주식회사 | Thin film transistor substrate and manufacturing method thereof |
KR20080094300A (en) | 2007-04-19 | 2008-10-23 | 삼성전자주식회사 | Thin film transistor and method of manufacturing the same and flat panel display comprising the same |
KR101334181B1 (en) | 2007-04-20 | 2013-11-28 | 삼성전자주식회사 | Thin Film Transistor having selectively crystallized channel layer and method of manufacturing the same |
WO2008133345A1 (en) | 2007-04-25 | 2008-11-06 | Canon Kabushiki Kaisha | Oxynitride semiconductor |
JP5043499B2 (en) | 2007-05-02 | 2012-10-10 | 財団法人高知県産業振興センター | Electronic device and method for manufacturing electronic device |
KR101634970B1 (en) * | 2007-05-18 | 2016-06-30 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and method for manufacturing the same |
KR101345376B1 (en) | 2007-05-29 | 2013-12-24 | 삼성전자주식회사 | Fabrication method of ZnO family Thin film transistor |
KR100873081B1 (en) * | 2007-05-29 | 2008-12-09 | 삼성모바일디스플레이주식회사 | Thin film transistor, method of manufacturing the thin film transistor and flat panel display device having the thin film transistor |
JP5406449B2 (en) * | 2007-05-30 | 2014-02-05 | キヤノン株式会社 | Thin film transistor manufacturing method and display device using oxide semiconductor |
US7935964B2 (en) | 2007-06-19 | 2011-05-03 | Samsung Electronics Co., Ltd. | Oxide semiconductors and thin film transistors comprising the same |
EP2158608A4 (en) | 2007-06-19 | 2010-07-14 | Samsung Electronics Co Ltd | Oxide semiconductors and thin film transistors comprising the same |
US8354674B2 (en) * | 2007-06-29 | 2013-01-15 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device wherein a property of a first semiconductor layer is different from a property of a second semiconductor layer |
US8334537B2 (en) | 2007-07-06 | 2012-12-18 | Semiconductor Energy Laboratory Co., Ltd. | Light-emitting device |
WO2009011084A1 (en) * | 2007-07-17 | 2009-01-22 | Sharp Kabushiki Kaisha | Semiconductor device provided with thin film transistor and method for manufacturing the semiconductor device |
JP5430846B2 (en) * | 2007-12-03 | 2014-03-05 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JP5213422B2 (en) | 2007-12-04 | 2013-06-19 | キヤノン株式会社 | Oxide semiconductor element having insulating layer and display device using the same |
US8202365B2 (en) | 2007-12-17 | 2012-06-19 | Fujifilm Corporation | Process for producing oriented inorganic crystalline film, and semiconductor device using the oriented inorganic crystalline film |
JP5264197B2 (en) * | 2008-01-23 | 2013-08-14 | キヤノン株式会社 | Thin film transistor |
JP5305696B2 (en) | 2008-03-06 | 2013-10-02 | キヤノン株式会社 | Semiconductor device processing method |
JP2009267399A (en) | 2008-04-04 | 2009-11-12 | Fujifilm Corp | Semiconductor device, manufacturing method therefor, display device, and manufacturing method therefor |
JP5704790B2 (en) | 2008-05-07 | 2015-04-22 | キヤノン株式会社 | Thin film transistor and display device |
KR101496148B1 (en) | 2008-05-15 | 2015-02-27 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
US8053253B2 (en) | 2008-06-06 | 2011-11-08 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
JP5584960B2 (en) | 2008-07-03 | 2014-09-10 | ソニー株式会社 | Thin film transistor and display device |
TWI450399B (en) | 2008-07-31 | 2014-08-21 | Semiconductor Energy Lab | Semiconductor device and method for manufacturing the same |
JP5608347B2 (en) | 2008-08-08 | 2014-10-15 | 株式会社半導体エネルギー研究所 | Semiconductor device and manufacturing method of semiconductor device |
US9082857B2 (en) | 2008-09-01 | 2015-07-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device comprising an oxide semiconductor layer |
JP5537787B2 (en) | 2008-09-01 | 2014-07-02 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JP4623179B2 (en) | 2008-09-18 | 2011-02-02 | ソニー株式会社 | Thin film transistor and manufacturing method thereof |
EP2172804B1 (en) | 2008-10-03 | 2016-05-11 | Semiconductor Energy Laboratory Co, Ltd. | Display device |
JP5430113B2 (en) | 2008-10-08 | 2014-02-26 | キヤノン株式会社 | Field effect transistor and manufacturing method thereof |
JP5451280B2 (en) | 2008-10-09 | 2014-03-26 | キヤノン株式会社 | Wurtzite crystal growth substrate, manufacturing method thereof, and semiconductor device |
JP5484853B2 (en) | 2008-10-10 | 2014-05-07 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
US8106400B2 (en) * | 2008-10-24 | 2012-01-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
EP2184783B1 (en) | 2008-11-07 | 2012-10-03 | Semiconductor Energy Laboratory Co, Ltd. | Semiconductor device and method for manufacturing the same |
KR101413657B1 (en) | 2008-11-28 | 2014-07-02 | 성균관대학교산학협력단 | Semiconductor device and method of manufacturing the same |
US8384439B2 (en) | 2008-11-28 | 2013-02-26 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of fabricating the same |
JP5781720B2 (en) | 2008-12-15 | 2015-09-24 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method of semiconductor device |
CN103456794B (en) * | 2008-12-19 | 2016-08-10 | 株式会社半导体能源研究所 | The manufacture method of transistor |
KR101182403B1 (en) | 2008-12-22 | 2012-09-13 | 한국전자통신연구원 | The transparent transistor and the manufacturing method thereof |
TWI475616B (en) | 2008-12-26 | 2015-03-01 | Semiconductor Energy Lab | Semiconductor device and manufacturing method thereof |
JP5328414B2 (en) | 2009-02-25 | 2013-10-30 | 富士フイルム株式会社 | Top gate type field effect transistor, method of manufacturing the same, and display device including the same |
JP2010205987A (en) | 2009-03-04 | 2010-09-16 | Sony Corp | Thin film transistor, method for manufacturing the same, and display |
JP5305989B2 (en) * | 2009-03-06 | 2013-10-02 | 株式会社東芝 | Manufacturing method of semiconductor device |
TWI529942B (en) | 2009-03-27 | 2016-04-11 | 半導體能源研究所股份有限公司 | Semiconductor device |
JP5615018B2 (en) | 2009-04-10 | 2014-10-29 | 株式会社半導体エネルギー研究所 | Semiconductor device and manufacturing method of semiconductor device |
JP5760298B2 (en) | 2009-05-21 | 2015-08-05 | ソニー株式会社 | Thin film transistor, display device, and electronic device |
KR101638978B1 (en) | 2009-07-24 | 2016-07-13 | 삼성전자주식회사 | Thin film transistor and manufacturing method of the same |
JP5500907B2 (en) | 2009-08-21 | 2014-05-21 | 株式会社日立製作所 | Semiconductor device and manufacturing method thereof |
EP2494594B1 (en) * | 2009-10-29 | 2020-02-19 | Semiconductor Energy Laboratory Co. Ltd. | Semiconductor device |
KR101752518B1 (en) * | 2009-10-30 | 2017-06-29 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device |
WO2011074407A1 (en) | 2009-12-18 | 2011-06-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
KR101675113B1 (en) | 2010-01-08 | 2016-11-11 | 삼성전자주식회사 | Transistor and method of manufacturing the same |
KR20180043383A (en) | 2010-01-22 | 2018-04-27 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Method for manufacturing semiconductor device |
WO2011102217A1 (en) | 2010-02-19 | 2011-08-25 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
JP2011187506A (en) * | 2010-03-04 | 2011-09-22 | Sony Corp | Thin-film transistor, method of manufacturing the thin-film transistor, and display device |
WO2011145634A1 (en) * | 2010-05-21 | 2011-11-24 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
JP5705559B2 (en) | 2010-06-22 | 2015-04-22 | ルネサスエレクトロニクス株式会社 | Semiconductor device and method for manufacturing semiconductor device |
JP2012015436A (en) | 2010-07-05 | 2012-01-19 | Sony Corp | Thin film transistor and display device |
JP2012033836A (en) | 2010-08-03 | 2012-02-16 | Canon Inc | Top gate type thin film transistor and display device including the same |
US8530273B2 (en) | 2010-09-29 | 2013-09-10 | Guardian Industries Corp. | Method of making oxide thin film transistor array |
CN102130009B (en) | 2010-12-01 | 2012-12-05 | 北京大学深圳研究生院 | Manufacturing method of transistor |
WO2012090799A1 (en) | 2010-12-28 | 2012-07-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
WO2012090973A1 (en) | 2010-12-28 | 2012-07-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
KR101981808B1 (en) | 2010-12-28 | 2019-08-28 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and method for manufacturing the same |
US9443984B2 (en) | 2010-12-28 | 2016-09-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
JP5784479B2 (en) | 2010-12-28 | 2015-09-24 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US8797303B2 (en) | 2011-03-21 | 2014-08-05 | Qualcomm Mems Technologies, Inc. | Amorphous oxide semiconductor thin film transistor fabrication method |
US20130037793A1 (en) | 2011-08-11 | 2013-02-14 | Qualcomm Mems Technologies, Inc. | Amorphous oxide semiconductor thin film transistor fabrication method |
US9379254B2 (en) | 2011-11-18 | 2016-06-28 | Qualcomm Mems Technologies, Inc. | Amorphous oxide semiconductor thin film transistor fabrication method |
-
2011
- 2011-12-20 US US13/330,811 patent/US9443984B2/en active Active
- 2011-12-22 JP JP2011281550A patent/JP5975639B2/en active Active
- 2011-12-23 TW TW105140884A patent/TWI615980B/en not_active IP Right Cessation
- 2011-12-23 TW TW100148369A patent/TWI574410B/en active
- 2011-12-27 KR KR1020110143283A patent/KR20120090000A/en active Search and Examination
-
2014
- 2014-02-05 JP JP2014019992A patent/JP2014096607A/en not_active Withdrawn
- 2014-12-10 JP JP2014249849A patent/JP5973540B2/en active Active
-
2016
- 2016-07-14 JP JP2016139017A patent/JP6283397B2/en not_active Expired - Fee Related
- 2016-07-19 JP JP2016141277A patent/JP6174764B2/en not_active Expired - Fee Related
- 2016-09-08 US US15/259,389 patent/US10714625B2/en active Active
-
2018
- 2018-01-26 JP JP2018011283A patent/JP2018088538A/en not_active Withdrawn
-
2020
- 2020-06-09 JP JP2020100300A patent/JP2020141150A/en not_active Withdrawn
- 2020-07-14 US US16/928,254 patent/US11430896B2/en active Active
- 2020-07-29 KR KR1020200094260A patent/KR102295449B1/en active IP Right Grant
-
2021
- 2021-08-05 JP JP2021128748A patent/JP2021180334A/en not_active Withdrawn
-
2022
- 2022-02-28 JP JP2022028863A patent/JP2022063362A/en not_active Withdrawn
- 2022-08-08 US US17/882,728 patent/US20220384443A1/en active Pending
-
2023
- 2023-06-06 JP JP2023092931A patent/JP2023107851A/en not_active Withdrawn
- 2023-12-07 JP JP2023206602A patent/JP2024028883A/en active Pending
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11757041B2 (en) | 2013-12-27 | 2023-09-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
JP5975639B2 (en) | 2016-08-23 |
JP2016219818A (en) | 2016-12-22 |
US10714625B2 (en) | 2020-07-14 |
KR102295449B1 (en) | 2021-08-27 |
JP2022063362A (en) | 2022-04-21 |
JP2020141150A (en) | 2020-09-03 |
JP2018088538A (en) | 2018-06-07 |
JP2023107851A (en) | 2023-08-03 |
KR20120090000A (en) | 2012-08-16 |
KR20190068504A (en) | 2019-06-18 |
JP2016197747A (en) | 2016-11-24 |
JP5973540B2 (en) | 2016-08-23 |
JP2012151460A (en) | 2012-08-09 |
US11430896B2 (en) | 2022-08-30 |
JP2024028883A (en) | 2024-03-05 |
JP2015046642A (en) | 2015-03-12 |
JP2021180334A (en) | 2021-11-18 |
TW201242025A (en) | 2012-10-16 |
KR20200095439A (en) | 2020-08-10 |
JP6283397B2 (en) | 2018-02-21 |
JP6174764B2 (en) | 2017-08-02 |
US20120161125A1 (en) | 2012-06-28 |
TW201717404A (en) | 2017-05-16 |
US9443984B2 (en) | 2016-09-13 |
US20200381558A1 (en) | 2020-12-03 |
JP2014096607A (en) | 2014-05-22 |
TWI615980B (en) | 2018-02-21 |
TWI574410B (en) | 2017-03-11 |
US20160380107A1 (en) | 2016-12-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11430896B2 (en) | Semiconductor device and manufacturing method thereof | |
US9780225B2 (en) | Semiconductor device and manufacturing method thereof | |
US11923249B2 (en) | Semiconductor device and method for manufacturing the same | |
US8829512B2 (en) | Semiconductor device and method for manufacturing the same | |
KR102141015B1 (en) | Semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |