TW201438181A - 半導體裝置及其製造方法 - Google Patents

半導體裝置及其製造方法 Download PDF

Info

Publication number
TW201438181A
TW201438181A TW103104612A TW103104612A TW201438181A TW 201438181 A TW201438181 A TW 201438181A TW 103104612 A TW103104612 A TW 103104612A TW 103104612 A TW103104612 A TW 103104612A TW 201438181 A TW201438181 A TW 201438181A
Authority
TW
Taiwan
Prior art keywords
mold resin
semiconductor device
semiconductor
semiconductor element
shield layer
Prior art date
Application number
TW103104612A
Other languages
English (en)
Other versions
TWI532142B (zh
Inventor
Taizo Nomura
Original Assignee
Toshiba Kk
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Kk filed Critical Toshiba Kk
Publication of TW201438181A publication Critical patent/TW201438181A/zh
Application granted granted Critical
Publication of TWI532142B publication Critical patent/TWI532142B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/544Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/544Marks applied to semiconductor devices or parts
    • H01L2223/54433Marks applied to semiconductor devices or parts containing identification or tracking information
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/544Marks applied to semiconductor devices or parts
    • H01L2223/54473Marks applied to semiconductor devices or parts for use after dicing
    • H01L2223/54486Located on package parts, e.g. encapsulation, leads, package substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48145Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/4905Shape
    • H01L2224/49051Connectors having different shapes
    • H01L2224/49052Different loop heights
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/859Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector involving monitoring, e.g. feedback loop
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06506Wire or wire-like electrical connections between devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06527Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
    • H01L2225/06537Electromagnetic shielding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06562Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15788Glasses, e.g. amorphous oxides, nitrides or fluorides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Health & Medical Sciences (AREA)
  • Electromagnetism (AREA)
  • Toxicology (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
  • Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
  • Wire Bonding (AREA)

Abstract

本發明提供一種可小型化、薄型化,且具有良好之屏蔽性能並且具備視認性亦優異之雷射標記之半導體裝置及其製造方法。實施形態之半導體裝置10包括配線基板2、搭載於配線基板2上之半導體元件1a~1i、密封半導體元件1a~1i之塑模樹脂6、及設置於塑模樹脂6上之屏蔽層8。塑模樹脂6於表面具有因雷射照射而產生之標記7,且於具有該標記7之塑模樹脂6上設置有屏蔽層8。

Description

半導體裝置及其製造方法 [相關申請案]
本申請案享受以日本專利申請案2013-59350號(申請日:2013年3月22日)及日本專利申請案2013-258043號(申請日:2013年12月13日)為基礎申請案之優先權。本申請案藉由參照該等基礎申請案而包含基礎申請案之全部內容。
本發明之實施形態係關於一種半導體裝置及其製造方法。
近年來,於行動電話等便攜式無線通信機器中,避免由內置之各種電子零件產生之電磁雜訊干擾無線系統成為較大之課題。先前,作為此種雜訊抑制對策,一般有利用金屬板包圍包含產生源之電路(金屬板屏蔽)之方法。然而,該方法存在招致機器之大型化、高背化之問題。
因此,研究對作為雜訊源之電子零件本身實施屏蔽對策,作為其一,開發有於經樹脂密封之半導體封裝之表面藉由鍍敷而設置屏蔽層者(以下,稱為屏蔽半導體封裝)。此種半導體封裝具有如下優點:除屏蔽零件本身以外,還可將屏蔽層形成為非常薄,故可謀求機器之進一步之小型化或薄型化。
然而,另一方面,於藉由雷射而標記製品資訊時,有貫通屏蔽層而損害屏蔽性之虞。又,若為防止此種貫通,而使標記之深度較淺,則產生視認性降低之問題。
本發明所欲解決之課題在於提供一種可小型化、薄型化,且具有良好之屏蔽性能並且具備視認性亦優異之雷射標記之半導體裝置及其製造方法。
實施形態之半導體裝置包括配線基板、搭載於上述配線基板上之半導體元件、密封上述半導體元件之塑模樹脂(mold resin)、及設置於上述塑模樹脂上之屏蔽層,且上述塑模樹脂於表面具有因雷射照射而產生之標記,且於具有該標記之塑模樹脂上設置有上述屏蔽層。
實施形態之半導體裝置之製造方法具備如下步驟:於配線基板上搭載半導體晶片;利用塑模樹脂密封上述半導體元件;於上述塑模樹脂之表面藉由雷射照射而施加標記;及於施加有上述標記之塑模樹脂表面形成屏蔽層。
1a~1i‧‧‧半導體元件(半導體晶片)
2‧‧‧配線基板
2a‧‧‧表面配線層
2b‧‧‧內層配線層
3‧‧‧外部電極
4‧‧‧信號線
5‧‧‧接地線
6‧‧‧塑模樹脂
7‧‧‧標記部
8‧‧‧屏蔽層
10‧‧‧導體裝置(半導體封裝)
圖1係表示一實施形態之半導體裝置之構造之剖面圖。
圖2係表示一實施形態之半導體裝置之製造方法之流程之圖。
以下,參照圖式對實施形態進行說明。
圖1係表示一實施形態之半導體裝置之構造之剖面圖。
圖1所示之半導體裝置(半導體封裝)10係所謂之積層型半導體裝置,且於配線基板2上多段地積層有複數個半導體元件(半導體晶片)1a、1b、1c、…、1h,而且,另外於配線基板2上搭載1個半導體元件1i。於圖式之例中,所積層之半導體元件之個數為8個、即積層有8段,但半導體元件之積層數並未特別限定,例如亦可為1層、2層、5層、16層、32層等。於圖式之例中,積層8段之半導體元件1a~ 1h為NAND閃存,另外搭載於配線基板2上之半導體元件1i為NAND控制器,半導體裝置10具有與記憶裝置、例如記憶卡或SSD(Solid State Disk,固態硬碟)等同等之功能。
複數個半導體元件1a~1i均使用矽基板等半導體基板。另一方面,配線基板2使用例如將樹脂基板、陶瓷基板、玻璃基板等絕緣基板作為基材而使用之多層配線基板。作為應用樹脂基板之配線基板2,可列舉一般之多層銅箔積層板(多層印刷電路板)等。於配線基板2之下表面側,設置有用以與外部連接之電極墊,且於其上固定焊接凸塊等外部電極3。又,於配線基板2之上表面側,設置有包含信號圖案及接地圖案之表面配線層2a,各半導體元件1a~1i分別經由信號線4及接地線5而連接於該等信號圖案及接地圖案。進而,於配線基板2之內部設置有表面配線層2a及連接於外部電極3側之電極墊之內層配線層2b。
於如此般搭載有複數個半導體元件1a~1i之配線基板2之上表面,以包覆半導體元件1a~1i、或設置於配線基板2上表面之表面配線層2a、將半導體元件1a~1i與表面配線層2a連接之信號線4及接地線5之方式塑模塑模樹脂6。該塑模樹脂6係將半導體元件1a~1i或表面配線層2a、信號線4及接地線5等密封而形成絕緣層者,例如使用含有碳黑等填料之環氧樹脂等。
於塑模樹脂6之上表面,藉由雷射之照射而刻印製品編號、製造年月日、製造工場等製品資訊(圖1中,7表示藉由利用雷射照射之刻印而形成之標記部),進而,於該經刻印之塑模樹脂6之表面整體、即上表面及側面、進而於緊連著塑模樹脂6之側面之配線基板2之側面,使用金屬鍍敷或金屬濺鍍形成屏蔽層8。屏蔽層8係主要用以屏蔽半導體元件1a~1i所產生之電磁雜訊者。因此,電性連接於設置於配線基板2之下表面之接地用外部電極,藉此確保屏蔽性。
形成屏蔽層8之金屬材料並未特別限定,例如使用Cu、Ni、Cr或含有B、Co或W之Ni合金等。又,屏蔽層8既可為單層亦可為包含複數層之積層構造。進而,其厚度並未特別限定,但為了半導體裝置10之小型化、薄型化,而較佳為儘可能地薄。藉由使屏蔽層8之厚度較薄,而可提高標記部7之視認性。即,若使屏蔽層8之厚度較厚,則利用雷射照射之刻印之深度變小而視認性降低。藉由使屏蔽層8之厚度較薄而可防止該視認性之降低。但是,若過薄則有屏蔽層8之機械強度降低,且其一部分視情況剝離等而屏蔽性降低之虞。就此種觀點而言,屏蔽層8較佳為2~4μm之範圍。
於本實施形態中,標記部7之刻印深度為約30μm,屏蔽層8由3μm厚之Ni層及Cu層之2層構造構成。
再者,於因雷射而產生之標記中,YAG(Yttrium Aluminum Garnet,釔鋁石榴石)雷射或YVO4(釔.釩酸鹽)雷射等因點徑較小,且可形成約30μm左右之深度之刻印,故較佳。於本實施形態中,使用點徑0.1mm之YAG雷射。
雖省略圖示,但於本實施形態中,可設為使埋設於塑模樹脂6之接地線5之線圈頂部與屏蔽層8接觸之構成。藉由使接地線5與屏蔽層8接觸,而謀求半導體裝置10之接地強化,且可進一步提高屏蔽性能。再者,為使接地線5之線圈頂部與屏蔽層8接觸,而只要如下所述般於連接接地線5時,使線圈高度高於信號線4之線圈高度,即,使接地線5之線圈頂部之位置高於信號線4之線圈頂部之位置,並且於施加因雷射而產生之標記時使接地線5之線圈頂部露出即可。藉由對使接地線5露出之塑模樹脂6形成屏蔽層8,而可使接地線5與屏蔽層8接觸。再者,於該情形時,塑模樹脂6之材料較佳為使用透明或半透明之可透視內部之材料。藉此,可確認應露出之接地線5、特別是其線圈頂部之位置,從而可於雷射標記時確實且適當地使接地線5露出。
又,於本實施形態之另一例中,可對接地圖案剖面於側面露出之配線基板2形成屏蔽層8。於該情形時,以跨過半導體裝置10之外形線之方式預先形成接地圖案,且以切斷接地圖案之方式進行下述分離,藉此可使接地圖案剖面於形成屏蔽層8之前在配線基板2之側面露出。
於本實施形態之半導體裝置中,因於藉由雷射照射而形成標記部7之塑模樹脂6之表面形成有屏蔽層8,故裝置之大型化、高背化得到抑制,並且可具有標記部7之優異視認性、可靠性較高之屏蔽性能。又,於使接地線5與屏蔽層8接觸之情形時,可謀求接地強化,且可進一步提高屏蔽性能。
其次,使用圖2所示之流程圖對該實施形態之半導體裝置10之製造方法之一例進行說明。
如圖2所示,步驟主要包括以下6步驟:製造集合基板之步驟(101)、搭載半導體元件之步驟(102)、利用塑模樹脂進行密封之步驟(103)、分離成各個半導體裝置之步驟(104)、利用雷射照射施加標記之步驟(105)、形成屏蔽層之步驟(106)。
首先,於集合基板之製造步驟(101)中,製作將複數個配線基板2連續設置為矩陣狀之構造之集合基板。
繼而,於半導體元件搭載步驟(102)中,於上述各配線基板之上表面依序積層半導體元件1a、1b、1c、…、1h,並且搭載半導體元件1i,將設置於配線基板2之信號圖案及接地圖案與各半導體元件1a~1i經由信號線4及接地線5而連接。此時,接地線5與信號線4較佳為接地線5之線圈頂部位於較信號線4之線圈頂部更高位。藉此,可於後續步驟中使接地線5與屏蔽層8容易地接觸,從而可謀求接地之強化、進而屏蔽性能之提高。
繼而,於利用塑模樹脂之密封步驟(103)中,於搭載有半導體元 件1a~1i之集合基板之上表面側,將塑模樹脂6、例如環氧樹脂總括塑模,密封半導體元件1a~1i。塑模樹脂6之塑模可使用轉移塑模法、壓縮塑模法、灌注方法、印刷法等塑模法。
繼而,於分離步驟(104)中,為製作各個半導體裝置10,而將塑模樹脂6與集合基板一併切斷,分離成複數個搭載有半導體元件1a~1i之配線基板2。切斷可使用鑽石刀片等刀片。
繼而,於標記步驟(105)中,藉由具有YAG雷射等之雷射標記裝置而於配線基板2上之塑模樹脂6之上表面,刻印製品名、製品編號、製造年月日、製造工場等製品資訊。就獲得良好之視認性及作業性之觀點而言,刻印之深度較佳為20~40μm左右,更佳為25~35μm左右,進而更佳為大致30μm。
而且,刻印較佳為以使塑模樹脂6內之接地線5之線圈頂部露出之方式進行。為此,較佳為,於半導體元件搭載步驟(102)中,於連接接地線5時調節其線圈高度。又,較佳為,於照射雷射之前,利用安裝於雷射標記裝置之相機等辨識接地線5之線圈頂部之位置,於進行對準修正後,進行雷射照射。藉由進行此種對準修正,而可使接地線5之線圈頂部確實地露出。即,接地線5於利用塑模樹脂之密封步驟(103)中,線圈頂部之位置因樹脂流動而變化。因此,藉由利用相機等辨識該產生變化之位置並進行對準修正,而可使接地線5之線圈頂部確實地露出。再者,於利用相機等辨識接地線5之線圈頂部之位置之情形時,作為塑模樹脂6之材料,必須使用可透視之材料。
繼而,於屏蔽層形成步驟(106)中,對經雷射標記之塑模樹脂6之表面整體、即上表面及側面整體實施金屬鍍敷或金屬濺鍍,形成例如3μm厚之屏蔽層8。藉此,製作如圖1所示之半導體裝置10。
再者,於實施金屬鍍敷或金屬濺鍍時,為提高屏蔽層8對於塑模樹脂6之密接性,而較佳為預先將塑模樹脂6之表面、至少上表面粗 化。於本方法中,為獲得多個半導體裝置,而切斷總括密封之塑模樹脂。因此,塑模樹脂6之側面藉由切斷而已經粗化,故基本上無需進行粗化,但若需要,則亦可進一步追加粗化步驟。作為粗化之方法,亦可使用搪磨等方法,但就可將標記步驟(105)中使用之雷射裝置作為粗化裝置而使用,且無需重新準備用於粗化之裝置,且可謀求步驟之簡化、步驟時間之縮短而言,較佳為利用雷射照射之方法。
該粗化步驟亦可於標記步驟(105)之前及之後中之任一者進行,就標記部7之視認性之方面而言,較佳為於標記步驟(105)之前進行。即,若於標記步驟(105)之後進行,則利用雷射之刻印之深度縮小,視認性降低。
根據以上說明之半導體裝置之製造方法,因藉由金屬鍍敷或金屬濺鍍而形成有屏蔽層,故可形成厚度非常薄之屏蔽層,從而可使半導體裝置小型化.薄型化。
而且,於對塑模樹脂之表面藉由雷射而標記製品資訊等之後,因形成有屏蔽層,故可具有可靠性較高之屏蔽性能,並且可形成具有充分之視認性之標記部。即,當於屏蔽層形成後進行雷射標記之情形時,有產生因雷射所致之屏蔽層之貫通而屏蔽降低之虞。又,於不貫通之情形時,刻印較淺,無法獲得充分之視認性。於上述半導體裝置之製造方法中,因於雷射標記後形成屏蔽層,故無貫通屏蔽層之虞,且可進行具有充分之深度之刻印。因此,可具有可靠性較高之屏蔽性能,且可形成具有充分之視認性之標記部。
進而,當於形成屏蔽層後進行雷射標記之情形時,金屬之雷射反射率通常較大,故不得不增大雷射輸出,雷射材料之消耗劇烈,且必須頻繁之更換,但於上述方法中,因對雷射光之吸收良好之塑模樹脂進行標記,故雷射輸出較低即可,且無需頻繁之更換,因而可謀求製造成本之降低、作業效率之提高。
以上,對本發明之實施形態進行了說明,但該實施形態係作為示例而提出,並未意圖限定發明之範圍。該新穎之實施形態可以其他各種形態實施,且可於不脫離發明之主旨之範圍內進行各種省略、置換、變更。該實施形態及其變形包含於發明之範圍或主旨內,並且包含於申請專利範圍中記載之發明及其均等之範圍內。
1a~1i‧‧‧半導體元件(半導體晶片)
2b‧‧‧內層配線層
3‧‧‧外部電極
4‧‧‧信號線
5‧‧‧接地線
6‧‧‧塑模樹脂
7‧‧‧標記部
8‧‧‧屏蔽層
10‧‧‧半導體裝置(半導體封裝)

Claims (6)

  1. 一種半導體裝置,其特徵在於:其係包括配線基板、搭載於上述配線基板上之半導體元件、密封上述半導體元件之塑模樹脂、及設置於上述塑模樹脂上之屏蔽層者;且上述塑模樹脂於表面具有因雷射照射而產生之標記,且於具有該標記之塑模樹脂上設置有上述屏蔽層,具備連接於上述半導體元件之接地線及信號線,上述接地線係至少其一部分與上述屏蔽層接觸,上述接地線之線圈頂部位於較上述信號線之線圈頂部更高位。
  2. 一種半導體裝置,其特徵在於:其包括配線基板、搭載於上述配線基板上之半導體元件、密封上述半導體元件之塑模樹脂、及設置於上述塑模樹脂上之屏蔽層,且上述塑模樹脂於表面具有因雷射照射而產生之標記,且於具有該標記之塑模樹脂上設置有上述屏蔽層。
  3. 如請求項2之半導體裝置,其具備連接於上述半導體元件之接地線及信號線,且上述接地線係至少其一部分與上述屏蔽層接觸。
  4. 一種半導體裝置之製造方法,其特徵在於具備如下步驟:於配線基板上搭載半導體元件;利用塑模樹脂密封上述半導體元件;藉由雷射照射而對上述塑模樹脂之表面施加標記;及於施加有上述標記之塑模樹脂表面形成屏蔽層。
  5. 如請求項4之半導體裝置之製造方法,其中上述標記步驟包含將上述塑模樹脂之表面粗化之步驟。
  6. 如請求項4或5之半導體裝置之製造方法,其中於上述標記步驟中,透過上述塑模樹脂而確認連接於上述元件之接地線之位置,並基於該確認到之位置而對上述塑模樹脂之表面施加標記。
TW103104612A 2013-03-22 2014-02-12 Manufacturing method of semiconductor device TWI532142B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2013059350 2013-03-22
JP2013258043A JP5779227B2 (ja) 2013-03-22 2013-12-13 半導体装置の製造方法

Publications (2)

Publication Number Publication Date
TW201438181A true TW201438181A (zh) 2014-10-01
TWI532142B TWI532142B (zh) 2016-05-01

Family

ID=51552176

Family Applications (1)

Application Number Title Priority Date Filing Date
TW103104612A TWI532142B (zh) 2013-03-22 2014-02-12 Manufacturing method of semiconductor device

Country Status (4)

Country Link
US (1) US9601438B2 (zh)
JP (1) JP5779227B2 (zh)
CN (1) CN104064528B (zh)
TW (1) TWI532142B (zh)

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6418605B2 (ja) * 2015-07-31 2018-11-07 東芝メモリ株式会社 半導体装置および半導体装置の製造方法
JP6512298B2 (ja) * 2015-08-11 2019-05-15 株式会社村田製作所 高周波モジュールおよびその製造方法
JP6397806B2 (ja) 2015-09-11 2018-09-26 東芝メモリ株式会社 半導体装置の製造方法および半導体装置
JP6577374B2 (ja) * 2016-01-19 2019-09-18 三菱電機株式会社 半導体装置
KR102517689B1 (ko) * 2016-02-29 2023-04-04 엘지이노텍 주식회사 전자파 차폐 장치 및 이의 제조 방법
US9793222B1 (en) 2016-04-21 2017-10-17 Apple Inc. Substrate designed to provide EMI shielding
CN107507823B (zh) * 2016-06-14 2022-12-20 三星电子株式会社 半导体封装和用于制造半导体封装的方法
KR102419046B1 (ko) * 2016-06-14 2022-07-12 삼성전자주식회사 반도체 패키지 및 그 제조 방법
JP2018056539A (ja) * 2016-09-23 2018-04-05 東芝メモリ株式会社 半導体装置及びその製造方法
TWI668821B (zh) * 2016-10-25 2019-08-11 日商Tdk股份有限公司 電子零件模組及其製造方法
WO2018212119A1 (ja) 2017-05-15 2018-11-22 株式会社村田製作所 積層型電子部品および積層型電子部品の製造方法
JP7056226B2 (ja) 2018-02-27 2022-04-19 Tdk株式会社 回路モジュール
TW202008534A (zh) * 2018-07-24 2020-02-16 日商拓自達電線股份有限公司 屏蔽封裝體及屏蔽封裝體之製造方法
CN109496356B (zh) 2018-10-11 2021-06-22 长江存储科技有限责任公司 垂直存储器件
KR20210033010A (ko) * 2018-10-30 2021-03-25 양쯔 메모리 테크놀로지스 씨오., 엘티디. Ic 패키지
JP7385596B2 (ja) * 2018-11-21 2023-11-22 タツタ電線株式会社 シールドパッケージ
WO2020218273A1 (ja) * 2019-04-26 2020-10-29 株式会社村田製作所 モジュールおよびその製造方法
WO2020218274A1 (ja) * 2019-04-26 2020-10-29 株式会社村田製作所 モジュールおよびその製造方法
WO2021006141A1 (ja) * 2019-07-08 2021-01-14 株式会社村田製作所 モジュールおよびその製造方法
CN112563247B (zh) * 2021-02-24 2022-04-22 甬矽电子(宁波)股份有限公司 一种电磁屏蔽封装结构和电磁屏蔽封装方法

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR960006710B1 (ko) * 1987-02-25 1996-05-22 가부시기가이샤 히다찌세이사꾸쇼 면실장형 반도체집적회로장치 및 그 제조방법과 그 실장방법
JP3877453B2 (ja) * 1998-11-19 2007-02-07 三洋電機株式会社 半導体装置の製造方法
JP3644859B2 (ja) 1999-12-02 2005-05-11 沖電気工業株式会社 半導体装置
US6448632B1 (en) * 2000-08-28 2002-09-10 National Semiconductor Corporation Metal coated markings on integrated circuit devices
JP2004055860A (ja) * 2002-07-22 2004-02-19 Renesas Technology Corp 半導体装置の製造方法
JP4051326B2 (ja) * 2003-08-26 2008-02-20 京セラ株式会社 電子装置の製造方法
CN1755929B (zh) * 2004-09-28 2010-08-18 飞思卡尔半导体(中国)有限公司 形成半导体封装及其结构的方法
JP4652932B2 (ja) * 2005-08-31 2011-03-16 ローム株式会社 モールド型電子部品
US7989928B2 (en) 2008-02-05 2011-08-02 Advanced Semiconductor Engineering Inc. Semiconductor device packages with electromagnetic interference shielding
US8026589B1 (en) 2009-02-23 2011-09-27 Amkor Technology, Inc. Reduced profile stackable semiconductor package
JP2010219210A (ja) 2009-03-16 2010-09-30 Renesas Electronics Corp 半導体装置およびその製造方法
JP2010278334A (ja) 2009-05-29 2010-12-09 Elpida Memory Inc 半導体装置
US9362196B2 (en) 2010-07-15 2016-06-07 Kabushiki Kaisha Toshiba Semiconductor package and mobile device using the same
JP2012243895A (ja) * 2011-05-18 2012-12-10 Renesas Electronics Corp 半導体装置およびその製造方法ならびに携帯電話機
JP2013161831A (ja) * 2012-02-01 2013-08-19 Mitsumi Electric Co Ltd 電子モジュール及びその製造方法
JP5959097B2 (ja) * 2012-07-03 2016-08-02 ルネサスエレクトロニクス株式会社 半導体装置

Also Published As

Publication number Publication date
CN104064528A (zh) 2014-09-24
US9601438B2 (en) 2017-03-21
TWI532142B (zh) 2016-05-01
CN104064528B (zh) 2017-06-09
JP2014209544A (ja) 2014-11-06
JP5779227B2 (ja) 2015-09-16
US20140284775A1 (en) 2014-09-25

Similar Documents

Publication Publication Date Title
TWI532142B (zh) Manufacturing method of semiconductor device
TWI624026B (zh) Semiconductor device manufacturing method
US20090249618A1 (en) Method for manufacturing a circuit board having an embedded component therein
JP2004119863A (ja) 回路装置およびその製造方法
JP2006294701A (ja) 半導体装置及びその製造方法
KR20150032493A (ko) 반도체 장치 및 그 제조 방법
TW201642434A (zh) 半導體裝置封裝及其製造方法
JP2015115549A (ja) 半導体装置、および、半導体装置の製造方法
JP2013197209A (ja) 半導体装置及びその製造方法
US9362248B2 (en) Coreless package structure and method for manufacturing same
KR100611291B1 (ko) 회로 장치, 회로 모듈 및 회로 장치의 제조 방법
US10062649B2 (en) Package substrate
JP4845090B2 (ja) 回路装置の製造方法
JP4970388B2 (ja) 半導体装置及び半導体装置の製造方法
US20190122968A1 (en) Semiconductor package substrate and manufacturing method therefor
JP2006313802A (ja) 半導体装置およびその製造方法
JP2015015498A (ja) 半導体装置
JP7239342B2 (ja) 電子装置及び電子装置の製造方法
CN110828444B (zh) 半导体装置及其制造方法
JP2018170377A (ja) 樹脂封止型半導体装置およびその製造方法
CN102655715A (zh) 柔性印刷电路板及其制造方法
JP2009099816A (ja) 半導体装置とその製造方法および半導体装置の実装方法
CN102931165B (zh) 封装基板的制造方法
JP2007053146A (ja) 封止型プリント基板及びその製造方法
CN202940236U (zh) 封装基板构造