WO2009122835A1 - 電子部品モジュール及び該電子部品モジュールの製造方法 - Google Patents
電子部品モジュール及び該電子部品モジュールの製造方法 Download PDFInfo
- Publication number
- WO2009122835A1 WO2009122835A1 PCT/JP2009/053835 JP2009053835W WO2009122835A1 WO 2009122835 A1 WO2009122835 A1 WO 2009122835A1 JP 2009053835 W JP2009053835 W JP 2009053835W WO 2009122835 A1 WO2009122835 A1 WO 2009122835A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- electronic component
- conductive
- conductive post
- component module
- resin layer
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/16—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different main groups of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. forming hybrid circuits
- H01L25/165—Containers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/0218—Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/58—Structural electrical arrangements for semiconductor devices not otherwise provided for
- H01L2223/64—Impedance arrangements
- H01L2223/66—High-frequency adaptations
- H01L2223/6661—High-frequency adaptations for passive devices
- H01L2223/6677—High-frequency adaptations for passive devices for antenna, e.g. antenna included within housing of semiconductor device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16238—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area protruding from the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/76—Apparatus for connecting with build-up interconnects
- H01L2224/7615—Means for depositing
- H01L2224/76151—Means for direct writing
- H01L2224/76155—Jetting means, e.g. ink jet
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19042—Component type being an inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19106—Disposition of discrete passive components in a mirrored arrangement on two different side of a common die mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/023—Reduction of cross-talk, noise or electromagnetic interference using auxiliary mounted passive components or auxiliary substances
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/07—Electric details
- H05K2201/0707—Shielding
- H05K2201/0715—Shielding provided by an outer layer of PCB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10636—Leadless chip, e.g. chip capacitor or resistor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/01—Tools for processing; Objects used during processing
- H05K2203/0104—Tools for processing; Objects used during processing for patterning or coating
- H05K2203/013—Inkjet printing, e.g. for printing insulating material or resist
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/28—Applying non-metallic protective coatings
- H05K3/284—Applying non-metallic protective coatings for encapsulating mounted components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4038—Through-connections; Vertical interconnect access [VIA] connections
- H05K3/4053—Through-connections; Vertical interconnect access [VIA] connections by thick-film techniques
- H05K3/4069—Through-connections; Vertical interconnect access [VIA] connections by thick-film techniques for via connections in organic insulating substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4647—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer around previously made via studs
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- the present invention relates to an electronic component module having a circuit board on which surface-mounted components are mounted, a resin layer covering the surface-mounted components, and a conductor layer provided on the surface of the resin layer and functioning as a shield layer or the like.
- the present invention relates to a method for manufacturing a component module.
- a configuration is employed in which the surface-mounted component mounted on the circuit board is covered with a shield layer at the ground potential.
- Patent Document 1 a conductive film having a shielding effect is provided on the surface of a resin layer embedded in a surface-mounted component, and a circuit board is provided via a conductive pin-shaped ground terminal installed on the circuit board.
- a high frequency module in which a conductive film and a conductive film are directly connected is disclosed.
- Patent Document 2 a conductive film having a shielding effect is provided on the surface of a resin layer embedded in a surface-mounted component, and a conductive block-shaped partition member installed on a circuit board is provided.
- a module component in which a circuit board and a conductive film are directly connected is disclosed. JP 2000-223647 A JP 2005-317935 A
- a so-called resin-encapsulated electronic film with a conductive film comprising a circuit board on which surface-mounted components are mounted, a resin layer that covers the surface-mounted parts, and a conductive film provided on the surface of the resin layer.
- a conductive member such as a pin-shaped ground terminal or a block-shaped partition member
- the present invention has been made in view of the above-described circumstances, and an electronic component module capable of effectively utilizing the space on the circuit board and miniaturizing the circuit board, and a method of manufacturing the electronic component module The purpose is to provide.
- the present invention comprises a circuit board on which at least one surface mount component is mounted, a resin layer covering the surface mount component, and a conductor layer formed on the surface of the resin layer.
- the electronic component module at least one conductive post is formed on the surface-mounted component, and the surface-mounted component and the conductor layer are conductively connected via the conductive post.
- An electronic component module is provided.
- the present invention also includes a step of preparing a circuit board on which at least one surface mount component is mounted, a step of forming a conductive post having a predetermined height on the surface mount component, and the surface mount component on the circuit board.
- the conductor layer on the surface of the resin layer is conductively connected to the surface mount component by the conductive post formed on the surface mount component mounted on the circuit board.
- the space on the board can be used effectively, and the circuit board can be downsized, and the electronic component module can be downsized.
- the electronic component module can be manufactured with good reproducibility, and in particular, after the conductive post is formed on the surface mount component mounted on the circuit board, the resin layer Therefore, it is not necessary to previously form a hole for forming the conductive post in the resin layer covering the surface mount component, and the electronic component module can be efficiently manufactured.
- FIG. 1 is a cross-sectional view showing a configuration of an electronic component module 11 according to Embodiment 1 of the present invention.
- the electronic component module 11 of the first embodiment includes a circuit board 1 on which surface-mounted components 2, 3, and 3 are mounted, a resin layer 4 that covers the surface-mounted components 2, 3, and 3, And a conductor layer 5 formed on the surface of the resin layer 4.
- Conductive posts 6, 6 are formed on the upper surfaces of the surface mount components 3, 3, and the surface mount component 3 and the conductor layer 5 are conductively connected via the conductive posts 6.
- a plurality of electrode pads 8 are provided on the upper surface of the circuit board 1, and the surface-mounted components 2, 3, 3 are each electrode pad of the circuit board 1. 8 are electrically connected to each other through a conductive bonding material such as solder 9.
- a plurality of electrode pads 7 serving as electrodes for connection to a mother board (not shown) or the like are provided on the lower surface of the circuit board 1.
- the surface mount components 2, 3, 3 are sealed and sealed by the resin layer 4, whereby the surface mount components 2, 3, 3 are fixed to the circuit board 1, and the surface mount components 2, Protected from a few external environments.
- the surface mount component 3 connected to the conductive post 6 is continuously formed on the end surface of the rectangular parallelepiped component body 3a and a part of the side surface adjacent to the end surface, like a general multilayer chip capacitor.
- the external electrode 3b of the surface mount component 3 is connected to the electrode pad 8 of the circuit board 1 on the circuit board 1 side and to the conductive post 6 on the opposite side. That is, in Example 1, the conductive post 6 is formed on the external electrode 3 b of the surface mount component 3, and the conductor layer 5 and the external electrode 3 b of the surface mount component 3 are interposed via the conductive post 6. Are electrically connected.
- the external electrode 3b of the surface mount component 3 is at the ground potential, and the external electrode 3b and the conductor layer 5 are electrically connected via the conductive post 6 to thereby form a conductor.
- the layer 5 functions as a shield layer.
- the conductor layer 5 functioning as a shield layer is preferably provided over the entire upper surface of the resin layer 4, but a part thereof, for example, a surface-mounted component 3 that easily affects other electric elements. Alternatively, it may be formed only on the upper portion of the surface mount component 3 that is susceptible to electromagnetic influence from other electric elements.
- the conductor layer 5 may be formed on the entire side surface of the electronic component module 11, or may be formed on the side surface of the resin layer 4.
- FIG. 2 is a cross-sectional view showing the configuration of the electronic component module 11 according to the first embodiment of the present invention when the conductor layer 5 is also formed on the side surface of the resin layer 4. As shown in FIG. 2, the conductor layer 5 is formed not only on the upper portion of the surface mount component 3 but also on the side surface of the resin layer 4.
- a groove-like cut portion is used with a blade or the like up to a predetermined depth at a boundary portion to be cut out as the electronic component module 11 in a state where the resin layer 4 is formed.
- the conductor layer 5 is formed on the side surface of the cut-out electronic component module 11.
- the depth for forming the cut portion may or may not reach the circuit board 1.
- the circuit board 1 When the circuit board 1 is reached, it can function as a shield layer with higher reliability, and even if it does not reach the circuit board 1, it is sufficient to form the cut portion only on the resin layer 4. Can be simplified.
- the surface-mounted component 2 is a chip-type active component such as a semiconductor bare chip or a semiconductor package
- the surface-mounted component 3 is a chip-type passive component such as a chip capacitor, a chip inductor, or a chip resistor.
- the circuit board 1 a ceramic board mainly made of a ceramic material, a resin board made of a synthetic resin material, or the like can be used, and a predetermined circuit pattern (not shown) such as a functional element such as a capacitor or an inductor or a routing wiring is provided on the surface. And / or inside.
- the resin layer 4 it is preferable to use a thermosetting resin, and a filler component such as ceramic may be included in the material for the purpose of controlling strength, dielectric constant, temperature characteristics, viscosity, and the like. .
- a plurality of conductive posts 6 can be formed as in the first embodiment.
- the conductive post 6 only needs to be formed on at least one surface-mounted component 2 or 3, and when one electronic component module 11 has a plurality of conductive posts 6, the surface-mounted components 2, 3 and In addition to the conductive post 6 that connects the conductive layer 5, the conductive post 6 that directly connects the circuit board 1 and the conductive layer 5 may be included.
- a plurality of conductive posts 6, 6,... May be formed on one surface mount component 2 or 3 in response to a request for enhancing shielding properties.
- the conductive post 6 is formed by stacking a conductive material having fluidity and then solidifying, and in particular, a sintered metal obtained by firing the stacked conductive material at a predetermined temperature. It is preferable that When the conductive post 6 is a sintered metal, the strength of the conductive post 6 itself is high, and it is difficult to be deformed by heat at the time of curing of the resin layer 4. Damage to the post 6 can be minimized.
- the conductive post 6 has a tapered shape in which a cross-sectional area gradually decreases from the surface-mounted components 2 and 3 side toward the conductor layer 5 side.
- the resin layer 4 is formed by having a tapered shape such that the cross-sectional area becomes smaller as the conductor layer 5 is closer, that is, the tip end side becomes thinner, in particular, the resin sheet is used.
- the resin layer 4 can be formed uniformly and flatly on the circuit board 1 without damaging the conductive posts 6.
- the height of the conductive post 6, that is, the length from the surface mount components 2, 3 to the conductor layer 5 is preferably 30 to 300 ⁇ m in order to ensure the strength, reliability, etc. of the conductive post 6, Further, when the cross section is circular, the diameter is preferably 20 to 100 ⁇ m in order to cope with downsizing of the surface mount components 2 and 3.
- FIG. 3 is a cross-sectional view showing a configuration of the electronic component module 11 according to the first embodiment of the present invention when the conductive post 6 that directly conductively connects the circuit board 1 and the conductor layer 5 is included.
- the conductive post 6 is not only conductively connected to the conductor layer 5 at the upper portion of the surface mount components 2 and 3, but also directly conducts between the circuit board 1 and the conductor layer 5. You may connect.
- the conductive post 6 is formed at a predetermined height by stacking and solidifying a fluid conductive material on the external electrode 3b of the surface mount component 3 or the circuit board 1.
- a fluid conductive material for example, a conductive solution in which conductive powder is dispersed in a solvent is used.
- the conductive powder is stacked, deposited, and solidified.
- the solvent contained in the conductive solution is volatilized at a certain height to be gradually stabilized from the bottom. it can. Therefore, even when the height of the conductive post 6 is relatively high, strength, reliability, and the like can be ensured.
- the conductor layer 5 on the surface of the resin layer 4 is electrically connected to the surface mount component 3 by the conductive posts 6 formed on the surface mount component 3 and in the resin layer 4. Therefore, the space on the surface of the circuit board 1 can be used effectively, and the electronic component module 11 can be downsized and densified.
- FIG. 4 is a cross-sectional view illustrating a state where the surface mount components 2, 3, and 3 of the electronic component module 11 according to the first embodiment of the present invention are mounted.
- a circuit board 1 on which surface-mounted components 2, 3, and 3 are mounted is prepared. 4 to 8, a ceramic multilayer substrate is used as the circuit substrate 1.
- a ceramic slurry is prepared by mixing a predetermined amount of an organic binder, an organic solvent, and the like with a low-temperature sintered ceramic material.
- a ceramic slurry is applied onto a carrier film such as PET by a doctor blade method or the like, and cut into a predetermined size together with the carrier film to produce a ceramic green sheet.
- a predetermined amount of an organic binder, a solvent, etc. is mixed with a low melting point metal in the formed hole for an interlayer connection conductor.
- the paste is filled to form an interlayer connection conductor at a predetermined location of the ceramic green sheet.
- an in-plane wiring conductor is formed on the ceramic green sheet so as to form a predetermined circuit pattern by printing a conductive paste obtained by mixing an organic binder, a solvent, etc. with a low melting point metal.
- a predetermined number of ceramic green sheets having interlayer connection conductors, in-plane wiring conductors and the like having a predetermined circuit pattern are stacked to produce an unfired ceramic laminate.
- the unfired ceramic laminate is fired at a predetermined temperature to obtain a ceramic multilayer substrate having electrode pads on the upper surface and the lower surface of the circuit board 1. Thereafter, if necessary, a plating film is formed on the electrode pads on the surface.
- the solder 9 is supplied to the electrode pads on the upper surface of the ceramic multilayer substrate by screen printing or the like, and after mounting the surface mount components 2, 3, 3, the solder 9 is melted by placing it in a reflow furnace Then, the surface mounting components 2, 3, 3 are fixed to the upper surface of the ceramic multilayer substrate (circuit board) 1. And if necessary, the circuit board 1 which consists of a ceramic multilayer board
- low-temperature sintered ceramic material examples include ceramic powders such as alumina, forsterite, and cordierite, glass composite materials obtained by mixing these ceramic powders with glass such as borosilicate, and ZnO—MgO—Al 2 O 3.
- Crystallized glass material using crystallized glass such as —SiO 2 type, BaO—Al 2 O 3 —SiO 2 type ceramic powder, Al 2 O 3 —CaO—SiO 2 —MgO—B 2 O 3 type ceramic powder
- Non-glass-based materials such as By using a low-temperature sintered ceramic material, a low-resistance low-melting-point metal such as Ag or Cu can be used as an interlayer connection conductor, in-plane wiring conductor, etc., and as a result, a conductor mainly composed of Ag, Cu or the like.
- the pattern and the unfired ceramic laminate can be co-fired at a low temperature of, for example, 1050 ° C. or lower.
- FIG. 5 is a cross-sectional view showing a state where the conductive post 6 of the electronic component module 11 according to the first embodiment of the present invention is formed.
- a conductive post 6 having a predetermined height is formed on the surface mount component 3 mounted on the upper surface of the circuit board 1.
- the conductive post 16 having a predetermined height is formed by stacking and solidifying the conductive material 16 having fluidity on the external electrode 3b of the surface mount component 3.
- a conductive solution in which conductive powder is dispersed in a solvent is used as the conductive material 16 having fluidity.
- the conductive posts 6 having a predetermined height can be formed by stacking, depositing, and solidifying the conductive powder.
- the conductive post 6 is applied to a predetermined location a plurality of times by a method such as screen printing or the like using a fluid conductive material 16 such as a conductive paste in addition to an inkjet method using a conductive solution, a jet dispenser method, or the like It can also be formed by overlapping and solidifying.
- FIG. 6 is a cross-sectional view showing a state in which the resin layer 4a of the electronic component module 11 according to the first embodiment of the present invention is formed.
- an uncured resin layer 4 a is provided on the circuit board 1 so as to cover the conductive posts 6 and the surface mount components 2, 3, and 3. More specifically, an uncured state is first obtained by laminating a softened resin sheet, a liquid resin transfer mold, a liquid resin coating, etc. on the circuit board 1 on which the conductive posts 6 having a predetermined height are formed.
- the resin layer 4a is formed.
- the resin layer 4a in a state in which heat at a predetermined temperature is applied and the viscosity of the liquid resin or the like is lowered to increase the fluidity.
- the thickness H2 of the resin layer 4a in FIG. 6 is larger than the height H1 of the conductive post 6 (that is, the height of the conductive post 6 itself plus the height of the surface mount component 3). It is preferable to keep it.
- FIG. 7 is a cross-sectional view showing a state where the resin layer 4a of the electronic component module 11 according to the first embodiment of the present invention is polished by a predetermined thickness.
- the surface of the resin layer 4a is flattened by polishing a predetermined thickness of the resin layer 4a by moving the polishing roll 18 in the direction of the arrow in the figure, and the surface of the resin layer 4a is electrically conductive. A part of the sex post 6 can be reliably exposed.
- the conductive post 6 is preferably a sintered metal obtained by firing a conductive material at a predetermined temperature.
- the conductive post 6 is a sintered metal, the strength of the conductive post 6 itself is high, and it is difficult to be deformed by heat at the time of curing of the resin layer 4a described later, so that damage is suppressed to a minimum. Can do.
- the conductive post 6 has a tapered shape in which the cross-sectional area gradually decreases from the surface-mounted component 3 side toward the conductor layer 5 side.
- the resin layer 4a when the resin layer 4a is formed by having a taper shape such that the cross-sectional area becomes smaller as the conductor layer 5 is closer, that is, the tip end side becomes thinner, the resin sheet is particularly formed.
- the resin layer 4 a When laminating, the resin layer 4 a can be provided uniformly and flatly on the circuit board 1 without damaging the conductive posts 6.
- FIG. 8 is a cross-sectional view showing a state in which a part of the conductive post 6 of the electronic component module 11 according to the first embodiment of the present invention is exposed on the surface of the cured resin layer 4.
- a part of the conductive post 6 is exposed on the surface of the cured resin layer 4, and the conductive post 6 is supported and fixed by the resin layer 4.
- a conductive material having fluidity is applied to the surface of the resin layer 4 by a method such as screen printing, spray coating, dispenser coating, spin coating, and the like, and is electrically cured on the exposed portion of the conductive post 6.
- a connected conductor layer 5 can be formed (see FIG. 1).
- the conductor layer 5 may be formed by curing a conductive material having fluidity, but may be formed by laminating metal foils.
- the conductive post 6 is formed on the surface mount components 2, 3, 3 mounted on the circuit board 1 and then covered with the resin layer 4. It is not necessary to form a hole for forming the conductive post 6 after forming the resin layer 4, and it is possible to avoid damage to the surface mount components 2, 3, and 3 due to laser processing or the like. A highly efficient electronic component module can be efficiently manufactured.
- the resin used for such an application is generally black, so it is difficult to align the holes.
- a break groove is also formed along the dividing line in the resin layer 4.
- the conductive layer 5 electrically connected to the exposed portion of the conductive post 6 can be formed by applying a fluid conductive material to the surface of the resin layer 4 and curing it. That is, by controlling the depth of the break groove formed in the resin layer 4, the width of the conductor layer 5 formed also on the side surface of the resin layer 4 can be controlled. Note that if the conductor layer 5 is formed before the break groove is formed in the resin layer 4, the conductor layer 5 can be formed only on the upper surface of the resin layer 4.
- the aggregate substrate which is an aggregate of the plurality of circuit boards 1, 1,... Except that the conductive posts 6 are formed on the surface mount components 2, 3, 3. Without adding, it is possible to manufacture the electronic component module 11 that can achieve miniaturization and high density.
- FIG. 9 is a cross-sectional view showing the configuration of the electronic component module 21 according to the second embodiment of the present invention.
- the electronic component module 21 shown in FIG. 9 is formed on the circuit board 22 on which the surface mount components 2, 3, 3 are mounted, the resin layer 4 covering the surface mount components 2, 3, 3, and the surface of the resin layer 4.
- a conductor layer 24 functioning as an antenna is formed on the surface mount component 3, and the surface mount component 3 and the conductor layer 24 are conductively connected via the conductive post 23.
- the external electrode 3b of the surface mount component 3 is connected to the electrode pad 8 of the circuit board 22 on the circuit board 22 side and the conductive post 23 on the opposite side, as in the first embodiment. It is connected to the. That is, the conductive post 23 is formed on the external electrode 3 b of the surface mount component 3, and the conductor layer 24 and the external electrode 3 b of the surface mount component 3 are electrically connected via the conductive post 6. Yes.
- the external electrode 3 b of the surface mount component 3 is a power supply electrode connected to the conductor layer 24, and the external electrode 3 b and the conductor layer 24 are electrically connected via the conductive post 23.
- the conductor layer 24 functions as an antenna.
- FIG. 10 is a cross-sectional view illustrating a configuration of an electronic component module 31 according to the third embodiment of the present invention.
- the electronic component module 31 shown in FIG. 10 has surface mounted components 2, 3, 3 mounted on the upper surface of the circuit board 1, and surface mounted components 3, 3,.
- the mounted double-sided mounting circuit board 32 is used as a core board, and the upper surface of the circuit board 1 is a resin layer 33 covering the surface mounting components 2, 3, 3, and the lower side of the circuit board 1. Is formed with a resin layer 34 covering the surface-mounted components 3, 3,.
- the conductive post 6 similar to that of the first embodiment is formed, and the surface mount component 3 and the conductor layer 5 are electrically conductive.
- the external electrode 3b of the surface mount component 3 mounted on the lower surface of the circuit board 1 is connected to the electrode pad 8 of the circuit board 32 on the circuit board 32 side and the opposite side as in the above-described example. And connected to the conductive post 35. That is, the conductive post 35 is formed on the external electrode 3 b of the surface mount component 3, and the conductor layer 36 and the external electrode 3 b of the surface mount component 3 are electrically connected via the conductive post 35. Yes.
- the external electrode 3b of the surface mount component 3 mounted on the lower surface of the circuit board 1 is an input / output terminal connected to a mother board (not shown), and the external electrode 3b and the conductor layer 36 are electrically connected.
- the conductor layer 36 functions as a connection electrode to the mother board.
- the conductor layer 36 functioning as a connection electrode is arranged as an LGA terminal on the surface of the resin layer 34.
- FIG. 11 is a cross-sectional view showing a configuration of an electronic component module 41 according to Embodiment 4 of the present invention.
- the electronic component module 41 shown in FIG. 11 is provided on the surface of the resin layer 43, the circuit board 42 on which the surface mounted components 2, 3, 3 are mounted, the resin layer 43 covering the surface mounted components 2, 3, 3.
- a conductor layer 45 a conductor layer 45.
- a conductive post 44 is formed on the surface mount component 2, and the element body of the surface mount component 2 and the conductor layer 45 are connected via the conductive post 44.
- the surface-mounted component 2 is an active component such as a semiconductor bare chip or a semiconductor package, and is a surface-mounted component having exothermic properties such as a power amplifier.
- the surface mount component 2 and the conductor layer 45 are electrically connected through the conductive posts 44, whereby the conductor layer 45 functions as a heat dissipation electrode.
- the surface mounting component 2 has a surface electrode at the ground potential on the surface opposite to the connection surface to the circuit board 42, the surface electrode and the conductor layer 45 are electrically connected via the conductive post 44. And the conductor layer 45 can function as a shield layer.
- FIG. 12 is a cross-sectional view illustrating a configuration of an electronic component module 51 according to Embodiment 5 of the present invention.
- the electronic component module 51 shown in FIG. 12 includes a circuit board 53 on which the surface mount components 3 and 3 and the surface mount component 52 are mounted, a resin layer 54 covering the surface mount components 3, 3 and 52, and an upper surface of the resin layer 54. And a conductor layer 55 formed on the substrate.
- a conductive post 56 is formed on the surface mount component 52, and the surface mount component 52 and the conductor layer 55 are electrically connected via the conductive post 56.
- the surface mount component 52 has a configuration in which various surface mount components (not shown) are mounted on a substrate 57 and the surface mount component on the substrate 57 is covered with a metal case 58 at a ground potential.
- the metal case 58 of the surface mount component 52 and the conductor layer 55 are electrically connected by the conductive post 56. Therefore, the conductor layer 55 is also at the ground potential and functions as a shield layer.
Landscapes
- Microelectronics & Electronic Packaging (AREA)
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Electromagnetism (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Non-Metallic Protective Coatings For Printed Circuits (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Description
2、3 表面実装部品
4 樹脂層
5 導電体層
6 導電性ポスト
7、8 電極パッド
9 はんだ
11 電子部品モジュール
まず、図1を参照して実施例1の電子部品モジュールの構成を説明する。図1は、本発明の実施例1に係る電子部品モジュール11の構成を示す断面図である。
、これらのセラミック粉末にホウ珪酸等のガラスを混合したガラス複合系材料、ZnO-MgO-Al2 O3 -SiO2 系等の結晶化ガラスを用いた結晶化ガラス系材料、BaO-Al2 O3 -SiO2 系セラミック粉末、Al2 O3 -CaO-SiO2 -MgO-B2 O3 系セラミック粉末等の非ガラス系材料を挙げることができる。低温焼結セラミック材料を用いることによって、層間接続導体、面内配線導体等としてAg、Cu等の低抵抗の低融点金属を用いることができ、その結果、Ag、Cu等を主成分とする導体パターンと未焼成セラミック積層体とを例えば1050℃以下の低温で同時焼成することができる。
図9は、本発明の実施例2に係る電子部品モジュール21の構成を示す断面図である。図9に示す電子部品モジュール21は、表面実装部品2、3、3が搭載された回路基板22と、表面実装部品2、3、3を覆う樹脂層4と、樹脂層4の表面に形成され、アンテナとして機能する導電体層24とを有する。そして、表面実装部品3上には導電性ポスト23が形成されており、表面実装部品3と導電体層24とは導電性ポスト23を介して導電接続されている。
図10は、本発明の実施例3に係る電子部品モジュール31の構成を示す断面図である。図10に示す電子部品モジュール31は、回路基板1の上側の面に表面実装部品2、3、3が搭載され、回路基板1の下側の面に表面実装部品3、3、・・・が搭載された両面実装型の回路基板32をコア基板とするものであり、さらに、回路基板1の上側の面には表面実装部品2、3、3を覆う樹脂層33、回路基板1の下側の面には表面実装部品3、3、・・・を覆う樹脂層34が形成されている。回路基板1の上側の面に搭載された表面実装部品3上には、上述した実施例1と同様の導電性ポスト6が形成されており、表面実装部品3と導電体層5とは導電性ポスト6を介して接続されている。そして、回路基板1の下側の面に搭載された表面実装部品3の外部電極3bは、上述した例と同様、回路基板32側で回路基板32の電極パッド8に接続されるとともに、反対側で導電性ポスト35に接続されている。つまり、導電性ポスト35は表面実装部品3の外部電極3b上に形成されており、導電体層36と表面実装部品3の外部電極3bとは導電性ポスト35を介して電気的に接続されている。
図11は、本発明の実施例4に係る電子部品モジュール41の構成を示す断面図である。図11に示す電子部品モジュール41は、表面実装部品2、3、3が搭載された回路基板42と、表面実装部品2、3、3を覆う樹脂層43と、樹脂層43の表面に設けられた導電体層45とを有する。そして、表面実装部品2上には導電性ポスト44が形成されており、表面実装部品2の素体と導電体層45とは導電性ポスト44を介して接続されている。
図12は、本発明の実施例5に係る電子部品モジュール51の構成を示す断面図である。図12に示す電子部品モジュール51は、表面実装部品3、3、表面実装部品52が搭載された回路基板53と、表面実装部品3、3、52を覆う樹脂層54と、樹脂層54の上面に形成された導電体層55とを有するものである。そして、表面実装部品52上には導電性ポスト56が形成されており、表面実装部品52と導電体層55とは導電性ポスト56を介して電気的に接続されている。
Claims (13)
- 少なくとも1つの表面実装部品が搭載された回路基板と、
前記表面実装部品を覆う樹脂層と、
該樹脂層の表面に形成された導電体層と
を有する電子部品モジュールにおいて、
前記表面実装部品上に少なくとも1つの導電性ポストが形成されており、前記表面実装部品と前記導電体層とが前記導電性ポストを介して導電接続されていることを特徴とする電子部品モジュール。 - 前記導電性ポストは、前記表面実装部品側から前記導電体層側に向かって断面積が漸次小さくなるテーパ形状を有していることを特徴とする請求項1に記載の電子部品モジュール。
- 前記導電性ポストは、流動性を持つ導電材料を所定の厚みに積み重ねた後に固化させることにより形成されていることを特徴とする請求項1又は2に記載の電子部品モジュール。
- 前記表面実装部品は、前記回路基板側とは反対側の表面にも外部電極を備える表面実装部品であって、前記導電性ポストは前記外部電極と導電接続するように形成されていることを特徴とする請求項1乃至3のいずれか一項に記載の電子部品モジュール。
- グランド電位にある前記外部電極と前記導電体層とが前記導電性ポストを介して導電接続されることを特徴とする請求項4に記載の電子部品モジュール。
- 前記外部電極はアンテナに接続される給電電極であり、前記外部電極と前記導電体層とが前記導電性ポストを介して導電接続されることを特徴とする請求項4に記載の電子部品モジュール。
- 前記外部電極はマザーボードに接続される入出力端子であり、前記外部電極と前記導電体層とが前記導電性ポストを介して導電接続されることを特徴とする請求項4に記載の電子部品モジュール。
- 前記表面実装部品は発熱性の表面実装部品であり、前記表面実装部品と前記導電体層とが前記導電性ポストを介して導電接続されることを特徴とする請求項1乃至3のいずれか一項に記載の電子部品モジュール。
- 少なくとも1つの表面実装部品が搭載された回路基板を準備する工程、
前記表面実装部品上に、所定高さの導電性ポストを形成する工程、
前記回路基板上に前記表面実装部品を覆う樹脂層を設け、前記導電性ポストの一部を前記樹脂層の表面に露出させる工程、及び
前記樹脂層の表面に、前記樹脂層の表面に露出した前記導電性ポストに導電接続する導電体層を形成する工程
を含むことを特徴とする電子部品モジュールの製造方法。 - 前記導電性ポストを、前記表面実装部品側から前記導電体層側に向かって断面積が漸次小さくなるテーパ形状を有するように形成することを特徴とする請求項9に記載の電子部品モジュールの製造方法。
- 前記導電性ポストを、流動性を持つ導電材料を所定の厚みに積み重ねた後に固化させることにより形成することを特徴とする請求項9又は10に記載の電子部品モジュールの製造方法。
- 前記流動性を持つ導電材料として導電性溶液を用い、前記導電性溶液を吐出口から複数回にわたって吐出して積み重ねることを特徴とする請求項11に記載の電子部品モジュールの製造方法。
- 前記導電性ポストが覆われるよう前記樹脂層を設け、前記樹脂層の表面に前記導電性ポストの一部が露出するまで前記樹脂層を研磨することを特徴とする請求項9乃至12のいずれか一項に記載の電子部品モジュールの製造方法。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN2009801105883A CN101978490B (zh) | 2008-03-31 | 2009-03-02 | 电子元器件组件及该电子元器件组件的制造方法 |
JP2010505481A JP5195903B2 (ja) | 2008-03-31 | 2009-03-02 | 電子部品モジュール及び該電子部品モジュールの製造方法 |
US12/888,452 US8315060B2 (en) | 2008-03-31 | 2010-09-23 | Electronic component module and method of manufacturing the electronic component module |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008-090534 | 2008-03-31 | ||
JP2008090534 | 2008-03-31 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/888,452 Continuation US8315060B2 (en) | 2008-03-31 | 2010-09-23 | Electronic component module and method of manufacturing the electronic component module |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2009122835A1 true WO2009122835A1 (ja) | 2009-10-08 |
Family
ID=41135230
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2009/053835 WO2009122835A1 (ja) | 2008-03-31 | 2009-03-02 | 電子部品モジュール及び該電子部品モジュールの製造方法 |
Country Status (4)
Country | Link |
---|---|
US (1) | US8315060B2 (ja) |
JP (1) | JP5195903B2 (ja) |
CN (1) | CN101978490B (ja) |
WO (1) | WO2009122835A1 (ja) |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101070799B1 (ko) | 2010-06-03 | 2011-10-06 | 삼성전기주식회사 | 반도체패키지 및 그 제조방법 |
KR101070814B1 (ko) | 2010-06-03 | 2011-10-06 | 삼성전기주식회사 | 반도체패키지 및 그 제조방법 |
WO2016158338A1 (ja) * | 2015-03-31 | 2016-10-06 | 株式会社村田製作所 | 高周波モジュール |
JP2018026435A (ja) * | 2016-08-09 | 2018-02-15 | 株式会社村田製作所 | 部品内蔵基板 |
WO2018079278A1 (ja) * | 2016-10-25 | 2018-05-03 | 株式会社村田製作所 | 回路モジュール |
US10264677B2 (en) | 2014-12-04 | 2019-04-16 | Murata Manufacturing Co., Ltd. | Electronic component and manufacturing method therefor |
JP2019516237A (ja) * | 2016-03-21 | 2019-06-13 | 株式会社村田製作所 | パッケージ回路システム構造体 |
JP2019519930A (ja) * | 2016-06-14 | 2019-07-11 | スナップトラック・インコーポレーテッド | モジュール及び複数のモジュールを製造するための方法 |
WO2019216299A1 (ja) * | 2018-05-08 | 2019-11-14 | 株式会社村田製作所 | 高周波モジュールの製造方法および高周波モジュール |
WO2020090557A1 (ja) * | 2018-11-02 | 2020-05-07 | 株式会社村田製作所 | 高周波モジュール、送信電力増幅器および通信装置 |
WO2022038887A1 (ja) * | 2020-08-20 | 2022-02-24 | 株式会社村田製作所 | モジュール |
WO2022102588A1 (ja) * | 2020-11-12 | 2022-05-19 | 株式会社村田製作所 | 電子部品モジュール |
WO2024127985A1 (ja) * | 2022-12-13 | 2024-06-20 | ローム株式会社 | 電子装置 |
Families Citing this family (57)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8482111B2 (en) | 2010-07-19 | 2013-07-09 | Tessera, Inc. | Stackable molded microelectronic packages |
KR101255892B1 (ko) * | 2010-10-22 | 2013-04-17 | 삼성전기주식회사 | 인쇄회로기판 및 그 제조방법 |
KR101128063B1 (ko) | 2011-05-03 | 2012-04-23 | 테세라, 인코포레이티드 | 캡슐화 층의 표면에 와이어 본드를 구비하는 패키지 적층형 어셈블리 |
JP5668627B2 (ja) * | 2011-07-19 | 2015-02-12 | 株式会社村田製作所 | 回路モジュール |
US8404520B1 (en) | 2011-10-17 | 2013-03-26 | Invensas Corporation | Package-on-package assembly with wire bond vias |
US9799627B2 (en) * | 2012-01-19 | 2017-10-24 | Semiconductor Components Industries, Llc | Semiconductor package structure and method |
US8946757B2 (en) | 2012-02-17 | 2015-02-03 | Invensas Corporation | Heat spreading substrate with embedded interconnects |
US8835228B2 (en) | 2012-05-22 | 2014-09-16 | Invensas Corporation | Substrate-less stackable package with wire-bond interconnect |
US9502390B2 (en) | 2012-08-03 | 2016-11-22 | Invensas Corporation | BVA interposer |
CN103633457B (zh) * | 2012-08-23 | 2015-12-02 | 联想(北京)有限公司 | 一种电子设备 |
US9177925B2 (en) * | 2013-04-18 | 2015-11-03 | Fairfchild Semiconductor Corporation | Apparatus related to an improved package including a semiconductor die |
CN104112727B (zh) * | 2013-04-18 | 2018-06-05 | 费查尔德半导体有限公司 | 与包括半导体管芯的改进封装件相关的方法和装置 |
US9167710B2 (en) | 2013-08-07 | 2015-10-20 | Invensas Corporation | Embedded packaging with preformed vias |
US20150076714A1 (en) | 2013-09-16 | 2015-03-19 | Invensas Corporation | Microelectronic element with bond elements to encapsulation surface |
US9583456B2 (en) | 2013-11-22 | 2017-02-28 | Invensas Corporation | Multiple bond via arrays of different wire heights on a same substrate |
DE102015000317A1 (de) | 2014-01-10 | 2015-07-16 | Fairchild Semiconductor Corporation | Isolierung zwischen Halbleiterkomponenten |
US9583411B2 (en) | 2014-01-17 | 2017-02-28 | Invensas Corporation | Fine pitch BVA using reconstituted wafer with area array accessible for testing |
US10381326B2 (en) | 2014-05-28 | 2019-08-13 | Invensas Corporation | Structure and method for integrated circuits packaging with increased density |
KR101616625B1 (ko) * | 2014-07-30 | 2016-04-28 | 삼성전기주식회사 | 반도체 패키지 및 그 제조방법 |
US20160049383A1 (en) * | 2014-08-12 | 2016-02-18 | Invensas Corporation | Device and method for an integrated ultra-high-density device |
US10319674B2 (en) * | 2014-10-29 | 2019-06-11 | Infineon Technologies Americas Corp. | Packaged assembly for high density power applications |
US9888579B2 (en) | 2015-03-05 | 2018-02-06 | Invensas Corporation | Pressing of wire bond wire tips to provide bent-over tips |
US9502372B1 (en) | 2015-04-30 | 2016-11-22 | Invensas Corporation | Wafer-level packaging using wire bond wires in place of a redistribution layer |
US20170040266A1 (en) | 2015-05-05 | 2017-02-09 | Mediatek Inc. | Fan-out package structure including antenna |
US20160329299A1 (en) * | 2015-05-05 | 2016-11-10 | Mediatek Inc. | Fan-out package structure including antenna |
US9761554B2 (en) | 2015-05-07 | 2017-09-12 | Invensas Corporation | Ball bonding metal wire bond wires to metal pads |
JP6356354B2 (ja) * | 2015-07-22 | 2018-07-11 | アルプス電気株式会社 | 高周波モジュール |
JP6631905B2 (ja) * | 2015-07-28 | 2020-01-15 | ローム株式会社 | マルチチップモジュールおよびその製造方法 |
JP6500700B2 (ja) * | 2015-08-26 | 2019-04-17 | 株式会社村田製作所 | 抵抗素子用の集合基板 |
US10490528B2 (en) | 2015-10-12 | 2019-11-26 | Invensas Corporation | Embedded wire bond wires |
US9490222B1 (en) | 2015-10-12 | 2016-11-08 | Invensas Corporation | Wire bond wires for interference shielding |
US10332854B2 (en) | 2015-10-23 | 2019-06-25 | Invensas Corporation | Anchoring structure of fine pitch bva |
US10181457B2 (en) | 2015-10-26 | 2019-01-15 | Invensas Corporation | Microelectronic package for wafer-level chip scale packaging with fan-out |
US9911718B2 (en) | 2015-11-17 | 2018-03-06 | Invensas Corporation | ‘RDL-First’ packaged microelectronic device for a package-on-package device |
US9691710B1 (en) * | 2015-12-04 | 2017-06-27 | Cyntec Co., Ltd | Semiconductor package with antenna |
US9984992B2 (en) | 2015-12-30 | 2018-05-29 | Invensas Corporation | Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces |
US20170208710A1 (en) * | 2016-01-18 | 2017-07-20 | Apple Inc. | Electrical component with electrical terminal in wall of shield frame |
EP3449502B1 (en) | 2016-04-26 | 2021-06-30 | Linear Technology LLC | Mechanically-compliant and electrically and thermally conductive leadframes for component-on-package circuits |
US9935075B2 (en) | 2016-07-29 | 2018-04-03 | Invensas Corporation | Wire bonding method and apparatus for electromagnetic interference shielding |
EP3280047A1 (en) * | 2016-08-02 | 2018-02-07 | Centre For Development Of Telematics | Resonance mitigation in rf high power amplifier enclosure |
US10299368B2 (en) | 2016-12-21 | 2019-05-21 | Invensas Corporation | Surface integrated waveguides and circuit structures therefor |
JP6729790B2 (ja) * | 2017-03-14 | 2020-07-22 | 株式会社村田製作所 | 高周波モジュール |
CN110402546B (zh) | 2017-03-15 | 2021-06-04 | 株式会社村田制作所 | 高频模块以及通信装置 |
CN110506457B (zh) * | 2017-03-31 | 2021-03-12 | 株式会社村田制作所 | 高频模块 |
US10497635B2 (en) | 2018-03-27 | 2019-12-03 | Linear Technology Holding Llc | Stacked circuit package with molded base having laser drilled openings for upper package |
US10930604B2 (en) | 2018-03-29 | 2021-02-23 | Semiconductor Components Industries, Llc | Ultra-thin multichip power devices |
JP6791189B2 (ja) * | 2018-03-30 | 2020-11-25 | 株式会社村田製作所 | 複合電子部品、定温加熱装置、および複合電子部品の製造方法 |
US10564679B2 (en) | 2018-04-05 | 2020-02-18 | Samsung Electro-Mechanics Co., Ltd. | Electronic device module, method of manufacturing the same and electronic apparatus |
US10872866B2 (en) | 2018-10-08 | 2020-12-22 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and method of manufacturing the same |
US11410977B2 (en) | 2018-11-13 | 2022-08-09 | Analog Devices International Unlimited Company | Electronic module for high power applications |
US10971455B2 (en) * | 2019-05-01 | 2021-04-06 | Qualcomm Incorporated | Ground shield plane for ball grid array (BGA) package |
CN112020199B (zh) * | 2019-05-29 | 2022-03-08 | 鹏鼎控股(深圳)股份有限公司 | 内埋式电路板及其制作方法 |
CN112020222A (zh) * | 2019-05-30 | 2020-12-01 | 鹏鼎控股(深圳)股份有限公司 | 内埋电路板及其制作方法 |
KR20210084039A (ko) * | 2019-12-27 | 2021-07-07 | 삼성전자주식회사 | 무선 통신 시스템에서 안테나의 최적 빔 구현을 위한 커버 장치 |
KR20210124840A (ko) * | 2020-04-07 | 2021-10-15 | 쓰리엠 이노베이티브 프로퍼티즈 캄파니 | 열 확산층을 포함하는 전자 어셈블리 |
US11844178B2 (en) | 2020-06-02 | 2023-12-12 | Analog Devices International Unlimited Company | Electronic component |
KR20220000087A (ko) * | 2020-06-25 | 2022-01-03 | 삼성전기주식회사 | 전자 소자 모듈 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001223321A (ja) * | 1999-11-29 | 2001-08-17 | Matsushita Electric Ind Co Ltd | 半導体パッケージ及び半導体パッケージの製造方法 |
JP2001244688A (ja) * | 2000-02-28 | 2001-09-07 | Kyocera Corp | 高周波モジュール部品及びその製造方法 |
JP2003258009A (ja) * | 2002-03-05 | 2003-09-12 | Seiko Epson Corp | 半導体装置及びその製造方法、回路基板並びに電子機器 |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CA2255441C (en) * | 1997-12-08 | 2003-08-05 | Hiroki Sekiya | Package for semiconductor power device and method for assembling the same |
JP2000223647A (ja) | 1999-02-03 | 2000-08-11 | Murata Mfg Co Ltd | 高周波モジュールの製造方法 |
US6864574B1 (en) * | 1999-11-29 | 2005-03-08 | Matsushita Electric Industrial Co., Ltd. | Semiconductor package |
JP3864029B2 (ja) * | 2000-03-24 | 2006-12-27 | 松下電器産業株式会社 | 半導体パッケージ及び半導体パッケージの製造方法 |
US7141884B2 (en) * | 2003-07-03 | 2006-11-28 | Matsushita Electric Industrial Co., Ltd. | Module with a built-in semiconductor and method for producing the same |
JP2005223641A (ja) * | 2004-02-05 | 2005-08-18 | Toyo Commun Equip Co Ltd | 表面実装型sawデバイス |
JP2005317935A (ja) | 2004-03-30 | 2005-11-10 | Matsushita Electric Ind Co Ltd | モジュール部品およびその製造方法 |
US7765686B2 (en) * | 2005-03-14 | 2010-08-03 | Ricoh Company, Ltd. | Multilayer wiring structure and method of manufacturing the same |
JP4404139B2 (ja) * | 2005-10-26 | 2010-01-27 | 株式会社村田製作所 | 積層型基板、電子装置および積層型基板の製造方法 |
KR101478810B1 (ko) * | 2006-07-28 | 2015-01-02 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 축전 장치 |
-
2009
- 2009-03-02 JP JP2010505481A patent/JP5195903B2/ja active Active
- 2009-03-02 CN CN2009801105883A patent/CN101978490B/zh active Active
- 2009-03-02 WO PCT/JP2009/053835 patent/WO2009122835A1/ja active Application Filing
-
2010
- 2010-09-23 US US12/888,452 patent/US8315060B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001223321A (ja) * | 1999-11-29 | 2001-08-17 | Matsushita Electric Ind Co Ltd | 半導体パッケージ及び半導体パッケージの製造方法 |
JP2001244688A (ja) * | 2000-02-28 | 2001-09-07 | Kyocera Corp | 高周波モジュール部品及びその製造方法 |
JP2003258009A (ja) * | 2002-03-05 | 2003-09-12 | Seiko Epson Corp | 半導体装置及びその製造方法、回路基板並びに電子機器 |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101070799B1 (ko) | 2010-06-03 | 2011-10-06 | 삼성전기주식회사 | 반도체패키지 및 그 제조방법 |
KR101070814B1 (ko) | 2010-06-03 | 2011-10-06 | 삼성전기주식회사 | 반도체패키지 및 그 제조방법 |
US10264677B2 (en) | 2014-12-04 | 2019-04-16 | Murata Manufacturing Co., Ltd. | Electronic component and manufacturing method therefor |
WO2016158338A1 (ja) * | 2015-03-31 | 2016-10-06 | 株式会社村田製作所 | 高周波モジュール |
JP2019516237A (ja) * | 2016-03-21 | 2019-06-13 | 株式会社村田製作所 | パッケージ回路システム構造体 |
US10934157B2 (en) | 2016-03-21 | 2021-03-02 | Murata Manufacturing Co., Ltd. | Packaged circuit system structure |
US11239170B2 (en) | 2016-06-14 | 2022-02-01 | Snaptrack, Inc. | Stacked modules |
JP2019519930A (ja) * | 2016-06-14 | 2019-07-11 | スナップトラック・インコーポレーテッド | モジュール及び複数のモジュールを製造するための方法 |
JP2018026435A (ja) * | 2016-08-09 | 2018-02-15 | 株式会社村田製作所 | 部品内蔵基板 |
JPWO2018079278A1 (ja) * | 2016-10-25 | 2019-09-12 | 株式会社村田製作所 | 回路モジュール |
US10861759B2 (en) | 2016-10-25 | 2020-12-08 | Murata Manufacturing Co., Ltd. | Circuit module |
WO2018079278A1 (ja) * | 2016-10-25 | 2018-05-03 | 株式会社村田製作所 | 回路モジュール |
WO2019216299A1 (ja) * | 2018-05-08 | 2019-11-14 | 株式会社村田製作所 | 高周波モジュールの製造方法および高周波モジュール |
JPWO2019216299A1 (ja) * | 2018-05-08 | 2021-02-12 | 株式会社村田製作所 | 高周波モジュールの製造方法および高周波モジュール |
US11282797B2 (en) | 2018-05-08 | 2022-03-22 | Murata Manufacturing Co., Ltd. | Manufacturing method of high frequency module and high frequency module having groove in sealing resin layer |
JP7047904B2 (ja) | 2018-05-08 | 2022-04-05 | 株式会社村田製作所 | 高周波モジュールの製造方法および高周波モジュール |
WO2020090557A1 (ja) * | 2018-11-02 | 2020-05-07 | 株式会社村田製作所 | 高周波モジュール、送信電力増幅器および通信装置 |
US11309925B2 (en) | 2018-11-02 | 2022-04-19 | Murata Manufacturing Co., Ltd. | Radio-frequency module, transmission power amplifier, and communication apparatus |
WO2022038887A1 (ja) * | 2020-08-20 | 2022-02-24 | 株式会社村田製作所 | モジュール |
WO2022102588A1 (ja) * | 2020-11-12 | 2022-05-19 | 株式会社村田製作所 | 電子部品モジュール |
WO2024127985A1 (ja) * | 2022-12-13 | 2024-06-20 | ローム株式会社 | 電子装置 |
Also Published As
Publication number | Publication date |
---|---|
CN101978490B (zh) | 2012-10-17 |
CN101978490A (zh) | 2011-02-16 |
JP5195903B2 (ja) | 2013-05-15 |
US20110013349A1 (en) | 2011-01-20 |
JPWO2009122835A1 (ja) | 2011-07-28 |
US8315060B2 (en) | 2012-11-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5195903B2 (ja) | 電子部品モジュール及び該電子部品モジュールの製造方法 | |
US9226400B2 (en) | Multilayer ceramic electronic device and method for manufacturing the same | |
JP5321592B2 (ja) | 電子部品モジュールの製造方法 | |
US7594316B2 (en) | Method of manufacturing composite electronic component | |
EP1708258B1 (en) | Composite ceramic substrate | |
JP4329884B2 (ja) | 部品内蔵モジュール | |
JP4986507B2 (ja) | 回路モジュール | |
WO2014017228A1 (ja) | モジュール | |
US9591747B2 (en) | Module board | |
JPWO2005076351A1 (ja) | 部品内蔵モジュールおよびその製造方法 | |
JP5066830B2 (ja) | セラミック多層基板 | |
JP4752612B2 (ja) | 突起電極付き回路基板の製造方法 | |
JPWO2006090827A1 (ja) | 電子装置及びその製造方法 | |
JP4826253B2 (ja) | セラミック多層基板の製造方法およびセラミック多層基板 | |
JP2005235807A (ja) | 積層型電子部品およびその製造方法 | |
WO2008004423A1 (fr) | Carte de câblage ayant un conducteur en forme de colonne et son procédé de fabrication | |
WO2013099360A1 (ja) | モジュールおよびこれを備えるモジュール搭載部品 | |
JP4558004B2 (ja) | 電子部品、シールドカバー、多数個取り用母基板、配線基板及び電子機器 | |
JP2006041242A (ja) | セラミック配線基板 | |
JP2005136043A (ja) | 配線基板及び電気装置 | |
JP2013197564A (ja) | 複合モジュールおよび複合モジュールの製造方法 | |
JP2019029424A (ja) | 積層回路基板および積層モジュール | |
JP2007305631A (ja) | 樹脂多層基板、複合型電子部品及びそれぞれの製造方法 | |
JP2004296946A (ja) | 電子部品搭載用基板の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200980110588.3 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 09726710 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2010505481 Country of ref document: JP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 09726710 Country of ref document: EP Kind code of ref document: A1 |