WO2001041149A1 - Dispositif de stockage par semi-conducteurs et methode d'essai s'y rapportant - Google Patents
Dispositif de stockage par semi-conducteurs et methode d'essai s'y rapportant Download PDFInfo
- Publication number
- WO2001041149A1 WO2001041149A1 PCT/JP2000/008513 JP0008513W WO0141149A1 WO 2001041149 A1 WO2001041149 A1 WO 2001041149A1 JP 0008513 W JP0008513 W JP 0008513W WO 0141149 A1 WO0141149 A1 WO 0141149A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- refresh
- address
- circuit
- signal
- control circuit
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
- G11C11/40615—Internal triggering or timing of refresh, e.g. hidden refresh, self refresh, pseudo-SRAMs
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/406—Management or control of the refreshing or charge-regeneration cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/12—Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/18—Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals
Definitions
- the memory cell array is composed of the same memory cells as DRAM (dynamic 'random' access-memory), and has the same specifications as SRAM (static RAM) when viewed from outside the semiconductor memory device. It relates to an operating semiconductor storage device.
- the present invention relates to a semiconductor memory device compatible with an SRAM in which a write enable signal for determining a write timing for a memory cell is asynchronously applied to a write address.
- SRAM and DRAM are the most typical semiconductor memory devices that can be accessed randomly. Compared to DRAM, SRAM is generally faster, and when power is supplied and an address is input, the change in that address is captured and the internal sequential circuit operates to perform reading and writing. Can be. As described above, since the SRAM operates only by providing a simple input signal waveform as compared with the DRAM, the configuration of a circuit that generates such an input signal waveform can be simplified.
- SRAM does not require refreshing to keep data stored in memory cells like DRAM, so it is easy to handle and does not require refreshing.
- An advantage is that the data retention current is small. For these reasons, SRAM is widely used for various purposes. However, since SRAM generally requires six transistors per memory cell, it has the disadvantage that the chip size is inevitably larger than DRAM, and the price must be higher than DRAM. .
- the DRAM also has a problem that the current consumption is increased because the memory cell needs to be refreshed even when there is no external access. Nevertheless, since DRAM memory cells can be configured with one capacitor and one transistor, it is relatively easy to increase the capacity with a small chip size. Therefore, if a semiconductor memory device having the same storage capacity is configured, the DRAM is cheaper than the SRAM.
- SRAM has been the mainstream so far as a semiconductor memory device used in portable devices such as cellular phones. This is because conventional mobile phones only had simple functions, so a large-capacity semiconductor memory device was not required, and SRAM was easier to handle than DRAM in terms of timing control. The reason is that SRAM has low standby current and low power consumption, and is suitable for mobile phones and the like that want to extend continuous talk time and continuous standby time as much as possible.
- SRAM is preferable as a semiconductor memory device mounted on a portable device in terms of simplicity of handling and power consumption, but DRAM is preferable from a viewpoint of increasing capacity.
- DRAM is preferable from a viewpoint of increasing capacity.
- This type of semiconductor memory device uses the same memory cell as that used for DRAM, but has a specification similar to that of SRAM when viewed from the outside, and is called a "pseudo-SRAM.” Has already been considered.
- a pseudo SRAM does not need to divide the address into row and column addresses and apply them separately, and therefore does not require timing signals such as RAS and CAS.
- an address only needs to be given at a time as in a general-purpose SRAM, and a chip enable signal corresponding to the clock of a clock-synchronous semiconductor memory device is used as a trigger to fetch the address internally and read / write. Just go.
- pseudo SRAMs are not always completely compatible with general-purpose SRAMs, and many of them have refresh control terminals for externally controlling the refresh of memory cells. The refresh must be controlled outside of the pseudo SRAM.
- pseudo-SRAMs have the disadvantage that they are not easy to handle when compared to SRAMs, and that extra circuitry is required for refresh control.
- pseudo-SRAMs have been considered that do not require refresh control outside the pseudo-SRAMs and operate with exactly the same specifications as general-purpose SRAMs.
- this kind of pseudo-SRAM has various disadvantages as described below.
- the former semiconductor memory device has an internal refresh timer for measuring a refresh interval, and generates a refresh start request when a time corresponding to the refresh interval elapses, so that a bit line pair in a read operation is generated. After the amplification operation is completed, the word line corresponding to the refresh address is activated to perform self-refresh. ing. This eliminates the need to control the refresh of the memory cell from outside the semiconductor memory device.
- the latter semiconductor memory device specifically discloses the detailed configuration of an operation timing control circuit for realizing the former semiconductor memory device, and is basically the same as the former semiconductor memory device. It is.
- This semiconductor memory device also includes a refresh timer therein, generates a refresh start request when a predetermined refresh time has elapsed, and performs self-refresh after reading is completed.
- the first and second background technologies do not consider at what timing the write enable signal that determines the write timing is given, and may cause the following problems. There is. In other words, if the pseudo SRAM is to be operated with the same specifications as the general-purpose SRAM, the write enable signal will be given asynchronously with the address change. Also, self-refresh due to a refresh start request occurs asynchronously with a change in address. For this reason, if the write enable signal is input later than the refresh start request and is enabled, for example, in the second half of the memory cycle, if the self-refresh has already started, this self-refresh is completed. Writing can be performed only after the writing.
- the word line cannot be switched halfway until the corresponding rewriting force is completed.
- the address contains skew, it is equivalent to a change in the value of the address, and as a result, the activated word line is switched.
- a plurality of memory cells are activated at the same time, and the data of the memory cells connected to these word lines are read onto the same bit line, and the data of the memory cells is destroyed. Will be lost.
- a semiconductor memory device disclosed in Japanese Patent Application Laid-Open No. Hei. 4-243087.
- a timer is provided outside the pseudo SRAM without having a refresh timer in the pseudo SRAM itself. Then, when the first access request is made after the refresh time has elapsed, an OE (output enable) signal is generated outside the pseudo SRAM, the refresh is performed according to the OE signal, and then the access is performed. Reads or writes corresponding to the request are performed.
- the power consumption is too large and it can be applied to low power consumption products such as mobile phones that are assumed to be used for a long time by battery drive.
- the pseudo SRAM operates by latching an externally input address when the chip enable (CE) signal becomes valid.
- CE chip enable
- the chip enable signal needs to be changed every time the pseudo SRAM is accessed, so that the power consumption is large due to the charge / discharge current of the bus line of the chip enable signal wired on the mounting board. turn into.
- an address change detection signal is generated in response to the output enable signal becoming valid, and a self refresh is performed according to the refresh address generated inside the pseudo SRAM, and then the output enable signal is output.
- the single signal becomes invalid, an address change detection signal is generated again, and an external address given from outside the pseudo SRAM is also refreshed.
- the output enable signal is generated periodically at each refresh interval, the latter refresh for the external address is not originally necessary, and power is wasted as much as the refresh is performed for the external address. Consumed.
- an address change detection signal is generated by detecting a change in the external address, and the refresh address generated inside the pseudo SRAM is refreshed by using the address change detection signal as a trigger. After the time elapses, an address change detection signal is generated again to perform normal read / write for the external address.
- an address change detection signal is generated again to perform normal read / write for the external address.
- each bit of the address changes at a different timing, so that the address change is detected at each timing, and a plurality of address change detection signals are generated. . Therefore, although it is good for the refresh to be activated by the first address change detection signal, the second and subsequent address change detection signals activate the normal access to the external address that should be performed after the refresh is completed. I will. In other words, in this case, an access request to an external address is made while the device is being refreshed. would. Therefore, as described in the description of the first background art and the second background art, a plurality of word lines are activated at the same time, and the data of the memory cells connected to these word lines are the same. The data is read out on the bit line of the memory cell, so that the data in the memory cell is destroyed.
- pseudo SRAM has the following problems.
- general-purpose SRAMs and the like often have a standby mode in which power supply to internal circuits is stopped and power consumption is extremely reduced.
- pseudo-SRAM always requires refreshing to retain data stored in the memory cell because the memory cell itself is the same as DRAM. For this reason, although it operates in the same way as the SRAM, the conventional pseudo SRAM does not particularly have a standby mode as employed in the general-purpose SRAM.
- pseudo SRAM As long as the pseudo SRAM is operated with the same specifications as the general-purpose SRAM, it is desirable to prepare a low power consumption mode equivalent to the standby mode of the general-purpose SRAM in terms of usability. Considering the recent remarkable improvement in functions of mobile phones, etc., it is expected that pseudo SRAM will be applied to various applications in the future.
- the present invention has been made in view of the above points, and an object of the present invention is to prevent a problem that refresh cannot be performed due to continuous rewriting in which normal access is affected by refresh. Even if skew is included in the memory, there will be no delay such as access delay or damage to the memory cell, and even if the chip capacity is increased by operating with the general-purpose SRAM specification.
- An object of the present invention is to provide an inexpensive semiconductor memory device having small size, low power consumption and low cost. Also, an object of the present invention is to provide a semiconductor memory device having a standby mode equivalent to that employed in general-purpose SRAMs and a unique low power consumption mode not found in existing semiconductor memory devices. It is in. It should be noted that the objects of the present invention other than those described here will be apparent from the description of the embodiment described later.
- the semiconductor memory device of the present invention generates an address change detection signal in response to an input address signal, and responds to the refresh of a memory cell corresponding to a refresh address signal and an input address signal in response to the address change detection signal. Access to memory cells is performed in this order.
- the refresh can be included in one memory cycle even when writing is continuous. Also, for example, when writing to a memory cell, refresh and write do not collide even if a write enable signal is input with a delay, so that timing design can be simplified and the circuit scale can be increased. You don't have to. Even when skew is included in the input address signal, a plurality of address change detection signals are generated because each bit of the input address signal changes at a different timing due to the skew, and data of the memory cell is generated. There is no danger that it will be destroyed. In addition, since it is not necessary to take measures such as delaying the start of access to the memory cells in order to avoid such a problem of memory cell destruction, it is possible to increase the speed without causing delay inside the semiconductor memory device. It becomes possible.
- the semiconductor memory device of the present invention includes a semiconductor memory device using a row address and a column address generated from an input address signal to access a memory cell indicated by the input address signal. For this reason, RAS / It is not necessary to fetch the address twice in accordance with the CAS timing signal, and the input address signal only needs to be given at once, simplifying the circuit configuration for generating the signal waveform to be input to the semiconductor memory device. be able to.
- the cell area can be significantly reduced as compared with a general-purpose SRAM that requires six transistors per memory cell, resulting in a large capacity.
- the cost can be reduced by reducing the chip size while increasing the cost.
- the change of the input address signal is used as a trigger to fetch the input address signal and access the memory cell.
- the upper predetermined bits of the input address signal are used for address change detection, and a plurality of memory cells in which the upper predetermined bits of the input address signal are the same are read from bits other than the upper predetermined bits. These memory cells may be accessed continuously by changing the page address. This makes it possible to realize the same function as the page mode used in general-purpose DRAM and the like.
- the address change detection signal may be generated in response to an activation signal that is activated when accessing the semiconductor memory device.
- the activation signal a signal having a chip activation function but not having an address latch timing control function can be used.
- a one-shot pulse having a pulse width corresponding to a waiting period from when the input address signal starts to change until the input address signal is determined be generated as the address change detection signal.
- refresh is performed during a period in which a one-shot pulse is generated.
- refresh can be performed by effectively using the period that is originally the standby period in the general-purpose SRAM.
- the one-shot pulse period is just a standby period like a general-purpose SRAM, so refreshing is performed.
- the time required for reading from the memory cell can be made constant regardless of whether or not the reading is performed.
- the input write data is taken into the bus, and after the refresh is completed, the write data is transferred from the bus to the memory. Writing to the cell may be performed.
- an address change detection signal is generated during self-refresh
- access to an input address signal may be performed after performing self-refresh. In this way, even when the input address signal is given during self-refresh, the operation is such that the access is always performed after self-refresh without the input address signal affecting the self-refresh. Therefore, the logic design work required for timing control can be simplified.
- the self-refresh may be started when the address change detection signal has not been generated for a predetermined time, and the refresh may be performed at regular time intervals. Normally, the memory cell is refreshed in conjunction with the input address signal being applied at a certain frequency. However, by performing the above operation, it is possible to prevent the input address signal from being applied for a long time. Even at this time, the data stored in the memory cell can be kept.
- the refresh address is set by using another change point different from the change point that triggers the refresh as a trigger among the two kinds of change points where the rising of the one-shot pulse corresponds to the rising or falling. It is preferable to update. This As a result, when a new input guard signal changes and the next memory cycle starts, the refresh address is already set in the previous memory cycle, even if the input address signal contains skew. Therefore, the selection operation of the memory cell (word line) to be refreshed is not delayed due to the influence of skew, and the refresh is not delayed.
- a refresh operation in the semiconductor memory device can be freely controlled from the outside. For this reason, for example, due to the influence of a one-shot pulse generated from a change in the input address signal or the like, noise is added to the row enable signal for controlling the refresh, and the sense amplifier is activated after the lead line is activated. It is possible to verify the presence of a defect caused by noise applied to the bit line pair before the start of the sensing operation.
- the test mode signal is set so that a refresh request is supplied from the outside and no refresh request is input from the outside, no refresh is performed in the semiconductor memory device. Therefore, it is possible to easily realize a state in which refresh is prohibited.
- the pin for giving the input refresh request can be shared with the pin for inputting the output enable signal. Therefore, it is not necessary to reassign a new pin just to provide an input refresh request.
- reading or writing may be performed after refreshing.
- refreshing is performed and then writing to a memory cell is performed, and when a reading request is input, reading is performed.
- the refreshing may be performed afterwards.
- control circuit according to the present invention is provided outside the memory chip on which the memory cell is formed. Supplies a control signal address signal from the memory chip, and constitutes the above-described semiconductor memory device together with the memory chip.
- a predetermined test pattern is written in a memory cell array, all refreshes due to a refresh request generated inside the semiconductor memory device are inhibited, and a change timing of an input address signal is changed.
- the supply timing of the input refresh request is set to a certain time relationship, the input refresh request is given while changing the input address signal, the memory cell array is refreshed, and the test pattern written in advance and the memory cell array data are refreshed.
- the quality of the semiconductor memory device is determined by comparing the data. Due to the influence of the address change detection signal (one-shot pulse) generated from the change of the input address signal, noise is added to the low enable signal that controls refresh, or the sense amplifier is activated after the word line is activated. It is possible to verify the presence of a defect caused by noise being applied to the bit line pair before the start of the sensing operation.
- the time relationship between the change timing of the input address signal and the supply timing of the incoming cache refresh request may be varied over a predetermined time range. For example, by setting all the time ranges considered to be possible as a time relationship between the two timings to the above-mentioned predetermined time range, no matter what the time relationship between these timings is, the noise caused by the above-mentioned noise may be caused. It can be guaranteed that no problems will occur.
- all bits of the input address signal may be inverted at the same time. By doing so, noise is easily generated in the low enable signal and the bit line pair, etc., and the size of the noise is also increased. Therefore, it is possible to verify whether such a severe condition or a problem does not occur even under the conditions. .
- each circuit in the device required for self-refresh is operated for each circuit in accordance with a mode selected from a plurality of types of modes. Alternatively, the operation is stopped. This allows unnecessary circuits to operate when performing refresh. Since it is not necessary to reduce power consumption, power consumption can be reduced. For this reason, a low-power consumption mode similar to the standby mode of a general-purpose SRAM can be realized in a memory of a general-purpose SRAM specification using a memory cell requiring refresh, a pseudo-SRAM, a general-purpose DRAM, and the like.
- a mode is set for each memory plate including the memory cell area and its peripheral circuit, and each memory plate is operated. Alternatively, the operation may be stopped. This eliminates the need to perform a self-refresh in a standby state for a memory cell where information that only needs to be temporarily stored is stored. Therefore, by deciding whether to operate the memory plate according to the allocation of the memory space used by the application, etc., the standby current can be minimized in a form specific to the needs of the user and the application. Becomes possible.
- a power supply circuit shared by a plurality of memory plates is provided, and whether power is supplied from the power supply circuit to each memory plate is determined according to a mode set for each memory plate. May be controlled.
- the scale of the power supply circuit does not increase in proportion to the number of memory plates, so that even when a large number of memory plates are provided, the standby current can be reduced with a small circuit configuration. It becomes possible to reduce.
- a mode can be set for each memory plate by providing an input mode signal for standby. This makes it possible to minimize the standby current while flexibly responding to changes in user needs and applications to be used.
- a memory plate for which mode setting is to be performed may be specified based on an address input for mode setting. This allows the fuse The mode can be set more easily than when the mode is set by disconnecting the data, and the user can easily reset the mode in the same way as normal reading and writing. Therefore, it is not necessary to provide a dedicated signal from outside for mode setting, and it is not necessary to provide a pin for such a dedicated signal.
- a third mode for stopping the operation may be provided so that any one of these modes can be selected. This makes it possible to externally and precisely control the necessity of data retention in the standby state, the time to return to the active state, the current consumption, etc., according to the applicable equipment and its use environment.
- the first mode power is supplied to the circuits required for self-refreshing, so that the data in the memory cells can be retained and the time required to transition from the standby state to the active state is the shortest of the three modes. Can be shorter.
- the current consumption of the first mode can be reduced by the amount to be supplied to the refresh control circuit, and when the standby mode shifts to the active mode, the first mode is switched to the first mode.
- the semiconductor memory device can be used immediately.
- the current consumption can be minimized among the three modes.
- the mode is set when a predetermined data write request is issued for a predetermined address for each mode, or when a predetermined change occurs in the activation signal. You may do it. As a result, it is not necessary to provide a dedicated signal to the semiconductor memory device to set the standby mode, and it is not necessary to provide a pin for such a dedicated signal in the semiconductor memory device.
- FIG. 1 is a block diagram showing a configuration of the semiconductor memory device according to the first embodiment of the present invention.
- FIG. 2 is a circuit diagram showing a detailed configuration of a main part of the semiconductor memory device according to the first embodiment.
- FIG. 3 is a timing chart showing an operation when refreshing and subsequent reading are performed in one memory cycle in the semiconductor memory device according to the same embodiment.
- FIG. 4 is a timing chart showing the operation of the semiconductor memory device according to the embodiment when refreshing is not performed halfway and only reading is performed.
- FIG. 5 is a timing chart showing an operation in a case where refresh and subsequent writing are performed in one memory cycle in the semiconductor memory device according to the same embodiment.
- FIG. 6 is a timing chart showing an operation in the semiconductor memory device according to the same embodiment when refreshing is not performed halfway and only writing or reading is performed.
- FIG. 7 is a timing chart showing an operation when self refresh is performed by a refresh timer in the semiconductor memory device according to the same embodiment.
- FIG. 8 is a timing chart showing the operation of the semiconductor memory device according to the embodiment when the refresh is performed by the refresh timer and the data is subsequently read.
- FIG. 9 is a timing chart showing refresh, dummy read, and write when a write enable signal is input with a delay in one memory cycle in the semiconductor memory device according to the same embodiment. is there.
- FIG. 10 shows refresh, dummy read, and cell read when a write enable signal is input with a delay from the start of self-refresh by the refresh timer in one memory cycle in the semiconductor memory device according to the same embodiment.
- 5 is a timing chart showing refresh and write.
- FIG. 11 shows a case where a write enable signal is input with a delay in one memory cycle in the semiconductor memory device according to the embodiment, and a write and a subsequent self-request when a refresh request is issued by a refresh timer during writing.
- 6 is a timing chart showing refresh.
- FIG. 12 is a block diagram showing the configuration of the semiconductor memory device according to the second embodiment of the present invention.
- FIG. 13 is a timing chart showing the operation of the semiconductor memory device according to the same embodiment in the case where refresh is not performed in the middle and only reading is performed.
- FIG. 14 is a block diagram showing the configuration of the semiconductor memory device according to the third embodiment of the present invention.
- FIG. 15 is a timing chart showing a read operation of the semiconductor memory device according to the same embodiment.
- FIG. 16 is a timing chart showing the write operation of the semiconductor memory device according to the same embodiment.
- FIG. 17 is a block diagram showing a configuration of the semiconductor memory device according to the fourth embodiment of the present invention.
- FIG. 18 is a circuit diagram showing a detailed configuration of the standby mode control circuit according to the same embodiment.
- FIG. 19 is a circuit diagram showing a detailed configuration of a refresh control circuit according to the same embodiment.
- FIG. 20 is a circuit diagram showing a detailed configuration of the boost power supply according to the same embodiment.
- FIG. 21 is a circuit diagram showing a detailed configuration of the substrate voltage generating circuit according to the same embodiment.
- FIG. 22 is a circuit diagram showing a detailed configuration of the reference voltage generation circuit according to the same embodiment.
- FIG. 23 is a block diagram showing a configuration of a main part of the semiconductor memory device according to the fifth embodiment of the present invention.
- FIG. 24 is a block diagram showing a configuration of a main part of the semiconductor memory device according to the sixth embodiment of the present invention.
- FIG. 25 is a timing chart showing how the potentials of the bit line pair B L, / B L change over time in the sense operation of the DRAM memory cell.
- FIG. 26 is a block diagram showing the configuration of the semiconductor memory device according to the seventh embodiment of the present invention. It is.
- FIG. 27 is a timing chart showing the timing of a signal supplied from the tester device to the semiconductor memory device together with the refresh address R_ADD in the same embodiment.
- FIG. 28 is a flowchart showing a test procedure of the semiconductor memory device performed in the tester device in the same embodiment.
- FIG. 1 is a block diagram showing the configuration of the semiconductor memory device according to the present embodiment.
- an address Address is an access address supplied from outside the semiconductor memory device.
- the address “Address” includes a row address and a column address corresponding to the memory cell array described later being arranged in a matrix.
- the address buffer 1 buffers this address Address and outputs it.
- Latch 2 holds the address supplied from address buffer 1 as it is while latch control signal LC is at the "L" level (that is, from the time when latch control signal LC falls to the time when it rises next).
- Address L Output as ADD.
- the latch 2 captures the address supplied from the address buffer 1 at the rising edge of the latch control signal LC and holds it while the latch control signal line is at the "H” level. Address is output as internal address L-ADD.
- the ATD (Address Transit Detector) circuit 3 detects the address change detection signal ATD if any one bit of the internal address ADD changes when the chip select signal ZCS is valid ("J" level).
- the one-shot pulse signal is output to the ATD circuit 3.
- the chip select signal / CS is enabled for the ATD circuit 3. In this case, a one-shot pulse is generated in the address change detection signal ATD.
- the chip select signal ZC S is a selection signal that is enabled when the semiconductor memory device shown in FIG. 1 is accessed.
- the symbol "/" at the beginning of the signal name means that it is a negative logic signal.
- the chip select signal ZC S is a signal for determining the selection / non-selection of the semiconductor memory device (chip).
- chip semiconductor memory device
- the chip select signal is used as an activation signal for determining chip selection Z non-selection.
- the activation signal usable in the present invention is not limited to the chip select signal, and a signal having the same function as this signal is used. Any signal may be used. For this reason, it is conceivable to use, for example, a chip enable signal instead of the chip select signal.
- some chip enable signals have an address latch timing control function in addition to the chip activation function, such as the chip enable signal in the existing pseudo SRAM. In other words, as described in the background art, in the existing pseudo SRAM, the chip enable signal is input every cycle like a clock signal in order to control the timing of address fetching. The increase in power is a problem.
- the semiconductor memory device of the present invention is characterized in that the semiconductor memory device can be operated without inputting a signal for triggering an internal operation every cycle like a clock signal. Therefore, when the chip enable signal is used as the activation signal in the present invention, a signal having a chip activation function and not having an address latch timing control function is used.
- the refresh control circuit 4 includes an address counter (refresh counter) and a refresh timer.
- the refresh control circuit 4 controls the refresh inside the semiconductor memory device using these signals, the address change detection signal ATD, and the write enable signal E, so that the refresh address and refresh timing are automatically generated inside the semiconductor memory device.
- Adre The counter sequentially generates a refresh address R_ADD for refreshing the DRAM memory cell.
- the refresh address R-ADD has the same bit width as the row address included in the address Address.
- the refresh timer counts the time elapsed since the last access request from outside the semiconductor memory device, and performs self-refreshing inside the semiconductor memory device when the elapsed time exceeds a predetermined refresh time. It is for starting.
- the refresh timer is configured to be reset and restart timing each time the address change detection signal ATD becomes valid.
- the refresh control circuit 4 generates refresh control signals REF A and RE FB for controlling the refresh timing.
- the meaning of these refresh control signals will be described later with reference to FIG. 2, and the detailed timing of these refresh control signals will be clarified in the operation description.
- the multiplexer 5 (“MUX” in the figure) outputs the address change detection signal ATD, the “L” level, and the refresh control signal REFB according to the levels of the address change detection signal ATD and the refresh control signal REF B described later. If it is at the "H” level, the row address included in the internal address L-ADD (which may be simply referred to as "internal address L_ADD" for simplicity) is selected and output as the address M_ADD. On the other hand, if the address change detection signal ATD is at "H" level or the refresh control signal REFB is at "L” level, the multiplexer 5 selects the refresh address R-ADD and outputs it as the address M_ADD.
- the memory cell array 6 is a memory cell array similar to that used in general-purpose DRAMs, in which word lines and bit lines (or bit line pairs; the same applies hereinafter) run in the row and column directions, respectively.
- the memory cell consists of one transistor and one capacitor, similar to a general-purpose DRA1VI, and is arranged in a matrix at the intersection of a word line and a bit line.
- the row decoder 7 decodes the address M-ADD when the low enable signal RE is at “H” level, and activates the word line specified by the address M_ADD. When the row enable signal RE is at the “L” level, the row decoder 7 does not activate any of the gate lines.
- the column decoder 8 decodes the column address included in the internal address L—ADD when the column enable signal CE is at “H” level, and selects the bit line specified by the internal address L—ADD. To generate a column selection signal. When the column enable signal CE is at the “L” level, the column decoder 8 does not generate a column selection signal corresponding to any bit line.
- the sense amplifier / reset circuit 9 comprises a sense amplifier, a column switch, and a precharge circuit (not shown).
- the column switch connects between the sense amplifier designated by the column selection signal output from the column decoder 8 and the bus WRB.
- the sense amplifier is activated when the sense amplifier enable signal SE is at the "H” level, and senses and amplifies the potential of the bit line connected to the memory cell specified by the address "Address". Or write the write data supplied to the bus WRB to the memory cell via the bit line.
- the precharge circuit is activated when the precharge enable signal PE is at "H" level, and precharges the bit line potential to a predetermined potential (for example, 1Z2 of the power supply potential).
- the I / O (input / output) buffer 10 buffers the read data on the bus WRB in the output buffer according to the level of the control signal CWO if this signal is at the “H” level, and outputs the data from the bus I / O. Output to the outside of the semiconductor memory device. If the IZO buffer 10 has the same signal power "L" level, the output buffer is set to a floating state, and write data supplied from the outside of the semiconductor memory device to the bus I0 is buffered by the input buffer and the bus is used. Send to WR B. In other words, when the control signal CWO is at the “ ⁇ ” level, the reading is performed, and when the control signal CWO is at the “level”, the writing is performed.
- the RZW (Read / Write) control circuit 11 generates a control signal CWO based on the chip select signal ZC S, the write enable signal No WE and the output enable signal 0 E. .
- the data write (capture) starts at the falling edge of the write enable signal ZWE, the data is determined at the rising edge of the write enable signal ZWE, and the write (capture) is performed. ) Ends.
- the switching timing of the control signal CWO is described in the operation description.
- the latch control circuit 12 generates the above-mentioned latch control signal LC for determining the latch timing of the address based on the address change detection signal ATD and the power enable signal CE.
- the row control circuit 13 is based on the refresh control signal REFA, the refresh control signal REFB, the address change detection signal ATD, and the write enable signal ZWE, based on the row enable signal RE, the sense amplifier enable signal SE, and the precharge. Generates enable signal PE and control signal CC.
- the column control circuit 14 generates a column enable signal CE based on the control signal CC.
- the boost power supply 15 is a power supply for supplying a boosted potential applied to a word line in the memory cell array 6 to the row decoder 7.
- the substrate voltage generation circuit 16 is a circuit that generates a substrate voltage applied to a well or a semiconductor substrate on which each memory cell of the memory cell array 6 is formed.
- this reference voltage (1) to (3)
- usage of (3) without a dummy cell is the mainstream.
- a power-down control signal PowerDown is supplied to the refresh control circuit 4, the boost power supply 15, the substrate voltage generation circuit 16 and the reference voltage generation circuit 17.
- This power-down control signal PowerDown powers down the semiconductor memory device. This signal is used to specify the mode for turning on (standby state) from outside the semiconductor memory device.
- the refresh control circuit 4, the boost power supply 15, the substrate voltage generation circuit 16 and the reference voltage generation circuit 17 control the power supply to themselves according to the power down control signal PowerDown, as described later. I have.
- the memory cell itself is the same as the DRAM, it is not possible to simply stop the power supply to each circuit in the semiconductor memory device in the standby state as in the case of the SRAM. Even in the standby state, it is necessary to keep supplying power to the circuits required for the refresh operation in order to retain the data of the memory cells. In other words, the semiconductor memory device of the present embodiment cannot completely maintain compatibility with the SRAM in the standby state. However, in the present embodiment, some modes in the standby state are provided to make compatibility with the SRAM as much as possible, and a mode that does not exist in the existing semiconductor memory device is provided. .
- standby mode 1 is a mode in which power is supplied to all four types of circuits.
- Standby mode 2 is a mode in which power is stopped only in the refresh control circuit 4 of the four types of circuits, and power is supplied to the other three types of circuits.
- Supply mode, standby mode 3 is a mode in which power supply to all four types of circuits is stopped.
- a circuit for supplying the power down control signal PowerDown for example, a first power supply line for supplying power to the refresh control circuit 4, a boost power supply 15 and a board A second power supply line for supplying power to the voltage generation circuit 16 and the reference voltage generation circuit 17 may be used.
- Standby mode 1 is a power supply mode equivalent to a normal DRAM, and consumes the largest current among the three types of standby modes. However, in this case, the memory cell self-lift Power is still supplied to all circuits required for the refresh. For this reason, the time required to shift the semiconductor memory device from the standby state to the active state is the shortest of the three types of standby modes, just before the transition to the standby state. Note that in order to set the standby mode 1, power may be supplied to both the first power supply line and the second power supply line.
- this standby mode is a change in concept from the pre-existing concept of retaining data in the standby state. After transitioning from the standby state to the active state, the standby mode is applied to the entire memory cell array. It is assumed that it only needs to be in a state where writing can be performed. Therefore, when returning to the active state, the data of the memory cell at the time of transition to the standby state is not retained.
- the standby mode 2 and the standby mode 3 described below are suitable for the case where the semiconductor memory device is used as a buffer.
- power is not supplied to the first power supply line, and power supply to the refresh control circuit 4 is stopped.
- standby mode 3 since the boost voltage, substrate voltage, and reference voltage must be raised, the time required to transition from the standby state to the active state is the longest of the three types of standby mode. Accordingly, the current consumption in the standby mode can be minimized.
- the standby modes 1 to 3 it is only necessary to supply power to necessary circuits in circuits other than the above four types. For example, if only self-refreshing is performed, address buffer 1, latch 2, ATD circuit 3, column decoder 8, 1/0 buffer 10, RZW control circuit 11, latch control circuit 12, column control circuit 1 Since the 4th class is not used, the power supply may be stopped. To set the standby mode 3, supply power to both the first power supply line and the second power supply line. The power supply to refresh control circuit 4, boost power supply 15, substrate voltage generation circuit 16 and reference voltage generation circuit 17 should be stopped.
- the standby mode As described above, the necessity of data retention in the standby state, the time to return to the active state, the current consumption, etc. can be reduced according to the equipment to which the semiconductor storage device is applied and the usage environment. Fine control can be performed from outside the storage device. Since the power-down control signal PowerDown is not an essential function, it can be omitted, and by doing so, it is possible to completely maintain compatibility between the general-purpose SRAM and the 10-pin becomes
- FIG. 2 the same components and signal names as those shown in FIG. 1 are denoted by the same reference numerals.
- the inverter 31 generates the chip select signal CS by inverting the chip select signal ZCS.
- the inverter 32, the delay circuit 33, and the NAND gate (NAND) 34 have the same width as the delay time given by the inverter 32 and the delay circuit 33 from the rise of the chip select signal CS. Generate a negative one-shot pulse.
- the internal address L_ADDi is a specific bit of the internal address L_ADD shown in FIG.
- the NAND gate 35 supplies the internal address L-ADDi to a circuit including the inverter 37, the delay circuit 38 and the NAND gate 39 through the inverter 36.
- the rise of the internal address L_ADDi generates a negative one-shot pulse having the same width as the delay time given by the inverter 37 and the delay circuit 38 from the rear.
- the circuit composed of the inverter 40, the delay circuit 41, and the NAND gate 42 has the same delay time as that given by the inverter 40 and the delay circuit 41 from the fall of the internal address L-ADDi. Generates a negative one-shot pulse with a width.
- the NAND gate 43 and the inverter 44 are generated by the rising edge of the chip select signal CS and the rising edge or the falling edge of the internal address L_ADDi. A positive one-shot pulse obtained by synthesizing the generated one-shot pulse is output.
- the delay circuit 45, the NOR (NOR) gate 46, and the inverter 47 extend the pulse width of each one-shot pulse output from the inverter 44 by the delay time given by the delay circuit 45. belongs to. Then, the above circuit blocks are provided for the number of bits of the internal address L_ADD.
- the OR (OR) gate 48 synthesizes a one-shot pulse generated for all bits of the internal address L_ADDi, and outputs this as an address change detection signal ATD.
- one-shot pulses are generated from changes in each bit of the internal address L-ADDi, and the one-shot pulses are ORed and combined. This is done for the following reasons. If a one-shot pulse is generated in the address change detection signal ATD every time any bit of the address changes, if a skew is included in the address, a plurality of address change detections are detected. A signal is generated.
- a plurality of word lines are activated simultaneously by the address change detection signal ATD. For this reason, writing is performed on a plurality of memory cells, or reading from a plurality of memory cells is performed at the same time and rewriting is performed. As a result, data of the memory cells is destroyed. .
- a one-shot pulse is first generated for the bit that has changed first among the bits of the address Address, and other bits have changed during the period in which the first one-shot pulse is generated.
- the already generated one-shot pulse and the newly generated one-shot pulse are combined.
- the pulse width of the one-shot pulse is increased only by the skew included in the address Address, and multiple one-shot pulses are generated by one address change. Will not be done. For this reason, there is no possibility that the above-mentioned problem such as the destruction of data in the memory cell will occur.
- the delay times of the delay circuits 33, 38, 41, and 45 may be determined so that the skew within the pulse width of the address change detection signal ATD is within the range.
- the pulse width of the one-shot pulse generated needs to be made as wide as possible. For this reason, it is feared that the fall of the address change detection signal ATD is delayed by the skew and the access time becomes longer.
- the access time is based on the time when the address is determined, so that the access time from the last changed bit of each bit of the address is guaranteed. In this case, there is no delay.
- the refresh is performed while the one-shot pulse of the address change detection signal ATD is generated. Therefore, the pulse width of the one-shot signal completes the refresh for one word line. It is desirable to set the time longer than necessary. Therefore, the delay times of the delay circuits 33, 38, 41, and 45 may be determined so as to satisfy the condition considering the refresh in addition to the condition considering the skew. If the one-shot pulse of the address change detection signal ATD is caused to fall immediately after the refresh is completed, then read / write access to the address is performed subsequently.
- the inverter 30 inverts the address change detection signal ATD to generate the address change detection signal ZATD.
- a circuit including a delay circuit 49, a NOR gate 50, an inverter 51, a delay circuit 52, a NAND gate 53, and a NAND gate 54 is a semiconductor memory device based on the write enable signal ZWE or the address change detection signal ATD. This circuit generates the row enable signal RE, the sense amplifier enable signal SE, the column enable signal CE, the precharge enable signal PE, and the latch control signal LC required for externally requested access.
- the circuit composed of the delay circuit 49, the NOR gate 50, and the inverter 51 is written before the address change detection signal ATD becomes “H” level due to the change of the internal address L_ADDi or the chip select signal / CS.
- Enable signal / WE Even when the signal goes to the “L” level, pulses are sequentially generated in the row enable signal RE, the sense amplifier enable signal SE, the column enable signal CE, the precharge enable signal PE, and the latch control signal LC. This is to avoid any inconvenience.
- the write enable signal WE is applied to the NOR gate 50, the inverter 51, and the NAND gate. What is necessary is just to supply to the NAND gate 54 through 53. Therefore, the signal obtained by delaying the write enable signal ZWE by the delay circuit 49 and the write enable signal ZWE itself are logically ORed by the NOR gate 50 and the inverter 51, and the delay time of the delay circuit 49 is adjusted. The fall of the write enable signal ZWE is delayed to the extent that the above problem does not occur. In the above circuit, the output of the inverter 51 also rises in response to the rise of the write enable signal ZWE. Therefore, when the write enable signal ZWE becomes “H” level, It is possible to shift to the reset operation later.
- the circuit composed of the delay circuit 52, the NAND gate 53, and the NAND gate 54 is connected to the NAND gate 53 when the write enable signal ZWE is at the “H” level when the write enable signal ZWE is at the “H” level.
- the falling edge of the address change detection signal ATD generates a one-shot pulse from the edge to the low enable signal RE.
- this circuit uses a low enable signal RE, a sense amplifier enable signal SE, a column enable signal CE, a precharge enable signal PE, and a low enable signal RE, a sense enable signal SE, and a write request when the address change detection signal ATD is at the “L” level. May work to maintain latch control signal LC at "H" level.
- the inverter 30 supplies the “H” level to the NAND gate 53 and the NAND gate 54. Therefore, if the write enable signal / WE output from the inverter 51 at this time is at the "L” level, the low enable signal RE remains at the "H” level through the NAND gate 53, the NAND gate 54, and the NAND gate 65.
- the output of the NAND gate 54 is output as a control signal CC after being delayed by the inverters 55 to 58.
- the control signal CC is further delayed by the inverters 59 to 61 constituting the column control circuit 14 to become a column enable signal CE.
- a circuit including an inverter 62, a delay circuit 63, and a NAND gate 64 includes a row enable signal RE, a sense amplifier enable signal SE, a precharge enable signal required for refresh.
- This circuit generates the signal PE. That is, when the refresh control signal REF A is at the “H” level, the rising edge of the address change detection signal ATD changes the pulse width corresponding to the delay time given by the inverter 62 and the delay circuit 63 from the rear. Generates a negative one-shot pulse.
- the NAND gate 65 combines the refresh control signal REFB, the outputs of the NAND gate 54 and the NAND gate 64, and outputs this as a low enable signal RE.
- the refresh control signal REF A is a signal for controlling whether or not to perform a refresh accompanying an access request from outside the semiconductor memory device. That is, if the signal is at the “H” level, a one-shot pulse is generated in the row enable signal RE at the rising edge of the address change detection signal ATD generated in response to the access request, and the refresh is activated. On the other hand, if this signal is at the same level, the one-shot pulse is not generated in the row enable signal RE even if the one-shot pulse is generated in the address change detection signal ATD.
- the limit state cell hold limit
- Factors that cause the refresh control signal RE FA to fall are external Refresh for one refresh cycle is completed by the refresh associated with the refresh request, but there is still time to start the refresh in the next refresh cycle, or from the outside until this is completed due to the start of self-refresh. This is the case when it is no longer necessary to perform the refresh following the access request.
- a latch circuit for holding the refresh control signal REF A is provided inside the refresh control circuit 4, and the refresh control signal REFA is provided by the end address change detection signal ATD and the output signal of the refresh timer.
- a configuration that controls the setting and reset of the latch circuit can be considered.
- a refresh timer is used to generate a timing just before the refresh operation (cell hold limit) is required, and the set signal of the latch circuit is internally generated by the refresh control circuit 4 based on the output signal. Generate and set the latch circuit, and output "H" level to the refresh control signal REFA.
- the timing for generating the set signal should be determined based on the maximum cycle time.
- the row control circuit 13 performs the refresh operation of the memory cells in the unit of a line by using the refresh control signal REFB generated based on the address change detection signal ATD or the refresh control signal REFA as a trigger. . Then, when the refresh operation of all the memory cells is performed, the reset signal of the latch circuit is generated in the refresh control circuit 4 to reset the latch circuit, and the refresh control signal REFA is set to "L" level. Output.
- the reset of the latch circuit may be performed in a refresh cycle for refreshing the last word line in accordance with the time when the refresh operation ends.
- the row control circuit 13 generates a refresh operation completion signal when the refresh operation is completed, and the refresh control circuit 4 receives the refresh operation completion signal in the refresh cycle for the last word line.
- the latch circuit may be reset.
- the address change detection signal is generated between the time when the refresh control signal REFA rises and the time when the first refresh power after the rise ends. ATD occurs (see Fig. 8).
- Enable signal ZWE is input. If not (see Figures 10 and 11), the latch circuit is reset after this first refresh is completed.
- the refresh control signal REFB is a signal for self-refresh. That is, by applying a negative one-shot pulse to the refresh control signal REFB, the self-refresh can be activated by forcibly generating a one-shot pulse to the low enable signal RE regardless of the outputs of the NAND gate 54 and the NAND gate 64. It is possible.
- a delay circuit for delaying the refresh control signal REFA and a pulse generating circuit for generating a negative one-shot pulse are provided inside the refresh control circuit 4, and the pulse generating circuit A configuration in which the timing of generating a negative one-shot pulse is delayed by a delay circuit and controlled by a refresh control signal REFA and an address change detection signal ATD can be considered.
- the refresh control signal REFB is at "H” level. In this state, if the refresh control signal REFA rises and goes to "H” level, the rise of the refresh control signal REFA delays the signal by a delay circuit for a predetermined time, and the address changes during this delay. When the detection signal ATD is not generated, the rising edge of the delayed refresh control signal REFA activates the pulse generating circuit to output a negative one-shot pulse to the refresh control signal REFB.
- the above-described delay of the predetermined time is used to measure the time until the time required for refreshing the memory cell is reached because a trigger for generating the address change detection signal ATD is not externally provided. . Also, as will be described later (see FIG.
- a memory cell may have a predetermined period every predetermined number of word lines (that is, every one word line or every plural word lines). It is good also as a form which refreshes with.
- the circuit configuration for generating the refresh control signal REFB is the same as that described above.
- the circuit configuration for generating the refresh control signal REFA is as follows, for example.
- the refresh timer generates a trigger signal for activating refresh at regular intervals.
- a latch circuit is provided inside the refresh control circuit 4 in the same manner as described above, and based on a trigger signal output from the refresh timer, a set signal generated at a timing slightly before the refresh operation is required based on a trigger signal output from the refresh timer. Sets the latch circuit and sets the refresh control signal REFA to "H" level. Also in this case, the timing for setting the latch circuit is determined based on the maximum value of the cycle time.
- the refresh control circuit 4 uses the generated reset signal to reset the latch circuit. Reset, and set the refresh control signal REFA to "L" level.
- the reset of the latch circuit in this case may be performed at a timing delayed by a certain time from when the latch circuit is set.
- the refresh control circuit 4 generates a refresh operation completion signal when the row control circuit 13 completes the refresh operation, and resets the latch circuit when the refresh control circuit 4 receives the refresh operation completion signal. May be.
- the refresh control signal REFA falls in each memory cycle.
- the signal waveform of the refresh control signal REFA is the same as the signal waveform in the refresh cycle shown in FIG. 4, for example.
- the inverters 66 to 69 delay the low enable signal RE to generate the sense enable signal SE.
- the inverters 70 and 71 further delay the output of the inverter 68 to generate a negative one-shot pulse obtained by delaying the low enable signal RE by five stages of the inverter.
- the circuit composed of the inverter 72, the delay circuit 73, the NAND gate 74, and the inverter 75 is such that the rising edge of a signal obtained by delaying the low enable signal RE by five stages of the inverter is inverted from the reverse.
- a one-shot pulse having a pulse width corresponding to the delay time given by the delay circuit 72 and the delay circuit 73 is generated and output as a precharge enable signal PE. That is, the one-shot pulse of the pre-enable signal PE is generated in response to the falling of the low-enable signal RE.
- the circuit composed of the inverter 76, the inverter 77, the delay circuit 78, the NAND gate 79, and the inverter 80 is activated from the fall of the column enable signal CE.
- a positive one-shot pulse having a width corresponding to the delay time of the inverter 77 and the delay circuit 78 is generated.
- the n-channel transistor 81 connects the latch control signal LC to the ground potential to make it “L” level.
- the inverters 82 and 83 connected in a loop form a latch 84 for holding the latch control signal LC, and the latch 84 is held when the transistor 81 is turned on. Is reset to "0".
- the circuit including the inverter 85, the inverter 86, the delay circuit 87, the NAND gate 88, and the inverter 89 has a structure in which the falling edge of the address change detection signal ATD changes from the inverter 86 to the inverter 86.
- a positive one-shot pulse having a width corresponding to the delay time of the delay circuit 87 is generated.
- the n-channel transistor 90 connects the input terminal of the inverter 82 to the ground potential by receiving a one-shot pulse from the inverter 89.
- the latch control signal LC becomes "H" level, and the value held by the latch 84 is set to "1". That is, the latch control signal LC is a signal which is at "H" level from the fall of the address change detection signal ATD to the fall of the column enable signal CE.
- FIG. 3 shows the timing when the refresh operation triggered by the generation of the address change detection signal ATD is continuously performed in each memory cycle. Therefore, the refresh control signals REFA and REFB are both "H". They are fixed at levels, and these signals are not specifically shown in FIG. In this case, since this is a read operation, the write enable signal / WE remains at "H” level.
- Rx_Word shown in FIG. 3 is a code line corresponding to the refresh address R—ADD
- “Ax_Word” is a code line corresponding to the address Address. Also, in this figure, it is assumed that the value of the refresh address R_ADD has been "R1" before that shown in FIG.
- the address starts changing from the previous value to "A1" and the chip select signal ZCS is validated.
- the latch control signal LC is at the “L” level, as will be apparent from the description below. Therefore, the address Address is buffered in the address buffer 1, passes through the latch 2, and is supplied to the ATD circuit 3 as an internal address L-ADD.
- the address since the address may contain skew, the value of the address is not necessarily determined at this point, as in the case of general-purpose SRAM.
- the standby period is devoted to refresh when the value of the address supplied from outside the semiconductor memory device is not determined, and the standby period during which the internal operation is not performed in the general-purpose SRAM is performed. Is used effectively.
- the ATD circuit 3 generates a one-shot pulse in the address change detection signal ATD.
- the address change detection signal ATD rises, the multiplexer 5 selects the refresh address R-ADD side, and the value of the address M-ADD becomes "R1" at time t3.
- the rise of the address change detection signal ATD causes the row control circuit 13 to generate a one-shot pulse in the low enable signal RE from time t4.
- the low decoder signal RE rises, and the row decoder 7 Decodes the value of the dress M—ADD “R 1” and activates the word line Rx_Word at time t5.
- the data held in the memory cell connected to the word line Rx-Word appears as a potential on the bit line.
- a one-shot pulse is generated in the low enable signal RE, a one-shot pulse is also generated in the sense amplifier enable signal SE at time t6.
- the sense amplifier in the sense amplifier 'reset circuit 9 is activated, and each memory cell connected to the reference line Rx_Word is refreshed.
- the refresh itself is exactly the same as that performed in the DRAM and is a well-known technical matter, and will not be described in detail here.
- the row decoder 7 deactivates the word line Rx_Word when the one-shot pulse generated in the low enable signal RE falls at time 1: 7, so that the word line Rx_Word is deactivated at time t8. Further, at time t9, the row control circuit 13 falls the sense enable signal SE in response to the fall of the row enable signal RE at the previous time t7. For this reason, the sense amplifier in the sense amplifier-reset circuit 9 after the refresh is deactivated. Also, the row control circuit 13 receives a falling edge of the row enable signal RE and generates a one-shot pulse in the precharge enable signal PE at time t10.
- the precharge circuit in the sense amplifier / reset circuit 9 precharges the bit line in preparation for the next access. It is not necessary to output the data of the memory cell to the outside of the semiconductor memory device in the process of refreshing. Therefore, unlike the case of reading, even if a one-shot pulse is generated in the low enable signal RE, the column enable signal CE is not generated. Does not generate a one-shot pulse. Therefore, the column decoder 8 keeps all the column selection signals inactive, and for example, the column selection signal Y j (A x) remains at “L” level as shown in the figure.
- the RZW control circuit 11 sets the control signal CWO to "H" level in preparation for reading from the memory cell.
- the IZO buffer 10 is connected to the senser via the bus WRB. ⁇
- the data output from the reset circuit 9 is sent to the bus I / 0. At this point, the data on the bus WRB has not yet been determined.
- the refresh control circuit 4 updates the refresh address R_ADD and sets the value to "R1 + 1" at time t12.
- the value of the refresh address R_ADD was assumed to be "R1" earlier, but this value is also reset at the time of reset by the falling edge of the address change detection signal ATD in the same manner as described above. It is updated sequentially from data "0".
- the multiplexer 5 selects the internal address L_ADD.
- the value "A 1" is output as the address M_ADD.
- the fall of the low enable signal RE at the previous time t7 corresponds to the rise, and the one-shot pulse of the precharge enable signal PE falls, causing the sense amplifier / reset circuit 9
- the precharge circuit terminates the precharge.
- the latch control circuit 12 raises the latch control signal LC at the time t14. Therefore, even if the address Address changes thereafter, Latch 2 holds the value of the internal address L-ADD (thus, the address M-ADD) until the latch control signal LC falls again. Become.
- the row control circuit 13 in response to the fall of the address transition detection signal ATD, the row control circuit 13 generates a one-shot pulse in the row enable signal RE at time t15.
- the row decoder 7 activates the word line Ax_Woni corresponding to the address “A 1” at time t 16, whereby the data held in the memory cell connected to the word line is changed. It appears as a potential on the line.
- the row control circuit 13 in response to the rise of the row enable signal RE, the row control circuit 13 generates a one-shot pulse in the sense embed enable signal SE at time t17.
- the sense amplifier in the sense amplifier 'reset circuit 9 senses the data of each memory cell connected to the word line Ax—Word, and sets the potential on the bit line to “0” / “1”. Amplify to a logic level (ie, ground or power supply potential).
- the row control circuit 13 generates a one-shot pulse for the control signal CC and outputs it to the power ram control circuit 14 so as to correspond to the one-shot pulse of the row enable signal RE.
- the column control circuit 14 generates a one-shot pulse in the power enable signal CE at time t18 based on the control signal CC.
- the column decoder 8 decodes the column address included in the internal address L-ADD, and at time t19, the column selection signal corresponding to the column address [FIG.
- a one-shot pulse is generated with reference to Y j (A x) shown in.
- the output of the sense amplifier corresponding to the column address is selected and connected to the bus W RB.
- the row control circuit 13 causes the low enable signal RE to fall, so that the row decoder 7 deactivates the word line AX_Word at time t21.
- the sense result of the previously selected sense amplifier appears on the bus WRB.
- the row control circuit 13 lowers the sense amplifier enable signal SE to cause the sense amplifier in the sense amplifier / reset circuit 9 to sense the signal. End the operation.
- the column control circuit 14 causes the column enable signal CE to fall.
- the column decoder 8 invalidates the column selection signal (Y j (A x) in the figure) at time t 23, and as a result, the sense amplifier in the selected sense amplifier-reset circuit 9 and the bus WR B is cut off.
- the I / O buffer 10 outputs the data D out (A 1) of the memory cell read onto the bus WRB to the outside of the semiconductor memory device via the bus I / O.
- the row control circuit 13 raises the pre-charge enable signal PE in response to the falling of the low enable signal RE first, and sets the bit line in preparation for the next access. Precharge again.
- the latch control circuit 12 receives the fall of the column enable signal CE and latches. Switch control signal LC to "L" level.
- the row control circuit 13 changes the precharge enable signal PE at time t25 to correspond to the fall of the row enable signal RE at the previous time t20. Shut down. Therefore, the precharge circuit in the sense amplifier / reset circuit 9 terminates the precharge of the bit line.
- the subsequent operation is exactly the same as the operation at the times t1 to t25 described above, and the cycle operation in units of the time Tcycle is repeatedly performed. That is, when "A2" is given as the address Address, a one-shot pulse is output to the address change detection signal ATD in response to the change of the address, and after the address "R1 + 1" is refreshed, The refresh address is updated to "R1 + 2", the memory cell corresponding to address "A2" is read, and data Dout (A2) is output to the outside through bus I0.
- the refresh is performed in advance for the refresh address determined by the internal address counter, and then the address is normally accessed. This is because the case of writing described later is taken into consideration.
- the write enable signal WE becomes effective asynchronously with a delay with respect to the change of the address.
- the write enable signal / WE is enabled at an earlier timing. If there is, there is no particular problem since the refresh starts after the writing is completed. However, if the write enable signal / WE is activated with a further delay, the write operation and the refresh operation overlap. It can be lost. Therefore, in such a case, writing must be delayed until the refresh is completed. However, doing so complicates timing control, increases the circuit size, and makes logic design more difficult. Therefore, in order to complete the refreshing and writing within the predetermined time Tcyc 1 e, the configuration should be such that the refreshing is performed before the writing, thereby reducing the circuit scale and the logic design itself. Is also easier.
- FIG. 3 shows the timing of switching from a state in which the refresh operation triggered by the generation of the address change detection signal ATD is performed continuously in each memory cycle to a state in which such a refresh operation is not performed. .
- the refresh control signal REFA remains at the “H” level
- the refresh control signal REFB remains at the "H” level as in the case of FIG.
- FIG. 4 shows the timing waveforms before and after the refresh for one refresh cycle is completed by the refresh for the address “R 1”.
- the row control circuit 13 When the FA goes to the “L” level, the row control circuit 13 does not generate a one-shot pulse in the low enable signal RE even when the address change detection signal ATD rises. Therefore, the row control circuit 13 does not generate the sense amplifier enable signal SE and the precharge enable signal PE corresponding to the low enable signal RE.
- the refresh control circuit 4 stops the count operation when the refresh control signal RE FA goes to the “L” level, so that the value of the refresh address R—ADD is updated at time t 12. Value "R 1 + 1" remains.
- the refresh control circuit 4 returns the refresh control signal REFA to the “H” level, so that the operation shown in FIG. 3 is performed again.
- the refresh counter is not reset even when the refresh operation is restarted in this manner, and the increment operation is performed on the value held in the refresh counter until then. That is, for example, even if the self-refresh operation is interrupted during a refresh cycle (that is, a cycle for refreshing all word lines), the refresh counter is not reset, and the next refresh (normal reading or writing) is performed. It may be either refresh associated with access or self-refresh.) When the operation is restarted, the value remaining in the refresh counter is incremented.
- FIG. 5 shows a case where this is written instead of the read shown in FIG. 3, and the operation shown in FIG. 3 is performed.
- the operation at times t31 to t38 shown in FIG. 5 is the same as the operation at times tl to t25 shown in FIG. 3 except for the following points.
- the write enable signal ZWE is asynchronously input within the memory cycle regardless of the change of the address.
- a one-shot pulse is generated in the low enable signal RE even if the falling edge of the address change detection signal ATD is low, as in Fig. 3. Will be done.
- the word line “Ax_Word” corresponding to the address “A 1” is activated as in the case of FIG.
- a one-shot pulse is sequentially generated in the sense amplifier enable signal S E, the column enable signal C E, the column selection signal Y j (A x), and the precharge enable signal P E.
- the write enable signal ZWE becomes valid
- the RZW control circuit 11 falls the control signal CWO at time t34.
- the IZO buffer 10 sends the write data on the bus 10 to the bus WRB side, and the data on the bus WRB changes at time t35.
- the column selection signal Y j (A x) attains the “H” level at the subsequent time t36, writing is performed on the memory cell specified by the address Address. After the writing is completed, the bit line is precharged as in the previous case.
- the write enable signal ZWE rises, the write data is determined, and then the row control circuit 13 falls the row enable signal RE.
- the falling of the low enable signal RE force causes the sense amplifier enable signal to drop in the same manner as when the address change detection signal ATD falls in FIG.
- the enable signal SE, the column enable signal CE, the column select signal Yj (Ax), and the enable enable signal PE fall sequentially by time t38.
- the R / W control circuit 11 raises the control signal CWO at the time t39. After this, reading from address "A2" is performed, but this operation is exactly the same as when reading from address "A2" described in FIG.
- writing to address "A3" is performed.
- the operation at times t4l to t48 in this case also conforms to the write to address "A1" just described.
- the write enable signal / WE is input at an earlier timing than when writing to the address "A1". In other words, in this case, the timing is at which the write enable signal WE falls during the refresh, and a difference occurs in some operations as compared with the above-described write.
- the write enable signal ZWE falls at the time t42 during the refresh, and the write data "D In (A3)" is supplied onto the bus 10 at the time t43. Thereafter, the control signal CWO falls at time t44 in response to the falling of the RZW control circuit 11 write enable signal ZWE. As a result, at time t45, data "D i n (A3)" is transmitted from the 10 buffer 10 onto the bus WRB. At this point, since the word line Ax—Word, the column enable signal CE, and the column select signal Yj (Ax) are not activated, no data is written to the memory cell.
- the period during which the write enable signal ZWE is input and the write data can be captured is determined by the specification. Therefore, even if an attempt is made to take in the write data at the time when the data is actually written to the memory cell after the refresh is completed, the value of the write data may not be guaranteed at that time. Therefore, in this embodiment, while the write enable signal ZWE is valid during the refresh, the write data is fetched onto the bus WRB, and after the refresh is completed, the address from the bus WRB is read from the bus WRB. Is written to the memory cell.
- the write data on the bus WRB is at the logical level of "0" / "1" (that is, the ground potential or the power supply potential), the word line Ax_Word, the sense amp enable signal SE, and the column enable signal follow.
- the column signal CE and the column selection signal Yj (Ax) data can be written from the bus WRB to the memory cell. After that, the operation is the same as the case of writing to the address "A1". If a one-shot pulse of the row enable signal RE is generated from the fall of the address change detection signal ATD, the writing to the address "A3" is performed. Then, the precharging power of the bit line is performed.
- the write enable signal ZWE rises at time t6, and the RZW control circuit 11 raises the control signal CWO at time t47.
- the address change detection signal ATD is already at the "H” level. Therefore, the row enable signal RE is not generated immediately, and the address change occurs.
- the detection signal ATD After the detection signal ATD has reached the "level”, it is delayed in the row control circuit 13 and output as the low enable signal RE.Although in this case, the address is the same as when the address "A1" is written. Even if the fall of the change detection signal ATD is low, a low shot signal is generated in the low enable signal RE, so that a composite of the two is output as the low enable signal RE.
- FIG. 6 is a timing chart showing an example of the operation of controlling the refresh by the refresh timer in the refresh control circuit 4 in the case of writing.
- the difference between FIG. 5 and FIG. 5 is exactly the same as the difference between FIG. 3 and FIG. That is, in FIG. 6, the refresh control signal REFA falls after the refresh is completed, in FIG. 6, the refresh address R_ADD is not updated from "R 1 +1", and in FIG. 6, the refresh address "R 1 + The difference from Fig. 5 is that refresh is not performed for "1" and "R 1 +2".
- a self-refresh by the refresh timer is performed.
- the operation when the refresh is performed will be described.
- the “predetermined time” may be set based on the data retention characteristics (for example, data retention time) of the memory cell.
- the refresh timer in the refresh control circuit 4 is used to activate the self-refresh when the refresh time has elapsed since the last external access request. .
- FIG. 7 shows the operation timing at this time.
- refresh and read are performed by detecting a change in the address Address due to a read request from the outside.
- the operation during this period is exactly the same as the read operation for the address “A 1” shown in FIG. 4.
- the refresh control signal REFA becomes “L” level.
- the refresh control circuit 4 resets the value of the refresh timer.
- the refresh control circuit 4 raises the refresh control signal REFA at time t53 to make a transition to a refreshable state. If a state where there is no access request continues despite this state, the refresh control circuit 4 activates the pulse generation circuit with the rising edge of the signal obtained by delaying the refresh control signal REFA by the delay circuit as a trigger. At time t54, a negative one-shot pulse is generated for the refresh control signal REFB. As a result, the row control circuit 13 generates a one-shot pulse in the enable signal RE at time t55 to activate self-refresh.
- the multiplexer 5 outputs “R 1 +1” as the address M ADD so as to select the refresh address R—ADD side because the refresh control signal REFB has become “L” level. And this self refresh and Subsequent precharge is exactly the same as the operation shown in FIG. Thus, at time t59, the precharge enable signal PE falls, and the self-refreshing and briquetting are completed. At this time, since the access request from the outside does not change, the time t51 ⁇ ! : Unlike 52, access to address is not performed.
- the pulse generation circuit in the refresh control circuit 4 raises the refresh control signal REFB at time t56.
- the refresh control circuit 4 updates the refresh address R_ADD at time t57 and sets its value to “R 1 +2”.
- the address change detection signal ATD has not been generated since the refresh control signal REF A was started at the time t53, and the state does not shift to a state in which the refresh operation according to the address change is continuously performed. . Therefore, the refresh control circuit 4 changes the refresh control signal REFA to the "L" level at the time t58, and keeps the refresh timer in control of the refresh operation thereafter.
- the multiplexer 5 receives the rising edge of the refresh control signal REFB and selects the internal address L_ADD from time t59.
- the operation is as shown in the timing chart of FIG. That is, when the address Address changes to “An” at time t60 and the ATD circuit 3 generates a one-shot pulse in the address change detection signal ATD at time t61, the refresh control circuit 4 refreshes as shown in FIG. Maintain "H" level without falling the refresh control signal REFB.
- the write enable signal ZWE falls and the write operation is started, and almost the same operation as in the second write cycle shown in FIG. 6 is performed.
- the ATD circuit 3 does not generate a one-shot pulse in the address change detection signal ATD, and the address change detection signal ATD remains at "L” level. For this reason, the multiplexer 5 continues to select the internal address L_ADD, and the value of the address M_ADD remains at "A1" in preparation for the subsequent writing.
- the row control circuit 13 When the write enable signal ZWE is input with a delay, the low enable signal RE generated at the falling edge of the address change detection signal ATD during the time t71 to t72 becomes “ It has returned to the L "level. Therefore, in this case, the row control circuit 13 generates the low enable signal RE based on the write enable signal ZWE. That is, since the address change detection signal ATD is at "L” level at this point, "H" level is supplied from the inverter 30 shown in FIG. 2 to the delay circuit 52, the NAND gate 53, and the NAND gate 54.
- the write enable signal ZWE is delayed by the delay circuit 49, passes through the NOR gate 50 and the inverter 51, and After its level is inverted through 53, NAND gate 54, and NAND gate 65, it is output as the low enable signal RE at time t77.
- the latch control signal LC since the one-shot pulse is not generated in the address change detection signal ATD, the latch control signal LC also returns to "L" level.
- the operation of taking in the address Address into the latch 2 has already been performed at the time of the dummy read following the refresh.
- the write data “D in (A 1)” is already supplied to the bus I 0, and the R / W control circuit 11 causes the falling of the write enable signal WE to fall.
- the write data "D in (A1)” is transmitted from the I / O buffer 10 onto the bus WRB at time 1:76; Become like Therefore, writing is started by the one shot pulse of the low enable signal RE, and writing is performed to the address “A1” in the same manner as described with reference to FIG.
- refreshing and dummy reading at times t8l to t83 are exactly the same as the operations shown in FIG. 9 except for the following points. That is, the refresh starting from the time t81 ends the refresh for one refresh cycle. Therefore, at time t82, the refresh control circuit 4 lowers the refresh control signal REFA and stops the refresh until it becomes necessary to perform the refresh in the next refresh cycle. Thereafter, if there is no access request from the outside of the semiconductor memory device, the refresh control circuit 4 raises the refresh control signal REFA at time t84.
- the refresh control circuit 4 since there is no subsequent access request, the refresh control circuit 4 generates a negative one-shot pulse in the refresh control signal REFB at time t85. Then, when the refresh control signal REFB level becomes “L” level, the multiplexer 5 selects the refresh address R_ADD side, and the row control circuit 13 generates a one-shot pulse in the row enable signal RE to output the address “R”. Activate self-refresh for 1 + 1 ". Thereafter, at time t86, the write enable signal WE falls, but the self-refresh and write in this case are the same as those shown at times t41 to t48 in FIG.
- the write data is supplied to the bus IZO from outside the semiconductor memory device, so that the RZW control circuit 11 falls the control signal CWO to transfer the write data from the IZO buffer 10 Transfer to bus WR B.
- the multiplexer 5 sets the rising edge of the refresh control signal REFB at time t87.
- the internal address L—ADD side will be selected in response to the :
- "A 1" is output as address M-ADD.
- the refresh control circuit 4 starts the refresh control signal REFA at time t93.
- the write enable signal ZWE falls at time t94 before the refresh timer measures the refresh time
- the writing of the data "D in (A 1)" to the address "A 1" becomes self-refresh. It takes place in advance.
- the writing itself is the same as the Long Write operation shown in FIG. 9 or FIG.
- the refresh control circuit 4 outputs a negative one signal to the refresh control signal REFB until the time necessary for writing to the memory cell array 6 and the subsequent precharge elapses.
- the rise of the refresh control signal REF A is delayed by an internal delay circuit so that shot pulses are not generated.
- the pulse generation circuit in the refresh control circuit 4 When the writing is completed in this way, the pulse generation circuit in the refresh control circuit 4 generates a negative one-shot pulse in the refresh control signal REFB at time t95. Thus, the multiplexer 5 selects the refresh address R_ADD. Also, the row control circuit 13 generates a one-shot pulse for the low enable signal RE, and outputs the address “R 1 + 1” output from the multiplexer 5.
- the refresh control circuit 4 changes the value of the refresh address R—ADD to “R 1 + 2 ", and the multiplexer 5 selects the internal address L_ADD at time t97.
- FIG. 12 is a block diagram showing the configuration of the semiconductor memory device according to the present embodiment, and the same components and signal names as those shown in FIG. 1 are denoted by the same reference numerals.
- the present embodiment by dividing the address Address described in the first embodiment into an upper-order bit address UAddress and a lower-order bit address PageAddress, only the address PageAddress is changed for bits having the same address UAddress. It is possible to input and output in burst.
- the address PageAddress since the address PageAddress has a 2-bit width, the address PageAddress must be within the range of "00" B to "11" B (where “B” means a binary number). This makes it possible to access data for four consecutive addresses in bursts.
- the width of the address PageAddress is not limited to 2 bits, and may be any number of bits within a range from “2 bits” to “the number of bits of the column address included in the address Address”.
- the address buffer 141, the latch 142, the ATD circuit 143, the column decoder 148, the sense amplifier / reset circuit 149 are the address buffer 1, the latch 2, the ATD circuit 3, the column decoder 8, and the sense amplifier shown in FIG.
- the configuration is the same as that of the reset circuit 9.
- the address UAddress is used instead of the address Address in the first embodiment, the bits of these addresses are used.
- the configurations of these circuits differ by the difference in width.
- the sense amplifier-reset circuit 149 has some further differences.
- the sense amplifier In the present embodiment, four bits of data are input / output on the buses WRB0 to WRB3 for each column address included in the internal address ADD. Therefore, the sense amplifier.
- the reset circuit 149 simultaneously selects four adjacent bit lines in the memory cell array 6 according to the column selection signal output from the column decoder 148, and connects the four bit lines connected to these bit lines.
- a pair of sense amplifiers and buses WRB 0 to WRB 3 are connected respectively. Since the address PageAddress is not input to the Hatcho 0 circuit 143, a one-shot pulse is not generated in the address change detection signal ATD when the address PageAddress is changed and accessed in a burst manner.
- the address buffer 151 has the same configuration as the address buffer 1 except that the bit width of the address is different, and buffers the address PageAddress.
- the bus decoder 152 decodes a 2-bit single address output from the address buffer 151 and outputs four bus selection signals. Further, the bus selector 153 connects any one of the buses WRB0 to WRB3 and the IZO buffer 10 by the bus WRBA according to these bus selection signals.
- FIG. 14 is a block diagram showing the configuration of the semiconductor memory device according to the present embodiment. Since the configuration of the semiconductor memory device shown in FIG. 14 is basically the same as that of the first embodiment (FIG. 1), the same reference numerals are given to the same components in FIG. 14 as those in FIG. The present embodiment will be described below based on the semiconductor memory device of the first embodiment, but the technical idea of the present embodiment may be applied to the semiconductor memory device of the second embodiment.
- a write enable signal is given asynchronously to a change in address.
- the processing order of the refresh operation and the access operation to the memory cell is reversed between the case of reading and the case of writing. For this reason, in the present embodiment, it is necessary to determine at a certain timing whether the externally supplied access request is read Z write or not, and to determine the processing order based on this determination result.
- the maximum value of the time (for example, the time corresponding to the time t AW shown in FIG. 16) from the change of the address Address to the activation of the write enable signal ZWE (hereinafter, referred to as the time t AW).
- the maximum value is called t AWmax) as the specification of the semiconductor memory device.
- the write enable signal ZWE is validated within a time t A Wm a X from the time when the address is changed. Need to be Note that the value of the time t AWmax may be appropriately determined according to the required specifications on the system side.
- the ATD circuit 1663 shown in FIG. 14 has almost the same function as the ATD circuit 3 shown in FIG. However, until the time t AWmax has elapsed since the address change started, it is not possible to determine whether the operation is a read or a write.Therefore, the ATD circuit 163 detects the address change and the time t AWmax has elapsed Until the address change detection signal ATD is not generated.
- the maximum value of the skew included in the address Address is set to the time tskew (example For example, see Figure 15).
- the value of the time t AWmax may be shorter than the time tskew.
- the value of the time t AWmax since the value of the time t AWmax is originally determined according to the required specifications on the system side, it can be set independently of the time tskew.
- the access to the memory cell array must not be started until the time tskew has elapsed since the start of the address change, since the value of the address Address is not determined. Therefore, when the time t AWmax is shorter than the time tskew, the value of the time tAWmax is set to the time tskew so that the access is performed after the address Address is determined.
- the refresh operation is started when the time t AWmax has elapsed from the address change point and it is determined which of the reading and Z writing is to be performed. It doesn't hurt anything. Furthermore, if the write enable signal ZWE becomes valid before the time t AWmax has elapsed, the write operation can be determined at that point, so the refresh operation can be performed without waiting for the time t AWmax to elapse. May be started.
- the refresh control circuit 164 has the same function as the refresh control circuit 4 in FIG. However, the refresh control circuit 164 refers to the write enable signal ZWE when the address change detection signal ATD rises, and when a read request is made, the rising edge of the address change detection signal ATD triggers the refresh to trigger a refresh. Update the user address R—ADD, and if it is a write request, the falling edge of the address change detection signal ATD is used as a trigger to update the refresh address R_ADD.
- the multiplexer 165 has almost the same function as the multiplexer 5 shown in FIG. However, in the present embodiment, in the case of reading, since reading must be performed prior to refreshing, the write enable signal ZWE is input to the multiplexer 165 in order to determine whether there is a deviation between reading and writing. are doing. When the write enable signal / WE is at the same level (write), the operation of the multiplexer 165 is the same as that of the multiplexer 5.
- the lexer 165 performs a selection operation reverse to the case of writing. Specifically, the multiplexer 165 selects the internal address L_ADD if the address change detection signal ATD is at the “H” level and the refresh control signal REFB is at the “H” level, and the address change detection signal ATD Is low or the refresh control signal REF B is at the same level, the refresh address R_ADD is selected.
- the mouth control circuit 173 has almost the same function as the row control circuit 13 shown in FIG. 1, and performs the same operation as the row control circuit 13 in the case of writing.
- the row control circuit 173 uses the rising edge of the address change detection signal ATD as a trigger to perform a row enable signal RE, a sense enable enable signal SE, a control signal CC, and a precharge signal for a read operation. Activate the signal PE.
- the row control circuit 173 activates the row enable signal RE for refresh operation, the sense amplifier enable signal SE, and the precharge enable signal PE with the falling edge of the address change detection signal ATD as a trigger.
- the ATD circuit 163 outputs one to the address change detection signal ATD at time t123. Generate a shot pulse.
- the row control circuit 173 uses the rising edge of the address change detection signal ATD as a trigger to enable the row enable signal RE and the sense amplifier enable.
- the row control circuit 173 generates a row enable signal RE, a sense amplifier enable signal SE, and a precharge signal PE sequentially by using the falling edge of the address change detection signal ATD as a trigger. go.
- the refresh operation is performed in the same manner as shown in “Refresh Cyclej” in FIG. 3, for example, the word line Rx—Word corresponding to the address “R1 + 1” is activated at the time !: 129. Is done.
- the write enable signal / WE is enabled from the time when the address starts to change at time t140 shown in FIG. 16 to the time t143 after the lapse of time tAWmax.
- the write enable signal ZWE falls at time t142 after time tAW from time t140.
- the ATD circuit 163 receives the address transition and the fall of the write enable signal ZWE, and generates a one-shot pulse in the address transition detection signal ATD at time t144.
- the multiplexer 165 selects the refresh address R-ADD for the refresh operation, and at time t145, sets “R 1” as the address M-ADD.
- the row control circuit 173 sequentially generates a row enable signal RE, a sense amplifier enable signal S E, and a precharge signal P E. As a result, the refresh operation is performed in the same manner as in the case indicated by "Refresh Cycle" after time t31 in FIG.
- the write data value “D in (A 1)” is supplied on the bus I / O.
- the ATD circuit 163 is added.
- the multiplexer 16.5 selects the internal address L-ADD side, and at time t148, the row address portion of "A1" is row-decoded as the address M-ADD. Output to 7.
- the row control circuit 173 sequentially generates the enable signal RE, the sense amplifier enable signal SE, the control signal CC, and the precharge signal PE. As a result, the write operation is performed in the same manner as in the case of “Write cycle” in FIG.
- the read operation can be started when the time t AWmax elapses after the address changes. For this reason, it is possible to speed up the reading as compared with the first and second embodiments, and it is possible to shorten the access time.
- the time required for the refresh operation is long, and the smaller the value of the time t AWmax in the present embodiment, the greater the effect of improving the access time.
- the standby mode is switched based on the power down control signal PowerDown supplied from outside the semiconductor memory device.
- the same standby mode switching as in the above-described embodiments is performed.
- the replacement has been realized.
- the address “0” (the lowest address) on the memory cell array 6 is a data storage area dedicated to mode switching.
- the data for setting the standby mode 2 is “F 0” h (where “h” means hexadecimal), and the data for setting the standby mode 3 is "OF" is assumed to be h. Therefore, in this embodiment, the bus width of the bus WRB is 8 bits.
- FIG. 17 is a block diagram showing the configuration of the semiconductor memory device according to the present embodiment, and the same reference numerals are given to the same components and signal names as those shown in FIG. FIG. 17 differs from FIG. 1 in that there is no pin for inputting the power-down control signal PowerDown, and the standby mode control circuit 201 is newly added.
- the refresh control circuit 204, the boost power supply 2 15 and the board voltage generator 2 16 and the reference voltage generator 217 are respectively added to the refresh control circuit 4 and the boost power supply 1 shown in FIG. 5, the substrate voltage generating circuit 16 and the reference voltage generating circuit 17 are partially different in configuration. Therefore, the details of each of these units will be described below with reference to FIGS. In these figures, the same reference numerals are given to the same components and signal names as those shown in FIG. 1 or FIG.
- the standby mode control circuit 201 generates the mode setting signals MD2 and MD3 based on the internal address L-ADD, the chip select signal ZCS, the write enable signal ZWE, and the write data on the bus WRB.
- the mode setting signal MD 2 is a signal which goes to “H” level when setting to the standby mode 2, and is supplied to the refresh control circuit 204.
- the mode setting signal MD 3 is a signal which becomes “H” level when setting to the standby mode 2 or the standby mode 3 and is supplied to the boost power supply 215, the substrate voltage generating circuit 216, and the reference voltage generating circuit 217. Is done.
- the standby mode 1 is when the mode setting signals MD 2 and MD 3 are both at the “L” level.
- FIG. 18 is a circuit diagram showing a detailed configuration of the standby mode control circuit 201.
- data WRB 0 to WRB 3 and WRB 4 to WRB 7 are bits 0 to 3 and 4 to 7 of write data supplied to the bus WRB from outside the semiconductor memory device.
- the circuit including the AND gate 221, the NOR gate 222, and the AND gate 223 outputs the "H" level only when the write data is "F0" h.
- the circuit including the NOR gate 224, the AND gate 225, and the AND gate 226 outputs the "H” level only when the write data is "0F” h.
- addresses X0B to Y7B are address values obtained by inverting the bits constituting the internal address L-ADD.
- address X0 B is the value obtained by inverting bit 0 of the q address
- address Y 7 B is the value obtained by inverting bit 7 of the column address. It is. Therefore, AND gate 228 outputs an "H” level only when all bits of internal address L-ADD detect "0" B (that is, address "0").
- the AND gate 229 outputs the write enable signal ZWE as it is as a clock only when writing data "FO” h or "0F” h to the address "0".
- the AND gate 230 outputs the write enable signal ZWE as a clock only when writing data "OF” h to the address "0".
- a circuit including the inverters 231 to 236 and the AND gate 237 captures the falling edge of the chip select signal ZCS and generates a one-shot pulse in the signal CEOS.
- the latch 238 sets the “H” level corresponding to the power supply potential supplied to the D terminal to the mode setting signal MD 2 as the Q Output from terminal.
- the latch 238 resets itself and outputs an "L" level to the mode setting signal MD2.
- the latch 239 has the same configuration, outputs an “H” level to the mode setting signal MD3 when the output of the AND gate 230 rises, and switches the mode when an on-shot pulse is generated in the signal CEOS. Outputs "L” level to setting signal MD3.
- the output of the AND gate 229 rises in synchronization with the rise of the write enable signal ZWE, the D-type latch 238 is set, and the mode setting signal MD 2 becomes "H" level.
- the outputs of the AND gates 229 and 230 rise in synchronization with the rise of the write enable signal ZWE, and both the latches 238 and 239 are set. , The mode setting signal MD2 and the mode setting signal MD3 both become "H" level.
- FIG. 17 uses the chip select signal ZC S and the mode setting signal MD 2 in place of the power down control signal Power Down to generate the refresh address R-ADD, the refresh control signals RE FA and RE Generate FB.
- FIG. 19 shows a detailed configuration of the refresh control circuit 204.
- the P-channel transistor 240 has a gate terminal, a source terminal, and a drain terminal connected to the output of the AND gate 241, the power supply potential, and the power supply pin of the refresh control circuit 4, respectively.
- the transistor 240 when the output of the AND gate 241 is at the "L” level, the transistor 240 is turned on to supply power to the refresh control circuit 4, and when the output is at the "H” level, the transistor 240 is cut off and the power is turned off. Stop supply.
- the AND gate 241 controls the transistor 240 when the semiconductor memory device is in a non-selected state (chip select signal ZCS level "H” level) and in standby mode 2 or standby mode 3 (mode setting signal MD2 is "H” level). Cut off.
- the inverter 242 generates an inverted signal of the mode setting signal MD2, and its output becomes "H” level in the standby mode 1.
- the AND gate 243 outputs the refresh address R_ADD generated by the refresh control circuit 4 as it is in the standby mode 1, while fixing the same address to "0" in the standby mode 2 or the standby mode 3.
- the AND gate 244 outputs the refresh control signal REFA generated by the refresh control circuit 4 as it is, while in the standby mode 2 or the standby mode 3, the signal is fixed at "L" level.
- Inverter 245 outputs an “L” level in standby mode 1 to invert the output of inverter 242.
- the OR gate 246 outputs the refresh control signal REFB generated by the refresh control circuit 4 in the standby mode 1 as it is, while fixing the signal to the “H” level in the standby mode 2 or the standby mode 3.
- FIG. 20 to FIG. 22 are circuit diagrams showing detailed configurations of the boost power supply 2 15, the substrate voltage generation circuit 216, and the reference voltage generation circuit 217, respectively.
- boost power supply 2 P-channel transistor 250, and gate 25
- the semiconductor memory device is not selected (the chip select signal CS is at "H” level), and the standby mode 3 (the mode setting signal MD3 is
- transistor 250 When “H” level, transistor 250 is cut off and boost power supply 1 Stop the power supply to 5, otherwise supply power to the boost power supply 15.
- the above is exactly the same for the substrate voltage generation circuit 2 16 and the reference voltage generation circuit 2 17, and the transistors 25 2 and 25 4 constituting these circuits are connected to the boost power supply 2-15.
- the gates 25 3 and 255 correspond to the AND gate 25 1 in the boost power supply 21.
- the chip select signal ZCS may fall.
- the standby mode control circuit 201 generates a one-shot pulse from the falling edge of the chip select signal / CS, resets the latches 238 and 239, and sets the mode setting signals MD2 and MD2. Set MD 3 to the same level.
- the transistor 240 is turned on to supply power to the internal refresh control circuit 4, and the refresh address R—ADD, the refresh control signal generated by the refresh control circuit 4 is generated.
- REFA and REFB are output as they are.
- the boost power supply 2 15, substrate voltage generator 2 16, and reference voltage generator 2 17 also use the internal boost power supply 15, substrate voltage generator 16, and reference voltage generator 17. Power is supplied.
- the standby mode control circuit 201 sets the mode setting signal V1D2 to the "H” level from the rising edge of the write enable signal ZWE. If the semiconductor memory device is not selected at this point or is no longer selected, the chip select signal ZCS becomes “H” level. Therefore, the refresh control circuit 204 has an internal refresh control circuit 4. Stop the power supply to. In addition, since the output becomes unstable due to the loss of power supply to the refresh control circuit 4, the refresh control circuit 204 fixes the refresh address R-- ADD to "0" and outputs the refresh control signals REFA and REFB. Fix the level to "L" level and "H” level respectively.
- the ATD circuit 3 does not generate a one-shot pulse in the address change detection signal ATD even if the internal address L—ADDi (see FIG. 2) changes. At the "L" level.
- the row control circuit 13 fixes the row enable signal RE, the sense amplifier enable signal SE, the precharge enable signal PE, and the control signal CC to the same level. Therefore, the column enable signal CE and the latch control signal LC also remain at “L” level.
- the refresh control signal REFB is fixed at “H” level and the address change detection signal ATD is fixed at “L” level, Multiplexer 5 continues to select internal address L-ADD.
- the refresh operation is interrupted, and the current consumption is reduced.
- the mode setting signal MD3 remains at the “L” level, power is supplied to the boost power supply 15, the substrate voltage generator 16, and the reference voltage generator 17 (see FIGS. 20 to 22). Continue to be.
- the standby mode control circuit 201 sets both the mode setting signal MD2 and the mode setting signal MD3 to "H" level from the leading edge of the write enable signal ZWE. Therefore, when the chip select signal ZCS becomes “H” level, the refresh control circuit 204 stops the power supply to the internal refresh control circuit 4 as in the standby mode 2. At the same time, the boost power supply 2 15, the substrate voltage generator 2 16, and the reference voltage generator 217 stop supplying power to the internal boost power supply 15, substrate voltage generator 16, and reference voltage generator 17, respectively. Let it. As a result, refresh control is interrupted in the same manner as in standby mode 2. In addition, the current of the power supply control circuit is also cut, and the current consumption is further reduced.
- the power down control signal described in the first embodiment is used.
- the refresh operation of the entire memory cell array inside the semiconductor memory device is controlled in accordance with any one of the three standby modes. For this reason, for example, even when the memory cell array 6 shown in FIG. 1 is divided into a plurality of areas (hereinafter, referred to as “memory cell areas”), the self-refresh operation in the standby state is The same standby mode is used for common control of the memory cell area.
- a certain memory cell area (memory space) needs to hold data in a standby state, but a memory in which only temporarily used data is stored.
- the cell area the memory cell area used as a buffer as described above
- information such as a homepage downloaded from the Internet needs to be temporarily stored only while the user is watching. is there.
- the standby current can be reduced accordingly.
- the standby current can be efficiently controlled according to the user's secondary application. For example, the memory cell area is allocated according to the mobile terminal system. This allows the standby current to be kept to a minimum.
- FIG. 23 is a block diagram showing a configuration of a main part of the semiconductor memory device according to the present embodiment, which realizes the present embodiment based on the configuration of FIG.
- the address buffer 1, latch 2, ATD circuit 3, refresh control circuit 4, and multiplexer 5 shown in FIG. , RZW control circuit 11, latch control circuit 12, and their related signals are omitted, but all of them are the same as those in FIG.
- FIG. 23 shows an example in which the memory cell array 6 shown in FIG. 1 is divided into two memory cell areas 6, and 62, but the number of memory cell areas may be any number.
- the memory cell area and the peripheral circuits provided for each of the memory cells corresponding to the memory cell area are referred to as “memory plates”.
- the row control circuit 3 13 generates a control signal for each memory cell area. Therefore, for example, the circuit part in the row control circuit 3 13 for generating the row enable signal RE 1, the sense enable signal SE 1, and the precharge enable signal PE 1 corresponds to the memory cell area 6. It may be included in the peripheral circuit.
- the boost power supply 15 required for the self-refresh operation, the substrate voltage generation circuit 16 and the reference voltage generation circuit 17 are collectively referred to as a “first power supply circuit”.
- the boost power supply 15 2 , the substrate voltage generation circuit 16 2, and the reference voltage generation circuit 17 2 are collectively called “second power supply circuit”.
- the row decoder 7 ⁇ ⁇ ⁇ column decoder 8 ⁇ ⁇ ⁇ sense amplifier are collectively called “second power supply circuit”.
- Reset circuit 9 [, boost power supply 15] substrate voltage generator 16, reference voltage generator 17, correspond to memory cell area 6. And remove the subscript "1" from each code. It has the same configuration as the components shown in FIG.
- the row decoder 7 is the same as the row decoder 7 shown in FIG. Also that instead of 2 "" subscript "subscript of each of these components are components provided corresponding to the memory cell area 6 2.
- IO buffer 10 as is shown in FIG. 1 force is the same, ', in this embodiment the sense amplifier via the bus WRB' is connected to both of the reset circuit 9 have 9 2.
- the column control circuit 14 is the same as that shown in FIG. 1 but in this embodiment shaped state is providing Karamuine one enable signal CE for both the column decoder 8, and a column decoder 82.
- the PowerDown control circuit 301 generates the control signals PD1 and PD2 in the standby state and supplies them to the first power supply circuit and the second power supply circuit, respectively, thereby individually controlling the power cut operation of these power supply circuits.
- each power supply circuit supplies power when the control signals PD 1 and PD 2 are set to “H” level, and each power supply circuit cuts power supply when the control signals PD 1 and PD 2 are set to “L” level. Shall be.
- the PowerDown control circuit 301 sets the control signals PD1 and PD2 to "H" level.
- a standby mode in which memory cells are self-refreshed (“with refresh”) and a standby mode in which memory cells are not self-refreshed (“without refresh”) are referred to.
- a case where two types of modes are provided will be described, but the same applies to a case where three types of standby modes are provided as in the above-described embodiments.
- the levels of the control signals PD 1 and PD 2 in the standby state are fixed.
- the configuration in which the levels of these control signals are programmable from the outside will be described in the sixth embodiment.
- the levels of the control signals may be configured to be programmable.
- the row control circuit 3 13 has substantially the same configuration as the row control circuit 13 shown in FIG. However, in this embodiment, since two memory plates are provided, the row control circuit 313 generates two control signals corresponding to each memory plate. Ie, the row control circuit 3 1 3 is supplied to Rouine one enable signal RE 1, port RE2 respectively Udekoda 7 ,, 7 2, sense amplifier I enable signal SE 1 and Purichiya - supplying Jiineburu signal PE 1 sense amplifier 'reset circuit 9, to the Sensua Npuine one enable signal SE 2 and precharge rice one enable signal PE 2 Sensuan flop - are supplied to the reset Bok circuit 9 2.
- the row control circuit 313 controls whether to generate the above two control signals in conjunction with the levels of the control signals PD1 and PD2. For example, if the PowerDown control circuit 301 outputs "L" level to the control signal P D2 in the standby state, the row control circuit 3 1 3 does not generate the control signals to be supplied to the memory cell area 6 2 side in the standby state.
- the PowerDown control circuit 301 receives the control signals PD 1 and PD2 in the standby state, respectively. Outputs "H" level and "L” level.
- the row control circuit 313 generates the low enable signal RE1, the sense amplifier enable signal SE1, and the precharge enable signal PE1 in the standby state. Then, the low enable signal RE 2, the sense amplifier enable signal SE 2, and the precharge enable signal PE 2 are not generated. Thus, only the first power supply circuit supplies the voltage, and the self-refresh is performed only for the memory cell area 6.
- the PowerDown control circuit 301 sets the control signals PD1 and PD2 to "L" level and "H” level respectively in the standby state.
- the row control circuit 313 generates only the low enable signal RE2, the sense amplifier enable signal SE2, and the precharge enable signal PE2 in the standby state. Therefore, so as to supply the second power supply circuit only force ⁇ voltage, so Self refresh is performed only for the memory cell area 6 2.
- a standby current of about 100 ⁇ A is generated when both memory cell areas are set to “with refresh”.
- the standby current can be reduced by half to 50 ⁇ A, about 1/2.
- the standby current can be made completely zero.
- FIG. 2 3 Note In Riseru area 6 I 6 2 are drawn as if they were the same capacity, these memory cell area may have a different capacities. Further, in the above description, the case of two types of standby modes has been described, but the present invention may be applied to the case of three types of standby modes as in the first to third embodiments described above.
- FIG. 24 is a block diagram showing a configuration of a main part of the semiconductor memory device according to the present embodiment, which realizes the present embodiment based on the configuration of FIG.
- the memory cell array 6 is divided into a plurality of memory cells, and a standby mode is applied to each memory cell area (memory plate). Can be set separately.
- the memory cell array 6 shown in FIG. 1 is the memory cell area 6 ⁇ 6 in FIG. Is divided into Also, in FIG. 24, the row decoder,. . , A column decoder ⁇ , and a sense amplifier reset circuit.
- the power supply circuit 350 is a power supply circuit common to the memory cell areas 6 i to 6 n , and integrates the boost power supply 15, the substrate voltage generation circuit 16, and the reference voltage generation circuit 17 shown in FIG.
- the power supply capacity is enhanced as compared with the configuration shown in FIG.
- the memory plate since the power supply circuit is shared between the memory cell areas, the memory plate includes, for example, the memory cell area 6 and its peripheral circuits, such as the row decoder 7, the column decoder 8, the sense amplifier, and the reset circuit 9. , Is composed.
- the PowerDown control circuit 351 is a circuit similar to the PowerDown control circuit 301 shown in FIG. 23, and generates control signals PD1 to PDn so as to correspond to n memory cell areas.
- the switch elements 352 352 ⁇ respectively have a memory cell area 6 ⁇ 6 according to the control signals PD 1 to PDn. It controls power supply to each memory plate corresponding to.
- the switch element 352 which is turned on when the control signal PD 1 is at the “H” level, supplies power from the power supply circuit 350 to the memory plate corresponding to the memory cell area 6, and the switch signal 352, Turns off when the signal is at the "-" level and stops power supply to the memory plate.
- the switch elements 352 2 to 352 ° are the same as the switch element 352.
- the row control circuit 353 is a circuit similar to the row control circuit 313 shown in FIG. 23, and includes a row enable signal RE1 to REn, a sense amplifier enable signal SE1 to SEn, and a precharge enable signal. It generates single signals PE1 to PEn and supplies these control signals to the corresponding memory plates.
- the program circuit 354 can optionally set the individual memory cell areas to “with refresh” or “without refresh” according to the needs and application of the user. Can be Then, the program circuit 354 sends data indicating “with refresh” or “without refresh” programmed for each memory cell area to the PowerDown control circuit 351 and the row control circuit 353.
- the following two techniques are considered as specific examples.
- a configuration according to the fourth embodiment may be adopted.
- a register for holding a standby mode set externally is provided in the program circuit 354 for each memory blade.
- the address, the chip select signal ZCS, the write enable signal WE, and the bus WRB are input to the program circuit 354.
- the memory plate to be set is specified by the upper 2 bits of the address, and the lower bits are set to a specific value (for example, all lower bits are set according to the fourth embodiment). Set to "0" B). Also, data indicating the standby mode to be set is loaded on the bus WRB. When the write enable signal ZWE falls in this state, the program circuit 354 fetches the standby mode data to be set in the memory plate specified by the upper 2 bits of the address Address from the bus WRB, and Memories Set to the register corresponding to the rate.
- the row control circuit 353 generates the row enable signal RE 1, the sense amplifier enable signal SE 1, and the precharge enable signal PE 1 so that the memory cell area 6 [ Self refresh. Further, power is had One in the memory plate corresponding to Memoriserueria 6 2-6 "which is not supplied, the row control circuit 3 5 3 Rowineburu signal, a sense amplifier I enable signal, so as not to generate precharge rice one enable signal In this way, by controlling only the memory cell area 6 to self-refresh in the standby state, the standby current can be reduced to "l / n".
- the same advantages as in the fifth embodiment can be obtained, and the standby mode can be arbitrarily set from the outside according to the needs of the user and the application.
- the power supply circuit 350 is shared between the memory plates, so that even if the number of memory plates increases, the number of power supply circuits does not need to be increased. A small-scale configuration can be provided.
- the present embodiment has been described based on the configuration of the first embodiment. The same may be applied to the second to fourth embodiments. Further, the memory cell area 6 in FIG. 2 4, ⁇ 6 [pi is ⁇ Re as if the same capacity, are, these memory cell area may have a different capacities. Further, in the above description, the case of two types of standby modes has been described, but the present invention may be applied to the case of three types of standby modes as in the first to third embodiments.
- control of the standby mode described in each of the above-described embodiments may be applied to existing semiconductor memory devices such as a conventional pseudo SRAM and a general-purpose DRAM. Therefore, the present invention is not limited to the pseudo-SRAM of the general-purpose SRAM specification described in each embodiment.
- the memory cell array 6, all the refresh operation such as a memory cell area 6 2, 6 n control within the semiconductor memory device has been your.
- the refresh operation can be controlled from outside the semiconductor memory device.
- the refresh start timing is controlled based on the refresh control signals REFA and REFB generated by the refresh control circuit 4 (see FIG. 1).
- the refresh control signal REFA when the refresh control signal REFA is set to the “H” level (time t53) and a predetermined time has elapsed (time t54), the refresh control signal REFB becomes negative one-level.
- a self-refresh is activated by generating a shot pulse.
- these refresh control signals are generated based on the output signal of the refresh timer in the refresh control circuit 4.
- the refresh timer generates its output signal by dividing the output of a ring oscillator (not shown) provided inside the semiconductor memory device.
- the timing of the refresh control signal depends on the cycle of the ring oscillator.
- the cycle of the ring oscillator can vary depending on factors such as the power supply voltage, external temperature, and manufacturing process.
- the external temperature changes every moment depending on the environment in which the semiconductor memory device is placed. For this reason, it is virtually impossible to predict in advance when self-refresh will be initiated in response to a refresh control signal. In other words, self-refreshing inside the semiconductor memory device starts asynchronously when viewed from the outside of the semiconductor memory device.
- the timing at which the address changes is asynchronous from the viewpoint of the semiconductor memory device, and the timing cannot be known in advance. . Since these two timings are asynchronous with each other, the self-refresh start timing and the change timing of the address and address occur only when a specific time relationship exists between the start timing of self-refresh and the ordinary test of the semiconductor memory device. Defects are extremely difficult to find.
- a one-shot pulse is generated in the address change detection signal ATD when the address is changed, but generating a one-shot pulse inside the semiconductor memory device may be a noise source.
- the power supply voltage may drop transiently due to the generation of the one-shot pulse.
- the pulse of the low enable signal RE generated from the refresh control signal REFB by the start of the self-refresh temporarily drops in the middle (rehazard hazard). Occurrence).
- the word line is deactivated, so that the required refresh time cannot be secured sufficiently, and the refresh becomes incomplete. Insufficient refresh time causes the problem of refreshing memory cells with incorrect data as described below. Wake up.
- the potentials of the complementary bit lines (code BL and code / BL in the figure) constituting the bit line pair are Are precharged to 1Z2 Vcc, and then the word line is activated to read out the charge held by the memory cell connected to the word line onto the bit line BL.
- Such an operation causes a small potential difference between the bit lines BL and / BL from time t220 in the figure, and this small potential difference is applied to the potential difference corresponding to the logic level of "0" / "1" by the sense amplifier (for example, the ground potential). Amplify to the power supply potential Vc c).
- This amplified potential difference is used as a potential difference for rewriting (refreshing) the memory cell. Therefore, if the refresh time is insufficient, the memory cell is rewritten with a potential difference (for example, a potential difference between times t220 and t222) where the small potential difference is not sufficiently amplified. For this reason, data "0" may be rewritten even though the memory cell data should have been "1" originally.
- noise generated by the generation of one-shot pulses may cause the following problems. That is, a predetermined time (for example, a period from time t220 to time t221 shown in FIG. 25) needs to be provided from the activation of the word line to the start of the operation of the sense amplifier. If noise due to the short pulse is applied to the bit line pair within this predetermined time, the minute potential difference changes due to the influence of noise, and the magnitude relationship between the potentials of the bit lines BL and ZBL is inverted. It is possible. In such a case, even if the sense amplifier performs an amplification operation, the memory cell cannot be refreshed with the correct data stored in the memory cell.
- a predetermined time for example, a period from time t220 to time t221 shown in FIG. 25
- the time relationship between the self-refresh start timing and the address change timing is changed according to an instruction from the outside of the semiconductor memory device (specifically, a tester device) to solve the above-mentioned problem. It verifies the existence.
- some general-purpose DRAMs perform self-refresh, but the general-purpose DRAMs do not adopt a configuration that generates a one-shot pulse signal in response to address changes. Does not occur. In that sense, the problem of verifying such a defect is unique to a semiconductor memory device of the SRAM specification using DRAM memory cells as in the present invention.
- FIG. 26 is a block diagram showing the configuration of the semiconductor memory device according to the present embodiment.
- the same reference numerals are assigned to the same signal names and components as those shown in FIG. Therefore, the difference from FIG. 1 will be described.
- a multiplexer 261, a NOR gate 262, and an inverter 263 are added to the configuration of FIG. 1, and the test mode signal MODE and refresh signal supplied from the tester device are added.
- the control signal EXR EFB is added as an input signal.
- the test mode signal MODE and the refresh control signal EXREFB are further supplied to the refresh control circuit 4 shown in FIG. 1 so that the refresh control circuit 4 having added a function based on these signals (details will be described later) is refreshed.
- the control circuit 304 is used.
- the test mode signal MODE is a test mode entry signal for shifting the semiconductor memory device from the normal operation mode to the test mode
- the refresh control signal EXREFB is for starting refresh from outside the semiconductor memory device.
- the refresh control signals REF A and REFB are supplied to the multiplexer 5 and the row control circuit 13.
- the refresh control signals REFA 'and REFB' are supplied to the multiplexer 5 and the port 5 instead of these. Supply to control circuit 13.
- the multiplexer 261 selects the refresh control signal EXREFB and outputs this as the refresh control signal REFB ', and the test mode signal MODE is "L" level.
- the refresh control signal REFB is selected and output as the refresh control signal REFB '.
- the circuit composed of the NOR gate 262 and the inverter 263 forcibly sets the refresh control signal RE FA ′ to “L” regardless of the level of the refresh control signal REF A. "Level.
- the refresh control signal REF A is output as it is as the refresh control signal REFA 'as in the first embodiment.
- the refresh. Control circuit 304 counts up the internal address counter by “1” at the rising edge of the refresh control signal EXREFB to increase the refresh address R_ADD. Update.
- the refresh request generated inside the semiconductor memory device (the rising edge of the address change detection signal ATD triggers the reset).
- Refresh and self-refresh by the refresh timer) are disabled, and external refresh control is enabled.
- refresh control signal EXREFB by supplying a negative one-shot pulse to the refresh control signal EXREFB from the outside, refresh is activated and refreshing is performed in the same manner as when a negative one-shot pulse is applied to the refresh control signal REFB.
- the address R_ADD will be updated.
- the test mode signal MODE is set to the same level, the refresh is performed by the refresh request generated inside the semiconductor memory device in exactly the same manner as in the first embodiment.
- test mode signal MODE and the refresh control signal EXREFB are used only for testing before shipment. After shipment, the test mode signal MODE is fixed to "L" level before use. When the test mode signal MODE of the refresh control signal EXREFB is set to "L" level, the operation of the semiconductor memory device is not affected. Use fixed. However, this does not apply if the pin of the refresh control signal EXREFB is also used as an existing pin such as the output enable signal 0E pin as described below.
- Unused pins may be assigned as pins for inputting the test mode signal MODE and the refresh control signal EXREFB. Unused pins are almost always found in large-capacity SRAMs, so there is almost no need to increase the number of pins just for external refresh control.
- the refresh control signal EXREFB may also be used as a signal that is not used during refreshing among the existing signals. Examples of such signal candidates include the output enable signal OE described above and the selection signals UB (Upper Byte) and LB (Lower Byte) for selecting bytes to be input / output to / from the outside (both in FIG. (Not shown).
- the refresh control signals REF A and REFB are directly input to the multiplexer 261 and the like, but a buffer may be interposed.
- FIG. 27 is a timing chart showing the timing of signals supplied from the tester device to the semiconductor memory device together with the refresh address R-ADD.
- FIG. 28 is a flowchart showing a test procedure of the semiconductor memory device performed in the tester device.
- a hold test should be performed in advance (step in Figure 28).
- the hold test itself may be performed according to the same test procedure as that performed for general-purpose DRAM. In other words, when data is written to the memory cell array 6 and read is performed after the state in which refresh is inhibited is continued for a predetermined time, the read data is read for a predetermined time (that is, refresh size) so as to match the written data.
- the refresh cycle value is determined by adjusting the memory cell with the shortest hold time.
- both the test mode signal MODE and the refresh control signal EXREFB are set to the “H” level. Since this is not performed, the state in which the refresh is prohibited can be easily realized.
- the tester device writes a test pattern in advance in the memory cell array 6 in order to verify later (specifically, in step S13) whether the refresh operation has been performed correctly (step S13). 2). Since the purpose here is to verify the normality of the refresh operation, a test pattern in which all bits are "1" (that is, data corresponding to a state where each memory cell holds a high potential) is used. Will be.
- the tester shifts the test mode signal MODE to the “H” level to shift the semiconductor memory device to the test mode (step S 3; time t 230 in FIG. 27).
- the refresh control signal EXREFB is at "L" level when the test mode signal MODE is set to "H” level, the refresh is performed immediately, so the tester device sets the test mode signal MODE to "H” level.
- the refresh control signal EXREFB is transited to "H” level.
- the refresh control signal EXREFB may be set to the “H” level before the test mode signal MODE is set to the “H” level.
- the refresh control signal REFA goes to "L" level inside the semiconductor memory device. Therefore, even if a one-shot pulse is generated in the address change detection signal ATD, the refresh is started inside the semiconductor memory device. Will disappear. Further, since the multiplexer 261 selects the refresh control signal EXREFB, the operation is not affected regardless of the state of the refresh timer in the refresh control circuit 304. Then, the refresh is performed only when a negative one-shot pulse is given to the refresh control signal EXREFB. Note that the tester continues to maintain the test mode signal MODE at "H" level during the test period. Next, the tester initializes the value of the time T to, for example, “—10 ns” (step S4).
- the time T mentioned here is a time that defines at what timing the address is to be changed with reference to the time when the refresh control signal EXREFB falls. If the time T is a negative value, it means that the address Address is changed at a point in time "_T" before the fall of the refresh control signal EXREFB. On the other hand, if the time T is a positive value, it means that the address is changed after the time T has elapsed since the fall of the refresh control signal EXREFB.
- the time between the change timing of the address Addres s and the start timing of the refresh is obtained by varying the time T within the range of “ ⁇ 10 ns” to “+1 Ons” in increments of “Ins”. We are investigating whether or not there is a problem with the relationship.
- the tester initializes the value of the refresh count R to "0" (step S5).
- the memory cell array 6 is entirely refreshed by performing a predetermined number of refreshes (normally, a number of refreshes corresponding to the number of word lines) for a value of a certain time T.
- the number of refreshes R corresponds to a counter for storing the number of refreshes performed for each value of the time T.
- the number of word lines is "512" as an example.
- the tester device changes the value of the address Address to generate a positive one-shot pulse in the address change detection signal ATD (step S6).
- the address Address before and after the change may be any value, and any bit of the address Address may be changed.
- the change pattern of the address is a pattern in which the noise is the easiest and the noise is large. For this reason, it is preferable that the change pattern of the address is a pattern in which all bits of the address are simultaneously inverted.
- the tester sets the time T initialized in step S4 (to be exact, the absolute value of the time T because the time T may be negative) to a timer (not shown) inside the tester. (Step S7). Then, the tester device waits without doing anything for this time (at this point, "10 ns") until the force elapses (step S8, "NO”). Then, “10 ns” elapses from time t 231 to time t 232 (step S 232).
- the tester device changes the refresh control signal EXREFB to “L” level to start the refresh operation (step S9).
- the tester device returns the refresh control signal EXREFB to the “H” level to terminate the refresh operation (step S10).
- the predetermined time may be the same as the time t54 to t56 when the refresh control signal REFB is at the "L” level in FIG.
- the refresh control circuit 304 changes the value of the refresh address R-ADD to "R 1 +" in preparation for the next refresh. Update to 1 ".
- the refresh address R_ADD is not updated at the timing such as the fall of the address change detection signal ATD as in the first embodiment, but the test mode signal MODE power is at the “H” level.
- the refresh control signal EXRE FB rises, the refresh address R_ADD is updated.
- the tester device increases the value of the number of refreshes R by "1" in response to the update of the refresh address R-ADD (step SI1), and then determines whether or not the refresh has been performed by the number of word lines. .
- the tester since the refresh has been performed only once (step S12 is "NO"), the tester returns to step S6 and returns to step S6 without changing the value of time T.
- the address is changed at time t235, and the refresh control signal EXREFB is changed to "" level at time t236 after 10 ns has elapsed. And the refresh operation is started for the address "R 1 + 1". After a predetermined time has elapsed, the refresh control signal EXREFB is returned to "H" level, and then the refresh address R-ADD is updated to the next address.
- the tester device verifies whether or not the refresh operation has failed due to noise caused by the address change. To this end, the tester device sequentially reads data from the memory cell array 6 and performs one-by-one matching with the test pattern written in the previous step S2 (step S13). As a result, if any one of the data does not match (Step S14 is "NG"), the chip subjected to the test is a defective product having the above-described defect, and is discarded. (Step S15).
- step S13 it is also possible to perform collation of all the memory cells in step S13 and then determine the check result in step S14.
- the chip is discarded without performing verification on the remaining memory cells (step It goes without saying that there is no problem even if it is determined as S15).
- step S14 determines whether the time T has reached a predetermined value. In this embodiment, the test is performed up to "+10 ns”. Is "+1 Ins”.
- step S17 since the time is "_9 ns" ("NO" in step S17), the tester returns to step S5 and repeats the same processing as described above. Yes (time t243 to t250).
- the difference between the operation in this case and the above-mentioned operation is that “9 ns” is required between the time when the address is changed and the time when the refresh control signal EXREFB falls (for example, at time t 243 to time t 24 to t 244).
- step S13 the memory check.
- step S14 the check result of step S14 is “OK” for all times T within the range of “_ 10 ns” to “10 10 ns”
- step S17 the result of the determination in step S17 is "YES”
- the semiconductor memory device to be tested is a normal chip (good product) that is not affected by noise due to a change in the address. Can be.
- the tester device when the value of the time T is "0", the tester device changes the address Address and simultaneously lowers the refresh control signal EXREFB. That is, in this case, the tester device omits the processes of steps S7 to S8 in FIG. 28 and performs the processes of steps S6 and S9 simultaneously.
- the tester device when the time T is a positive value, the tester device first causes the refresh control signal EXR EFB to fall, and then changes the address Address when the time T becomes longer. In other words, in this case, the processing of step S6 and the processing of step S9 in FIG. 28 are interchanged.
- the timing of the refresh control signals REFA ′ and REFB ′ is configured to be controllable from outside the semiconductor memory device, so that the timing between the refresh start timing and the normal read / write operation timing due to the address change is set.
- the time relationship is variable. Therefore, over the entire time range that can be taken as the time relationship between the two, the noise generated by the address change is reduced. It is possible to verify before the shipment that no trouble due to the influence occurs.
- the time T is changed in steps of “I ns” within the range of “—10 ns” to “+10 ns”, but this is merely an example to the extent that the time T is varied. It goes without saying that the time value of the range and the step size may be appropriately determined according to each semiconductor memory device.
- the present invention has been described on the premise of the first embodiment. However, the same applies to the case where the present invention is applied to the second to sixth embodiments. That is, in these embodiments, the connection relationship between the refresh control circuit 304 (refresh control circuit 204), the multiplexer 5, and the row control circuit 13 (row control circuits 313, 353) is the same as that of the first embodiment. Exactly the same. Therefore, exactly the same modification as that performed on the configuration of FIG. 1 may be added to the configuration of FIG. 12, FIG. 14, FIG. 17, FIG. 23 or FIG.
- the rising of the one-shot pulse generated in the address change detection signal ATD is configured to refresh from the edge, but the logic of the one-shot pulse is inverted so that the falling is from the edge. Refreshing may be performed. This is exactly the same for each signal other than the address change detection signal ATD.
- each memory cell such as the memory cell array 6 is configured by one transistor and one capacitor.
- the configuration of the memory cell is not limited to such a configuration.
- a memory cell is most preferable in terms of chip size and the like, but the use of a memory cell other than one transistor and one capacitor is not denied in the semiconductor memory device of the present invention. That is, if the DRAM memory cell has a smaller configuration than that of the general-purpose SRAM, the chip size can be reduced as compared with the general-purpose SRAM even if it does not have a one-transistor one-capacitor configuration.
- the semiconductor memory device may be, for example, in a form in which the entire circuit illustrated in FIG. 1 is mounted on a single chip.
- the whole circuit may be divided into several function blocks, and each function block may be mounted on a separate chip.
- Examples of the latter include various systems
- An integrated IC (integrated circuit) in which the control part for generating control signals and address signals and the memory cell part are mounted on separate chips (control chip and memory chip) is conceivable. That is, a configuration in which various control signals are supplied to the memory chip from a control chip provided outside the memory chip also belongs to the scope of the present invention.
- the present invention is a semiconductor memory device that operates with a general-purpose SRAM specification, has a small chip size even when the capacity is increased, and is low in power consumption and inexpensive, and refresh is performed by continuous rewriting in which normal access is affected by refresh. Providing technology to realize semiconductor memory devices that does not cause problems that cannot be performed and does not cause problems such as access delay or memory cell destruction even when addresses contain skew I do.
- the present invention also provides a control circuit that supplies a control signal address signal from outside a memory chip on which a memory cell is formed to realize the above-described semiconductor memory device together with the memory chip. Furthermore, the present invention relates to a technology for realizing a semiconductor memory device having a standby mode equivalent to that employed in general-purpose SRAMs and a unique low power consumption mode not found in existing semiconductor memory devices. I will provide a.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP00978051A EP1235228A1 (en) | 1999-12-03 | 2000-12-01 | Semiconductor storage and method for testing the same |
US10/148,430 US6751144B2 (en) | 1999-12-03 | 2000-12-01 | Semiconductor storage and method for testing the same |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11/345345 | 1999-12-03 | ||
JP34534599 | 1999-12-03 | ||
JP2000-67607 | 2000-03-10 | ||
JP2000067607 | 2000-03-10 | ||
JP2000177390 | 2000-06-13 | ||
JP2000-177390 | 2000-06-13 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2001041149A1 true WO2001041149A1 (fr) | 2001-06-07 |
Family
ID=27341181
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2000/008513 WO2001041149A1 (fr) | 1999-12-03 | 2000-12-01 | Dispositif de stockage par semi-conducteurs et methode d'essai s'y rapportant |
Country Status (6)
Country | Link |
---|---|
US (1) | US6751144B2 (ja) |
EP (1) | EP1235228A1 (ja) |
KR (1) | KR20030011064A (ja) |
CN (1) | CN100342455C (ja) |
TW (1) | TW535161B (ja) |
WO (1) | WO2001041149A1 (ja) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002373490A (ja) * | 2001-06-15 | 2002-12-26 | Mitsubishi Electric Corp | 半導体記憶装置 |
KR100496082B1 (ko) * | 2001-10-29 | 2005-06-20 | 미쓰비시덴키 가부시키가이샤 | 반도체 기억 장치 |
US6947345B2 (en) | 2001-04-02 | 2005-09-20 | Nec Electronics Corporation | Semiconductor memory device |
US7064998B2 (en) | 2002-06-25 | 2006-06-20 | Fujitsu Limited | Semiconductor memory |
JP2008117525A (ja) * | 2007-12-26 | 2008-05-22 | Nec Electronics Corp | 半導体記憶装置 |
KR100851398B1 (ko) * | 2000-11-10 | 2008-08-08 | 가부시키가이샤 히타치세이사쿠쇼 | 반도체기억장치 |
Families Citing this family (78)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4767401B2 (ja) * | 2000-10-30 | 2011-09-07 | ルネサスエレクトロニクス株式会社 | 半導体記憶装置及びその製造方法 |
JP2003030983A (ja) * | 2001-07-13 | 2003-01-31 | Mitsubishi Electric Corp | ダイナミック型半導体記憶装置 |
ITMI20021185A1 (it) * | 2002-05-31 | 2003-12-01 | St Microelectronics Srl | Dispositivo e metodo di lettura per memorie non volatili dotate di almeno un'interfaccia di comunicazione pseudo parallela |
US6879530B2 (en) * | 2002-07-18 | 2005-04-12 | Micron Technology, Inc. | Apparatus for dynamically repairing a semiconductor memory |
KR100710656B1 (ko) | 2002-09-20 | 2007-04-24 | 후지쯔 가부시끼가이샤 | 반도체 메모리 |
US6999368B2 (en) * | 2003-05-27 | 2006-02-14 | Matsushita Electric Industrial Co., Ltd. | Semiconductor memory device and semiconductor integrated circuit device |
CN100416701C (zh) * | 2003-06-13 | 2008-09-03 | 钰创科技股份有限公司 | 相容于sram界面的dram的延迟读取/储存方法和电路 |
US7583551B2 (en) | 2004-03-10 | 2009-09-01 | Micron Technology, Inc. | Power management control and controlling memory refresh operations |
US7536610B2 (en) * | 2004-03-26 | 2009-05-19 | Koninklijke Philips Electronics N.V. | Method for detecting resistive-open defects in semiconductor memories |
JP2005293785A (ja) * | 2004-04-05 | 2005-10-20 | Elpida Memory Inc | 半導体記憶装置及びそのセルフリフレッシュ制御方法 |
US7167400B2 (en) * | 2004-06-22 | 2007-01-23 | Micron Technology, Inc. | Apparatus and method for improving dynamic refresh in a memory device |
KR100641953B1 (ko) * | 2004-06-29 | 2006-11-02 | 주식회사 하이닉스반도체 | 내부신호 측정장치 및 그 방법 |
JP2006092640A (ja) * | 2004-09-24 | 2006-04-06 | Sanyo Electric Co Ltd | メモリ |
KR100655076B1 (ko) * | 2005-01-20 | 2006-12-08 | 삼성전자주식회사 | 반도체 메모리 장치의 내부 온도 데이터 출력 방법 및그에 따른 내부 온도 데이터 출력회로 |
US7768979B2 (en) * | 2005-05-18 | 2010-08-03 | Qualcomm Incorporated | Separating pilot signatures in a frequency hopping OFDM system by selecting pilot symbols at least hop away from an edge of a hop region |
US7362640B2 (en) * | 2005-12-29 | 2008-04-22 | Mosaid Technologies Incorporated | Apparatus and method for self-refreshing dynamic random access memory cells |
JP5011818B2 (ja) * | 2006-05-19 | 2012-08-29 | 富士通セミコンダクター株式会社 | 半導体記憶装置及びその試験方法 |
KR100759781B1 (ko) * | 2006-07-06 | 2007-09-20 | 삼성전자주식회사 | 반도체 메모리 장치의 입출력 센스앰프 제어회로 및 입출력센스앰프 제어방법 |
JP5034379B2 (ja) * | 2006-08-30 | 2012-09-26 | 富士通セミコンダクター株式会社 | 半導体メモリおよびシステム |
JP2008165865A (ja) * | 2006-12-27 | 2008-07-17 | Fujitsu Ltd | 半導体メモリおよび半導体メモリの動作方法 |
KR100856130B1 (ko) * | 2007-01-08 | 2008-09-03 | 삼성전자주식회사 | 동기/ 비동기 동작이 가능한 반도체 메모리 장치 및 상기반도체 메모리 장치의 데이터 입/ 출력 방법 |
JP2009289784A (ja) * | 2008-05-27 | 2009-12-10 | Nec Electronics Corp | 半導体集積回路装置 |
KR101436506B1 (ko) * | 2008-07-23 | 2014-09-02 | 삼성전자주식회사 | 메모리 장치 및 메모리 데이터 프로그래밍 방법 |
JP2012038399A (ja) * | 2010-08-11 | 2012-02-23 | Elpida Memory Inc | 半導体装置 |
KR101796116B1 (ko) | 2010-10-20 | 2017-11-10 | 삼성전자 주식회사 | 반도체 장치, 이를 포함하는 메모리 모듈, 메모리 시스템 및 그 동작방법 |
US9324398B2 (en) | 2013-02-04 | 2016-04-26 | Micron Technology, Inc. | Apparatuses and methods for targeted refreshing of memory |
US9093143B2 (en) * | 2013-03-22 | 2015-07-28 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of controlling the same |
US9047978B2 (en) * | 2013-08-26 | 2015-06-02 | Micron Technology, Inc. | Apparatuses and methods for selective row refreshes |
KR102088343B1 (ko) | 2014-02-05 | 2020-03-12 | 삼성전자주식회사 | 반도체 메모리 장치 |
JP2015219938A (ja) | 2014-05-21 | 2015-12-07 | マイクロン テクノロジー, インク. | 半導体装置 |
KR102275497B1 (ko) * | 2014-10-20 | 2021-07-09 | 삼성전자주식회사 | 전원 경로 제어기를 포함하는 시스템 온 칩 및 전자 기기 |
KR102373544B1 (ko) | 2015-11-06 | 2022-03-11 | 삼성전자주식회사 | 요청 기반의 리프레쉬를 수행하는 메모리 장치, 메모리 시스템 및 메모리 장치의 동작방법 |
KR102435026B1 (ko) * | 2015-12-15 | 2022-08-22 | 삼성전자주식회사 | 저장 장치의 동작 방법 |
WO2017130082A1 (en) | 2016-01-29 | 2017-08-03 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, electronic component, and electronic device |
CN106057247B (zh) * | 2016-02-05 | 2019-03-22 | 四川长虹电器股份有限公司 | 测试电视机dram系统信号完整性的方法 |
JP2017182854A (ja) | 2016-03-31 | 2017-10-05 | マイクロン テクノロジー, インク. | 半導体装置 |
CN106708592B (zh) * | 2017-01-25 | 2021-12-03 | 北京鸿智电通科技有限公司 | 一种微控制器以及用于微控制器的代码烧录方法 |
US10490251B2 (en) | 2017-01-30 | 2019-11-26 | Micron Technology, Inc. | Apparatuses and methods for distributing row hammer refresh events across a memory device |
TWI692691B (zh) * | 2018-01-11 | 2020-05-01 | 大陸商合肥沛睿微電子股份有限公司 | 記憶體控制裝置與記憶體控制方法 |
US10714187B2 (en) | 2018-01-11 | 2020-07-14 | Raymx Microelectronics Corp. | Memory control device for estimating time interval and method thereof |
US10580475B2 (en) | 2018-01-22 | 2020-03-03 | Micron Technology, Inc. | Apparatuses and methods for calculating row hammer refresh addresses in a semiconductor device |
CN108335720B (zh) * | 2018-02-02 | 2020-11-24 | 上海华虹宏力半导体制造有限公司 | 使用存储器测试机编写个性化数据的方法 |
US11017833B2 (en) | 2018-05-24 | 2021-05-25 | Micron Technology, Inc. | Apparatuses and methods for pure-time, self adopt sampling for row hammer refresh sampling |
US11152050B2 (en) | 2018-06-19 | 2021-10-19 | Micron Technology, Inc. | Apparatuses and methods for multiple row hammer refresh address sequences |
KR102479500B1 (ko) * | 2018-08-09 | 2022-12-20 | 에스케이하이닉스 주식회사 | 메모리 장치, 메모리 시스템 및 그 메모리 장치의 리프레시 방법 |
US10685696B2 (en) | 2018-10-31 | 2020-06-16 | Micron Technology, Inc. | Apparatuses and methods for access based refresh timing |
WO2020117686A1 (en) | 2018-12-03 | 2020-06-11 | Micron Technology, Inc. | Semiconductor device performing row hammer refresh operation |
CN111354393B (zh) | 2018-12-21 | 2023-10-20 | 美光科技公司 | 用于目标刷新操作的时序交错的设备和方法 |
US10957377B2 (en) | 2018-12-26 | 2021-03-23 | Micron Technology, Inc. | Apparatuses and methods for distributed targeted refresh operations |
US10770127B2 (en) | 2019-02-06 | 2020-09-08 | Micron Technology, Inc. | Apparatuses and methods for managing row access counts |
US11043254B2 (en) | 2019-03-19 | 2021-06-22 | Micron Technology, Inc. | Semiconductor device having cam that stores address signals |
US11227649B2 (en) | 2019-04-04 | 2022-01-18 | Micron Technology, Inc. | Apparatuses and methods for staggered timing of targeted refresh operations |
US11264096B2 (en) | 2019-05-14 | 2022-03-01 | Micron Technology, Inc. | Apparatuses, systems, and methods for a content addressable memory cell with latch and comparator circuits |
US11158364B2 (en) | 2019-05-31 | 2021-10-26 | Micron Technology, Inc. | Apparatuses and methods for tracking victim rows |
US11069393B2 (en) | 2019-06-04 | 2021-07-20 | Micron Technology, Inc. | Apparatuses and methods for controlling steal rates |
US11158373B2 (en) | 2019-06-11 | 2021-10-26 | Micron Technology, Inc. | Apparatuses, systems, and methods for determining extremum numerical values |
US11139015B2 (en) | 2019-07-01 | 2021-10-05 | Micron Technology, Inc. | Apparatuses and methods for monitoring word line accesses |
US10832792B1 (en) | 2019-07-01 | 2020-11-10 | Micron Technology, Inc. | Apparatuses and methods for adjusting victim data |
US11386946B2 (en) | 2019-07-16 | 2022-07-12 | Micron Technology, Inc. | Apparatuses and methods for tracking row accesses |
US10943636B1 (en) | 2019-08-20 | 2021-03-09 | Micron Technology, Inc. | Apparatuses and methods for analog row access tracking |
US10964378B2 (en) | 2019-08-22 | 2021-03-30 | Micron Technology, Inc. | Apparatus and method including analog accumulator for determining row access rate and target row address used for refresh operation |
US11200942B2 (en) | 2019-08-23 | 2021-12-14 | Micron Technology, Inc. | Apparatuses and methods for lossy row access counting |
US11302374B2 (en) | 2019-08-23 | 2022-04-12 | Micron Technology, Inc. | Apparatuses and methods for dynamic refresh allocation |
US11302377B2 (en) | 2019-10-16 | 2022-04-12 | Micron Technology, Inc. | Apparatuses and methods for dynamic targeted refresh steals |
KR20210119632A (ko) * | 2020-03-25 | 2021-10-06 | 에스케이하이닉스 주식회사 | 메모리 장치 및 이의 동작 방법 |
US11309010B2 (en) | 2020-08-14 | 2022-04-19 | Micron Technology, Inc. | Apparatuses, systems, and methods for memory directed access pause |
US11380382B2 (en) | 2020-08-19 | 2022-07-05 | Micron Technology, Inc. | Refresh logic circuit layout having aggressor detector circuit sampling circuit and row hammer refresh control circuit |
US11348631B2 (en) | 2020-08-19 | 2022-05-31 | Micron Technology, Inc. | Apparatuses, systems, and methods for identifying victim rows in a memory device which cannot be simultaneously refreshed |
US11222682B1 (en) | 2020-08-31 | 2022-01-11 | Micron Technology, Inc. | Apparatuses and methods for providing refresh addresses |
US11875843B2 (en) * | 2020-08-31 | 2024-01-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Systems and methods for improved data access speed |
US11557331B2 (en) | 2020-09-23 | 2023-01-17 | Micron Technology, Inc. | Apparatuses and methods for controlling refresh operations |
US11222686B1 (en) | 2020-11-12 | 2022-01-11 | Micron Technology, Inc. | Apparatuses and methods for controlling refresh timing |
US11462291B2 (en) | 2020-11-23 | 2022-10-04 | Micron Technology, Inc. | Apparatuses and methods for tracking word line accesses |
US11264079B1 (en) | 2020-12-18 | 2022-03-01 | Micron Technology, Inc. | Apparatuses and methods for row hammer based cache lockdown |
US11482275B2 (en) | 2021-01-20 | 2022-10-25 | Micron Technology, Inc. | Apparatuses and methods for dynamically allocated aggressor detection |
US11600314B2 (en) | 2021-03-15 | 2023-03-07 | Micron Technology, Inc. | Apparatuses and methods for sketch circuits for refresh binning |
US11664063B2 (en) | 2021-08-12 | 2023-05-30 | Micron Technology, Inc. | Apparatuses and methods for countering memory attacks |
US11688451B2 (en) | 2021-11-29 | 2023-06-27 | Micron Technology, Inc. | Apparatuses, systems, and methods for main sketch and slim sketch circuit for row address tracking |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0273652A2 (en) * | 1986-12-19 | 1988-07-06 | Fujitsu Limited | Pseudo-static memory device having internal self-refresh circuit |
JPH11213658A (ja) * | 1998-01-26 | 1999-08-06 | Toshiba Microelectronics Corp | システムlsi |
JPH11232876A (ja) * | 1997-12-11 | 1999-08-27 | Nec Corp | 半導体記憶装置およびその制御回路ならびに制御方法 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS615495A (ja) | 1984-05-31 | 1986-01-11 | Toshiba Corp | 半導体記憶装置 |
JPS62188096A (ja) | 1986-02-13 | 1987-08-17 | Toshiba Corp | 半導体記憶装置のリフレツシユ動作タイミング制御回路 |
JPH04243087A (ja) | 1991-01-18 | 1992-08-31 | Matsushita Electric Ind Co Ltd | ランダムアクセスメモリーのリフレッシュ装置及びそれを用いたコンピューター装置 |
JP2863042B2 (ja) | 1992-07-17 | 1999-03-03 | シャープ株式会社 | ダイナミック型半導体記憶装置 |
JPH10144071A (ja) * | 1996-11-01 | 1998-05-29 | Oki Electric Ind Co Ltd | 半導体記憶装置 |
JPH1153235A (ja) * | 1997-08-08 | 1999-02-26 | Toshiba Corp | ディスク記憶装置のデータ更新方法、ならびにディスク記憶制御システム |
JPH1166843A (ja) * | 1997-08-08 | 1999-03-09 | Mitsubishi Electric Corp | 半導体記憶装置 |
US6028804A (en) * | 1998-03-09 | 2000-02-22 | Monolithic System Technology, Inc. | Method and apparatus for 1-T SRAM compatible memory |
-
2000
- 2000-11-29 TW TW089125300A patent/TW535161B/zh not_active IP Right Cessation
- 2000-12-01 CN CNB008164479A patent/CN100342455C/zh not_active Expired - Fee Related
- 2000-12-01 US US10/148,430 patent/US6751144B2/en not_active Expired - Lifetime
- 2000-12-01 WO PCT/JP2000/008513 patent/WO2001041149A1/ja not_active Application Discontinuation
- 2000-12-01 EP EP00978051A patent/EP1235228A1/en not_active Withdrawn
- 2000-12-01 KR KR1020027007008A patent/KR20030011064A/ko not_active Application Discontinuation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0273652A2 (en) * | 1986-12-19 | 1988-07-06 | Fujitsu Limited | Pseudo-static memory device having internal self-refresh circuit |
JPH11232876A (ja) * | 1997-12-11 | 1999-08-27 | Nec Corp | 半導体記憶装置およびその制御回路ならびに制御方法 |
JPH11213658A (ja) * | 1998-01-26 | 1999-08-06 | Toshiba Microelectronics Corp | システムlsi |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100851398B1 (ko) * | 2000-11-10 | 2008-08-08 | 가부시키가이샤 히타치세이사쿠쇼 | 반도체기억장치 |
US6947345B2 (en) | 2001-04-02 | 2005-09-20 | Nec Electronics Corporation | Semiconductor memory device |
JP2002373490A (ja) * | 2001-06-15 | 2002-12-26 | Mitsubishi Electric Corp | 半導体記憶装置 |
KR100496082B1 (ko) * | 2001-10-29 | 2005-06-20 | 미쓰비시덴키 가부시키가이샤 | 반도체 기억 장치 |
US7064998B2 (en) | 2002-06-25 | 2006-06-20 | Fujitsu Limited | Semiconductor memory |
JP2008117525A (ja) * | 2007-12-26 | 2008-05-22 | Nec Electronics Corp | 半導体記憶装置 |
Also Published As
Publication number | Publication date |
---|---|
CN100342455C (zh) | 2007-10-10 |
US6751144B2 (en) | 2004-06-15 |
KR20030011064A (ko) | 2003-02-06 |
TW535161B (en) | 2003-06-01 |
CN1402873A (zh) | 2003-03-12 |
US20020181301A1 (en) | 2002-12-05 |
EP1235228A1 (en) | 2002-08-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2001041149A1 (fr) | Dispositif de stockage par semi-conducteurs et methode d'essai s'y rapportant | |
WO2001078079A1 (fr) | Dispositif memoire a semi-conducteur | |
US7894289B2 (en) | Memory system and method using partial ECC to achieve low power refresh and fast access to data | |
US7710809B2 (en) | Self refresh operation of semiconductor memory device | |
US7301842B2 (en) | Synchronous pseudo static random access memory | |
US7006401B2 (en) | Semiconductor storage device and refresh control method thereof | |
JP4022392B2 (ja) | 半導体記憶装置およびそのテスト方法並びにテスト回路 | |
JP4139734B2 (ja) | 擬似スタティックメモリ装置および電子機器 | |
KR100655288B1 (ko) | 셀프-리프레쉬 동작을 제어하는 로직 엠베디드 메모리 및그것을 포함하는 메모리 시스템 | |
KR20030071783A (ko) | 반도체 기억 장치 및 리프레시 제어 회로 | |
JP3367519B2 (ja) | 半導体記憶装置及びそのテスト方法 | |
KR20170098540A (ko) | 리프레쉬 제어 장치 | |
JP3834274B2 (ja) | 半導体記憶装置及びそのテスト方法 | |
JP3747920B2 (ja) | 半導体メモリ装置および電子機器 | |
JP4455433B2 (ja) | 半導体記憶装置 | |
JP2004342223A (ja) | 半導体メモリ装置および電子機器 | |
US20080080284A1 (en) | Method and apparatus for refreshing memory cells of a memory | |
JP3765306B2 (ja) | 半導体メモリ装置および電子機器 | |
US20060056263A1 (en) | Semiconductor memory device and electronic apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): CN KR US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 008164479 Country of ref document: CN Ref document number: 10148430 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020027007008 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2000978051 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2000978051 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020027007008 Country of ref document: KR |
|
WWR | Wipo information: refused in national office |
Ref document number: 1020027007008 Country of ref document: KR |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2000978051 Country of ref document: EP |