WO2007013174A1 - 抵抗記憶素子及び不揮発性半導体記憶装置 - Google Patents
抵抗記憶素子及び不揮発性半導体記憶装置 Download PDFInfo
- Publication number
- WO2007013174A1 WO2007013174A1 PCT/JP2005/013970 JP2005013970W WO2007013174A1 WO 2007013174 A1 WO2007013174 A1 WO 2007013174A1 JP 2005013970 W JP2005013970 W JP 2005013970W WO 2007013174 A1 WO2007013174 A1 WO 2007013174A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- resistance
- resistance memory
- memory element
- layer
- state
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 55
- 238000003860 storage Methods 0.000 title abstract description 9
- 239000000463 material Substances 0.000 claims description 75
- 230000008859 change Effects 0.000 claims description 12
- 239000011232 storage material Substances 0.000 abstract description 4
- 230000010354 integration Effects 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 76
- 239000011229 interlayer Substances 0.000 description 21
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 18
- 238000000034 method Methods 0.000 description 16
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 10
- 229910052760 oxygen Inorganic materials 0.000 description 10
- 239000001301 oxygen Substances 0.000 description 10
- 229910052710 silicon Inorganic materials 0.000 description 10
- 239000010703 silicon Substances 0.000 description 10
- 239000000758 substrate Substances 0.000 description 10
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 9
- 230000007423 decrease Effects 0.000 description 8
- 229910052697 platinum Inorganic materials 0.000 description 8
- 230000008569 process Effects 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 7
- 230000000694 effects Effects 0.000 description 7
- 238000007254 oxidation reaction Methods 0.000 description 7
- 229910052814 silicon oxide Inorganic materials 0.000 description 7
- 238000004519 manufacturing process Methods 0.000 description 6
- 238000010586 diagram Methods 0.000 description 5
- 238000001312 dry etching Methods 0.000 description 5
- 238000002955 isolation Methods 0.000 description 5
- 238000000206 photolithography Methods 0.000 description 5
- 230000003247 decreasing effect Effects 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 239000002253 acid Substances 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- 229910052723 transition metal Inorganic materials 0.000 description 3
- 150000003624 transition metals Chemical class 0.000 description 3
- 230000009471 action Effects 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 239000011651 chromium Substances 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 230000000704 physical effect Effects 0.000 description 2
- 230000001737 promoting effect Effects 0.000 description 2
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical compound [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- 229910002367 SrTiO Inorganic materials 0.000 description 1
- 238000005299 abrasion Methods 0.000 description 1
- 230000002378 acidificating effect Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 229910052804 chromium Inorganic materials 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 229910052741 iridium Inorganic materials 0.000 description 1
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 238000002488 metal-organic chemical vapour deposition Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- -1 oxygen ions Chemical class 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0007—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising metal oxide memory material, e.g. perovskites
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/24—Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/30—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/021—Formation of switching materials, e.g. deposition of layers
- H10N70/026—Formation of switching materials, e.g. deposition of layers by physical vapor deposition, e.g. sputtering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/063—Shaping switching materials by etching of pre-deposited switching material layers, e.g. lithography
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/066—Shaping switching materials by filling of openings, e.g. damascene method
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
- G11C2013/0083—Write to perform initialising, forming process, electro forming or conditioning
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0021—Auxiliary circuits
- G11C13/0069—Writing or programming circuits or methods
- G11C2013/009—Write using potential difference applied between cell electrodes
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/30—Resistive cell, memory material aspects
- G11C2213/32—Material having simple binary metal oxide structure
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/50—Resistive cell structure aspects
- G11C2213/56—Structure including two electrodes, a memory active layer and a so called passive or source or reservoir layer which is NOT an electrode, wherein the passive or source or reservoir layer is a source of ions which migrate afterwards in the memory active layer to be only trapped there, to form conductive filaments there or to react with the material of the memory active layer in redox way
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/79—Array wherein the access device being a transistor
Definitions
- the present invention relates to a resistance memory element and a nonvolatile semiconductor memory device, and more particularly to a resistance memory element that stores a plurality of resistance states having different resistance values and a nonvolatile semiconductor memory device using the same.
- RRAM Resistance Random Access Memory
- the RRAM uses a resistance memory element that has a plurality of resistance states with different resistance values and changes its resistance state by applying an electrical stimulus from the outside. It is used as a memory element by associating it with information “0” and “1”.
- High potential such as high speed, large capacity, low power consumption, etc., is expected for its future.
- a resistance memory element is formed by sandwiching a resistance memory material whose resistance state is changed by application of a voltage between a pair of electrodes.
- a resistance memory material an oxide material containing a transition metal is known.
- Non-volatile semiconductor memory devices using resistance memory elements are described in, for example, Patent Documents 1 to 2 and Non-Patent Documents 1 to 3.
- Patent Document 1 Japanese Patent Publication No. 11 510317
- Patent Document 2 U.S. Patent No. 6872963
- Non-Patent Document 1 A. Beck et al., Appl. Phys. Lett. Vol. 77, p. 139 (2001)
- Non-Patent Document 2 W. W. Zhuang et al, Tech. Digest IEDM 2002, p.193
- Non-Patent Document 3 1. G. Baek et al "Tech. Digest IEDM 2004, p.587
- a high resistance state to a low resistance state are used.
- One of the problems in performing such a write operation is that the current required for the set operation and the reset operation, particularly the peak current during the reset operation is large. This problem tends to be seen particularly in unipolar resistive memory materials, most of which require a reset current on the order of several mA.
- a large current value during a write operation means that the power consumption is large. Further, in order to drive a large current, it is necessary to increase the size of the peripheral element. For this reason, in order to construct a highly integrated and low power consumption nonvolatile semiconductor memory device using the resistance memory element, it is desired to reduce the current value during the write operation of the resistance memory element.
- An object of the present invention is to use a resistance memory element that can reduce a current required for a write operation and a resistance memory element that stores a plurality of resistance states having different resistance values. It is intended to provide a highly integrated and low power consumption nonvolatile semiconductor memory device.
- a resistance memory element that stores a high resistance state and a low resistance state and switches between the high resistance state and the low resistance state by application of a voltage.
- a first layer made of a first resistance memory material and a second layer made of a second resistance memory material different from the first resistance memory material.
- a resistance memory element having a resistance memory layer.
- a first electrode, a first layer formed on the first electrode and made of a first resistance memory material, and the first resistor A resistance memory layer having a second layer made of a second resistance memory material different from the memory material, and a second electrode formed on the resistance memory layer, and a high resistance state and a low resistance state And a resistance memory element that switches between the high resistance state and the low resistance state by application of a voltage, a nonvolatile semiconductor memory device is provided.
- a high resistance state and a low resistance state are memorized, and a high resistance is obtained by applying a voltage.
- the resistance memory layer that constitutes the resistance memory element has a laminated structure made of different materials, so that the current value during the write operation can be greatly reduced. Can do.
- a highly integrated and low power consumption nonvolatile semiconductor memory device can be configured.
- FIG. 1 is a graph showing the current-voltage characteristics of a resistance memory element using a bipolar resistance memory material.
- FIG. 2 is a graph showing current-voltage characteristics of a resistance memory element using a unipolar resistance memory material.
- FIG. 3 is a graph of current-voltage characteristics illustrating the forming process of the resistance memory element.
- FIG. 4 A graph showing current-voltage characteristics of various resistance memory elements with different resistance memory layers.
- FIG. 5 is a plan view showing the structure of the nonvolatile semiconductor memory device according to the first embodiment of the present invention.
- FIG. 6 is a schematic sectional view showing the structure of the nonvolatile semiconductor memory device according to the first embodiment of the present invention.
- FIG. 7 is a circuit diagram (part 1) showing the structure of the nonvolatile semiconductor memory device according to the first embodiment of the invention.
- FIG. 8 is a circuit diagram (part 2) showing the structure of the nonvolatile semiconductor memory device according to the first embodiment of the present invention.
- FIG. 9 is a sectional view (No. 1) showing the method for manufacturing the nonvolatile semiconductor memory device according to the first embodiment of the invention.
- FIG. 10 is a sectional view (No. 2) showing the method for manufacturing the nonvolatile semiconductor memory device according to the first embodiment of the present invention.
- FIG. 11 is a sectional view (No. 3) showing the method for manufacturing the nonvolatile semiconductor memory device according to the first embodiment of the present invention.
- FIG. 12 is a schematic sectional view showing the structure of a nonvolatile semiconductor memory device according to a second embodiment of the present invention.
- a resistance memory element and a nonvolatile semiconductor memory device according to a first embodiment of the present invention will be described with reference to FIGS.
- Fig. 1 is a graph showing the current-voltage characteristics of a resistance memory element using a bipolar resistance memory material.
- Fig. 2 is a graph showing the current-voltage characteristics of a resistance memory element using a unipolar resistance memory material.
- 3 is a graph of current-voltage characteristics explaining the forming process of the resistance memory element,
- FIG. 4 is a graph showing current-voltage characteristics of various resistance memory elements with different resistance memory layers, and
- FIG. 5 is a nonvolatile semiconductor memory according to the present embodiment.
- Plan view showing the structure of the device Fig. 6 Is a schematic cross-sectional view illustrating the structure of the nonvolatile semiconductor memory device according to the present embodiment,
- FIGS. 7 and 8 are circuit diagrams illustrating the structure of the nonvolatile semiconductor memory device according to the present embodiment, and
- FIGS. 9 to 11 are according to the present embodiment. It is process sectional drawing which shows the manufacturing method of a non-volatile semiconductor memory device.
- the resistance memory element has a resistance memory material sandwiched between a pair of electrodes.
- Most of the resistance memory materials are oxide materials containing transition metals, and can be roughly classified into two types based on the difference in electrical characteristics.
- SrTiO doped with a small amount of impurities such as chromium (Cr) Or SrZrO, or Colossal Magneto- Resistance (CMR)
- Examples include Pr Ca MnO and La Ca MnO.
- a bipolar resistance memory material such a resistance memory material that requires voltages having different polarities for rewriting the resistance state.
- the other is a material that requires a voltage of the same polarity in order to change the resistance value between a high resistance state and a low resistance state.
- a single transition metal such as NiO or TiO Applicable to acidic substances.
- a resistance memory material that requires a voltage having the same polarity to rewrite the resistance state is referred to as a unipolar resistance memory material.
- FIG. 1 is a graph showing the current-voltage characteristics of a resistance memory element using a bipolar resistance memory material, and is described in Non-Patent Document 1. This graph shows the case of using Cr-doped SrZrO, which is a typical bipolar resistance memory material.
- the resistance memory element In the initial state, the resistance memory element is considered to be in a high resistance state.
- Each resistance state is stable in a range of about ⁇ 0.5 V and is maintained even when the power is turned off. That is, in the high resistance state, if the applied voltage is lower than the absolute value of the voltage at point A, the current-voltage characteristics change linearly along the curves a and d, and the high resistance state is maintained. Similarly, in the low resistance state, if the applied voltage is lower than the absolute value of the voltage at point C, the current-voltage characteristics change linearly along curves b and c, and the low resistance state is maintained. .
- the resistance memory element using the bipolar resistance memory material applies voltages having different polarities in order to change the resistance state between the high resistance state and the low resistance state. .
- FIG. 2 is a graph showing the current-voltage characteristics of a resistance memory element using a unipolar resistance memory material. This graph shows the case of using TiO, which is a typical unipolar resistive memory material.
- the resistance memory element In the initial state, the resistance memory element is considered to be in a high resistance state.
- the current changes along the curve a in the direction of the arrow, and its absolute value gradually increases.
- the resistance memory element switches (sets) the high resistance state force to the low resistance state.
- the absolute value of the current increases abruptly, and the point A force also changes to point B in the current-voltage characteristics.
- the current value at point B is constant at about 20 mA. This is because a current limit is applied to prevent the element from being destroyed due to the increase in current.
- Each resistance state is stable below a voltage required for setting and resetting. That is, in FIG. 2, both states are stable at about 1. OV or less, and are maintained even when the power is turned off. That is, in the high resistance state, if the applied voltage is lower than the voltage at point A, the current-voltage characteristics change linearly along curve a, and the high resistance state is maintained. Similarly, in the low resistance state, if the applied voltage is lower than the voltage at point C, the current-voltage characteristics change along curve c, and the low resistance state is maintained.
- the resistance memory element using the unipolar resistance memory material applies a voltage having the same polarity in order to change the resistance state between the high resistance state and the low resistance state.
- FIG. 3 is a current-voltage characteristic illustrating the forming process of the resistance memory element using the same unipolar resistance memory material as in FIG.
- V is very high. This withstand voltage is extremely high compared to the voltage required for setting and resetting. In the initial state, there is no change in resistance state such as set or reset. [0038] When a voltage higher than this withstand voltage is applied in the initial state, as shown in FIG. 3, the value of the current flowing through the element increases rapidly, that is, the resistance memory element is formed. By performing such forming, the resistance memory element exhibits current-voltage characteristics as shown in FIG. 2, and can change reversibly between a low resistance state and a high resistance state. Once the forming is performed, the resistance memory element does not return to the initial state.
- the resistance memory element in the initial state before forming has a high resistance value and may be confused with the high resistance state after forming. Therefore, in this specification, the high resistance state represents the high resistance state of the resistance memory element after forming, and the low resistance state represents the low resistance state of the resistance memory element after forming.
- the term “state” represents the state of the resistance memory element before forming.
- a resistance memory element using a unipolar resistance memory material tends to have a larger reset current than a resistance memory element using a bipolar resistance memory material.
- a large current value during the write operation means that the power consumption is large. Further, in order to drive a large current, it is necessary to increase the size of the peripheral element. For this reason, in order to configure a highly integrated and low power consumption nonvolatile semiconductor memory device using the resistance memory element, it is necessary to reduce the current value during the write operation of the resistance memory element.
- FIG. 4 shows the current-voltage characteristics of the resistance memory element when various unipolar resistance memory materials are used.
- the dotted line indicates a resistance memory element using 60 nm thick Ti 2 O as a resistance memory material
- the alternate long and short dash line indicates a resistance memory element using 60 nm thick Ni O as a resistance memory material
- the solid line indicates a resistance memory element. This is the case of a resistance memory element using a laminated film of 60 nm thick TiO and 60 nm thick NiO as the material.
- the upper electrode and the lower electrode sandwiching the resistance storage material are both platinum (Pt) electrodes. each The current limit value in the sample was measured with respect to a plurality of samples prepared under the same conditions, and was defined based on the minimum value at which most elements could be switched.
- the current value required for setting (the setting value of the limiting current) is approximately 36 mA, and the peak current at reset is approximately 64 mA.
- the current value required for setting is about 25 mA, and the peak current at reset is about 27 mA.
- the current value required for setting can be reduced to approximately 10 mA, and the peak current at reset can be reduced to approximately 12 mA.
- both the peak current at the time of reset and the current at the time of setting can be reduced.
- the sample used for the measurement in FIG. 4 is a laminated film of TiO and NiO, whereas the resistance memory element using TiO and the resistance memory element using NiO have a thickness of 60 nm.
- the thickness of the resistance memory material is 120 nm, and the film thickness is increasing.
- the above-described decrease in resistance value seen in a resistance memory element using a laminated film of TiO and NiO is not due to a simple increase in resistance due to an increase in the thickness of the resistance memory layer.
- each of these peak current values is larger than the reset peak current (about 12 mA) in the resistance memory element using the laminated film of TiO and NiO.
- the effect of reducing the write current in a resistance memory element having a resistance memory layer having a laminated structure is a unique effect that cannot be obtained in a resistance memory element including a resistance memory layer having a single layer structure.
- the formation of the resistance memory layer in a stacked structure is considered to mainly increase the acid-acid reaction in the reset operation.
- the effect of increasing the oxidation reaction is because at least one of the resistance memory layers acts as a layer (oxygen supply layer) that supplies oxygen to other layers to increase the oxidation reaction.
- the oxygen supply layer in the resistance memory layer By providing the oxygen supply layer in the resistance memory layer, the oxidation reaction in the current path in the resistance memory layer is increased, and the reset operation can be performed with a smaller current.
- the TiO layer mainly plays a role as an oxygen supply layer that enhances the oxidation reaction in the NiO layer!
- the inventors of the present application have examined not only a laminated film of TiO and NiO but also a laminated film of ZrO and NiO. In this case, the same write current reduction effect could be obtained. .
- the ZrO layer is considered to play a role as an oxygen supply layer that mainly enhances the oxidation reaction in the NiO layer.
- ZrO is a substance with ionic conductivity, and this feature increases the supply of oxygen ions to the NiO layer. It is thought that there is.
- Examples of the resistance memory material include TiO, NiO, YO, CeO, MgO, ZnO, WO, NbO, TaO, CrO, MnO, AlO, VO, CuO, and SiO.
- the resistance memory layer may have not only a two-layer structure but also a laminated structure of three or more layers.
- an element isolation film 22 for defining an element region is formed on the silicon substrate 20.
- a cell selection transistor having a gate electrode 24 and source / drain regions 26 and 28 is formed in the element region of the silicon substrate 20.
- the gate electrode 24 also functions as a word line WL that commonly connects the gate electrodes 24 of the cell selection transistors adjacent in the column direction (vertical direction in the drawing).
- a contact plug 32 electrically connected to the source / drain region 26 and a contact plug 34 electrically connected to the source Z drain region 28 are provided on the silicon substrate 20 on which the cell selection transistor is formed.
- An interlayer insulating film 30 in which and are embedded is formed.
- a source line 36 electrically connected to the source / drain region 26 via the contact plug 32 and a contact plug 34 are provided on the interlayer insulating film 30 in which the contact plugs 32 and 34 are embedded.
- a resistance memory element 54 electrically connected to the source Z drain region 28 is formed on the interlayer insulating film 30 in which the contact plugs 32 and 34 are embedded.
- the resistance memory element 54 includes a lower electrode 38 connected to the contact plug 34, a resistance memory layer 48 made of TiO formed on the lower electrode 38, and a resistance memory layer 48. It has a resistance memory layer 50 made of NiO formed thereon and an upper electrode 52 formed on the resistance memory layer 50.
- interlayer insulating films 40 and 56 in which contact plugs 58 electrically connected to the resistance memory element 54 are embedded are formed. Has been.
- Contact plugs 58 are embedded, and on the interlayer insulating film 56, the contact plugs 58 are interposed.
- a bit line 60 electrically connected to the upper electrode 52 of the resistance memory element 54 is formed.
- the nonvolatile semiconductor memory device has a stacked structure in which the resistance memory element 54 is formed by stacking the resistance memory layer 48 made of TiO and the resistance memory layer 50 made of NiO. It has the main feature in doing. By configuring the resistive memory layer with a laminated structure of TiO and NiO, the current value during the write operation can be greatly reduced. Thereby, a highly integrated and low power consumption nonvolatile semiconductor memory device can be configured.
- the memory cell 10 of the nonvolatile semiconductor memory device according to the present embodiment shown in FIGS. 5 and 6 includes a resistance memory element 12 and a cell selection transistor 14.
- the resistance memory element 12 has one end connected to the bit line BL and the other end connected to the drain terminal of the cell selection transistor 14.
- the source terminal of the cell selection transistor 14 is connected to the source line SL, and the gate terminal is connected to the word line WL.
- FIG. 8 is a circuit diagram showing an example of a memory cell array in which the memory cells 10 shown in FIG. 7 are arranged in a matrix. A plurality of memory cells are formed adjacent to each other in the force column direction (vertical direction in the drawing) and the row direction (horizontal direction in the drawing).
- One source line SL is provided for every two word lines WL. .
- a plurality of bit lines BL 1, BL 2, BL 3, BL 4 ′ are arranged in the row direction (horizontal direction in the drawing), and constitute a common signal line for the memory cells 10 arranged in the row direction.
- the rewriting operation to the high resistance state force low resistance state that is, the set operation will be described. It is assumed that the memory cell 10 to be rewritten is a memory cell 10 connected to the word line WL1 and the bit line BL1.
- a predetermined voltage is applied to the word line WL1, and the cell selection transistor 14 is turned on.
- the source line SL1 is connected to a reference potential, for example, OV that is a ground potential.
- a bias voltage equal to or slightly larger than the voltage required for setting the resistance memory element 12 is applied to the bit line BL1.
- a bias voltage of about 1.5 V is applied, for example.
- the resistance value R of the resistance memory element 12 is the channel resistance R of the cell selection transistor.
- the resistance memory element 12 changes from the high resistance state to the low resistance state.
- the memory cell 10 to be rewritten is a memory cell 10 connected to the word line WL1 and the bit line BL1.
- a predetermined voltage is applied to the word line WL1, and the cell selection transistor 14 is turned on.
- the source line SL1 is connected to a reference potential, for example, OV that is a ground potential.
- a bias voltage equal to or slightly larger than the voltage required to reset the resistance memory element 12 is applied to the bit line BL1.
- a bias voltage of about 0.8 V is applied, for example.
- the channel resistance R of the cell selection transistor 14 is equal to the resistance of the resistance memory element 12.
- the resistance memory element 12 changes from the low resistance state to the high resistance state. To do.
- the bias voltage applied to the bit line BL must be smaller than the voltage required for setting.
- the channel resistance R of the cell selection transistor 14 is stored in the resistance memory.
- the gate voltages of these transistors are set to be sufficiently smaller than the resistance value R of element 12.
- the word line WL and the source line SL are arranged in the column direction, and are connected to one word line (for example, WL1).
- the memory cell 10 is connected to the same source line SL (for example, SL1). Therefore, if a plurality of bit lines BL (for example, BL1 to BL4) are simultaneously driven in the reset operation, a plurality of memory cells 10 connected to the selected word line (for example, WL1) can be collectively reset.
- the reading method of the nonvolatile semiconductor memory device according to the present embodiment shown in FIG. 8 will be described. It is assumed that the memory cell 10 to be read is a memory cell 10 connected to the word line WL1 and the bit line BL1.
- a predetermined voltage is applied to the word line WL1, and the cell selection transistor 14 is turned on.
- the source line SL1 is connected to a reference potential, for example, OV that is a ground potential.
- a predetermined bias voltage is applied to the bit line BL1.
- This bias voltage is set such that no set or reset is caused by the applied voltage when the resistance memory element 12 is in any resistance state.
- an element isolation film 22 that defines an element region is formed by using an inner surface of the silicon substrate 20, for example, an STI (Shallow Trench Isolation) method.
- STI Shallow Trench Isolation
- a cell selection transistor having a gate electrode 24 and source Z drain regions 26 and 28 is formed on the element region of the silicon substrate 20 in the same manner as in a normal MOS transistor manufacturing method (FIG. a)).
- a silicon oxide film is deposited on the silicon substrate 20 on which the cell selection transistor is formed by, for example, a CVD method to form an interlayer insulating film 30 made of the silicon oxide film.
- contact holes reaching the source Z drain regions 26 and 28 are formed in the interlayer insulating film 30 by photolithography and dry etching.
- a platinum (Pt) film is deposited on the interlayer insulating film 30 in which the contact plugs 32 and 34 are embedded by, eg, CVD.
- the platinum film is patterned by photolithography and dry etching, and the source line 3 electrically connected to the source / drain region 26 via the contact plug 32 is obtained.
- a silicon oxide film is deposited by the VD method.
- the silicon oxide film is polished and flattened by CMP, for example, until the surfaces of the source line 36 and the lower electrode 38 are exposed, and the interlayer insulating film 40 made of the silicon oxide film is formed. (Fig. 10 (a)).
- a 60 nm-thick TiO film 42 and a 60 nm-thickness NiO film 44 are deposited on the entire surface by laser abrasion, sol-gel, sputtering, MOCVD, or the like.
- a platinum film 46 is deposited on the ⁇ film 44 by, eg, CVD (FIG. 10B).
- the platinum film 46, the NiO film 44, and the TiO film 42 are patterned by photolithography and dry etching, and the resistance memory layer 48 made of the TiO film 42, the resistance memory layer 50 made of the NiO film 44, An upper electrode 52 made of a platinum film 46 is formed.
- the resistance memory element 54 including the lower electrode 38, the resistance memory layers 48 and 50, and the upper electrode 52 is formed (FIG. 10C).
- the surface is flattened by, eg, CMP, to form an interlayer insulating film 56 made of the silicon oxide film.
- a contact hole reaching the upper electrode 52 of the resistance memory element 54 is formed in the interlayer insulating film 56 by photolithography and dry etching.
- the conductive film is patterned by photolithography and dry etching, and connected to the resistance memory element 54 via the contact plug 58.
- the formed bit line 60 is formed (FIG. 11 (b)).
- the resistance memory element that stores the high resistance state and the low resistance state and switches between the high resistance state and the low resistance state by applying a voltage
- the resistance memory element Since the resistance memory layer constituting the layer structure is made of a different resistance memory material, the current value during the write operation can be greatly reduced.
- a highly integrated and low power consumption nonvolatile semiconductor memory device can be configured.
- a resistance memory element and a nonvolatile semiconductor memory device according to a second embodiment of the present invention will be described with reference to FIG.
- FIG. 12 is a schematic cross-sectional view showing the structure of the nonvolatile semiconductor memory device according to the present embodiment.
- the structure of the nonvolatile semiconductor memory device according to the present embodiment will be explained with reference to FIG.
- the planar structure and circuit diagram of the nonvolatile semiconductor memory device according to the present embodiment are the same as those of the nonvolatile semiconductor memory device according to the first embodiment.
- An element isolation film 22 that defines an element region is formed on the silicon substrate 20.
- a cell selection transistor having a gate electrode 24 and source Z drain regions 26 and 28 is formed in the element region of the silicon substrate 20.
- a contact plug 32 electrically connected to the source Z drain region 26 and a contact plug 34 electrically connected to the source Z drain region 28 are provided.
- An interlayer insulating film 30 in which and are embedded is formed.
- a source line 36 electrically connected to the source / drain region 26 via the contact plug 32 and a contact plug 34 are provided on the interlayer insulating film 30 in which the contact plugs 32 and 34 are embedded.
- a resistance memory element 54 electrically connected to the source Z drain region 28 is formed on the interlayer insulating film 30 in which the contact plugs 32 and 34 are embedded.
- the resistance memory element 54 includes a lower electrode 38, a resistance memory layer 62 made of a mixed layer of TiO and Ni 2 O, and an upper electrode 52.
- interlayer insulating films 40 and 56 in which contact plugs 58 electrically connected to the resistance memory element 54 are embedded are formed. Has been.
- a bit line 60 electrically connected to the upper electrode 52 of the resistance memory element 54 via the contact plug 58 is formed on the interlayer insulating film 56 with the contact plug 58 buried therein.
- the nonvolatile semiconductor memory device is mainly characterized in that the resistance memory layer 62 of the resistance memory element 54 is composed of a mixed layer of TiO and NiO.
- the effect of promoting the switching operation shown in FIG. It is important to include a resistive memory material that facilitates the pinching action, not necessarily
- the resistive memory layer there is no need for the resistive memory layer to have a laminated structure as in the case of one embodiment. That is, for example, when the resistance memory layer 62 is configured by a mixed layer containing TiO and NiO as in the case of the present embodiment, one resistance memory material (in the case of the structure of the present embodiment, it is TiO). Conceivable) acts to promote the switching action. Therefore, the current value at the time of setting and at the time of resetting can also be reduced by configuring the resistance memory layer 62 with a mixed layer containing TiO and NiO.
- the resistance memory layer 62 made of a mixed layer containing TiO and NiO can be formed by, for example, a simultaneous sputtering method or the like.
- the resistance memory element that stores the high resistance state and the low resistance state and switches between the high resistance state and the low resistance state by applying a voltage
- the resistance memory element Since the resistance memory layer constituting the layer is a mixed layer made of different resistance memory materials, the current value during the write operation can be greatly reduced.
- a highly integrated and low power consumption nonvolatile semiconductor memory device can be configured.
- the resistance memory layer 54 is formed of a laminated structure of TiO and NiO, or a mixed layer containing TiO and NiO.
- the layer is not limited to this laminated structure.
- the resistance memory layer is not limited to the above embodiment as long as it includes a resistance memory material that plays a role as an oxygen supply source for supplying oxygen for promoting the switching operation.
- effects similar to those of the above-described embodiment can be obtained for a laminated film of ZrO and NiO and a mixed layer containing ZrO and NiO.
- resistance memory materials applicable to the present invention include TiO, NiO, YO, CeO, MgO, ZnO, WO, NbO, TaO, CrO, MnO, AIO, VO, and SiO.
- the resistance memory layer may be a laminated structure of three or more layers, or a mixed layer containing three or more resistance memory materials.
- the resistance memory element of the present invention can be widely applied to nonvolatile semiconductor memory devices using the resistance memory element. Applicable nonvolatile semiconductor memory devices are shown in FIGS.
- the lower electrode 38 and the upper electrode 52 of the resistance memory element are formed of a platinum film, but may be formed of iridium (Ir) or another electrode material.
- the resistance memory element according to the present invention can significantly reduce the current value during the write operation. Therefore, the resistance memory element according to the present invention is extremely useful in constructing a highly integrated and low power consumption nonvolatile semiconductor memory device.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2005/013970 WO2007013174A1 (ja) | 2005-07-29 | 2005-07-29 | 抵抗記憶素子及び不揮発性半導体記憶装置 |
KR1020087000899A KR100960208B1 (ko) | 2005-07-29 | 2005-07-29 | 저항 기억 소자 및 불휘발성 반도체 기억 장치 |
JP2007526795A JP4894757B2 (ja) | 2005-07-29 | 2005-07-29 | 抵抗記憶素子及び不揮発性半導体記憶装置 |
US12/021,318 US7668002B2 (en) | 2005-07-29 | 2008-01-29 | Resistance memory element and nonvolatile semiconductor memory |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2005/013970 WO2007013174A1 (ja) | 2005-07-29 | 2005-07-29 | 抵抗記憶素子及び不揮発性半導体記憶装置 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/021,318 Continuation US7668002B2 (en) | 2005-07-29 | 2008-01-29 | Resistance memory element and nonvolatile semiconductor memory |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2007013174A1 true WO2007013174A1 (ja) | 2007-02-01 |
Family
ID=37683082
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2005/013970 WO2007013174A1 (ja) | 2005-07-29 | 2005-07-29 | 抵抗記憶素子及び不揮発性半導体記憶装置 |
Country Status (4)
Country | Link |
---|---|
US (1) | US7668002B2 (ja) |
JP (1) | JP4894757B2 (ja) |
KR (1) | KR100960208B1 (ja) |
WO (1) | WO2007013174A1 (ja) |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007300082A (ja) * | 2006-05-04 | 2007-11-15 | Samsung Electronics Co Ltd | 下部電極上に形成されたバッファ層を備える可変抵抗メモリ素子 |
WO2008107941A1 (ja) * | 2007-03-01 | 2008-09-12 | Fujitsu Limited | 半導体装置及びその製造方法 |
WO2008126365A1 (ja) * | 2007-03-29 | 2008-10-23 | Panasonic Corporation | 不揮発性記憶装置、不揮発性記憶素子および不揮発性記憶素子アレイ |
WO2008126366A1 (ja) * | 2007-04-09 | 2008-10-23 | Panasonic Corporation | 抵抗変化型素子、不揮発性スイッチング素子、および抵抗変化型記憶装置 |
WO2008142919A1 (ja) * | 2007-05-10 | 2008-11-27 | Sharp Kabushiki Kaisha | 可変抵抗素子とその製造方法及び不揮発性半導体記憶装置 |
WO2008149484A1 (ja) * | 2007-06-05 | 2008-12-11 | Panasonic Corporation | 不揮発性記憶素子およびその製造方法、並びにその不揮発性記憶素子を用いた不揮発性半導体装置 |
WO2009041041A1 (ja) * | 2007-09-28 | 2009-04-02 | Panasonic Corporation | 不揮発性記憶素子及び不揮発性半導体記憶装置、並びにそれらの読み出し方法及び書き込み方法 |
WO2009050833A1 (ja) * | 2007-10-15 | 2009-04-23 | Panasonic Corporation | 不揮発性記憶素子、並びにその不揮発性記憶素子を用いた不揮発性半導体装置 |
JP2009289822A (ja) * | 2008-05-27 | 2009-12-10 | Toshiba Corp | 抵抗変化メモリ |
WO2010021134A1 (ja) * | 2008-08-20 | 2010-02-25 | パナソニック株式会社 | 抵抗変化型不揮発性記憶装置およびメモリセルの形成方法 |
WO2010073897A1 (ja) * | 2008-12-26 | 2010-07-01 | 日本電気株式会社 | 抵抗変化素子 |
JP2010199104A (ja) * | 2009-02-23 | 2010-09-09 | National Institute For Materials Science | ノンポーラ型不揮発性メモリー素子 |
WO2010125805A1 (ja) * | 2009-04-27 | 2010-11-04 | パナソニック株式会社 | 抵抗変化型不揮発性記憶素子の書き込み方法及び抵抗変化型不揮発性記憶装置 |
JP4653260B2 (ja) * | 2009-04-10 | 2011-03-16 | パナソニック株式会社 | 不揮発性記憶素子の駆動方法 |
US8279657B2 (en) | 2008-12-04 | 2012-10-02 | Panasonic Corporation | Nonvolatile memory element and nonvolatile memory device |
WO2012169194A1 (ja) * | 2011-06-08 | 2012-12-13 | 株式会社アルバック | 抵抗変化素子の製造方法およびその製造装置 |
CN101459220B (zh) * | 2007-09-10 | 2013-01-23 | 三星电子株式会社 | 电阻存储器以及形成电阻存储器的方法 |
US8927331B2 (en) | 2011-03-10 | 2015-01-06 | Panasonic Corporation | Method of manufacturing nonvolatile memory device |
US8957399B2 (en) | 2011-10-24 | 2015-02-17 | Panasonic Intellectual Property Management Co., Ltd. | Nonvolatile memory element and nonvolatile memory device |
JP2016042403A (ja) * | 2014-08-19 | 2016-03-31 | ルネサスエレクトロニクス株式会社 | 半導体装置及びフォーミング方法 |
KR101613033B1 (ko) | 2012-03-14 | 2016-04-15 | 고쿠리츠다이가쿠호진 토쿄고교 다이가꾸 | 저항 변화형 기억 장치 |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5382001B2 (ja) | 2009-01-09 | 2014-01-08 | 日本電気株式会社 | 半導体装置及びその製造方法 |
KR101652826B1 (ko) * | 2010-01-08 | 2016-08-31 | 삼성전자주식회사 | 반도체 소자 및 그 구동 방법 |
US8354660B2 (en) * | 2010-03-16 | 2013-01-15 | Sandisk 3D Llc | Bottom electrodes for use with metal oxide resistivity switching layers |
EP2549535B1 (en) * | 2010-03-19 | 2015-11-04 | Panasonic Intellectual Property Management Co., Ltd. | Nonvolatile memory element and production method therefor |
US8241944B2 (en) | 2010-07-02 | 2012-08-14 | Micron Technology, Inc. | Resistive RAM devices and methods |
US8389971B2 (en) | 2010-10-14 | 2013-03-05 | Sandisk 3D Llc | Memory cells having storage elements that share material layers with steering elements and methods of forming the same |
US8841648B2 (en) | 2010-10-14 | 2014-09-23 | Sandisk 3D Llc | Multi-level memory arrays with memory cells that employ bipolar storage elements and methods of forming the same |
TWI501405B (zh) * | 2011-07-08 | 2015-09-21 | Ind Tech Res Inst | 具二極體整流能力的電阻式記憶體 |
US9023699B2 (en) * | 2012-12-20 | 2015-05-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Resistive random access memory (RRAM) structure and method of making the RRAM structure |
CN104733611B (zh) * | 2013-12-24 | 2017-09-05 | 华邦电子股份有限公司 | 电阻式存储器装置及其存储单元 |
KR102142590B1 (ko) | 2014-06-16 | 2020-08-07 | 삼성전자 주식회사 | 저항성 메모리 장치 및 저항성 메모리 장치의 동작방법 |
US9484094B2 (en) * | 2015-01-21 | 2016-11-01 | Ememory Technology Inc. | Control method of resistive random-access memory |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040026730A1 (en) * | 2002-08-08 | 2004-02-12 | Kostylev Sergey A. | Programmable resistance memory element with layered memory material |
JP2004253115A (ja) * | 2003-01-30 | 2004-09-09 | Sharp Corp | 半導体記憶装置 |
JP2005123361A (ja) * | 2003-10-16 | 2005-05-12 | Sony Corp | 抵抗変化型不揮発性メモリおよびその製造方法ならびに抵抗変化層の形成方法 |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58212698A (ja) * | 1982-06-04 | 1983-12-10 | Matsushita Electric Ind Co Ltd | 記憶装置 |
US5536947A (en) | 1991-01-18 | 1996-07-16 | Energy Conversion Devices, Inc. | Electrically erasable, directly overwritable, multibit single cell memory element and arrays fabricated therefrom |
KR101051704B1 (ko) * | 2004-04-28 | 2011-07-25 | 삼성전자주식회사 | 저항 구배를 지닌 다층막을 이용한 메모리 소자 |
-
2005
- 2005-07-29 WO PCT/JP2005/013970 patent/WO2007013174A1/ja active Application Filing
- 2005-07-29 JP JP2007526795A patent/JP4894757B2/ja not_active Expired - Fee Related
- 2005-07-29 KR KR1020087000899A patent/KR100960208B1/ko active IP Right Grant
-
2008
- 2008-01-29 US US12/021,318 patent/US7668002B2/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040026730A1 (en) * | 2002-08-08 | 2004-02-12 | Kostylev Sergey A. | Programmable resistance memory element with layered memory material |
JP2004253115A (ja) * | 2003-01-30 | 2004-09-09 | Sharp Corp | 半導体記憶装置 |
JP2005123361A (ja) * | 2003-10-16 | 2005-05-12 | Sony Corp | 抵抗変化型不揮発性メモリおよびその製造方法ならびに抵抗変化層の形成方法 |
Cited By (55)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007300082A (ja) * | 2006-05-04 | 2007-11-15 | Samsung Electronics Co Ltd | 下部電極上に形成されたバッファ層を備える可変抵抗メモリ素子 |
WO2008107941A1 (ja) * | 2007-03-01 | 2008-09-12 | Fujitsu Limited | 半導体装置及びその製造方法 |
US7924138B2 (en) | 2007-03-01 | 2011-04-12 | Fujitsu Limited | Semiconductor device and manufacturing method of the same |
KR101054321B1 (ko) * | 2007-03-01 | 2011-08-05 | 후지쯔 가부시끼가이샤 | 반도체 장치 및 그 제조 방법 |
JP5152173B2 (ja) * | 2007-03-01 | 2013-02-27 | 富士通株式会社 | 半導体装置及びその製造方法 |
US8217489B2 (en) | 2007-03-29 | 2012-07-10 | Panasonic Corporation | Nonvolatile memory element having a tantalum oxide variable resistance layer |
WO2008126365A1 (ja) * | 2007-03-29 | 2008-10-23 | Panasonic Corporation | 不揮発性記憶装置、不揮発性記憶素子および不揮発性記憶素子アレイ |
US8492875B2 (en) | 2007-03-29 | 2013-07-23 | Panasonic Corporation | Nonvolatile memory element having a tantalum oxide variable resistance layer |
US8058636B2 (en) | 2007-03-29 | 2011-11-15 | Panasonic Corporation | Variable resistance nonvolatile memory apparatus |
WO2008126366A1 (ja) * | 2007-04-09 | 2008-10-23 | Panasonic Corporation | 抵抗変化型素子、不揮発性スイッチング素子、および抵抗変化型記憶装置 |
US7948789B2 (en) | 2007-04-09 | 2011-05-24 | Panasonic Corporation | Resistance variable element, nonvolatile switching element, and resistance variable memory apparatus |
WO2008142919A1 (ja) * | 2007-05-10 | 2008-11-27 | Sharp Kabushiki Kaisha | 可変抵抗素子とその製造方法及び不揮発性半導体記憶装置 |
US8054674B2 (en) | 2007-05-10 | 2011-11-08 | Sharp Kabushiki Kaisha | Variable resistive element, manufacturing method for same, and non-volatile semiconductor memory device |
JP2008306157A (ja) * | 2007-05-10 | 2008-12-18 | Sharp Corp | 可変抵抗素子とその製造方法及び不揮発性半導体記憶装置 |
US8445319B2 (en) | 2007-06-05 | 2013-05-21 | Panasonic Corporation | Nonvolatile memory element, manufacturing method thereof, and nonvolatile semiconductor apparatus using the nonvolatile memory element |
US8022502B2 (en) | 2007-06-05 | 2011-09-20 | Panasonic Corporation | Nonvolatile memory element, manufacturing method thereof, and nonvolatile semiconductor apparatus using the nonvolatile memory element |
WO2008149484A1 (ja) * | 2007-06-05 | 2008-12-11 | Panasonic Corporation | 不揮発性記憶素子およびその製造方法、並びにその不揮発性記憶素子を用いた不揮発性半導体装置 |
CN101542730B (zh) * | 2007-06-05 | 2011-04-06 | 松下电器产业株式会社 | 非易失性存储元件和其制造方法、以及使用了该非易失性存储元件的非易失性半导体装置 |
CN101459220B (zh) * | 2007-09-10 | 2013-01-23 | 三星电子株式会社 | 电阻存储器以及形成电阻存储器的方法 |
WO2009041041A1 (ja) * | 2007-09-28 | 2009-04-02 | Panasonic Corporation | 不揮発性記憶素子及び不揮発性半導体記憶装置、並びにそれらの読み出し方法及び書き込み方法 |
US7965539B2 (en) | 2007-09-28 | 2011-06-21 | Panasonic Corporation | Nonvolatile memory element, nonvolatile semiconductor memory apparatus, and reading method and writing method therefor |
CN101568971B (zh) * | 2007-09-28 | 2012-11-07 | 松下电器产业株式会社 | 非易失性存储元件和半导体存储装置及其读写方法 |
WO2009050833A1 (ja) * | 2007-10-15 | 2009-04-23 | Panasonic Corporation | 不揮発性記憶素子、並びにその不揮発性記憶素子を用いた不揮発性半導体装置 |
CN101828262B (zh) * | 2007-10-15 | 2012-06-06 | 松下电器产业株式会社 | 非易失性存储元件和使用该非易失性存储元件的非易失性半导体装置 |
JP4545823B2 (ja) * | 2007-10-15 | 2010-09-15 | パナソニック株式会社 | 不揮発性記憶素子、並びにその不揮発性記憶素子を用いた不揮発性半導体装置 |
US8338816B2 (en) | 2007-10-15 | 2012-12-25 | Panasonic Corporation | Nonvolatile memory element, and nonvolatile semiconductor device using the nonvolatile memory element |
JPWO2009050833A1 (ja) * | 2007-10-15 | 2011-02-24 | パナソニック株式会社 | 不揮発性記憶素子、並びにその不揮発性記憶素子を用いた不揮発性半導体装置 |
JP2010287895A (ja) * | 2007-10-15 | 2010-12-24 | Panasonic Corp | 不揮発性記憶素子の製造方法 |
JP2009289822A (ja) * | 2008-05-27 | 2009-12-10 | Toshiba Corp | 抵抗変化メモリ |
WO2010021134A1 (ja) * | 2008-08-20 | 2010-02-25 | パナソニック株式会社 | 抵抗変化型不揮発性記憶装置およびメモリセルの形成方法 |
JP4555397B2 (ja) * | 2008-08-20 | 2010-09-29 | パナソニック株式会社 | 抵抗変化型不揮発性記憶装置 |
CN101836296B (zh) * | 2008-08-20 | 2012-09-19 | 松下电器产业株式会社 | 电阻变化型非易失性存储装置以及存储器单元的形成方法 |
US8830730B2 (en) | 2008-08-20 | 2014-09-09 | Panasonic Corporation | Variable resistance nonvolatile storage device and method of forming memory cell |
JPWO2010021134A1 (ja) * | 2008-08-20 | 2012-01-26 | パナソニック株式会社 | 抵抗変化型不揮発性記憶装置 |
US8553444B2 (en) | 2008-08-20 | 2013-10-08 | Panasonic Corporation | Variable resistance nonvolatile storage device and method of forming memory cell |
US8279657B2 (en) | 2008-12-04 | 2012-10-02 | Panasonic Corporation | Nonvolatile memory element and nonvolatile memory device |
US8565005B2 (en) | 2008-12-04 | 2013-10-22 | Panasonic Corporation | Nonvolatile memory element and nonvolatile memory device |
WO2010073897A1 (ja) * | 2008-12-26 | 2010-07-01 | 日本電気株式会社 | 抵抗変化素子 |
JP5464148B2 (ja) * | 2008-12-26 | 2014-04-09 | 日本電気株式会社 | 抵抗変化素子 |
JP2010199104A (ja) * | 2009-02-23 | 2010-09-09 | National Institute For Materials Science | ノンポーラ型不揮発性メモリー素子 |
JP4653260B2 (ja) * | 2009-04-10 | 2011-03-16 | パナソニック株式会社 | 不揮発性記憶素子の駆動方法 |
US8391051B2 (en) | 2009-04-10 | 2013-03-05 | Panasonic Corporation | Method of programming nonvolatile memory element |
US8665633B2 (en) | 2009-04-27 | 2014-03-04 | Panasonic Corporaion | Nonvolatile variable resistance memory element writing method, and nonvolatile variable resistance memory device |
US8305795B2 (en) | 2009-04-27 | 2012-11-06 | Panasonic Corporation | Nonvolatile variable resistance memory element writing method, and nonvolatile variable resistance memory device |
CN102067234B (zh) * | 2009-04-27 | 2013-10-09 | 松下电器产业株式会社 | 电阻变化型非易失性存储元件的写入方法和电阻变化型非易失性存储装置 |
WO2010125805A1 (ja) * | 2009-04-27 | 2010-11-04 | パナソニック株式会社 | 抵抗変化型不揮発性記憶素子の書き込み方法及び抵抗変化型不揮発性記憶装置 |
CN102067234A (zh) * | 2009-04-27 | 2011-05-18 | 松下电器产业株式会社 | 电阻变化型非易失性存储元件的写入方法和电阻变化型非易失性存储装置 |
JP4642942B2 (ja) * | 2009-04-27 | 2011-03-02 | パナソニック株式会社 | 抵抗変化型不揮発性記憶素子の書き込み方法及び抵抗変化型不揮発性記憶装置 |
US8927331B2 (en) | 2011-03-10 | 2015-01-06 | Panasonic Corporation | Method of manufacturing nonvolatile memory device |
WO2012169194A1 (ja) * | 2011-06-08 | 2012-12-13 | 株式会社アルバック | 抵抗変化素子の製造方法およびその製造装置 |
JP5499220B2 (ja) * | 2011-06-08 | 2014-05-21 | 株式会社アルバック | 抵抗変化素子の製造方法およびその製造装置 |
US9269903B2 (en) | 2011-06-08 | 2016-02-23 | Ulvac, Inc. | Method of manufacturing variable resistance element and apparatus for manufacturing the same |
US8957399B2 (en) | 2011-10-24 | 2015-02-17 | Panasonic Intellectual Property Management Co., Ltd. | Nonvolatile memory element and nonvolatile memory device |
KR101613033B1 (ko) | 2012-03-14 | 2016-04-15 | 고쿠리츠다이가쿠호진 토쿄고교 다이가꾸 | 저항 변화형 기억 장치 |
JP2016042403A (ja) * | 2014-08-19 | 2016-03-31 | ルネサスエレクトロニクス株式会社 | 半導体装置及びフォーミング方法 |
Also Published As
Publication number | Publication date |
---|---|
US7668002B2 (en) | 2010-02-23 |
JP4894757B2 (ja) | 2012-03-14 |
KR100960208B1 (ko) | 2010-05-27 |
JPWO2007013174A1 (ja) | 2009-02-05 |
KR20080015049A (ko) | 2008-02-15 |
US20080117664A1 (en) | 2008-05-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4894757B2 (ja) | 抵抗記憶素子及び不揮発性半導体記憶装置 | |
JP4684297B2 (ja) | 不揮発性半導体記憶装置の書き込み方法 | |
JP5157448B2 (ja) | 抵抗記憶素子及び不揮発性半導体記憶装置 | |
JP4662990B2 (ja) | 不揮発性半導体記憶装置及びその書き込み方法 | |
WO2007023569A1 (ja) | 不揮発性半導体記憶装置及びその書き込み方法 | |
US7786459B2 (en) | Memory element and memory device comprising memory layer positioned between first and second electrodes | |
US8279658B2 (en) | Method of programming variable resistance element and nonvolatile storage device | |
KR101002612B1 (ko) | 불휘발성 반도체 기억 장치 및 그 기입 방법, 판독 방법 및 소거 방법 | |
JP4781431B2 (ja) | 不揮発性半導体記憶装置及びその書き込み方法 | |
WO2006137111A1 (ja) | 不揮発性半導体記憶装置及びその書き込み方法 | |
US7964869B2 (en) | Memory element, memory apparatus, and semiconductor integrated circuit | |
KR20080028501A (ko) | 가변 저항 소자와 그 제조 방법, 그리고 가변 저항 소자를구비한 기억 장치 | |
JPWO2008126166A1 (ja) | 不揮発性半導体記憶装置及びその読み出し方法 | |
JP2008065953A (ja) | 不揮発性半導体記憶装置及びその読み出し方法 | |
KR20100005986A (ko) | 저항변화기록소자, 상전이기록소자, 저항변화 랜덤 액세스메모리와 그 정보판독방법 및 상전이 랜덤 액세스 메모리와그 정보판독방법 | |
WO2008035432A1 (fr) | Dispositif de stockage à semi-conducteur, procédé pour fabriquer un dispositif de stockage à semi-conducteur, procédé d'écriture de dispositif de stockage à semi-conducteur et procédé de lecture de dispositif de stockage à semi-conducteur | |
KR20080009315A (ko) | 불휘발성 반도체 기억 장치 및 그 기입 방법 | |
JP2009043850A (ja) | 可変抵抗素子及びその製造方法 | |
KR20080040734A (ko) | 불휘발성 반도체 기억 장치 및 그 기입 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1020087000899 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007526795 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 12021318 Country of ref document: US |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWP | Wipo information: published in national office |
Ref document number: 12021318 Country of ref document: US |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 05767451 Country of ref document: EP Kind code of ref document: A1 |