CN105765712A - 贯通电极基板及利用贯通电极基板的半导体装置 - Google Patents

贯通电极基板及利用贯通电极基板的半导体装置 Download PDF

Info

Publication number
CN105765712A
CN105765712A CN201480061865.7A CN201480061865A CN105765712A CN 105765712 A CN105765712 A CN 105765712A CN 201480061865 A CN201480061865 A CN 201480061865A CN 105765712 A CN105765712 A CN 105765712A
Authority
CN
China
Prior art keywords
mentioned
opening
electrode substrate
hole
implant
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201480061865.7A
Other languages
English (en)
Other versions
CN105765712B (zh
Inventor
仓持悟
小岩进雄
吉冈英范
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Dai Nippon Printing Co Ltd
Original Assignee
Dai Nippon Printing Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Dai Nippon Printing Co Ltd filed Critical Dai Nippon Printing Co Ltd
Priority to CN201811135601.8A priority Critical patent/CN109616459A/zh
Priority to CN201811131924.XA priority patent/CN109616458B/zh
Publication of CN105765712A publication Critical patent/CN105765712A/zh
Application granted granted Critical
Publication of CN105765712B publication Critical patent/CN105765712B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/18Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/28Applying non-metallic protective coatings
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/44Manufacturing insulated metal core circuits or other insulated electrically conductive core circuits
    • H05K3/445Manufacturing insulated metal core circuits or other insulated electrically conductive core circuits having insulated holes or insulated via connections through the metal core
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/13109Indium [In] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • H01L2224/16146Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bump connector connecting to a via connection in the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16153Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate
    • H01L2224/16155Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being non-metallic, e.g. being an insulating substrate with or without metallisation
    • H01L2224/16165Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being non-metallic, e.g. being an insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73257Bump and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81805Soldering or alloying involving forming a eutectic alloy at the bonding interface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06517Bump or bump-like direct electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06572Auxiliary carrier between devices, the carrier having an electrical connection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/15Ceramic or glass substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1432Central processing unit [CPU]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1434Memory
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/146Mixed devices
    • H01L2924/1461MEMS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15788Glasses, e.g. amorphous oxides, nitrides or fluorides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/1579Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/38Effects and problems related to the device integration
    • H01L2924/381Pitch distance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09145Edge details
    • H05K2201/09154Bevelled, chamferred or tapered edge
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09563Metal filled via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/09581Applying an insulating coating on the walls of holes
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/095Conductive through-holes or vias
    • H05K2201/0959Plated through-holes or plated blind vias filled with insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09818Shape or layout details not covered by a single group of H05K2201/09009 - H05K2201/09809
    • H05K2201/09854Hole or via having special cross-section, e.g. elliptical
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/05Patterning and lithography; Masks; Details of resist
    • H05K2203/0562Details of resist
    • H05K2203/0594Insulating resist or coating with special shaped edges

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Photovoltaic Devices (AREA)

Abstract

本发明提供一种用于解决由滞留于贯通孔内的气体引起的问题,且可防止贯通孔内的填充物脱落的贯通电极基板。贯通电极基板具有:基板,具有将第一面的第一开口和第二面的第二开口贯通的贯通孔;以及填充物,配置于贯通孔内,第二开口大于第一开口,在第一开口与第二开口之间具有俯视时面积最小的最小开口部,上述贯通电极基板具有气体释放部,上述气体释放部配置成与在第一面及第二面的任一个面露出的填充物相接触。

Description

贯通电极基板及利用贯通电极基板的半导体装置
技术领域
本发明涉及具有贯通基板的表面和背面的贯通电极的贯通电极基板,尤其涉及用作用于连接多个器件之间的内插件(interposer)基板的贯通电极基板。另外,本发明涉及利用贯通电极基板的半导体装置。
背景技术
近来,作为大规模集成电路(LSI)芯片之间的内插器,正在开发具有使基板的表面和背面导通的导通部的贯通电极基板。在这种贯通电极基板中,通过在贯通孔内部利用电解镀等来填充导电材料而形成了贯通电极。
具有窄间距、短尺寸布线的LSI芯片配置在贯通电极基板的上部面。另外,在贯通电极基板的下部面,可配置具有宽间距、长尺寸布线的半导体封装基板。贯通电极基板的现有技术有以下的文献。
(现有技术文献)
(专利文献)
专利文献1:日本特开2005-514386
专利文献3:日本特开2003-513037
专利文献4:日本特开2011-528851
专利文献5:WO2010/087483
专利文献6:WO2005/034594
专利文献7:WO2003/007370
专利文献7:WO2011/024921
专利文献8:日本特许第4241202号
专利文献9:日本特许第4203277号
专利文献10:日本特许第4319831号
专利文献11:日本特许第4022180号
专利文献12:日本特许第4564342号
专利文献13:日本特许第4835141号
专利文献14:日本特许第5119623号
专利文献15:日本特开2009-23341
专利文献16:日本特许第2976955号
专利文献17:日本特开2003-243396
专利文献18:日本特开2003-198069
专利文献19:日本特许第4012375号
发明内容
(发明所要解决的问题)
在贯通电极中,如上所述,作为填充物,在贯通孔内填充导电材料,或者,沿着贯通孔的侧壁形成导电膜,而在贯通孔内的其余部分填充绝缘性树脂作为填充物。在贯通电极中,为了防止填充于贯通孔内的填充物脱落,已知有使贯通孔的内部具有锥度或在贯通孔内部形成有弹坑状的多个凹凸的技术(专利文献3、专利文献4)。
但是,就算根据这种技术想要防止填充物脱落,在填充物与贯通孔的侧壁之间也会发生空隙,而在该处有可能发生气体滞留现象。若在这种状态下对基板进行加热,则在现有技术中,存在滞留的气体膨胀而使贯通孔或填充物破坏等,使填充物脱落的担忧。
于是,本发明鉴于这种问题而提出,提供解决由滞留于贯通孔内的气体引起的问题,且可防止贯通孔内的填充物脱落的贯通电极基板及半导体装置。
(用于解决问题的手段)
根据本发明的一个实施方式,提供一种贯通电极基板,其特征在于,具有:基板,具有将第一面的第一开口和第二面的第二开口贯通的贯通孔;以及填充物,配置于上述贯通孔内,上述第二开口大于上述第一开口,在上述第一开口与上述第二开口之间具有俯视时面积最小的最小开口部,上述贯通电极基板具有气体释放部,上述气体释放部配置成与在上述第一面及上述第二面的任一个面露出的上述填充物相接触。
另外,根据本发明的一个实施方式,提供一种贯通电极基板,其特征在于,具有:基板,具有将第一面的第一开口和第二面的第二开口贯通的贯通孔,上述贯通孔在上述第一开口与上述第二开口之间具有第一部分及第二部分,与上述第一部分及上述第一开口相比,上述第二部分的俯视时的面积大;以及填充物,配置于上述贯通孔内,上述贯通电极基板具有气体释放部,上述气体释放部配置成与在上述第一面及上述第二面的任一个面露出的上述填充物相接触。
另外,剖视时上述贯通孔的侧壁的至少一部分可包括具有变曲点的曲线。
上述气体释放部可以为用于使上述贯通孔内的气体向外部释放的绝缘性树脂。
上述气体释放部的至少一部分还可配置在上述贯通孔的侧壁与上述填充物之间。
上述气体释放部可具有开口,上述气体释放部的开口的俯视时的面积可随着从上述基板侧离开而变大。
在上述贯通孔的侧壁与上述填充物之间可配置有导电膜。
在上述贯通孔的侧壁与上述填充物之间,从上述贯通孔的侧壁侧起,可依次配置有绝缘膜及导电膜。
上述导电膜还可配置在上述第一面及上述第二面上。
上述填充物可以为导电性材料。
上述填充物可以为绝缘性材料。
上述基板可具有绝缘性。
上述基板可具有导电性。
上述气体释放部可具有开口,上述气体释放部的开口可与上述第一开口及上述第二开口相重叠。
上述气体释放部可具有开口,上述气体释放部的开口可不与上述第一开口及上述第二开口相重叠。
上述气体释放部可配置于上述第一面及上述第二面,上述第二面侧的上述气体释放部与上述填充物相接触的面积可大于上述第一面侧的上述气体释放部与上述填充物相接触的面积。
另外,根据本发明的一个实施方式,提供一种半导体装置,具有:LSI基板;半导体芯片;以及本发明的贯通电极基板。
(发明的效果)
根据本发明,可提供一种解决由滞留于贯通孔内的气体引起的问题,可防止贯通孔内的填充物脱落,且可靠性高的贯通电极基板及半导体装置。
附图说明
图1为示出第一实施方式的本发明的贯通电极基板100的结构的图。
图2为示出第二实施方式的本发明的贯通电极基板200的结构的图。
图3为示出第三实施方式的本发明的贯通电极基板300的结构的图。
图4为示出第四实施方式的本发明的贯通电极基板400的结构的图。
图5为示出第五实施方式的本发明的贯通电极基板100的结构的图。
图6为示出第六实施方式的本发明的贯通电极基板100的结构的图。
图7为示出第七实施方式的本发明的贯通电极基板100的结构的图。
图8示出第七实施方式的本发明的贯通电极基板100中填充物105上的开口(通路)110的对位错开的例子。
图9为示出第七实施方式的本发明的贯通电极基板200的结构的图。
图10为示出第七实施方式的本发明的贯通电极基板300的结构的图。
图11为示出第七实施方式的本发明的贯通电极基板400的结构的图。
图12为示出第八实施方式的本发明半导体装置1000的结构的图。
图13为示出第八实施方式的本发明半导体装置1000的结构的图。
图14为示出第八实施方式的本发明半导体装置1000的结构的图。
具体实施方式
以下,参照附图详细说明本发明的贯通电极基板。此外,本发明的贯通电极基板不局限于以下的实施方式,可进行各种变形。在所有的实施方式中,对于相同的结构要素,标注相同的附图标记来进行说明。
(第一实施方式)
参照图1,对第一实施方式的本发明的贯通电极基板100的结构进行说明。图1的(A)部分为从上部面观察本实施方式的本发明的贯通电极基板100的俯视图。图1的(B)部分为图1的(A)部分的A-A’线的剖视图。此外,为了便于说明,图1的(A)部分及图1的(B)部分都示出了本实施方式的本发明的贯通电极基板100的一部分。
本实施方式的本发明的贯通电极基板100具有基板102、贯通孔104、填充物105、绝缘层106、108以及通路(via)110、112。此外,还可在基板102的第一面102a及第二面102b侧进一步分别搭载布线结构体、电子部件等。
在本实施方式中,基板102具有绝缘性,例如,可使用玻璃、蓝宝石、树脂等。基板102的厚度没有特别的限制,例如可在10μm~1mm的范围内进行适当的设定。
贯通孔104贯通第一开口104a及第二开口104b,上述第一开口104a配置于基板102的第一面102a,上述第二开口104b配置于作为与第一面102a相反的一侧的面的第二面102b。贯通孔104的形状从第一开口104a朝着第二开口104b发生变化而不是固定不变的。换句话说,贯通孔104的侧壁的形状从第一开口104a朝向第二开口104b是变化的而不是固定不变的。典型地,贯通孔104中,第二开口104b大于第一开口104a,在第一开口104a与第二开口104b之间存在收窄(收窄部)。更具体地,贯通孔104具有:最小开口部104c,俯视时(即从上部面观察时)具有最小面积M;变曲点(拐点,转变点)104d,剖视时(即在A-A’截面观察时),贯通孔104的侧壁根据曲线(具有变曲点104d的曲线)而变化;以及最大开口部104e,俯视时(即从上部面观察时)具有最大面积L。在本实施方式中,贯通孔104的变曲点104d配置为与贯通孔104的中心相比更靠第二开口104b,但并不限于此,贯通孔104的变曲点104d也可配置为与贯通孔104的中心相比更靠第一开口104a。此外,贯通孔104可通过对基板102进行刻蚀加工、激光加工、喷砂加工等来形成。贯通孔104的大小没有特别的限制,但在实现窄间距化方面优选为使最大开口部104e的大小为200μm以下。
在贯通孔104的内部配置有填充物105。在本实施方式中,填充物105为具有导电性的材料,例如,可使用Cu等金属的析出物、包含Cu等的导电性糊剂、导电性树脂等的导电性材料。在使用Cu等作为金属填充物105的情况下,使用电解镀填充法。在使用具有流动性的导电性糊剂或导电性树脂材料作为填充物105的情况下,可使用刮刀或刮板等在贯通孔104填充导电性糊剂或导电性树脂,之后,通过进行热处理等来形成填充物105。
在基板102的第一面102a上及第二面102b上直接或隔着中间层(未图示)分别配置有绝缘层106、108。绝缘层106、108例如由聚酰亚胺、苯并环丁烯等的绝缘性树脂材料形成,只要是具有气体释放功能的绝缘物即可。绝缘层106、108起到使在贯通孔104内产生并放出的气体向外部释放(透气)的气体释放部的作用。绝缘层(气体释放部)106、108中的至少一方配置成与在基板102的第一面102a及第二面102b露出的填充物105相接触。另外,在贯通孔104的侧壁与填充物105之间存在空隙的情况下,可将绝缘层(气体释放部)106、108的一部分配置于贯通孔104的侧壁与填充物105之间,即,可使绝缘层106、108进入贯通孔104的侧壁与填充物105之间。绝缘层106、108例如可使用感光性的绝缘性材料,通过光刻形成所需的图案而成。
在本实施方式的本发明的贯通电极基板100中,如上所述,贯通孔104具有最小开口部104c、变曲点104d及最大开口部104e。另外,在上述贯通孔104中填充有填充物105。在图1所示的情况下,贯通孔104的在第二面102b侧的部分与贯通孔104的在第一面102a侧的部分相比,填充物105的存在量更多,由此,所放出的气体的量也多。可使第二面102b侧的气体释放部108与填充物105相接触的面积大于第一面102a侧的气体释放部106与填充物105相接触的面积,使来自第二面侧的气体释放部108的气体的释放量变多。进而,第二开口104b大于第一开口104a,因而可通过使通路110与通路112的直径大致相同,而简便地获得上述的接触面积的关系。
作为开口的通路110、112分别为形成于绝缘层(气体释放部)106、108的孔。虽然为了便于说明而未图示,但可通过镀覆或溅射而针对通路110、112形成布线。这些布线与配置于贯通孔104内的填充物105相接触,这些布线之间导通。如图1的(B)部分所示,绝缘层(气体释放部)106、108的开口即通路110、112形成为分别与基板102的第一开口及第二开口相重叠。换句话说,绝缘层(气体释放部)106、108的开口即通路110、112分别配置于基板102的第一开口及第二开口的正上方。另外,可以形成为,绝缘层(气体释放部)106、108的开口即通路110和/或112的一部分分别与基板102的第一开口104a及第二开口104b相重叠。
在本实施方式的本发明的贯通电极基板100中,如上所述,贯通孔104具有最小开口部104c、变曲点104d及最大开口部104e。另外,在上述贯通孔104中填充有填充物105。通过使第一开口104a与第二开口104b在大小方面具有差异,可确保填充物的填充性。另外,在对填充物105朝向第一面102a的方向施加力的情况下,通过具有变曲点104d,可防止填充物105从基板102脱落。另外,在对填充物105朝向第二面102b的方向施加力的情况下,通过具有最小开口部104c,可防止填充物105从基板102脱落。此外,在本实施方式的贯通电极基板100中,可具有最小开口部104c及最大开口部104e的双方或仅具有最小开口部104c及最大开口部104e中的任一方。由此,在本实施方式的本发明的贯通电极基板100中,可确保填充物105的填充性,并且,可防止填充物105向上下任一方向脱落。
另外,在本实施方式的本发明的贯通电极基板100中,如上所述,绝缘层(气体释放部)106、108中的至少一方配置成与在基板102的第一面102a及第二面102b露出的填充物105相接触。由此,可提供一种绝缘层(气体释放部)106和/或108可使在上述贯通孔104内产生并放出的气体向外部释放,可解决由滞留于贯通孔104内的气体引起的问题,可防止贯通孔104内的填充物105脱落,且可靠性高的贯通电极基板。
此外,在贯通孔104的侧壁与填充物105之间优选为无空间,但在贯通孔104的侧壁与填充物105之间有时也会产生一些空间或间隙。即使产生这种空间或间隙,在本实施方式的本发明的贯通电极基板100中,也可实现防止填充物105的脱落。
(第二实施方式)
参照图2,对第二实施方式的本发明的贯通电极基板200的结构进行说明。图2的(A)部分为从上部面观察本实施方式的本发明的贯通电极基板200的俯视图。图2的(B)部分为图2的(A)部分的A-A’线的剖视图。此外,为了便于说明,图2的(A)部分及图2的(B)部分都示出了本实施方式的本发明的贯通电极基板200的一部分。
本实施方式的本发明的贯通电极基板200具有基板202、贯通孔204、填充物205、绝缘层206、208、导电膜207、通路210、212。此外,在基板202的第一面202a及第二面202b侧可分别进一步搭载有布线结构体、电子部件等。
在本实施方式中,基板202具有绝缘性,例如可使用玻璃、蓝宝石、树脂等。基板202的厚度没有特别的限制,例如可在10μm~1mm的范围内进行适当的设定。
贯通孔204为使第一开口204a及第二开口204b贯通的贯通孔,上述第一开口204a配置于基板202的第一面,上述第二开口204b配置于作为与第一面202a相反一侧的面的第二面202b。与上述的第一实施方式同样地,贯通孔204的形状随着从第一开口204a朝向第二开口204b发生变化而不是固定不变的。换句话说,贯通孔204侧壁的形状是从第一开口204a朝向第二开口204b变化的而不是固定不变的。典型地,贯通孔204中,第二开口204b大于第一开口204a,在第一开口204a与第二开口204b之间存在收窄(收窄部)。更具体地,贯通孔204具有:最小开口部204c,俯视时(即从上部面观察时)具有最小面积M;变曲点204d,剖视时(即在A-A’截面观察时),贯通孔204的侧壁根据曲线(具有变曲点204d的曲线)而变化;以及最大开口部204e,俯视时(即从上部面观察时)具有最大面积L。在本实施方式中,贯通孔204的变曲点204d配置为与贯通孔204的中心相比更靠第二开口204b,但并不局限于此,贯通孔204的变曲点204d也可配置为与贯通孔204的中心相比更靠第一开口204a。此外,贯通孔204可通过对基板202进行刻蚀加工、激光加工、喷砂加工等来形成。贯通孔204的大小没有特别的限制,但在实现窄间距化方面优选为使最大开口部204e的大小为200μm以下。
在贯通孔204的内部配置有导电膜207及填充物205。导电膜207配置于贯通孔204的侧壁侧,导电膜207的一部分配置于基板202的第一面202a及第二面202b的上部。在本实施方式中,填充物205为具有绝缘性的材料,例如可使用聚酰亚胺、苯并环丁烯等有机材料或氧化硅或氮化硅等无机材料。导电膜207例如可通过镀覆法、化学气相沉积(CVD)法等方法来形成。填充物205例如可通过吸入、推入等方法来形成。
在基板202的第一面202a上及第二面202b上直接或隔着中间层(未图示)分别配置有绝缘层206、208。绝缘层206、208由聚酰亚胺、苯并环丁烯等的绝缘性树脂材料形成,只要是具有气体释放功能的绝缘物即可。绝缘层206、208起到用于使在贯通孔204内产生并放出的气体向外部释放(透气)的气体释放部的作用。在本实施方式中,绝缘层(气体释放部)206、208配置成将在基板202的第一面202a及第二面202b露出的填充物205覆盖并与之相接触。也可将绝缘层(气体释放部)206、208中的至少一方配置成与在基板202的第一面202a及第二面202b露出的填充物205相接触。另外,在贯通孔204的侧壁与填充物205之间存在空隙的情况下,可将绝缘层(气体释放部)206、208的一部分配置于贯通孔204的侧壁与填充物205之间,即,可使绝缘层206、208进入贯通孔204的侧壁与填充物205之间。绝缘层206、208例如可使用感光性的绝缘性材料,通过光刻形成所需的图案而成。
在本实施方式的本发明的贯通电极基板200中,如上所述,贯通孔204具有最小开口部204c、变曲点204d及最大开口部204e。另外,在上述贯通孔204中填充有填充物205。在图2所示的情况下,贯通孔204的在第二面102b侧的部分与贯通孔204的在第一面202a侧的部分相比,填充物205的存在量更多,所放出的气体的量也多。由此,可使第二面202b侧的气体释放部208与填充物205相接触的面积大于第一面侧的气体释放部206与填充物205相接触的面积,使来自第二面侧的气体释放部208的气体的释放量变多。
作为开口的通路210、212分别为在第一面202a上及第二面202b上的导电膜207上的绝缘层(气体释放部)206、208中形成的孔。虽然为了便于说明而未图示,但可通过镀覆或溅射而针对通路210、212形成布线。这些布线与第一面202a上及第二面202b上的导电膜207相接触,这些布线之间相导通。另外,可形成为,使绝缘层(气体释放部)206、208的开口即通路210和/或212的一部分分别与基板202的第一开口204a及第二开口204b相重叠。
在本实施方式的本发明的贯通电极基板200中,如上所述,贯通孔204具有最小开口部204c、变曲点204d及最大开口部204e。另外,在上述贯通孔204中填充有填充物205。通过使第一开口204a与第二开口204b在大小方面具有差异,可确保填充物的填充性。另外,在对填充物205朝向第一面202a的方向施加力的情况下,通过具有变曲点204d,可防止填充物205从基板202脱落。另外,在对填充物205朝向第二面202b的方向施加力的情况下,通过具有最小开口部204c,可防止填充物205从基板202脱落。此外,在本实施方式的贯通电极基板200中,可具有最小开口部204c及最大开口部204e的双方或仅具有任何一方。由此,在本实施方式的本发明的贯通电极基板200中,可确保填充物205的填充性,并且,可防止填充物205向上下任一方向脱落。
另外,在本实施方式的本发明的贯通电极基板200中,如上所述,绝缘层(气体释放部)206、208中的至少一方配置成与在基板202的第一面202a及第二面202b露出的填充物205相接触。由此,可提供一种绝缘层(气体释放部)206和/或208可使在上述贯通孔204内产生并放出的气体向外部释放,解决由滞留于贯通孔204内的气体引起的问题,可防止贯通孔204内的填充物205脱落,且可靠性高的贯通电极基板。
此外,在配置于贯通孔204的侧壁侧的导电膜207与填充物205之间优选为无空间,但在导电膜207与填充物205之间有时也会产生一些空间或间隙。即使产生这种空间或间隙,在本实施方式的本发明的贯通电极基板200中,也可实现防止填充物205的脱落。
(第三实施方式)
参照图3,对第三实施方式的本发明的贯通电极基板300的结构进行说明。图3的(A)部分为从上部面观察本实施方式的本发明的贯通电极基板300的俯视图。图3的(B)部分为图3的(A)部分的A-A’线的剖视图。此外,为了便于说明,图3的(A)部分及图3的(B)部分均示出了本实施方式的本发明的贯通电极基板300的一部分。
本实施方式的本发明的贯通电极基板300具有基板302、贯通孔304、填充物305、绝缘层306、308、绝缘层307、通路310、312。此外,在基板302的第一面302a及第二面302b侧还可分别进一步搭载布线结构体、电子部件等。
在本实施方式中,基板302具有导电性,例如,可使用硅等半导体或不锈钢等金属等。基板302的厚度没有特别的限制,例如可在10μm~1mm的范围内进行适当的设定。
与上述的第一实施方式及第二实施方式同样地,贯通孔304是使第一开口304a及第二开口304b贯通的贯通孔,上述第一开口304a配置于基板302的第一面302a,上述第二开口304b配置于作为与第一面302a相反一侧的面的第二面302b。贯通孔304的形状随着从第一开口304a朝向第二开口304b发生变化而不是固定不变的。换句话说,贯通孔304的侧壁的形状从第一开口304a朝向第二开口304b是变化的而不是固定不变的。典型地,贯通孔304中,第二开口304b大于第一开口304a,在第一开口304a与第二开口304b之间存在收窄(收窄部)。更具体地,贯通孔304具有:最小开口部304c,俯视时(即从上部面观察时)具有最小面积M;变曲点304d,剖视时(即在A-A’截面观察时),贯通孔304的侧壁根据曲线(具有变曲点304d的曲线)而变化;以及最大开口部304e,俯视时(即从上部面观察时)具有最大面积L。在本实施方式中,贯通孔304的变曲点304d配置为与贯通孔304的中心相比更靠第二开口304b,但并不限于此,贯通孔304的变曲点304d也可配置为与贯通孔304的中心相比更靠第一开口304a。此外,贯通孔304可通过对基板302进行刻蚀加工、激光加工、喷砂加工等来形成。贯通孔304的大小没有特别的限制,但在实现窄间距化方面优选使最大开口部304e的大小为200μm以下。
在贯通孔304的内部配置有绝缘层307及填充物305。绝缘层307配置于贯通孔304的侧壁侧,绝缘层307的一部分配置于基板302的第一面及第二面的上部。在本实施方式中,填充物305为具有导电性的材料,例如可使用Cu等金属的析出物、包含Cu等的导电性糊剂、导电性树脂等的导电性材料。在使用Cu等金属作为填充物305的情况下,可使用电解镀填充法。在使用具有流动性的导电性糊剂或导电性树脂材料作为填充物305的情况下,可使用刮刀或刮板等在贯通孔304中填充导电性糊剂或导电性树脂,之后,通过进行热处理等来形成填充物305。
在基板302的第一面302a上及第二面302b上直接或隔着中间层(未图示)分别配置有绝缘层306、308。绝缘层306、308例如由聚酰亚胺、苯并环丁烯等的绝缘性树脂材料形成,只要是具有气体释放功能的绝缘物即可。绝缘层306、308起到用于使在贯通孔304内产生并放出的气体向外部释放(透气)的气体释放部的作用。绝缘层(气体释放部)306、308的至少一方配置成与在基板302的第一面及第二面露出的填充物305相接触。另外,在贯通孔304的侧壁与填充物305之间存在空隙的情况下,可将绝缘层(气体释放部)306、308的一部分配置于贯通孔304的侧壁与填充物305之间,即,可使绝缘层306、308进入贯通孔304的侧壁与填充物305之间。绝缘层306、308例如可使用感光性的绝缘性材料,通过光刻形成所需的图案而成。
在本实施方式的本发明的贯通电极基板300中,如上所述,贯通孔304具有最小开口部304c、变曲点304d及最大开口部304e。另外,在上述贯通孔304中填充有填充物305。在图3所示的情况下,贯通孔304的在第二面302b侧的部分与贯通孔304的在第一面302a侧的部分相比,填充物305的存在量更多,由此,所放出的气体的量也多。由此,可使第二面侧的气体释放部308与填充物305相接触的面积大于第一面302a侧的气体释放部306与填充物305相接触的面积,来使来自第二面302b侧的气体释放部308的气体的释放量变多。进而,第二开口304b大于第一开口304a,因而可通过使通路310与通路312的直径大致相同,来简便地获得上述的接触面积的关系。
作为开口的通路310、312分别为形成于绝缘层(气体释放部)306、308的孔。虽然为了便于说明而未图示,但可通过镀覆或溅射针对通路310、312形成布线。这些布线与配置于贯通孔304内的填充物305相接触,这些布线之间相导通。如图3的(B)部分所示,绝缘层(气体释放部)306、308的开口即通路310、312形成为分别与基板302的第一开口304a及第二开口304b相重叠。换句话说,绝缘层(气体释放部)306、308的开口即通路310、312分别配置于基板302的第一开口304a及第二开口304b的正上方。另外,可以形成为,绝缘层(气体释放部)306、308的开口即通路310和/或312的一部分分别与基板302的第一开口304a及第二开口304b相重叠。
在本实施方式的本发明的贯通电极基板300中,如上所述,贯通孔304具有最小开口部304c、变曲点304d及最大开口部304e。另外,在上述贯通孔304中填充有填充物305。通过使第一开口304a与第二开口304b在大小方面存在差异,可确保填充物的填充性。另外,在对填充物305朝向第一面302a的方向施加力的情况下,通过具有变曲点304d,可防止填充物305从基板302脱落。另外,在对填充物305朝向第二面302b的方向施加力的情况下,通过具有最小开口部304c,可防止填充物305从基板302脱落。此外,在本实施方式的贯通电极基板300中,可具有最小开口部304c及最大开口部304e的双方或仅具有任一方。由此,在本实施方式的本发明的贯通电极基板300中,可确保填充物305的填充性,并且,可防止填充物305从上下任意方向脱落。
另外,在本实施方式的本发明的贯通电极基板300中,如上所述,绝缘层(气体释放部)306、308的至少一方配置成与在基板302的第一面302a及第二面302b露出的填充物305相接触。由此,可提供一种绝缘层(气体释放部)306和/或308可使在上述贯通孔304内产生并放出的气体向外部释放,可解决由积存于贯通孔304内的气体引起的问题,可防止贯通孔304内的填充物305脱落,且可靠性高的贯通电极基板。
此外,在配置于贯通孔304的侧壁的绝缘层307与填充物305之间优选为无空间,但在绝缘层307与填充物305之间有时也会产生一些空间或间隙。即使在产生这种空间或间隙的情况下,在本实施方式的本发明的贯通电极基板300中,也可实现防止填充物305脱落。
(第四实施方式)
参照图4,对第四实施方式的本发明的贯通电极基板400的结构进行说明。图4的(A)部分为从上部面观察本实施方式的本发明的贯通电极基板400的俯视图。图4的(B)部分为图4的(A)部分的A-A’线的剖视图。此外,为了便于说明,图4的(A)部分及图4的(B)部分都示出了本实施方式的本发明的贯通电极基板400的一部分。
本实施方式的本发明的贯通电极基板400具有基板402、贯通孔404、填充物405、绝缘层406、408、绝缘层407、导电膜409、通路410、412。此外,在基板402的第一面402a及第二面402b侧还可分别搭载有布线结构体、电子部件等。
在本实施方式中,基板402具有导电性,例如可使用硅等半导体或不锈钢等金属等。基板402的厚度没有特别的限制,例如可在10μm~1mm的范围内进行适当的设定。
贯通孔404是使第一开口404a及第二开口404b贯通的贯通孔,上述第一开口404a配置于基板402的第一面402a,上述第二开口404b配置于作为与第一面402a相反一侧的面的第二面402b。与上述的第一实施方式及第三实施方式同样地,贯通孔404的形状从第一开口404a朝向第二开口404b发生变化而不是固定不变的。换句话说,贯通孔404的侧壁的形状从第一开口404a朝向第二开口404b是变化的而不是固定不变的。典型地,贯通孔404中,第二开口404b大于第一开口404a,在第一开口404a与第二开口404b之间具有收窄(收窄部)。更具体地,贯通孔404具有:最小开口部404c,俯视时(即从上部面观察时)具有最小面积M;变曲点404d,剖视时(即在A-A’截面观察时),贯通孔404的侧壁根据曲线(具有变曲点404d的曲线)而变化;以及最大开口部404e,俯视时(即从上部面观察时)具有最大面积L。在本实施方式中,贯通孔404的变曲点404d配置为与贯通孔404的中心相比更靠第二开口404b,但并不限于此,贯通孔404的变曲点404d也可配置为与贯通孔404的中心相比更靠第一开口404a。此外,贯通孔404可通过对基板402进行刻蚀加工、激光加工、喷砂加工等来形成。贯通孔404的大小没有特别的限制,但在实现窄间距化方面优选的是使最大开口部404e的大小为200μm以下。
在贯通孔404的内部配置有绝缘层407、导电膜409及填充物405。绝缘层407配置于贯通孔404的侧壁侧,绝缘层407的一部分配置于基板402的第一面及第二面的上部。导电膜409配置于贯通孔404的绝缘层407侧,导电膜409的一部分配置于基板402的第一面及第二面的上部。在本实施方式中,填充物405可为具有绝缘性的材料,例如,可使用聚酰亚胺、苯并环丁烯等有机材料或氧化硅或氮化硅等无机材料。导电膜409例如可通过镀覆法、CVD法等方法来形成。填充物405例如可通过吸入、推入等方法来形成。
在基板402的第一面402a上及第二面402b上直接或隔着中间层(未图示)分别配置有绝缘层406、408。绝缘层406、408由聚酰亚胺等的绝缘性树脂材料形成,只要是具有气体释放功能的绝缘物即可。绝缘层406、408起到用于使在贯通孔404内产生并放出的气体向外部释放(透气)的气体释放部的作用。在本实施方式中,绝缘层(气体释放部)406、408配置成覆盖在基板202的第一面及第二面露出的填充物405并与之相接触。可配置为,绝缘层(气体释放部)406、408的至少一方与在基板402的第一面402a及第二面402b露出的填充物405相接触。另外,在贯通孔404的侧壁与填充物405之间存在空隙的情况下,可将绝缘层(气体释放部)406、408的一部分配置于贯通孔404的侧壁和/或绝缘层407与填充物405之间,即,可使绝缘层406、408进入贯通孔404的侧壁与填充物405之间。绝缘层406、408例如可使用感光性的绝缘性材料,通过光刻形成所需的图案而成。
在本实施方式的本发明的贯通电极基板400中,如上所述,贯通孔404具有最小开口部404c、变曲点404d及最大开口部404e。另外,在上述贯通孔404中填充有填充物405。在图4所示的情况下,贯通孔404的在第二面402b侧的部分与贯通孔404的在第一面402a侧的部分相比,填充物405的存在量更多,所放出的气体的量也多。由此,可使第二面侧的气体释放部408与填充物405相接触的面积大于第一面402a侧的气体释放部406与填充物405相接触的面积,使来自第二面402b侧的气体释放部408的气体的释放量变多。进而,第二开口404b大于第一开口404a,因而可通过使通路410与通路412的直径大致相同,来简便地获得上述的接触面积的关系。
作为开口的通路410、412分别为在第一面上及第二面上的导电膜409上的绝缘层(气体释放部)406、408中形成的孔。虽然为了便于说明而未图示,但可通过镀覆或溅射而针对通路410、412形成布线。这些布线与第一面402a上及第二面402b上的导电膜409相接触,这些布线之间相导通。另外,可使绝缘层(气体释放部)406、408的开口即通路410和/或412的一部分分别与基板402的第一开口404a及第二开口404b相重叠。
在本实施方式的本发明的贯通电极基板400中,如上所述,贯通孔404具有最小开口部404c、变曲点404d及最大开口部404e。另外,在上述贯通孔404中填充有填充物405。通过使第一开口404a与第二开口404b在大小方面具有差异,可确保填充物的填充性。另外,在对填充物405朝向第一面402a的方向施加力的情况下,通过具有变曲点404d,可防止填充物405从基板400脱落。另外,在对填充物405朝向第二面的方向施加力的情况下,通过具有最小开口部404c,可防止填充物405从基板400脱落。此外,在本实施方式的贯通电极基板400中,可具有最小开口部404c及最大开口部404e的双方或仅具有任一方。由此,在本实施方式的本发明的贯通电极基板400中,可确保填充物405的填充性,并且,可防止填充物405从上下任意方向脱落。
另外,在本实施方式的本发明的贯通电极基板400中,如上所述,可配置为,绝缘层(气体释放部)406、408的至少一方与在基板402的第一面402a及第二面402b露出的填充物405相接触。由此,可提供一种绝缘层(气体释放部)406和/或408可使在上述贯通孔404内产生并放出的气体向外部释放,可解决由积存于贯通孔404内的气体引起的问题,可防止贯通孔404内的填充物405脱落,且可靠性高的贯通电极基板。
此外,在配置于贯通孔404的导电膜409与填充物405之间优选为无空间,但在导电膜409与填充物405之间有时也会产生一些空间或间隙。即使在产生这种空间或间隙的情况下,在本实施方式的本发明的贯通电极基板400中,也可实现防止填充物405脱落。
(第五实施方式)
图5的(A)部分为本实施方式的本发明的贯通电极基板100的剖视图。另外,图5的(B)部分为图5的(A)部分中104f的部分的放大图。此外,为了便于说明,图5的(A)部分及图5的(B)部分都示出了本实施方式的本发明的贯通电极基板100的一部分。
就本实施方式的本发明的贯通电极基板100而言,在第一实施方式的本发明的贯通电极基板100中,如图5的(A)部分所示,贯通孔104的第一开口104a的与第一面的连接部分104f具有曲面。另外,贯通孔104的第二开口104b的与第二面的连接部分104g具有曲面。对于其他结构,与第一实施方式相同,因而省略说明。
在本实施方式的本发明的贯通电极基板100中,贯通孔104的连接部分104f、104g分别具有曲面,因而可容易地填充填充物405。
另外,在上述的其他第二实施方式至第四实施方式中,也可通过使贯通孔的第一开口的与第一面的连接部分具有曲面,并且,使贯通孔的第二开口的与第二面的连接部分具有曲面,而采用与本实施方式相同的结构。
(第六实施方式)
参照图6,对第六实施方式的本发明的贯通电极基板100的结构进行说明。图6的(A)部分为从上部面观察本实施方式的本发明的贯通电极基板100的俯视图。图6的(B)部分为图4的(A)部分的A-A’线的剖视图。此外,为了便于说明,图6的(A)部分及图6的(B)部分都示出了本实施方式的本发明的贯通电极基板100的一部分。
关于本实施方式的本发明的贯通电极基板100,在第一实施方式的本发明的贯通电极基板100中,如图5的(A)部分所示,贯通孔104的变曲点104d配置为与贯通孔104的中心相比更靠第一开口104a。对于其他结构,与第一实施方式相同,因而省略说明。
另外,在上述其他的第二实施方式至第五实施方式中,也可通过将贯通孔的变曲点配置为与贯通孔的中心相比更靠第一开口,而采用与本实施方式相同的结构。
(第七实施方式)
参照图7,对第七实施方式的本发明的贯通电极基板100的结构进行说明。图7的(A)部分为从上部面观察本实施方式的本发明的贯通电极基板100的俯视图。图7的(B)部分为图7的(A)部分的A-A’线的剖视图。此外,为了便于说明,图7的(A)部分及图7的(B)部分都示出了本实施方式的本发明的贯通电极基板100的一部分。
就本实施方式的本发明的贯通电极基板100而言,在第一实施方式的本发明的贯通电极基板100中,如图7的(A)部分所示,气体释放部106、108的开口(通路)110、112设置成,俯视时(即从上部面观察时)的面积随着从基板102侧离开而变大。换句话说,在剖视时(即在A-A’截面观察时),气体释放部106、108和填充物105所成的角度α具有约45度~约89度的角度。其他结构与第一实施方式相同,因而省略说明。绝缘层106、108例如可使用感光性的绝缘性材料,通过光刻形成所需的图案而成,但通过调节上述曝光条件,气体释放部106、108的开口(通路)110、112可形成为,俯视时的面积随着从基板102侧离开而变大。
在本实施方式的本发明的贯通电极基板100中,通过具有上述的结构,可防止配置于开口(通路)的布线的台阶断线。
另外,图8的(A)及图8的(B)部分示出本实施方式的本发明的贯通电极基板100的简要俯视图。在本实施方式中,气体释放部106、108的开口(通路)110、112的俯视时(即从上部面观察)的面积随着从基板102侧离开而变大,可使填充物105上的开口(通路)110、112的面积变小,可确保开口(通路)110、112与填充物105的接触,因而可减小由形成开口(通路)110、112时的对位错开所引起的接触不良的可能性。
例如,图8的(A)部分示出填充物105上的开口(通路)110向右侧错开的情况。另外,图8的(B)部分示出填充物105上的开口(通路)110向右侧错开,开口(通路)110的一部分从填充物105上脱离的情况。在图8的(A)部分及图8的(B)部分所示的情况下,也可确保开口(通路)110、112与填充物105的接触,因而可减小由开口(通路)110、112的对位错开而引起的接触不良的可能性。
另外,在上述其他的第二实施方式至第四实施方式中,也如图9至图11所示,可采用与本实施方式相同的结构。以下进行说明。
关于本实施方式的本发明的贯通电极基板200,在第二实施方式的本发明的贯通电极基板200中,如图9的(A)部分所示,气体释放部206、208的开口(通路)210、212的俯视时(即从上部面观察时)的面积随着从基板202侧离而变大。换句话说,剖视时(即在A-A’截面观察时),气体释放部206、208和填充物205所成的角度α具有约45度~约89度的角度。其他结构与第二实施方式相同,因而省略说明。
关于本实施方式的本发明的贯通电极基板300,在第三实施方式的本发明的贯通电极基板300中,如图10的(A)部分所示,气体释放部306、308的开口(通路)310、312的俯视时(即从上部面观察时)的面积随着从基板302侧离开而变大。换句话说,剖视时(即在A-A’截面观察时),气体释放部306、308和填充物305所成的角度α具有约45度~约89度的角度。其他结构与第三实施方式相同,因而省略说明。
关于本实施方式的本发明的贯通电极基板400,在第四实施方式的本发明的贯通电极基板400中,如图11的(A)部分所示,气体释放部406、408的开口(通路)410、412的俯视时(即从上部面观察时)的面积随着从基板402侧离开而变大。换句话说,剖视时(即在A-A’截面观察时),气体释放部406、408和填充物405所成的角度α具有约45度~约89度的角度。其他结构与第四实施方式相同,因而省略说明。
如上所述,在本实施方式的任一结构中,均可减小填充物上的开口(通路)的面积,可确保开口(通路)与填充物的接触,因而可减小由形成开口(通路)时的对位错开所引起的接触不良的可能性。
(第八实施方式)
参照图12至图14,对第八实施方式的本发明的半导体装置1000的结构进行说明。在本实施方式中,对利用上述的第一实施方式至第七实施方式的贯通电极基板的半导体装置1000进行说明。
图12为示出本实施方式的半导体装置1000的图。半导体装置1000中,3个本发明的贯通电极基板100层叠起来,且与LSI基板(半导体基板)500相连接。在LSI基板500中设置有布线层502。在贯通电极基板100上例如配置有动态随机存取存储器(DRAM)等半导体器件。在贯通电极基板100中设置有布线层120。如图12所示,LSI基板500的布线层502和贯通电极基板100的布线层120经由凸块(bump)1002相连接。凸块1002例如可使用铟、铜、金等金属。另外,如图12所示,贯通电极基板100的布线层120与另一个贯通电极基板100的布线层120经由凸块1002相连接。
此外,在层叠贯通电极基板100的情况下,并不局限于3层,也可以为2层,或者,也可以为4层以上。另外,贯通电极基板100和另一个基板不限于凸块连接,也可使用共晶接合等其他接合技术。另外,可将聚酰亚胺、环氧树脂等进行涂敷、烧成,将贯通电极基板100与另一个基板进行粘接。
图13为示出本实施方式的本发明的半导体装置1000的另一例的图。图13所示的半导体装置1000中,微机电系统(MEMS)器件、中央处理单元(CPU)、存储器、集成电路(IC)等的半导体芯片(LSI芯片)600、602、以及贯通电极基板100层叠起来,并与LSI基板500相连接。
在半导体芯片6000与半导体芯片602之间配置有贯通电极基板100,二者借助于凸块1002相连接。在LSI基板500上载置有半导体芯片600,LSI基板500和半导体芯片602借助于金属丝604相连接。在该例中,贯通电极基板100可用作将多个半导体芯片层叠来进行三维封装所用的内插件(interposer),可通过将功能各自不同的多个半导体芯片进行层叠,而可作为多功能的半导体装置。例如,可通过使半导体芯片600为三轴加速度传感器,使半导体芯片602为二轴磁传感器,而实现由1个模块而实现5轴运动传感器的半导体装置。
在半导体芯片为由MEMS器件形成的传感器等的情况下,感测结果可利用模拟信号输出。在这种情况下,低通滤波器、放大器等也可形成于半导体芯片600、602或贯通电极基板100。
图14为示出本实施方式的半导体装置1000的另一例的图。上述的2个例子(图12、图13)为三维封装,但该例为对贯通电极基板100采用二维和三维的混合封装的例子。在图14所示的例子中,针对LSI基板500层叠了6个贯通电极基板100并连接。其中,不仅所有贯通电极基板100层叠而配置,而且也在基板面内方向上排列而配置。
在图14的例子中,在LSI基板500上连接有2个贯通电极基板100,在这些贯通电极基板100上还连接有贯通电极基板100,在贯通电极基板10上还连接有贯通电极基板100。此外,如图13所示的例子那样,即使将贯通电极基板100用作用于连接多个半导体芯片的内插件,也可实现这种二维和三维的混合封装。例如,可将一些贯通电极基板100替换为半导体芯片。
另外,在图12至图14的例子中,示出了作为贯通电极基板使用第一实施方式的本发明的贯通电极基板100的例,但并不限于此,也可使用其他实施方式的本发明的贯通电极基板200、300和/或400。
本实施方式的本发明半导体装置1000例如可搭载于便携式终端(手机、智能手机及笔记本式个人计算机等)、信息处理装置(台式个人计算机、服务器、汽车导航等)、家用电器等各种电器。
(附图标记的说明)
100、200、300、400:贯通电极基板
102、202、302、402:基板
104、204、304、404:贯通孔
105、205、305、405:填充物
106、108、206、208、306、308、406、408:绝缘层
207、409:导电膜
307、407:绝缘层
110、112、210、212、310、312、410、412:通路(开口)

Claims (34)

1.一种贯通电极基板,其特征在于,具有:
基板,具有将第一面的第一开口和第二面的第二开口贯通的贯通孔;以及
填充物,配置于上述贯通孔内,
上述第二开口大于上述第一开口,并且,在上述第一开口与上述第二开口之间具有在俯视时面积最小的最小开口部,
上述贯通电极基板具有气体释放部,上述气体释放部配置成与在上述第一面及上述第二面的任一个面露出的上述填充物相接触。
2.根据权利要求1所述的贯通电极基板,其特征在于,剖视时上述贯通孔的侧壁的至少一部分包括具有变曲点的曲线。
3.根据权利要求1所述的贯通电极基板,其特征在于,上述气体释放部为用于使上述贯通孔内的气体向外部释放的绝缘性树脂。
4.根据权利要求1所述的贯通电极基板,其特征在于,上述气体释放部的至少一部分还配置在上述贯通孔的侧壁与上述填充物之间。
5.根据权利要求1所述的贯通电极基板,其特征在于,上述气体释放部具有开口,上述气体释放部的开口的俯视时的面积随着从上述基板侧离开而变大。
6.根据权利要求1所述的贯通电极基板,其特征在于,在上述贯通孔的侧壁与上述填充物之间配置有导电膜。
7.根据权利要求6所述的贯通电极基板,其特征在于,上述导电膜还配置在上述第一面及上述第二面上。
8.根据权利要求1所述的贯通电极基板,其特征在于,在上述贯通孔的侧壁与上述填充物之间,从上述贯通孔的侧壁侧起,依次配置有绝缘膜及导电膜。
9.根据权利要求8所述的贯通电极基板,其特征在于,上述导电膜还配置在上述第一面及上述第二面上。
10.根据权利要求1所述的贯通电极基板,其特征在于,上述填充物为导电性材料。
11.根据权利要求1所述的贯通电极基板,其特征在于,上述填充物为绝缘性材料。
12.根据权利要求1所述的贯通电极基板,其特征在于,上述基板具有绝缘性。
13.根据权利要求1所述的贯通电极基板,其特征在于,上述基板具有导电性。
14.根据权利要求1所述的贯通电极基板,其特征在于,
上述气体释放部具有开口,
上述气体释放部的开口与上述第一开口及上述第二开口相重叠。
15.根据权利要求1所述的贯通电极基板,其特征在于,
上述气体释放部具有开口,
上述气体释放部的开口不与上述第一开口及上述第二开口相重叠。
16.根据权利要求1所述的贯通电极基板,其特征在于,
上述气体释放部配置于上述第一面及上述第二面,
上述第二面侧的上述气体释放部与上述填充物相接触的面积大于上述第一面侧的上述气体释放部与上述填充物相接触的面积。
17.一种半导体装置,其特征在于,具有:
LSI基板;
半导体芯片;以及
权利要求1所述的贯通电极基板。
18.一种贯通电极基板,其特征在于,具有:
基板,具有将第一面的第一开口和第二面的第二开口贯通的贯通孔,上述贯通孔在上述第一开口与上述第二开口之间具有第一部分及第二部分,与上述第一部分及上述第一开口相比,上述第二部分的俯视时的面积大;以及
填充物,配置于上述贯通孔内,
上述贯通电极基板具有气体释放部,上述气体释放部配置成与在上述第一面及上述第二面的任一个面露出的上述填充物相接触。
19.根据权利要求18所述的贯通电极基板,其特征在于,剖视时上述贯通孔的侧壁的至少一部分包括具有变曲点的曲线。
20.根据权利要求18所述的贯通电极基板,其特征在于,上述气体释放部为用于使上述贯通孔内的气体向外部释放的绝缘性树脂。
21.根据权利要求18所述的贯通电极基板,其特征在于,上述气体释放部的至少一部分还配置在上述贯通孔的侧壁与上述填充物之间。
22.根据权利要求18所述的贯通电极基板,其特征在于,上述气体释放部具有开口,上述气体释放部的开口的俯视时的面积随着从上述基板侧离开而变大。
23.根据权利要求18所述的贯通电极基板,其特征在于,在上述贯通孔的侧壁与上述填充物之间配置有导电膜。
24.根据权利要求23所述的贯通电极基板,其特征在于,上述导电膜还配置在上述第一面及上述第二面上。
25.根据权利要求18所述的贯通电极基板,其特征在于,在上述贯通孔的侧壁与上述填充物之间,从上述贯通孔的侧壁侧起,依次配置有绝缘膜及导电膜。
26.根据权利要求25所述的贯通电极基板,其特征在于,上述导电膜还配置在上述第一面及上述第二面上。
27.根据权利要求18所述的贯通电极基板,其特征在于,上述填充物为导电性材料。
28.根据权利要求18所述的贯通电极基板,其特征在于,上述填充物为绝缘性材料。
29.根据权利要求18所述的贯通电极基板,其特征在于,上述基板具有绝缘性。
30.根据权利要求18所述的贯通电极基板,其特征在于,上述基板具有导电性。
31.根据权利要求18所述的贯通电极基板,其特征在于,
上述气体释放部具有开口,
上述气体释放部的开口与上述第一开口及上述第二开口相重叠。
32.根据权利要求18所述的贯通电极基板,其特征在于,
上述气体释放部具有开口,
上述气体释放部的开口不与上述第一开口及上述第二开口相重叠。
33.根据权利要求18所述的贯通电极基板,其特征在于,
上述气体释放部配置于上述第一面及上述第二面,
上述第二面侧的上述气体释放部与上述填充物相接触的面积大于上述第一面侧的上述气体释放部与上述填充物相接触的面积。
34.一种半导体装置,其特征在于,具有:
LSI基板;
半导体芯片;以及
权利要求18所述的贯通电极基板。
CN201480061865.7A 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置 Active CN105765712B (zh)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201811135601.8A CN109616459A (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置
CN201811131924.XA CN109616458B (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP2013241392A JP5846185B2 (ja) 2013-11-21 2013-11-21 貫通電極基板及び貫通電極基板を用いた半導体装置
JP2013-241392 2013-11-21
PCT/JP2014/080649 WO2015076301A1 (ja) 2013-11-21 2014-11-19 貫通電極基板及び貫通電極基板を用いた半導体装置

Related Child Applications (2)

Application Number Title Priority Date Filing Date
CN201811135601.8A Division CN109616459A (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置
CN201811131924.XA Division CN109616458B (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置

Publications (2)

Publication Number Publication Date
CN105765712A true CN105765712A (zh) 2016-07-13
CN105765712B CN105765712B (zh) 2018-10-30

Family

ID=53179561

Family Applications (3)

Application Number Title Priority Date Filing Date
CN201480061865.7A Active CN105765712B (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置
CN201811135601.8A Pending CN109616459A (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置
CN201811131924.XA Active CN109616458B (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置

Family Applications After (2)

Application Number Title Priority Date Filing Date
CN201811135601.8A Pending CN109616459A (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置
CN201811131924.XA Active CN109616458B (zh) 2013-11-21 2014-11-19 贯通电极基板及利用贯通电极基板的半导体装置

Country Status (5)

Country Link
US (5) US10256176B2 (zh)
EP (3) EP4095895A3 (zh)
JP (1) JP5846185B2 (zh)
CN (3) CN105765712B (zh)
WO (1) WO2015076301A1 (zh)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2021052193A (ja) * 2020-12-02 2021-04-01 大日本印刷株式会社 貫通電極基板および半導体装置
JP2022130437A (ja) * 2020-12-02 2022-09-06 大日本印刷株式会社 貫通電極基板および半導体装置
US11728243B2 (en) 2016-09-05 2023-08-15 Dai Nippon Printing Co., Ltd. Through electrode substrate and semiconductor device

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5846185B2 (ja) 2013-11-21 2016-01-20 大日本印刷株式会社 貫通電極基板及び貫通電極基板を用いた半導体装置
CN107027238B (zh) * 2016-01-29 2020-08-18 奥特斯(中国)有限公司 包括铜填充多径激光钻孔的元件载体
JP2017136711A (ja) 2016-02-02 2017-08-10 セイコーエプソン株式会社 配線基板、memsデバイス、液体噴射ヘッド及び液体噴射装置
US9847477B2 (en) * 2016-04-12 2017-12-19 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming a bottom electrode of a magnetoresistive random access memory cell
US11195768B2 (en) 2016-06-03 2021-12-07 Dai Nippon Printing Co., Ltd. Through electrode substrate, manufacturing method thereof and mounting substrate
US11078112B2 (en) * 2017-05-25 2021-08-03 Corning Incorporated Silica-containing substrates with vias having an axially variable sidewall taper and methods for forming the same
JP6809511B2 (ja) * 2018-07-06 2021-01-06 大日本印刷株式会社 貫通電極基板および半導体装置
EP3916770A4 (en) * 2019-03-07 2022-11-02 Absolics Inc. ENCAPSULATING SUBSTRATE AND SEMICONDUCTOR DEVICE COMPRISING THEM
JP7254930B2 (ja) 2019-03-12 2023-04-10 アブソリックス インコーポレイテッド パッケージング基板及びこれを含む半導体装置
WO2021157496A1 (ja) * 2020-02-07 2021-08-12 ソニーグループ株式会社 表示装置
TWI752707B (zh) * 2020-11-03 2022-01-11 財團法人工業技術研究院 具有通孔的基板及其製造方法
WO2024010694A1 (en) * 2022-07-07 2024-01-11 Corning Incorporated Vias including an unsymmetric tapered through-hole, devices including the vias, and methods for fabricating the vias

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002305360A (ja) * 2001-01-30 2002-10-18 Ngk Spark Plug Co Ltd 配線基板およびその製造方法
US20030137056A1 (en) * 2002-01-18 2003-07-24 Fujitsu Limited Circuit substrate and method for fabricating the same
US20100164120A1 (en) * 2008-12-26 2010-07-01 Dai Nippon Printing Co., Ltd. Through-hole electrode substrate and method of manufacturing the same
JP2010532562A (ja) * 2007-07-05 2010-10-07 オー・アー・セー・マイクロテック・アクチボラゲット 低抵抗のウエハ貫通ビア
EP2048923A3 (en) * 2007-10-09 2010-12-08 Shinko Electric Industries Co., Ltd. Method of manufacturing silicon substrate with a conductive through-hole
US20120139082A1 (en) * 2010-12-02 2012-06-07 Tessera Research Llc Stacked microelectronic assemby with tsvs formed in stages and carrier above chip
US20120229990A1 (en) * 2011-03-08 2012-09-13 Ibiden Co., Ltd. Multilayer printed wiring board and method for manufacturing multilayer printed wiring board
US20130200516A1 (en) * 2010-10-14 2013-08-08 Seiichi Nakatani Hybrid substrate, production method therefor, and semiconductor integrated circuit package
US20130316551A1 (en) * 2012-05-25 2013-11-28 International Business Machines Corporation Universal press-fit connection for printed circuit boards

Family Cites Families (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS4835141B1 (zh) 1970-09-14 1973-10-26
JPS5119623B2 (zh) 1972-03-15 1976-06-18
JPH04154187A (ja) * 1990-10-18 1992-05-27 Mitsubishi Materials Corp スルーホール配線板の構造及びその製造方法
JP2976955B2 (ja) 1997-12-19 1999-11-10 日本電気株式会社 半導体装置の製造方法
EP1744606A3 (en) * 1999-09-02 2007-04-11 Ibiden Co., Ltd. Printed circuit board and method for producing the printed circuit board
SE9903995D0 (sv) 1999-11-03 1999-11-03 Astra Ab New combination
JP4012375B2 (ja) 2001-05-31 2007-11-21 株式会社ルネサステクノロジ 配線基板およびその製造方法
WO2003007370A1 (en) 2001-07-12 2003-01-23 Hitachi, Ltd. Wiring glass substrate and method of manufacturing the wiring glass substrate, conductive paste and semiconductor module used for wiring glass substrate, and method of forming wiring substrate and conductor
JP2003133735A (ja) * 2001-10-23 2003-05-09 Kyocera Corp 配線基板およびその製造方法ならびに電子装置
PT1355633E (pt) 2001-12-19 2005-05-31 Astrazeneca Ab Nova pelicula contendo um copolimero de acrilato de etilo/metacrilato de metilo e poli(acetato de vinilo)
JP4202641B2 (ja) 2001-12-26 2008-12-24 富士通株式会社 回路基板及びその製造方法
JP2003197811A (ja) * 2001-12-27 2003-07-11 Hitachi Ltd ガラス基板及びその製造方法、並びに配線基板、半導体モジュール
JP4154478B2 (ja) 2002-02-20 2008-09-24 独立行政法人産業技術総合研究所 感光性ポリイミドを用いた貫通電極形成方法
JP4022180B2 (ja) 2002-07-11 2007-12-12 大日本印刷株式会社 多層配線基板の製造方法
JP4203277B2 (ja) 2002-07-19 2008-12-24 大日本印刷株式会社 多層配線基板
JP4319831B2 (ja) 2002-12-11 2009-08-26 大日本印刷株式会社 多層配線基板の製造方法
JP2004363212A (ja) * 2003-06-03 2004-12-24 Hitachi Metals Ltd スルーホール導体を持った配線基板
JP4241202B2 (ja) 2003-06-12 2009-03-18 大日本印刷株式会社 めっきポスト型配線基板の製造方法
TWI251313B (en) 2003-09-26 2006-03-11 Seiko Epson Corp Intermediate chip module, semiconductor device, circuit board, and electronic device
WO2005034594A1 (ja) 2003-10-06 2005-04-14 Hoya Corporation 感光性ガラス基板の貫通孔形成方法
JP4564342B2 (ja) 2004-11-24 2010-10-20 大日本印刷株式会社 多層配線基板およびその製造方法
JP4345686B2 (ja) * 2005-02-22 2009-10-14 三菱マテリアル株式会社 絶縁回路基板およびパワーモジュール
US7485967B2 (en) * 2005-03-10 2009-02-03 Sanyo Electric Co., Ltd. Semiconductor device with via hole for electric connection
JP2007067216A (ja) * 2005-08-31 2007-03-15 Sanyo Electric Co Ltd 半導体装置およびその製造方法、回路基板およびその製造方法
JP4835141B2 (ja) 2005-12-13 2011-12-14 大日本印刷株式会社 多層配線基板
JP5119623B2 (ja) 2006-08-03 2013-01-16 大日本印刷株式会社 インターポーザ基板の製造方法
US20080192458A1 (en) 2007-02-12 2008-08-14 Intematix Corporation Light emitting diode lighting system
JP2009023341A (ja) 2007-06-21 2009-02-05 Dainippon Printing Co Ltd 中間転写記録媒体
JP5331350B2 (ja) * 2008-02-18 2013-10-30 日立協和エンジニアリング株式会社 配線基板
US8035219B2 (en) 2008-07-18 2011-10-11 Raytheon Company Packaging semiconductors at wafer level
JP5246103B2 (ja) 2008-10-16 2013-07-24 大日本印刷株式会社 貫通電極基板の製造方法
JP4900508B2 (ja) * 2008-12-26 2012-03-21 大日本印刷株式会社 貫通電極基板及びその製造方法
JP2010165804A (ja) * 2009-01-14 2010-07-29 Panasonic Corp 半導体装置およびそれを用いた電子機器ならびに半導体装置の製造方法
EP2392549A4 (en) 2009-02-02 2014-02-26 Asahi Glass Co Ltd GLASS SUBSTRATE FOR SEMICONDUCTOR DEVICE ELEMENT AND METHOD FOR PRODUCING GLASS SUBSTRATE FOR SEMICONDUCTOR DEVICE ELEMENT
US8925192B2 (en) 2009-06-09 2015-01-06 Ibiden Co., Ltd. Printed wiring board and method for manufacturing the same
US20110048775A1 (en) 2009-08-31 2011-03-03 Ibiden Co., Ltd. Printed wiring board and method for manufacturing the same
JP5697898B2 (ja) * 2009-10-09 2015-04-08 ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. 半導体装置及びその製造方法
US9420707B2 (en) 2009-12-17 2016-08-16 Intel Corporation Substrate for integrated circuit devices including multi-layer glass core and methods of making the same
JP5560834B2 (ja) 2010-03-29 2014-07-30 住友ベークライト株式会社 絶縁基板、絶縁基板の製造方法、プリント配線基板および半導体装置
DE102010030760B4 (de) 2010-06-30 2014-07-24 Globalfoundries Dresden Module One Limited Liability Company & Co. Kg Halbleiterbauelement mit Durchgangskontaktierungen mit einem Verspannungsrelaxationsmechanismus und Verfahren zur Herstellung eines solchen
US20120235969A1 (en) * 2011-03-15 2012-09-20 Qualcomm Mems Technologies, Inc. Thin film through-glass via and methods for forming same
KR101296996B1 (ko) * 2011-07-25 2013-08-14 니혼도꾸슈도교 가부시키가이샤 배선기판
US20130048355A1 (en) * 2011-08-30 2013-02-28 Ibiden Co., Ltd. Printed wiring board
CN103219302B (zh) * 2012-01-19 2016-01-20 欣兴电子股份有限公司 穿孔中介板
SE537874C2 (sv) * 2012-04-13 2015-11-03 Silex Microsystems Ab CTE-anpassad interposer och metod att tillverka en sådan
CN105374793A (zh) * 2013-05-08 2016-03-02 日月光半导体制造股份有限公司 具桥接结构的半导体封装构造及其制造方法
JP5846185B2 (ja) * 2013-11-21 2016-01-20 大日本印刷株式会社 貫通電極基板及び貫通電極基板を用いた半導体装置

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002305360A (ja) * 2001-01-30 2002-10-18 Ngk Spark Plug Co Ltd 配線基板およびその製造方法
US20030137056A1 (en) * 2002-01-18 2003-07-24 Fujitsu Limited Circuit substrate and method for fabricating the same
JP2010532562A (ja) * 2007-07-05 2010-10-07 オー・アー・セー・マイクロテック・アクチボラゲット 低抵抗のウエハ貫通ビア
EP2048923A3 (en) * 2007-10-09 2010-12-08 Shinko Electric Industries Co., Ltd. Method of manufacturing silicon substrate with a conductive through-hole
US20100164120A1 (en) * 2008-12-26 2010-07-01 Dai Nippon Printing Co., Ltd. Through-hole electrode substrate and method of manufacturing the same
JP2010171377A (ja) * 2008-12-26 2010-08-05 Dainippon Printing Co Ltd 貫通電極基板及びその製造方法
US20130200516A1 (en) * 2010-10-14 2013-08-08 Seiichi Nakatani Hybrid substrate, production method therefor, and semiconductor integrated circuit package
US20120139082A1 (en) * 2010-12-02 2012-06-07 Tessera Research Llc Stacked microelectronic assemby with tsvs formed in stages and carrier above chip
US20120229990A1 (en) * 2011-03-08 2012-09-13 Ibiden Co., Ltd. Multilayer printed wiring board and method for manufacturing multilayer printed wiring board
US20130316551A1 (en) * 2012-05-25 2013-11-28 International Business Machines Corporation Universal press-fit connection for printed circuit boards

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11728243B2 (en) 2016-09-05 2023-08-15 Dai Nippon Printing Co., Ltd. Through electrode substrate and semiconductor device
JP2021052193A (ja) * 2020-12-02 2021-04-01 大日本印刷株式会社 貫通電極基板および半導体装置
JP7088271B2 (ja) 2020-12-02 2022-06-21 大日本印刷株式会社 貫通電極基板および半導体装置
JP2022130437A (ja) * 2020-12-02 2022-09-06 大日本印刷株式会社 貫通電極基板および半導体装置
JP7239045B2 (ja) 2020-12-02 2023-03-14 大日本印刷株式会社 貫通電極基板および半導体装置

Also Published As

Publication number Publication date
US20190172780A1 (en) 2019-06-06
EP3073523A4 (en) 2017-06-28
CN109616458B (zh) 2023-06-23
US11362028B2 (en) 2022-06-14
EP3690933A1 (en) 2020-08-05
CN105765712B (zh) 2018-10-30
US10580727B2 (en) 2020-03-03
JP5846185B2 (ja) 2016-01-20
WO2015076301A1 (ja) 2015-05-28
US10256176B2 (en) 2019-04-09
CN109616458A (zh) 2019-04-12
EP3073523B1 (en) 2020-05-20
EP3073523A1 (en) 2016-09-28
EP4095895A3 (en) 2023-03-01
EP4095895A2 (en) 2022-11-30
US20200357733A1 (en) 2020-11-12
JP2015103586A (ja) 2015-06-04
US10790221B2 (en) 2020-09-29
US20220246512A1 (en) 2022-08-04
US20160276257A1 (en) 2016-09-22
US20200152564A1 (en) 2020-05-14
EP3690933B1 (en) 2022-08-10
CN109616459A (zh) 2019-04-12

Similar Documents

Publication Publication Date Title
CN105765712A (zh) 贯通电极基板及利用贯通电极基板的半导体装置
TWI524754B (zh) 整合式相機模組及其製造方法
TWI431759B (zh) 可堆疊式功率mosfet、功率mosfet堆疊及其製備方法
JP2014057065A (ja) Tsv構造を備える集積回路素子及びその製造方法
JP2008546174A5 (zh)
CN103985683A (zh) 晶片封装体
CN105047619A (zh) 晶片堆叠封装体及其制造方法
US20160039663A1 (en) Chip package and method of manufacturing the same
JP5026025B2 (ja) 半導体装置
TWI508240B (zh) Laminated wiring board
CN104752377A (zh) 半导体装置、其制造方法及其测试方法
JP2008135486A (ja) 半導体装置及び半導体パッケージ
JP6992797B2 (ja) 貫通電極基板
JP7294394B2 (ja) 貫通電極基板
JP6642642B2 (ja) 貫通電極基板
JP2006351996A (ja) 半導体装置及びその製造方法
JP6372546B2 (ja) 貫通電極基板及び貫通電極基板を用いた半導体装置
JP6044697B2 (ja) 貫通電極基板及び貫通電極基板を用いた半導体装置
CN103508407A (zh) 具微机电组件的封装结构及其制法
CN111463187B (zh) 基于系统级封装的柔性装置及其制造方法
CN116341166A (zh) 电子设备及计算机系统
KR20140038195A (ko) Tsv구조 형성 방법
KR20160068506A (ko) 센서 패키지 모듈
JP2005311062A (ja) 積層型半導体装置及び半導体装置並びにこれらの製造方法、回路基板並びに電子機器

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant