CN102403239B - 半导体器件及形成用于在Fo‑WLCSP中安装半导体小片的引线上键合互连的方法 - Google Patents
半导体器件及形成用于在Fo‑WLCSP中安装半导体小片的引线上键合互连的方法 Download PDFInfo
- Publication number
- CN102403239B CN102403239B CN201110278186.3A CN201110278186A CN102403239B CN 102403239 B CN102403239 B CN 102403239B CN 201110278186 A CN201110278186 A CN 201110278186A CN 102403239 B CN102403239 B CN 102403239B
- Authority
- CN
- China
- Prior art keywords
- conductive layer
- semiconductor die
- trace
- carrier
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/01—Manufacture or treatment
- H10W70/05—Manufacture or treatment of insulating or insulated package substrates, or of interposers, or of redistribution layers
- H10W70/08—Manufacture or treatment of insulating or insulated package substrates, or of interposers, or of redistribution layers by depositing layers on the chip or wafer, e.g. "chip-first" RDLs
- H10W70/09—Manufacture or treatment of insulating or insulated package substrates, or of interposers, or of redistribution layers by depositing layers on the chip or wafer, e.g. "chip-first" RDLs extending onto an encapsulation that laterally surrounds the chip or wafer, e.g. fan-out wafer level package [FOWLP] RDLs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/60—Insulating or insulated package substrates; Interposers; Redistribution layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/01—Manufacture or treatment
- H10W72/0198—Manufacture or treatment batch processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/01—Manufacture or treatment
- H10W74/012—Manufacture or treatment of encapsulations on active surfaces of flip-chip devices, e.g. forming underfills
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/01—Manufacture or treatment
- H10W74/019—Manufacture or treatment using temporary auxiliary substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
- H10W74/15—Encapsulations, e.g. protective coatings characterised by their shape or disposition on active surfaces of flip-chip devices, e.g. underfills
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/071—Connecting or disconnecting
- H10W72/072—Connecting or disconnecting of bump connectors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/071—Connecting or disconnecting
- H10W72/072—Connecting or disconnecting of bump connectors
- H10W72/07202—Connecting or disconnecting of bump connectors using auxiliary members
- H10W72/07204—Connecting or disconnecting of bump connectors using auxiliary members using temporary auxiliary members, e.g. sacrificial coatings
- H10W72/07207—Temporary substrates, e.g. removable substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/20—Bump connectors, e.g. solder bumps or copper pillars; Dummy bumps; Thermal bumps
- H10W72/241—Dispositions, e.g. layouts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/851—Dispositions of multiple connectors or interconnections
- H10W72/874—On different surfaces
- H10W72/884—Die-attach connectors and bond wires
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/90—Bond pads, in general
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/90—Bond pads, in general
- H10W72/921—Structures or relative sizes of bond pads
- H10W72/923—Bond pads having multiple stacked layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/90—Bond pads, in general
- H10W72/941—Dispositions of bond pads
- H10W72/9413—Dispositions of bond pads on encapsulations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/90—Bond pads, in general
- H10W72/941—Dispositions of bond pads
- H10W72/9415—Dispositions of bond pads relative to the surface, e.g. recessed, protruding
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
- H10W74/111—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being completely enclosed
- H10W74/114—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being completely enclosed by a substrate and the encapsulations
- H10W74/117—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being completely enclosed by a substrate and the encapsulations the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/721—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors
- H10W90/724—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors between a chip and a stacked insulating package substrate, interposer or RDL
Landscapes
- Wire Bonding (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Description
Claims (9)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/880,255 US8435834B2 (en) | 2010-09-13 | 2010-09-13 | Semiconductor device and method of forming bond-on-lead interconnection for mounting semiconductor die in FO-WLCSP |
| US12/880255 | 2010-09-13 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN102403239A CN102403239A (zh) | 2012-04-04 |
| CN102403239B true CN102403239B (zh) | 2017-04-12 |
Family
ID=45805846
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201110278186.3A Active CN102403239B (zh) | 2010-09-13 | 2011-09-09 | 半导体器件及形成用于在Fo‑WLCSP中安装半导体小片的引线上键合互连的方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US8435834B2 (zh) |
| CN (1) | CN102403239B (zh) |
| SG (3) | SG192492A1 (zh) |
| TW (1) | TWI581345B (zh) |
Families Citing this family (36)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI478254B (zh) | 2003-11-10 | 2015-03-21 | 恰巴克有限公司 | 引線上凸塊之倒裝晶片互連 |
| US7659633B2 (en) * | 2004-11-10 | 2010-02-09 | Stats Chippac, Ltd. | Solder joint flip chip interconnection having relief structure |
| US8574959B2 (en) | 2003-11-10 | 2013-11-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming bump-on-lead interconnection |
| US9029196B2 (en) | 2003-11-10 | 2015-05-12 | Stats Chippac, Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
| US8026128B2 (en) | 2004-11-10 | 2011-09-27 | Stats Chippac, Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
| USRE47600E1 (en) | 2003-11-10 | 2019-09-10 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming electrical interconnect with stress relief void |
| US20060216860A1 (en) | 2005-03-25 | 2006-09-28 | Stats Chippac, Ltd. | Flip chip interconnection having narrow interconnection sites on the substrate |
| US8129841B2 (en) | 2006-12-14 | 2012-03-06 | Stats Chippac, Ltd. | Solder joint flip chip interconnection |
| US8216930B2 (en) | 2006-12-14 | 2012-07-10 | Stats Chippac, Ltd. | Solder joint flip chip interconnection having relief structure |
| US8841779B2 (en) | 2005-03-25 | 2014-09-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming high routing density BOL BONL and BONP interconnect sites on substrate |
| US8441127B2 (en) * | 2011-06-29 | 2013-05-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump-on-trace structures with wide and narrow portions |
| US8598715B2 (en) * | 2011-12-02 | 2013-12-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump-on-trace structures in packaging |
| JP2013236039A (ja) * | 2012-05-11 | 2013-11-21 | Renesas Electronics Corp | 半導体装置 |
| TWI471898B (zh) * | 2012-06-19 | 2015-02-01 | Chipbond Technology Corp | 半導體製程、半導體結構及其封裝構造 |
| KR101965127B1 (ko) | 2012-10-29 | 2019-04-04 | 삼성전자 주식회사 | 반도체 패키지 및 그 제조 방법 |
| TWI515808B (zh) * | 2013-04-25 | 2016-01-01 | 南茂科技股份有限公司 | 晶片封裝結構的製作方法 |
| US9524958B2 (en) * | 2013-06-27 | 2016-12-20 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of individual die bonding followed by simultaneous multiple die thermal compression bonding |
| WO2015045089A1 (ja) * | 2013-09-27 | 2015-04-02 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
| US9721922B2 (en) | 2013-12-23 | 2017-08-01 | STATS ChipPAC, Pte. Ltd. | Semiconductor device and method of forming fine pitch RDL over semiconductor die in fan-out package |
| US20150187719A1 (en) | 2013-12-30 | 2015-07-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Trace Design for Bump-on-Trace (BOT) Assembly |
| US9230936B2 (en) * | 2014-03-04 | 2016-01-05 | Qualcomm Incorporated | Integrated device comprising high density interconnects and redistribution layers |
| US9806046B2 (en) * | 2014-03-13 | 2017-10-31 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device structure and manufacturing method |
| KR102274742B1 (ko) * | 2014-10-06 | 2021-07-07 | 삼성전자주식회사 | 패키지 온 패키지와 이를 포함하는 컴퓨팅 장치 |
| JP6019367B2 (ja) * | 2015-01-13 | 2016-11-02 | 株式会社野田スクリーン | 半導体装置 |
| US20160218021A1 (en) * | 2015-01-27 | 2016-07-28 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and method of manufacturing the same |
| TWI607327B (zh) * | 2015-12-25 | 2017-12-01 | 矽創電子股份有限公司 | 半導體元件 |
| US20180005972A1 (en) * | 2016-07-01 | 2018-01-04 | Intel Corporation | Interface structures for packaged circuitry and method of providing same |
| TWI649839B (zh) * | 2017-03-15 | 2019-02-01 | 矽品精密工業股份有限公司 | 電子封裝件及其基板構造 |
| US9947634B1 (en) * | 2017-06-13 | 2018-04-17 | Northrop Grumman Systems Corporation | Robust mezzanine BGA connector |
| CN109216293A (zh) * | 2017-07-03 | 2019-01-15 | 葛兰菲安全有限公司 | 芯片和电子电路的粘接结构和粘接方法 |
| CN111627867A (zh) * | 2019-02-28 | 2020-09-04 | 富泰华工业(深圳)有限公司 | 芯片封装结构及其制作方法 |
| KR102631356B1 (ko) | 2019-11-14 | 2024-01-31 | 삼성전자주식회사 | 반도체 패키지 |
| US11437526B2 (en) | 2019-12-09 | 2022-09-06 | Amkor Technology Singapore Holding Pte. Ltd. | Electronic devices having a sensor and a translucent mold compound and methods of manufacturing electronic devices |
| CN111048485B (zh) * | 2019-12-16 | 2021-07-27 | 米尔芯星(深圳)信息科技有限公司 | 一种半导体芯片器件 |
| US11562952B2 (en) | 2021-01-29 | 2023-01-24 | Cirrus Logic, Inc. | Chip scale package |
| EP4309203A4 (en) * | 2021-03-15 | 2025-03-05 | Nano-X Imaging Ltd | SYSTEMS AND METHODS FOR MANUFACTURING SILICON CHIP STACKS FOR ELECTRON EMITTER ARRAY CHIPS |
Family Cites Families (119)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04355933A (ja) | 1991-02-07 | 1992-12-09 | Nitto Denko Corp | フリツプチツプの実装構造 |
| US5250843A (en) | 1991-03-27 | 1993-10-05 | Integrated System Assemblies Corp. | Multichip integrated circuit modules |
| JP2678958B2 (ja) | 1992-03-02 | 1997-11-19 | カシオ計算機株式会社 | フィルム配線基板およびその製造方法 |
| US5314651A (en) | 1992-05-29 | 1994-05-24 | Texas Instruments Incorporated | Fine-grain pyroelectric detector material and method |
| US5353498A (en) | 1993-02-08 | 1994-10-11 | General Electric Company | Method for fabricating an integrated circuit module |
| US5386624A (en) | 1993-07-06 | 1995-02-07 | Motorola, Inc. | Method for underencapsulating components on circuit supporting substrates |
| US5508561A (en) | 1993-11-15 | 1996-04-16 | Nec Corporation | Apparatus for forming a double-bump structure used for flip-chip mounting |
| CN1117395C (zh) | 1994-03-18 | 2003-08-06 | 日立化成工业株式会社 | 半导体组件的制造方法及半导体组件 |
| US5519580A (en) | 1994-09-09 | 1996-05-21 | Intel Corporation | Method of controlling solder ball size of BGA IC components |
| JP3353508B2 (ja) | 1994-12-20 | 2002-12-03 | ソニー株式会社 | プリント配線板とこれを用いた電子装置 |
| US5650595A (en) | 1995-05-25 | 1997-07-22 | International Business Machines Corporation | Electronic module with multiple solder dams in soldermask window |
| US5710071A (en) | 1995-12-04 | 1998-01-20 | Motorola, Inc. | Process for underfilling a flip-chip semiconductor device |
| KR0182073B1 (ko) | 1995-12-22 | 1999-03-20 | 황인길 | 반도체 칩 스케일 반도체 패키지 및 그 제조방법 |
| JP3645378B2 (ja) | 1996-01-19 | 2005-05-11 | 株式会社半導体エネルギー研究所 | 半導体装置の作製方法 |
| US5889326A (en) | 1996-02-27 | 1999-03-30 | Nec Corporation | Structure for bonding semiconductor device to substrate |
| JPH09260552A (ja) | 1996-03-22 | 1997-10-03 | Nec Corp | 半導体チップの実装構造 |
| KR100216839B1 (ko) | 1996-04-01 | 1999-09-01 | 김규현 | Bga 반도체 패키지의 솔더 볼 랜드 메탈 구조 |
| US5841193A (en) | 1996-05-20 | 1998-11-24 | Epic Technologies, Inc. | Single chip modules, repairable multichip modules, and methods of fabrication thereof |
| JP3500032B2 (ja) | 1997-03-13 | 2004-02-23 | 日本特殊陶業株式会社 | 配線基板及びその製造方法 |
| JP3346263B2 (ja) | 1997-04-11 | 2002-11-18 | イビデン株式会社 | プリント配線板及びその製造方法 |
| DE69835747T2 (de) | 1997-06-26 | 2007-09-13 | Hitachi Chemical Co., Ltd. | Substrat zur montage von halbleiterchips |
| JPH1126919A (ja) | 1997-06-30 | 1999-01-29 | Fuji Photo Film Co Ltd | プリント配線板 |
| US6335571B1 (en) | 1997-07-21 | 2002-01-01 | Miguel Albert Capote | Semiconductor flip-chip package and method for the fabrication thereof |
| US5985456A (en) | 1997-07-21 | 1999-11-16 | Miguel Albert Capote | Carboxyl-containing polyunsaturated fluxing adhesive for attaching integrated circuits |
| AU8502798A (en) | 1997-07-21 | 1999-02-10 | Aguila Technologies, Inc. | Semiconductor flip-chip package and method for the fabrication thereof |
| US6448665B1 (en) | 1997-10-15 | 2002-09-10 | Kabushiki Kaisha Toshiba | Semiconductor package and manufacturing method thereof |
| JP3819576B2 (ja) | 1997-12-25 | 2006-09-13 | 沖電気工業株式会社 | 半導体装置及びその製造方法 |
| US6324754B1 (en) | 1998-03-25 | 2001-12-04 | Tessera, Inc. | Method for fabricating microelectronic assemblies |
| US6329605B1 (en) | 1998-03-26 | 2001-12-11 | Tessera, Inc. | Components with conductive solder mask layers |
| JP2000031204A (ja) | 1998-07-07 | 2000-01-28 | Ricoh Co Ltd | 半導体パッケージの製造方法 |
| JP2000133672A (ja) | 1998-10-28 | 2000-05-12 | Seiko Epson Corp | 半導体装置及びその製造方法、回路基板並びに電子機器 |
| JP3346320B2 (ja) | 1999-02-03 | 2002-11-18 | カシオ計算機株式会社 | 半導体装置及びその製造方法 |
| JP2001068836A (ja) | 1999-08-27 | 2001-03-16 | Mitsubishi Electric Corp | プリント配線基板及び半導体モジュール並びに半導体モジュールの製造方法 |
| TW429492B (en) | 1999-10-21 | 2001-04-11 | Siliconware Precision Industries Co Ltd | Ball grid array package and its fabricating method |
| US6774474B1 (en) | 1999-11-10 | 2004-08-10 | International Business Machines Corporation | Partially captured oriented interconnections for BGA packages and a method of forming the interconnections |
| TW569424B (en) | 2000-03-17 | 2004-01-01 | Matsushita Electric Industrial Co Ltd | Module with embedded electric elements and the manufacturing method thereof |
| US6787918B1 (en) | 2000-06-02 | 2004-09-07 | Siliconware Precision Industries Co., Ltd. | Substrate structure of flip chip package |
| US6573610B1 (en) | 2000-06-02 | 2003-06-03 | Siliconware Precision Industries Co., Ltd. | Substrate of semiconductor package for flip chip package |
| US6201305B1 (en) | 2000-06-09 | 2001-03-13 | Amkor Technology, Inc. | Making solder ball mounting pads on substrates |
| JP3554533B2 (ja) | 2000-10-13 | 2004-08-18 | シャープ株式会社 | チップオンフィルム用テープおよび半導体装置 |
| US7242099B2 (en) | 2001-03-05 | 2007-07-10 | Megica Corporation | Chip package with multiple chips connected by bumps |
| US8158508B2 (en) | 2001-03-05 | 2012-04-17 | Megica Corporation | Structure and manufacturing method of a chip scale package |
| US6818545B2 (en) | 2001-03-05 | 2004-11-16 | Megic Corporation | Low fabrication cost, fine pitch and high reliability solder bump |
| US6451626B1 (en) * | 2001-07-27 | 2002-09-17 | Charles W.C. Lin | Three-dimensional stacked semiconductor package |
| TW507341B (en) | 2001-11-01 | 2002-10-21 | Siliconware Precision Industries Co Ltd | Substrate capable of preventing delamination of chip and semiconductor encapsulation having such a substrate |
| US6870276B1 (en) | 2001-12-26 | 2005-03-22 | Micron Technology, Inc. | Apparatus for supporting microelectronic substrates |
| JP2003273145A (ja) | 2002-03-12 | 2003-09-26 | Sharp Corp | 半導体装置 |
| US6780673B2 (en) | 2002-06-12 | 2004-08-24 | Texas Instruments Incorporated | Method of forming a semiconductor device package using a plate layer surrounding contact pads |
| JP2004095923A (ja) | 2002-09-02 | 2004-03-25 | Murata Mfg Co Ltd | 実装基板およびこの実装基板を用いた電子デバイス |
| JP2004111676A (ja) | 2002-09-19 | 2004-04-08 | Toshiba Corp | 半導体装置、半導体パッケージ用部材、半導体装置の製造方法 |
| US7173342B2 (en) | 2002-12-17 | 2007-02-06 | Intel Corporation | Method and apparatus for reducing electrical interconnection fatigue |
| JP4114483B2 (ja) | 2003-01-10 | 2008-07-09 | セイコーエプソン株式会社 | 半導体チップの実装方法、半導体実装基板、電子デバイスおよび電子機器 |
| US6774497B1 (en) | 2003-03-28 | 2004-08-10 | Freescale Semiconductor, Inc. | Flip-chip assembly with thin underfill and thick solder mask |
| US20040232562A1 (en) | 2003-05-23 | 2004-11-25 | Texas Instruments Incorporated | System and method for increasing bump pad height |
| US6849944B2 (en) | 2003-05-30 | 2005-02-01 | Texas Instruments Incorporated | Using a supporting structure to control collapse of a die towards a die pad during a reflow process for coupling the die to the die pad |
| US6888255B2 (en) | 2003-05-30 | 2005-05-03 | Texas Instruments Incorporated | Built-up bump pad structure and method for same |
| TW572361U (en) | 2003-06-03 | 2004-01-11 | Via Tech Inc | Flip-chip package carrier |
| TWI227556B (en) | 2003-07-15 | 2005-02-01 | Advanced Semiconductor Eng | Chip structure |
| TWI241702B (en) | 2003-07-28 | 2005-10-11 | Siliconware Precision Industries Co Ltd | Ground pad structure for preventing solder extrusion and semiconductor package having the ground pad structure |
| KR100523330B1 (ko) | 2003-07-29 | 2005-10-24 | 삼성전자주식회사 | Smd 및 nsmd 복합형 솔더볼 랜드 구조를 가지는bga 반도체 패키지 |
| TWI234258B (en) | 2003-08-01 | 2005-06-11 | Advanced Semiconductor Eng | Substrate with reinforced structure of contact pad |
| TWI241675B (en) | 2003-08-18 | 2005-10-11 | Siliconware Precision Industries Co Ltd | Chip carrier for semiconductor chip |
| KR100541394B1 (ko) | 2003-08-23 | 2006-01-10 | 삼성전자주식회사 | 비한정형 볼 그리드 어레이 패키지용 배선기판 및 그의제조 방법 |
| US7271484B2 (en) | 2003-09-25 | 2007-09-18 | Infineon Technologies Ag | Substrate for producing a soldering connection |
| JP3877717B2 (ja) | 2003-09-30 | 2007-02-07 | 三洋電機株式会社 | 半導体装置およびその製造方法 |
| US6919224B2 (en) * | 2003-09-30 | 2005-07-19 | Intel Corporation | Modified chip attach process and apparatus |
| JP2005109187A (ja) | 2003-09-30 | 2005-04-21 | Tdk Corp | フリップチップ実装回路基板およびその製造方法ならびに集積回路装置 |
| US20060216860A1 (en) * | 2005-03-25 | 2006-09-28 | Stats Chippac, Ltd. | Flip chip interconnection having narrow interconnection sites on the substrate |
| US8026128B2 (en) * | 2004-11-10 | 2011-09-27 | Stats Chippac, Ltd. | Semiconductor device and method of self-confinement of conductive bump material during reflow without solder mask |
| TWI478254B (zh) | 2003-11-10 | 2015-03-21 | 恰巴克有限公司 | 引線上凸塊之倒裝晶片互連 |
| US7294929B2 (en) | 2003-12-30 | 2007-11-13 | Texas Instruments Incorporated | Solder ball pad structure |
| WO2005093817A1 (ja) | 2004-03-29 | 2005-10-06 | Nec Corporation | 半導体装置及びその製造方法 |
| JP4024773B2 (ja) | 2004-03-30 | 2007-12-19 | シャープ株式会社 | 配線基板、半導体装置およびその製造方法並びに半導体モジュール装置 |
| TWI240389B (en) | 2004-05-06 | 2005-09-21 | Advanced Semiconductor Eng | High-density layout substrate for flip-chip package |
| US7224073B2 (en) | 2004-05-18 | 2007-05-29 | Ultratera Corporation | Substrate for solder joint |
| US7057284B2 (en) | 2004-08-12 | 2006-06-06 | Texas Instruments Incorporated | Fine pitch low-cost flip chip substrate |
| JP2006108313A (ja) | 2004-10-04 | 2006-04-20 | Rohm Co Ltd | 実装基板および半導体装置 |
| US20060131758A1 (en) | 2004-12-22 | 2006-06-22 | Stmicroelectronics, Inc. | Anchored non-solder mask defined ball pad |
| US20060255473A1 (en) * | 2005-05-16 | 2006-11-16 | Stats Chippac Ltd. | Flip chip interconnect solder mask |
| US7728437B2 (en) | 2005-11-23 | 2010-06-01 | Fairchild Korea Semiconductor, Ltd. | Semiconductor package form within an encapsulation |
| JP4971769B2 (ja) | 2005-12-22 | 2012-07-11 | 新光電気工業株式会社 | フリップチップ実装構造及びフリップチップ実装構造の製造方法 |
| TWI286830B (en) | 2006-01-16 | 2007-09-11 | Siliconware Precision Industries Co Ltd | Electronic carrier board |
| TWI294682B (en) | 2006-02-03 | 2008-03-11 | Siliconware Precision Industries Co Ltd | Semiconductor package substrate |
| US20070200234A1 (en) | 2006-02-28 | 2007-08-30 | Texas Instruments Incorporated | Flip-Chip Device Having Underfill in Controlled Gap |
| US7656042B2 (en) * | 2006-03-29 | 2010-02-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stratified underfill in an IC package |
| US7317245B1 (en) | 2006-04-07 | 2008-01-08 | Amkor Technology, Inc. | Method for manufacturing a semiconductor device substrate |
| JP2007305881A (ja) | 2006-05-12 | 2007-11-22 | Sharp Corp | テープキャリアおよび半導体装置並びに半導体モジュール装置 |
| US7902660B1 (en) | 2006-05-24 | 2011-03-08 | Amkor Technology, Inc. | Substrate for semiconductor device and manufacturing method thereof |
| US20080093749A1 (en) | 2006-10-20 | 2008-04-24 | Texas Instruments Incorporated | Partial Solder Mask Defined Pad Design |
| TWI331388B (en) | 2007-01-25 | 2010-10-01 | Advanced Semiconductor Eng | Package substrate, method of fabricating the same and chip package |
| JP4618260B2 (ja) | 2007-02-21 | 2011-01-26 | 日本テキサス・インスツルメンツ株式会社 | 導体パターンの形成方法、半導体装置の製造方法、並びに半導体装置 |
| US7521284B2 (en) | 2007-03-05 | 2009-04-21 | Texas Instruments Incorporated | System and method for increased stand-off height in stud bumping process |
| TWI361482B (en) | 2007-05-10 | 2012-04-01 | Siliconware Precision Industries Co Ltd | Flip-chip semiconductor package structure and package substrate applicable thereto |
| US8106496B2 (en) | 2007-06-04 | 2012-01-31 | Stats Chippac, Inc. | Semiconductor packaging system with stacking and method of manufacturing thereof |
| US7863090B2 (en) | 2007-06-25 | 2011-01-04 | Epic Technologies, Inc. | Packaged electronic modules and fabrication methods thereof implementing a cell phone or other electronic system |
| TWI357137B (en) | 2007-10-19 | 2012-01-21 | Advanced Semiconductor Eng | Flip chip package structure and carrier thereof |
| TWI358113B (en) | 2007-10-31 | 2012-02-11 | Advanced Semiconductor Eng | Substrate structure and semiconductor package usin |
| TW200921868A (en) | 2007-11-07 | 2009-05-16 | Advanced Semiconductor Eng | Substrate structure |
| TWI360213B (en) * | 2007-11-19 | 2012-03-11 | Subtron Technology Co Ltd | Chip package carrier, chip package and method for |
| US10074553B2 (en) * | 2007-12-03 | 2018-09-11 | STATS ChipPAC Pte. Ltd. | Wafer level package integration and method |
| US7847399B2 (en) | 2007-12-07 | 2010-12-07 | Texas Instruments Incorporated | Semiconductor device having solder-free gold bump contacts for stability in repeated temperature cycles |
| JP5107012B2 (ja) | 2007-12-12 | 2012-12-26 | 新光電気工業株式会社 | 配線基板及び電子部品の実装構造の製造方法 |
| TWI340615B (en) | 2008-01-30 | 2011-04-11 | Advanced Semiconductor Eng | Surface treatment process for circuit board |
| US7670939B2 (en) | 2008-05-12 | 2010-03-02 | Ati Technologies Ulc | Semiconductor chip bump connection apparatus and method |
| US7772046B2 (en) * | 2008-06-04 | 2010-08-10 | Stats Chippac, Ltd. | Semiconductor device having electrical devices mounted to IPD structure and method for shielding electromagnetic interference |
| US7851928B2 (en) | 2008-06-10 | 2010-12-14 | Texas Instruments Incorporated | Semiconductor device having substrate with differentially plated copper and selective solder |
| TWI425896B (zh) | 2008-06-11 | 2014-02-01 | 日月光半導體製造股份有限公司 | 具有內埋式導電線路之電路板及其製造方法 |
| US7932170B1 (en) | 2008-06-23 | 2011-04-26 | Amkor Technology, Inc. | Flip chip bump structure and fabrication method |
| US7790509B2 (en) | 2008-06-27 | 2010-09-07 | Texas Instruments Incorporated | Method for fine-pitch, low stress flip-chip interconnect |
| TWI399838B (zh) * | 2008-07-31 | 2013-06-21 | 力成科技股份有限公司 | 柱對柱覆晶結構 |
| TWI384600B (zh) | 2008-12-09 | 2013-02-01 | 日月光半導體製造股份有限公司 | 內埋線路基板及其製造方法 |
| US7642128B1 (en) * | 2008-12-12 | 2010-01-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP |
| US7898083B2 (en) | 2008-12-17 | 2011-03-01 | Texas Instruments Incorporated | Method for low stress flip-chip assembly of fine-pitch semiconductor devices |
| US8198186B2 (en) * | 2008-12-31 | 2012-06-12 | Stats Chippac, Ltd. | Semiconductor device and method of confining conductive bump material during reflow with solder mask patch |
| US20110049703A1 (en) | 2009-08-25 | 2011-03-03 | Jun-Chung Hsu | Flip-Chip Package Structure |
| US8574960B2 (en) * | 2010-02-03 | 2013-11-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming cavity adjacent to sensitive region of semiconductor die using wafer-level underfill material |
| US8368187B2 (en) * | 2010-02-03 | 2013-02-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming air gap adjacent to stress sensitive region of the die |
| US8039384B2 (en) * | 2010-03-09 | 2011-10-18 | Stats Chippac, Ltd. | Semiconductor device and method of forming vertically offset bond on trace interconnects on different height traces |
| US8357564B2 (en) * | 2010-05-17 | 2013-01-22 | Stats Chippac, Ltd. | Semiconductor device and method of forming prefabricated multi-die leadframe for electrical interconnect of stacked semiconductor die |
-
2010
- 2010-09-13 US US12/880,255 patent/US8435834B2/en active Active
-
2011
- 2011-08-23 SG SG2013052808A patent/SG192492A1/en unknown
- 2011-08-23 SG SG2011060738A patent/SG179345A1/en unknown
- 2011-08-23 TW TW100130052A patent/TWI581345B/zh active
- 2011-08-23 SG SG10201700002RA patent/SG10201700002RA/en unknown
- 2011-09-09 CN CN201110278186.3A patent/CN102403239B/zh active Active
-
2013
- 2013-03-18 US US13/845,542 patent/US9679824B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| TW201214590A (en) | 2012-04-01 |
| US20130214409A1 (en) | 2013-08-22 |
| CN102403239A (zh) | 2012-04-04 |
| US8435834B2 (en) | 2013-05-07 |
| SG179345A1 (en) | 2012-04-27 |
| US9679824B2 (en) | 2017-06-13 |
| US20120061824A1 (en) | 2012-03-15 |
| TWI581345B (zh) | 2017-05-01 |
| SG10201700002RA (en) | 2017-04-27 |
| SG192492A1 (en) | 2013-08-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN102403239B (zh) | 半导体器件及形成用于在Fo‑WLCSP中安装半导体小片的引线上键合互连的方法 | |
| US10998248B2 (en) | Semiconductor device and method of forming sacrificial adhesive over contact pads of semiconductor die | |
| US8896133B2 (en) | Semiconductor device and method of forming vertically offset conductive pillars over first substrate aligned to vertically offset BOT interconnect sites formed over second substrate | |
| US9966335B2 (en) | Semiconductor device and method of forming interposer frame electrically connected to embedded semiconductor die | |
| US8354297B2 (en) | Semiconductor device and method of forming different height conductive pillars to electrically interconnect stacked laterally offset semiconductor die | |
| US9824975B2 (en) | Semiconductor device and method of forming stepped interconnect layer for stacked semiconductor die | |
| CN102194718B (zh) | 半导体器件及其制造方法 | |
| CN102842531B (zh) | 在种子层之上形成互连结构的半导体器件和方法 | |
| CN101989558B (zh) | 半导体器件及其制造方法 | |
| US8502392B2 (en) | Semiconductor device with partially-etched conductive layer recessed within substrate for bonding to semiconductor die | |
| CN102347253B (zh) | 在接触焊盘上形成再分布层的方法和半导体器件 | |
| US20120104623A1 (en) | Semiconductor Device and Method of Forming Stepped Interposer for Stacking and Electrically Connecting Semiconductor Die | |
| US20120126395A1 (en) | Semiconductor Device and Method of Forming Uniform Height Insulating Layer Over Interposer Frame as Standoff for Semiconductor Die | |
| CN102456584A (zh) | 在半导体小片和互连结构周围形成可穿透膜包封料的半导体器件和方法 | |
| CN102569097A (zh) | 形成通过封装剂之上的绝缘层的开口供互连结构的增强粘合性的半导体器件和方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| GR01 | Patent grant | ||
| GR01 | Patent grant | ||
| CP01 | Change in the name or title of a patent holder | ||
| CP01 | Change in the name or title of a patent holder |
Address after: Singapore City Patentee after: STATS ChipPAC Pte. Ltd. Address before: Singapore City Patentee before: STATS ChipPAC Pte. Ltd. |
|
| TR01 | Transfer of patent right | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20200106 Address after: No. 500, Linjiang Road, Yuecheng District, Shaoxing City, Zhejiang Province Patentee after: Changdian integrated circuit (Shaoxing) Co.,Ltd. Address before: Singapore City Patentee before: STATS ChipPAC Pte. Ltd. |
|
| CP03 | Change of name, title or address | ||
| CP03 | Change of name, title or address |
Address after: 312000 No.500 Linjiang Road, Yuecheng District, Shaoxing City, Zhejiang Province Patentee after: Yuerun Integrated Circuit (Shaoxing) Co., Ltd. Country or region after: China Address before: 312000 No.500 Linjiang Road, Yuecheng District, Shaoxing City, Zhejiang Province Patentee before: Changdian integrated circuit (Shaoxing) Co.,Ltd. Country or region before: China |