CN102194756A - 鳍式场效晶体管及其制法 - Google Patents

鳍式场效晶体管及其制法 Download PDF

Info

Publication number
CN102194756A
CN102194756A CN2010102510922A CN201010251092A CN102194756A CN 102194756 A CN102194756 A CN 102194756A CN 2010102510922 A CN2010102510922 A CN 2010102510922A CN 201010251092 A CN201010251092 A CN 201010251092A CN 102194756 A CN102194756 A CN 102194756A
Authority
CN
China
Prior art keywords
fin
effect transistor
formula field
isolating trough
shallow isolating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN2010102510922A
Other languages
English (en)
Other versions
CN102194756B (zh
Inventor
林家彬
詹前泰
林献钦
林学仕
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Publication of CN102194756A publication Critical patent/CN102194756A/zh
Application granted granted Critical
Publication of CN102194756B publication Critical patent/CN102194756B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823431MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76264SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
    • H01L21/76283Lateral isolation by refilling of trenches with dielectric material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823412MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823807Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823821Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps
    • H01L29/0653Dielectric regions, e.g. SiO2 regions, air gaps adjoining the input or output region of a field-effect device, e.g. the source or drain region
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/161Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7843Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being an applied insulating layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7846Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the lateral device isolation region, e.g. STI
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7848Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7851Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with the body tied to the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/161Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
    • H01L29/165Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Element Separation (AREA)

Abstract

本发明提供一种鳍式场效晶体管(FinFET)及其制法,该晶体管制法包括:从半导体基材之上延伸形成鳍式场效晶体管的第一与第二鳍,其中浅沟隔离(shallow trench isolation,STI)区域位于第一与第二鳍之间,且与第一、第二鳍上表面之间具有一距离;提供第一与第二鳍延伸部分于高于浅沟隔离区域的上表面之上的第一与第二鳍的上表面与侧表面之上;从浅沟隔离区域移除部分材料,以增加介于浅沟隔离区域上表面与第一、第二鳍上表面之间的距离;沉积顺应性应力介电材料于第一、第二鳍与浅沟隔离区域之上;回焊顺应性应力介电材料。本发明可减少桥接现象并提高鳍式场效晶体管的选择性外延成长技术效率。

Description

鳍式场效晶体管及其制法
技术领域
本发明涉及一种半导体元件的制法,且特别涉及一种鳍式场效晶体管(finFETs)与其制法。
背景技术
随着半导体工艺技术的发展,互补金属氧化物半导体(complementary metal oxide semiconductor,CMOS)与鳍式场效晶体管(FinFET)元件有助于许多逻辑元件与其他应用,且其被整合成各种不同的半导体元件。鳍式场效晶体管(FinFET)元件一般包括具有高深宽比(high aspect ratio)的鳍,且具有半导体晶体管的沟道与源极/漏极区域。栅极形成于鳍之上且沿着鳍侧壁而形成,借由增加沟道及源极/漏极区域的表面,以产生更快速、更可靠与更易控制的半导体晶体管元件。
于鳍式场效晶体管(FinFET)与传统的平面晶体管元件中,压缩应力(compressive stress)施加于PMOS元件,将有助于提高空穴迁移率。同样地,伸张应力(tensile stress)施加于NMOS元件,将有助于提高电子迁移率。对于平面CMOS元件而言,复合的应力层(complex stressors)将有助于提升整体元件的性能表现,例如选择性的硅锗(SiGe)源极/漏极结构,用于增加PMOS元件的空穴迁移率;伸张接触蚀刻停止层(tensile contact etch stop layer)、接触蚀刻停止层(contact etch stop layer,CESL)与其他介电薄膜应力层用于增加NMOS元件的电子迁移率。将上述有利于增加空穴或电子迁移率的工艺整合到鳍式场效晶体管(FinFET)时,需要额外的操作与成本,因而成为一种新的挑战。
图1显示公知鳍式场效晶体管(FinFET)的等比例剖面图。鳍106包括高于半导体基材101(显示于图1C与图1D中)的凸起氧化定义区(raised oxide defined,OD)106。每一个鳍106皆被浅沟隔离(shallow trench isolation,STI)区域102所隔开,且位于一对浅沟隔离区域之间。鳍106具有高于浅沟隔离(STI)区域102上表面的高度107。多晶硅栅极电极108形成于鳍106之上,且一薄的栅极介电层(图中未显示)介于鳍106与多晶硅栅极电极108之间。侧壁间隙壁(sidewall spacers)110形成于每一个栅极电极108的两侧上,是为了形成轻掺杂源极(lightly doped drain,LDD)注入区域(图中未显示)。
图1B显示经过外延成长步骤之后的鳍106,其中鳍106的上表面106e面积增加。鳍106的上部分106e为近似于五角形的形状,其具有侧向延伸部分(lateral extensions)106L,且其延伸一距离109,此距离109平行于基材101上表面的方向。
图1C与图1D显示图1A的鳍式场效晶体管(FinFET)100的X轴方向(前侧)与Y轴方向(旁侧)的剖面图,此图为形成氧化硅硬掩模112与虚设侧壁间隙壁110之后,形成外延硅锗(SiGe)工艺之前。
图1E与图1F显示图1A的鳍式场效晶体管(FinFET)100的X轴方向(前侧)与Y轴方向(旁侧)的剖面图,此图为进行外延工艺之后。对鳍106进行外延工艺,以形成硅锗(SiGe)层106e于鳍式场效晶体管(FinFET)的鳍106之上。
如图1E所示,鳍硅锗(SiGe)层106e的外延硅锗侧向延伸部分106L从侧向向彼此延伸,因而减少相邻的鳍侧向延伸部分106L的宽度106w。
发明内容
为克服上述现有技术的缺陷,本发明提供一种鳍式场效晶体管(FinFET)的制法,包括以下步骤:从一半导体基材之上延伸形成一鳍式场效晶体管(FinFET)的第一鳍与第二鳍,其中一浅沟隔离(shallow trench isolation,STI)区域位于该第一鳍与该第二鳍之间,且该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间具有一距离;提供一第一与第二鳍延伸部分(fin extensions)于高于该浅沟隔离区域的上表面之上的该第一鳍与该第二鳍的上表面与侧表面之上;从该浅沟隔离区域移除部分材料,以增加介于该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间的该距离;沉积一顺应性应力介电材料(conformal stressor dielectric material)于该第一鳍、该第二鳍与该浅沟隔离区域之上;回焊该顺应性应力介电材料,以使其流入介于该第一鳍与该第二鳍之间且高于该浅沟隔离区域上表面之上的一空间,以施加应力到该鳍式场效晶体管的一沟道。
本发明也提供一种鳍式场效晶体管(FinFET)的制法,包括以下步骤:从一半导体基材之上延伸提供一鳍式场效晶体管(FinFET)的一第一鳍与一第二鳍,其中一浅沟隔离(shallow trench isolation,STI)区域位于该第一鳍与该第二鳍之间,且该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间具有一距离;形成一栅极电极于该第一鳍与该第二鳍之上;提供一第一与第二硅锗鳍延伸部分(SiGe fin extensions)于高于该浅沟隔离区域的上表面之上的该第一鳍与该第二鳍的上表面与侧表面之上;从该浅沟隔离区域移除部分材料,以增加介于该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间的该距离;沉积一顺应性应力介电材料(conformal stressor dielectric material)于该第一鳍、该第二鳍、该栅极电极与该浅沟隔离区域之上;回焊该顺应性应力介电材料,以使其流入介于该第一鳍与该第二鳍之间且高于该浅沟隔离区域上表面之上的一空间,以施加应力到该鳍式场效晶体管的一沟道,且同时于相邻于该栅极电极之处留下该顺应性应力介电材料的一薄膜,以形成侧壁间隙壁(sidewall spacers);以及于回焊步骤之后,进行源极与漏极的掺杂注入。
本发明又提供一种鳍式场效晶体管(FinFET),包括:一鳍式场效晶体管(FinFET)的一第一鳍与一第二鳍从一半导体基材之上延伸,其中一浅沟隔离(shallow trench isolation,STI)区域具有一浅沟隔离介电材料且位于该第一鳍与该第二鳍之间,且该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间具有一距离;一栅极电极位于该第一鳍与该第二鳍之上;一第一与第二硅锗鳍延伸部分(SiGe fin extensions)位在高于该浅沟隔离区域的上表面之上的该第一鳍与该第二鳍的上表面与侧表面之上;一顺应性应力介电材料(conformal stressor dielectric material)位于该第一鳍与该第二鳍之间且高于该浅沟隔离区域上表面之上的一空间,以施加应力到该鳍式场效晶体管的一沟道;以及该顺应性应力介电材料的一薄膜相邻于该栅极电极,以形成侧壁间隙壁(sidewall spacers)。
本发明可减少桥接现象的产生,并提高了鳍式场效晶体管的选择性外延成长技术效率。
为让本发明的上述和其他目的、特征、和优点能更明显易懂,下文特举出较佳实施例,并配合附图,作详细说明如下:
附图说明
图1A为一剖面图,用以说明公知鳍式场效晶体管(FinFET)的等比例剖面图。
图1B为一剖面图,用以说明图1A的其中之一鳍,经由外延成长硅锗(SiGe)之后。
图1C~图1F为一系列剖面图,用以说明鳍式场效晶体管(FinFET)的鳍经过外延硅锗(SuGe)成长之前与之后。
图2A~图2B为一系列剖面图,用以说明基材经过鳍与栅极电极形成工艺之后。
图3A~图3B为一系列剖面图,用以说明基材经过轻掺杂源极注入工艺之后。
图4A~图4B为一系列剖面图,用以说明基材经过虚设侧壁间隙壁之后。
图5A~图5B为一系列剖面图,用以说明基材经过外延硅锗(SuGe)鳍延伸部分沉积工艺之后。
图6A~图6B为一系列剖面图,用以说明基材经过降低浅沟隔离介电材料的高度之后。
图7A~图7B为一系列剖面图,用以说明基材经过沉积应力薄膜之后。
图8A~图8B为一系列剖面图,用以说明基材经过回焊应力材料之后。
图9A~图9B为一系列剖面图,用以说明源极/漏极注入工艺。
图10为一照片,用以说明图9A与图9B的鳍式场效晶体管的实施例。
图11为一函数关系图,用以说明沟道应力与各种参数的关系。
图12为一函数关系图,用以说明图11的源极饱和电流(Idsat)的增加比率。
其中,附图标记说明如下:
100~鳍式场效晶体管(FinFET)
101~半导体基材
102~浅沟隔离(STI)区域
106~鳍
106e~硅锗(SiGe)层
106L~侧向延伸部分
106w~间隔距离(window)
107~高度
108~栅极电极
109~距离
110~侧壁间隙壁
112~硬掩模
200~鳍式场效晶体管
201~半导体基材
202~浅沟隔离(STI)区域
203~轻掺杂源极(LDD)/环状注入步骤
206~鳍
206e~鳍延伸部分
206L~侧向延伸部分
206w~间隔距离(window)
207a~第一距离
207b~第二距离
208~栅极电极
210,211~虚设侧壁
212~硬掩模
214~顺应性应力介电材料
214r~应力层
214s~垂直薄膜(或侧壁间隙壁)
217~源极与漏极掺杂注入
220~接触蚀刻停止层
230~层间介电层(ILD)
H1、H2~距离
T1~应力材料薄膜的厚度
T2~T3与T4的厚度总合
T3~高于硅锗延伸部分底部的应力材料的厚度
T4~低于硅锗延伸部分底部的应力材料的厚度
1101-1106、1201-1206~曲线
具体实施方式
以下的示范实施例配合附图,这些实施例为说明书的一部分。于说明书中的相对用语,例如”较低(lower)”、”较高(upper)”、”水平的(horizontal)”、”垂直的(vertical)”、”高于(above)”、”低于(below)”、”上(up)”、”下(down)”、”顶部(top)”与”底部(bottom)”意指下述讨论或显示于图中的方向(orientation)。这些相对用语是为了帮助说明,并不表示必须以特定的方向操作元件。关于附着(attachments)、耦合(coupling)或类似的用语,例如”连接(connected)”与”内连接(interconnected)”,也指结构被固定或附着于另一个元件,借由直接或间接穿过中介结构,除非特别表示,其可以是可动的(movable)或固定(rigid)的关系。
图形并非依据实际尺寸绘制。
发明人发现,随着技术节点(technology nodes)的进步(例如22nm),于鳍式场效晶体管(FinFET)的鳍上外延成长硅锗(SiGe),会缩短介于相邻NMOS与PMOS鳍的水平延伸部分的间隔距离(window),因此,可能造成桥接(bridging)现象的产生。桥接现象会干扰切割芯片的能力(singulate the dies)。即使没有完全的桥接,窄化相邻鳍延伸部分的间隔距离(window)可能会使第一金属层间介电层(inter metal dielectric layer,IMD)中形成孔洞(void),此第一金属层间介电层(IMD)于有源元件工艺完成之后形成。此种孔洞(void)可能产生于相邻PMOS与NMOS鳍延伸部分之间与之下的空间中。
发明人发现的另一个问题在于,于目前先进的技术设计中,具有超窄鳍宽度(小体积)的鳍式场效晶体管(FinFET)的选择性外延成长技术效率太低。于一些设计(例如,具有狗骨头形状的鳍式场效晶体管(FinFET))中,难以进行栅极虚设侧壁间隙壁(gate dummy sidewall spacer)的工艺。
于本发明的实施例中,硅锗(SiGe)外延层形成于鳍的顶部,同时浅沟隔离介电材料的表面具有一第一高度接近鳍的顶部。因为鳍顶部与浅沟隔离材料顶部的距离缩短,使得硅锗(SiGe)薄膜具有较短的侧向延伸部分。如此一来,相邻鳍延伸部分的宽度的缩短较不严重,且相邻鳍延伸部分并不会合并(merge)在一起。经由外延硅锗沉积之后,浅沟隔离介电材料的高度会降低至一第二高度,且一应力材料层以顺性性薄膜的形式施加到元件上。此应力材料被回焊到介于相邻鳍与高于浅沟隔离介电材料之间的空间,以部分地填充此空间。于一些实施例中,一部分顺应性形成的薄膜会残留相邻于鳍式场效晶体管(FinFET)的栅极电极,以形成侧壁间隙壁。
图2A~图9B显示制作一鳍式场效晶体管(FinFET)200的制法。此制法可使沟道的应力增加,而不需要额外的掩模或光微影步骤。每一对相邻的图(图2A与图2B、图3A与图3B、图4A与图4B、图5A与图5B、图6A与图6B、图7A与图7B、图8A与图8B、图9A与图9B)显示鳍式场效晶体管(FinFET)于各个工艺阶段的X轴方向(前侧)与Y轴方向(旁侧)的剖面图。X轴与Y轴方向标示于图1A中。
请参见图2A与图2B,图中显示形成鳍式场效晶体管(FinFET)200的第一鳍与第二鳍206延伸位于半导体基材201上。栅极介电层(图中未显示)与栅极电极208形成于鳍206上。硬掩模212形成于栅极电极208上。浅沟隔离(STI)区域202形成于鳍206之间。介于浅沟隔离区域202上表面与第一鳍与第二鳍206上表面之间定义出第一距离207a。第一距离207a小于图1C中的高度107约15~20nm。换言之,浅沟隔离(STI)区域202上表面的高度(相对于鳍206的上表面)高于浅沟隔离(STI)区域102(相对于鳍106的上表面)约15~20nm。举例而言,于一些实施例中,第一距离207a可以为约80nm(对应于图1C中的距离107为约100nm)。
半导体基材201可以是块状硅、块状硅锗(bulk SiGe)、或其他III-V族化合物基材。基材包括数个鳍206,以及复数个位于成对的鳍206间的浅沟隔离(STI)区域202,虽然只有单一个浅沟隔离(STI)区域202显示于图中。
浅沟隔离(STI)区域的形成包括形成凹口(recess)于硅基材上,与利用化学气相沉积法(chemical vapor deposition,CVD)(例如低压化学气相沉积法(LPCVD)或等离子体增强型化学气相沉积法(PECVD))形成介电薄膜,之后利用化学机械研磨法(chemical mechanical polishing,CMP)移除多余的浅沟隔离介电材料薄膜。浅沟隔离(STI)区域可以填充四乙氧基硅烷(TEOS)、氧化硅(SiO)、氮化硅(SiN)或类似的材料。浅沟隔离(STI)区域可以由各种工艺形成。于一实施例中,在大于500℃的温度下,借由低压化学气相沉积法沉积浅沟隔离(STI)介电材料。
图3A与图3B显示轻掺杂源极(lightly doped drain,LDD)/环状注入步骤(pocket implant step)203,其中借由注入少量的杂质至相邻于沟道区域的源极/漏极区域中。杂质例如磷、硼或类似的材料。进行轻掺杂源极(lightly doped drain,LDD)注入之后,对基材进行退火。
图4A与图4B显示形成虚设侧壁(dummy side walls,DSW)210,211。虚设侧壁(dummy side walls,DSW)210,211的形成是借由连续沉积氧化物与氮化物的顺应层,以及使用非等向性蚀刻(例如干式蚀刻)从水平表面移除氧化物与氮化物,同时保留两种材料于相邻于栅极电极的垂直表面上。
图5A与图5B显示外延硅锗(SiGe)延伸层206e沉积于高于浅沟隔离(STI)区域202上表面的第一鳍与第二鳍上表面与侧表面之上。如此一来,得到一较小第二高度207a介于浅沟隔离(STI)区域202上表面与第一鳍与第二鳍206的上表面之间,鳍延伸部分206e的侧向延伸206L并不会像图1D中鳍延伸部分106e的侧向延伸一样靠近。因此,介于鳍延伸部分206e的间隔距离(window)206w大于鳍延伸部分106e的间隔距离(window)106w。接着,由于虚设侧壁(dummy side walls,DSW)211被移除,因此未显示于图5A与图5B中。
图6A与图6B显示从浅沟隔离(STI)区域202中移除部分材料的工艺,以增加浅沟隔离(STI)区域202上表面与第一鳍与第二鳍206上表面的距离,从第一距离207a变成第二距离207b,其中第二距离207b大于第一距离207a约15~20nm。于一些实施例中,借由将基材浸入稀释的氢氟酸(HF)溶液中以移除浅沟隔离(STI)介电材料。也可使用其他蚀刻剂,以选择性地移除浅沟隔离(STI)介电材料,而不蚀刻栅极结构或硅锗延伸部分206e。从浅沟隔离(STI)区域202移除部分材料的步骤包括降低浅沟隔离(STI)区域的上表面至低于鳍延伸部分206e一段距离(H1-H2)。
图7A与图7B显示沉积一顺应性应力介电材料214于鳍206、浅沟隔离(STI)区域202与鳍式场效晶体管(FinFET)200的栅极电极之上。顺应性应力介电材料214具有一不同于底下浅沟隔离(STI)介电材料202的晶格间距(lattice spacing),因此可对沟道产生压缩或伸张应力。举例而言,于PMOS晶体管中,需要使用应力层,例如SiNx,以产生压缩应力。于其他实施例中,于NMOS晶体管中,可使用应力层材料对沟道产生伸张应力。可使用SiOx层以于NMOS中产生伸张应力。可借由各种等向性方法(isotropic method)沉积应力薄膜,包括原子层沉积法(atomic layer deposition,ALD)、化学气相沉积法(chemical vapor deposition,CVD)、低压化学气相沉积法(low pressure CVD,LPCVD)、等离子体增强型化学气相沉积法(plasma enhanced CVD,PECVD)或类似的方法。于图7A与图7B中的实施例中,应力材料214为氮化硅薄膜,借由等离子体增强型化学气相沉积法(PECVD)沉积而得。于沉积的同时,选定应力材料薄膜214的厚度T1,因此经由如图8A与图8B的回焊步骤之后,位于浅沟隔离(STI)区域202之上的应力材料214r即可具有一所需厚度T2,以注入所需应力材料的量。举例而言,顺应的薄膜214的厚度T1可大约表示为T1=T2*(A2/A1),
其中T1为顺应性薄膜的沉积厚度,
T2为应力薄膜所需的最后厚度,
A2为浅沟隔离(STI)区域的表面积,以及
A1为顺应性薄膜214初始的水平表面积。
图8A与图8B显示回焊顺应性应力介电材料214的工艺,将应力介电材料导入一高于浅沟隔离(STI)区域202且介于第一鳍与第二鳍之间的空间中,以形成一应力层214r用于施加应力到鳍式场效晶体管(FinFET)的沟道中。于一些实施例中,回焊步骤会留下相邻于栅极电极208的应力材料垂直薄膜214s,以形成侧壁间隙壁。当回焊后的应力材料214r(例如SiNx)形成于浅沟隔离介电(例如SiOx)202上表面之上时,会对接触蚀刻停止层(contact etch stop layer)施加一约1GPa~3GPa的压缩应力。于一些实施例中,对对接触蚀刻停止层(contact etch stop layer)的压缩应力会调整成1.5GPa~3GPa。于一些实施例中,应力为约2.3GPa。显示于图8A中的距离T3与T4(凹口深度)是可变的,将会于图11与图12中进行讨论。
于一些实施例中,借由等离子体增强型化学气相沉积法(PECVD)沉积应力材料214,接着于约300℃下加热基材进行回焊。于其他实施例中,可借由非等向性(anisotropic)等离子体蚀刻步骤进行回焊。回焊的步骤包括将充足的应力材料214从鳍206上表面与硬掩模212导入到介于鳍206之间与高于浅沟隔离(STI)区域202之上的空间,以部分地填充此空间而达到一高于鳍延伸部分206e底部的高度T2。
图9A与图9B显示形成侧壁间隙壁214s之后,进行源极与漏极掺杂注入217的工艺。
图10显示依据上述的制法形成的鳍式场效晶体管(FinFET)的照片。图中也显示接触蚀刻停止层(contact etch stop layer)220与层间介电层(interlayer dielectric,ILD)230。由于浅沟隔离(STI)区域202的上表面为约100nm宽,鳍硅锗(SiGe)延伸部分206e在介于相邻鳍延伸部分之间具有足够的间隔距离(ample window),以避免在介于鳍延伸部分206e之间或位于鳍延伸部分206e之上的层间介电层(ILD)230中形成孔洞(voids)。介于鳍延伸部分之间的间隔距离(window)是足够的,以利于切割(singulation)。
图11与图12使用此处所述的尺寸的模拟数据。图11显示沟道应力与高于硅锗延伸部分底部的应力材料T3的厚度和低于硅锗延伸部分底部的应力材料T4的厚度的函数关系图(对应到图6A与图6B中移除浅沟隔离介电材料的厚度)。曲线1101显示当应力薄膜具有T3=15nm厚度与1.5GPa应力时,凹口深度T4(图8A与图9A)与鳍式场效晶体管(FinFET)的沟道应力的关系。曲线1102显示当应力薄膜具有T3=15nm厚度与3GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的沟道应力的关系。曲线1103显示当应力薄膜具有T3=7nm厚度与1.5GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的沟道应力的关系。曲线1104显示当应力薄膜具有T3=5nm厚度与1.5GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的沟道应力的关系。曲线1105显示当应力薄膜具有T3=7nm厚度与3GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的沟道应力的关系。曲线1106显示当应力薄膜具有T3=5nm厚度与3GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的沟道应力的关系。
图12显示图11中所述的六种情形的PMOS漏极饱和电流(Idsat)的增加比率。曲线1201-1206的标号对应到曲线1101-1106的标号。曲线1201显示当应力薄膜具有T3=15nm厚度与1.5GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的漏极饱和电流(Idsat)变化的关系。曲线1202显示当应力薄膜具有T3=15nm厚度与3GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的漏极饱和电流(Idsat)变化的关系。曲线1203显示当应力薄膜具有T3=7nm厚度与1.5GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的漏极饱和电流(Idsat)变化的关系。曲线1204显示当应力薄膜具有T3=5nm厚度与1.5GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的漏极饱和电流(Idsat)变化的关系。曲线1205显示当应力薄膜具有T3=7nm厚度与3GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的漏极饱和电流(Idsat)变化的关系。曲线1206显示当应力薄膜具有T3=5nm厚度与3GPa应力时,凹口深度T4与鳍式场效晶体管(FinFET)的漏极饱和电流(Idsat)变化的关系。曲线1202、1205与1206显示接触蚀刻停止层的压缩应力为约3GPa与凹口深度T4为约20nm时,漏极饱和电流(Idsat)会增加约8%。
虽然本发明已以数个优选实施例揭示如上,然而其并非用以限定本发明,任何本领域技术人员,在不脱离本发明的精神和范围内,当可作任意的更动与润饰,因此本发明的保护范围当视随附的权利要求所界定的范围为准。

Claims (10)

1.一种鳍式场效晶体管的制法,包括以下步骤:
从一半导体基材之上延伸形成一鳍式场效晶体管的第一鳍与第二鳍,其中一浅沟隔离区域位于该第一鳍与该第二鳍之间,且该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间具有一距离;
提供一第一与第二鳍延伸部分于高于该浅沟隔离区域的上表面之上的该第一鳍与该第二鳍的上表面与侧表面之上;
从该浅沟隔离区域移除部分材料,以增加介于该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间的该距离;
沉积一顺应性应力介电材料于该第一鳍、该第二鳍与该浅沟隔离区域之上;
回焊该顺应性应力介电材料,以使其流入介于该第一鳍与该第二鳍之间且高于该浅沟隔离区域上表面之上的一空间,以施加应力到该鳍式场效晶体管的一沟道。
2.如权利要求1所述的鳍式场效晶体管的制法,其中该沉积步骤包括沉积该顺应性应力介电材料于该鳍式场效晶体管的一栅极电极之上。
3.如权利要求2所述的鳍式场效晶体管的制法,其中该回焊步骤包括于相邻该栅极电极之处留下该顺应性应力介电材料的一薄膜,以形成侧壁间隙壁。
4.如权利要求3所述的鳍式场效晶体管的制法,形成该侧壁间隙壁之后,尚包括:进行源极与漏极掺杂注入。
5.如权利要求1所述的鳍式场效晶体管的制法,其中提供一第一与第二鳍延伸部分的步骤包括沉积一硅锗薄膜于该第一鳍、该第二鳍的上表面与侧壁表面之上。
6.如权利要求1所述的鳍式场效晶体管的制法,其中从该浅沟隔离区域移除部分材料的步骤包括降低该浅沟隔离区域的上表面至低于该鳍延伸部分一距离。
7.如权利要求6所述的鳍式场效晶体管的制法,其中该回焊步骤包括将充足的应力介电材料导入一高于该浅沟隔离区域之上的空间,以至少部分地填充该空间至高于该鳍延伸部分的底部一高度。
8.如权利要求1所述的鳍式场效晶体管的制法,其中该顺应性应力介电材料对位于该鳍延伸部分之上的接触蚀刻停止层施加一约1GPa~3GPa的压缩应力。
9.一种鳍式场效晶体管,包括:
一鳍式场效晶体管的一第一鳍与一第二鳍从一半导体基材之上延伸,其中一浅沟隔离区域具有一浅沟隔离介电材料且位于该第一鳍与该第二鳍之间,且该浅沟隔离区域上表面与该第一鳍、该第二鳍上表面之间具有一距离;
一栅极电极位于该第一鳍与该第二鳍之上;
一第一与第二硅锗鳍延伸部分位在高于该浅沟隔离区域的上表面之上的该第一鳍与该第二鳍的上表面与侧表面之上;
一顺应性应力介电材料位于该第一鳍与该第二鳍之间且高于该浅沟隔离区域上表面之上的一空间,以施加应力到该鳍式场效晶体管的一沟道;以及
该顺应性应力介电材料的一薄膜相邻于该栅极电极,以形成侧壁间隙壁。
10.如权利要求9所述的鳍式场效晶体管,其中该顺应性应力介电材料的一上表面高于该硅锗鳍延伸部分的底部。
CN2010102510922A 2010-03-17 2010-08-09 鳍式场效晶体管及其制法 Active CN102194756B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/725,554 2010-03-17
US12/725,554 US9312179B2 (en) 2010-03-17 2010-03-17 Method of making a finFET, and finFET formed by the method

Publications (2)

Publication Number Publication Date
CN102194756A true CN102194756A (zh) 2011-09-21
CN102194756B CN102194756B (zh) 2013-06-19

Family

ID=44602580

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2010102510922A Active CN102194756B (zh) 2010-03-17 2010-08-09 鳍式场效晶体管及其制法

Country Status (4)

Country Link
US (3) US9312179B2 (zh)
JP (2) JP5452529B2 (zh)
KR (1) KR101154915B1 (zh)
CN (1) CN102194756B (zh)

Cited By (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103177965A (zh) * 2011-12-22 2013-06-26 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
WO2013127029A1 (zh) * 2012-02-27 2013-09-06 中国科学院微电子研究所 半导体场效应晶体管及其制作方法
CN103367253A (zh) * 2012-03-29 2013-10-23 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
CN103367160A (zh) * 2012-03-31 2013-10-23 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
CN103594512A (zh) * 2012-08-16 2014-02-19 中国科学院微电子研究所 半导体器件及其制造方法
CN103887172A (zh) * 2012-12-21 2014-06-25 意法半导体公司 全衬底隔离finfet晶体管
WO2014153798A1 (zh) * 2013-03-26 2014-10-02 中国科学院微电子研究所 Flash器件及其制造方法
CN104124157A (zh) * 2013-04-23 2014-10-29 中芯国际集成电路制造(上海)有限公司 半导体装置及其制造方法
CN104241289A (zh) * 2013-06-20 2014-12-24 中国科学院微电子研究所 存储器件及其制造方法
CN104303276A (zh) * 2012-05-15 2015-01-21 国际商业机器公司 防止相邻器件的短路
CN104347508A (zh) * 2013-07-24 2015-02-11 中芯国际集成电路制造(上海)有限公司 半导体结构及其形成方法
CN104347709A (zh) * 2013-08-09 2015-02-11 联华电子股份有限公司 半导体装置
US8987790B2 (en) 2012-11-26 2015-03-24 International Business Machines Corporation Fin isolation in multi-gate field effect transistors
CN105336587A (zh) * 2014-06-17 2016-02-17 中芯国际集成电路制造(北京)有限公司 半导体器件及其制造方法
CN105470286A (zh) * 2014-09-12 2016-04-06 中国科学院微电子研究所 半导体器件及其制造方法
CN106158748A (zh) * 2015-04-07 2016-11-23 联华电子股份有限公司 半导体元件及其制作方法
CN106373887A (zh) * 2015-07-20 2017-02-01 台湾积体电路制造股份有限公司 用于鳍场效晶体管元件的方法和结构
TWI575739B (zh) * 2014-06-27 2017-03-21 台灣積體電路製造股份有限公司 半導體裝置及其形成方法
CN106898649A (zh) * 2015-12-17 2017-06-27 台湾积体电路制造股份有限公司 半导体元件及其制造方法
CN107068753A (zh) * 2011-12-19 2017-08-18 英特尔公司 通过部分熔化升高的源极‑漏极的晶体管的脉冲激光退火工艺
CN107785315A (zh) * 2016-08-26 2018-03-09 中芯国际集成电路制造(上海)有限公司 半导体结构的形成方法
CN108172548A (zh) * 2011-12-21 2018-06-15 英特尔公司 用于形成金属氧化物半导体器件结构的鳍的方法
CN109427674A (zh) * 2017-08-31 2019-03-05 台湾积体电路制造股份有限公司 鳍式场效晶体管装置结构的形成方法
CN109427669A (zh) * 2017-08-30 2019-03-05 台湾积体电路制造股份有限公司 减少半导体制造中接触件深度变化的方法
CN109599339A (zh) * 2017-09-29 2019-04-09 台湾积体电路制造股份有限公司 鳍式场效应晶体管器件及其形成方法
CN110419110A (zh) * 2017-01-20 2019-11-05 应用材料公司 自对准外延接触流
CN110970365A (zh) * 2018-09-28 2020-04-07 台湾积体电路制造股份有限公司 半导体器件结构以及形成方法
US11728215B2 (en) 2017-09-29 2023-08-15 Taiwan Semiconductor Manufacturing Company, Ltd. Fin Field-Effect Transistor device and method of forming the same

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9312179B2 (en) * 2010-03-17 2016-04-12 Taiwan-Semiconductor Manufacturing Co., Ltd. Method of making a finFET, and finFET formed by the method
US8664060B2 (en) * 2012-02-07 2014-03-04 United Microelectronics Corp. Semiconductor structure and method of fabricating the same
JP5580355B2 (ja) 2012-03-12 2014-08-27 株式会社東芝 半導体装置
US8946782B2 (en) 2012-04-19 2015-02-03 International Business Machines Corporation Method for keyhole repair in replacement metal gate integration through the use of a printable dielectric
US9023715B2 (en) 2012-04-24 2015-05-05 Globalfoundries Inc. Methods of forming bulk FinFET devices so as to reduce punch through leakage currents
US8669147B2 (en) 2012-06-11 2014-03-11 Globalfoundries Inc. Methods of forming high mobility fin channels on three dimensional semiconductor devices
KR101909204B1 (ko) 2012-06-25 2018-10-17 삼성전자 주식회사 내장된 스트레인-유도 패턴을 갖는 반도체 소자 및 그 형성 방법
US20140131777A1 (en) * 2012-11-15 2014-05-15 GlobalFoundries, Inc. Integrated circuits and methods for fabricating integrated circuits with salicide contacts on non-planar source/drain regions
KR102038486B1 (ko) * 2013-04-09 2019-10-30 삼성전자 주식회사 반도체 장치 및 그 제조 방법
US9141745B2 (en) 2013-10-31 2015-09-22 Taiwan Semiconductor Manufacturing Co., Ltd. Method and system for designing Fin-FET semiconductor device
US9112030B2 (en) * 2013-11-04 2015-08-18 United Microelectronics Corp. Epitaxial structure and process thereof for non-planar transistor
US9312273B2 (en) 2013-12-02 2016-04-12 International Business Machines Corporation Structure and method to reduce crystal defects in epitaxial fin merge using nitride deposition
US9496282B2 (en) 2013-12-02 2016-11-15 International Business Machines Corporation Structure and method to reduce crystal defects in epitaxial fin merge using nitride deposition
US9502504B2 (en) 2013-12-19 2016-11-22 International Business Machines Corporation SOI lateral bipolar transistors having surrounding extrinsic base portions
KR102157839B1 (ko) 2014-01-21 2020-09-18 삼성전자주식회사 핀-전계효과 트랜지스터의 소오스/드레인 영역들을 선택적으로 성장시키는 방법
KR102094535B1 (ko) 2014-03-21 2020-03-30 삼성전자주식회사 트랜지스터 및 그 제조 방법
US9184290B2 (en) 2014-04-02 2015-11-10 International Business Machines Corporation Method of forming well-controlled extension profile in MOSFET by silicon germanium based sacrificial layer
US9793356B2 (en) 2014-09-12 2017-10-17 Samsung Electronics Co., Ltd. Semiconductor device and method for fabricating the same
KR102255174B1 (ko) 2014-10-10 2021-05-24 삼성전자주식회사 활성 영역을 갖는 반도체 소자 및 그 형성 방법
US20160111514A1 (en) * 2014-10-15 2016-04-21 Globalfoundries Inc. Ultra-low resistance gate structure for non-planar device via minimized work function material
US10164108B2 (en) * 2014-10-17 2018-12-25 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device and method for forming the same
US9577099B2 (en) * 2015-03-09 2017-02-21 Globalfoundries Inc. Diamond shaped source drain epitaxy with underlying buffer layer
KR102340329B1 (ko) 2015-03-25 2021-12-21 삼성전자주식회사 반도체 소자
KR102365305B1 (ko) * 2015-03-27 2022-02-22 삼성전자주식회사 반도체 소자
KR20160143942A (ko) 2015-06-04 2016-12-15 삼성전자주식회사 반도체 소자의 제조 방법
US10833175B2 (en) * 2015-06-04 2020-11-10 International Business Machines Corporation Formation of dislocation-free SiGe finFET using porous silicon
US10374088B2 (en) * 2015-06-16 2019-08-06 International Business Machines Corporation Low parasitic capacitance and resistance finFET device
US9685553B2 (en) * 2015-06-22 2017-06-20 Globalfoundries Inc. Generating tensile strain in bulk finFET channel
US9431521B1 (en) * 2015-09-18 2016-08-30 International Business Machines Corporation Stress memorization technique for strain coupling enhancement in bulk finFET device
KR102427326B1 (ko) 2015-10-26 2022-08-01 삼성전자주식회사 반도체 소자 및 이의 제조 방법
US10157856B2 (en) * 2016-05-31 2018-12-18 Taiwan Semiconductor Manufacturing Company, Ltd. Seal ring structure and fabrication method therefor
US10326020B2 (en) * 2016-08-09 2019-06-18 International Business Machines Corporation Structure and method for forming strained FinFET by cladding stressors
US9935102B1 (en) 2016-10-05 2018-04-03 International Business Machines Corporation Method and structure for improving vertical transistor
US9773922B1 (en) * 2016-10-28 2017-09-26 United Microelectronics Corp. Memory device
US10403551B2 (en) * 2017-11-08 2019-09-03 Taiwan Semiconductor Manufacturing Co., Ltd. Source/drain features with an etch stop layer
CN110047926B (zh) * 2018-01-15 2023-08-29 联华电子股份有限公司 半导体装置以及其制作方法
JP2022191093A (ja) * 2021-06-15 2022-12-27 キオクシア株式会社 トランジスタ、半導体記憶装置、及びトランジスタの製造方法
CN113764348B (zh) * 2021-09-07 2023-06-16 上海集成电路装备材料产业创新中心有限公司 鳍式半导体器件的制备方法

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1848454A (zh) * 2005-02-15 2006-10-18 国际商业机器公司 鳍片场效应晶体管及制造鳍片场效应晶体管的方法
CN101097956A (zh) * 2006-06-29 2008-01-02 国际商业机器公司 一种FinFET结构和制作FinFET结构的方法
US20080230832A1 (en) * 2007-03-19 2008-09-25 Hynix Semiconductor Inc. Transistor and method for fabricating the same
CN101414632A (zh) * 2007-10-16 2009-04-22 台湾积体电路制造股份有限公司 鳍式场效应晶体管
CN101609812A (zh) * 2008-06-20 2009-12-23 台湾积体电路制造股份有限公司 静电放电元件的形成方法

Family Cites Families (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030230778A1 (en) 2002-01-30 2003-12-18 Sumitomo Mitsubishi Silicon Corporation SOI structure having a SiGe Layer interposed between the silicon and the insulator
US7358121B2 (en) * 2002-08-23 2008-04-15 Intel Corporation Tri-gate devices and methods of fabrication
US6706571B1 (en) * 2002-10-22 2004-03-16 Advanced Micro Devices, Inc. Method for forming multiple structures in a semiconductor device
JP4384988B2 (ja) 2002-11-25 2009-12-16 インターナショナル・ビジネス・マシーンズ・コーポレーション 歪みFinFETCMOSデバイス構造
US6815738B2 (en) 2003-02-28 2004-11-09 International Business Machines Corporation Multiple gate MOSFET structure with strained Si Fin body
TWI231994B (en) 2003-04-04 2005-05-01 Univ Nat Taiwan Strained Si FinFET
US6867433B2 (en) * 2003-04-30 2005-03-15 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor-on-insulator chip incorporating strained-channel partially-depleted, fully-depleted, and multiple-gate transistors
US7045401B2 (en) 2003-06-23 2006-05-16 Sharp Laboratories Of America, Inc. Strained silicon finFET device
KR100513405B1 (ko) * 2003-12-16 2005-09-09 삼성전자주식회사 핀 트랜지스터의 형성 방법
JP4441488B2 (ja) * 2003-12-25 2010-03-31 富士通マイクロエレクトロニクス株式会社 半導体装置および半導体集積回路装置
US7300837B2 (en) * 2004-04-30 2007-11-27 Taiwan Semiconductor Manufacturing Co., Ltd FinFET transistor device on SOI and method of fabrication
US7122412B2 (en) 2004-04-30 2006-10-17 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating a necked FINFET device
US7355233B2 (en) 2004-05-12 2008-04-08 Taiwan Semiconductor Manufacturing Company, Ltd. Apparatus and method for multiple-gate semiconductor device with angled sidewalls
US6969659B1 (en) * 2004-08-12 2005-11-29 International Business Machines Corporation FinFETs (Fin Field Effect Transistors)
US7244640B2 (en) 2004-10-19 2007-07-17 Taiwan Semiconductor Manufacturing Company, Ltd. Method for fabricating a body contact in a Finfet structure and a device including the same
JP2006351975A (ja) * 2005-06-20 2006-12-28 Renesas Technology Corp 半導体装置およびその製造方法
US7807523B2 (en) * 2005-07-01 2010-10-05 Synopsys, Inc. Sequential selective epitaxial growth
US7190050B2 (en) * 2005-07-01 2007-03-13 Synopsys, Inc. Integrated circuit on corrugated substrate
US7605449B2 (en) * 2005-07-01 2009-10-20 Synopsys, Inc. Enhanced segmented channel MOS transistor with high-permittivity dielectric isolation material
US7265008B2 (en) * 2005-07-01 2007-09-04 Synopsys, Inc. Method of IC production using corrugated substrate
US7508031B2 (en) * 2005-07-01 2009-03-24 Synopsys, Inc. Enhanced segmented channel MOS transistor with narrowed base regions
US8466490B2 (en) * 2005-07-01 2013-06-18 Synopsys, Inc. Enhanced segmented channel MOS transistor with multi layer regions
US7247887B2 (en) * 2005-07-01 2007-07-24 Synopsys, Inc. Segmented channel MOS transistor
US20070060326A1 (en) 2005-08-31 2007-03-15 Idx, Inc. Method of cashless gaming and player tracking
US7589387B2 (en) 2005-10-05 2009-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. SONOS type two-bit FinFET flash memory cell
US7425740B2 (en) 2005-10-07 2008-09-16 Taiwan Semiconductor Manufacturing Company, Ltd. Method and structure for a 1T-RAM bit cell and macro
US7564081B2 (en) 2005-11-30 2009-07-21 International Business Machines Corporation finFET structure with multiply stressed gate electrode
JP2007207837A (ja) 2006-01-31 2007-08-16 Toshiba Corp 半導体装置および半導体装置の製造方法
JP4635897B2 (ja) * 2006-02-15 2011-02-23 株式会社東芝 半導体装置及びその製造方法
JP2007242737A (ja) * 2006-03-06 2007-09-20 Toshiba Corp 半導体装置
US8946811B2 (en) 2006-07-10 2015-02-03 Taiwan Semiconductor Manufacturing Company, Ltd. Body-tied, strained-channel multi-gate device and methods of manufacturing same
US7939862B2 (en) * 2007-05-30 2011-05-10 Synopsys, Inc. Stress-enhanced performance of a FinFet using surface/channel orientations and strained capping layers
US8174073B2 (en) * 2007-05-30 2012-05-08 Taiwan Semiconductor Manufacturing Co., Ltd. Integrated circuit structures with multiple FinFETs
JP2009032955A (ja) * 2007-07-27 2009-02-12 Toshiba Corp 半導体装置、およびその製造方法
JP2009054705A (ja) 2007-08-24 2009-03-12 Toshiba Corp 半導体基板、半導体装置およびその製造方法
US7833889B2 (en) 2008-03-14 2010-11-16 Intel Corporation Apparatus and methods for improving multi-gate device performance
JP5159413B2 (ja) * 2008-04-24 2013-03-06 株式会社東芝 半導体装置及びその製造方法
US9312179B2 (en) * 2010-03-17 2016-04-12 Taiwan-Semiconductor Manufacturing Co., Ltd. Method of making a finFET, and finFET formed by the method

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1848454A (zh) * 2005-02-15 2006-10-18 国际商业机器公司 鳍片场效应晶体管及制造鳍片场效应晶体管的方法
CN101097956A (zh) * 2006-06-29 2008-01-02 国际商业机器公司 一种FinFET结构和制作FinFET结构的方法
US20080230832A1 (en) * 2007-03-19 2008-09-25 Hynix Semiconductor Inc. Transistor and method for fabricating the same
CN101414632A (zh) * 2007-10-16 2009-04-22 台湾积体电路制造股份有限公司 鳍式场效应晶体管
CN101609812A (zh) * 2008-06-20 2009-12-23 台湾积体电路制造股份有限公司 静电放电元件的形成方法

Cited By (59)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107068753A (zh) * 2011-12-19 2017-08-18 英特尔公司 通过部分熔化升高的源极‑漏极的晶体管的脉冲激光退火工艺
CN108172548B (zh) * 2011-12-21 2023-08-15 英特尔公司 用于形成金属氧化物半导体器件结构的鳍的方法
CN108172548A (zh) * 2011-12-21 2018-06-15 英特尔公司 用于形成金属氧化物半导体器件结构的鳍的方法
CN103177965A (zh) * 2011-12-22 2013-06-26 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
CN103177965B (zh) * 2011-12-22 2015-11-25 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
WO2013127029A1 (zh) * 2012-02-27 2013-09-06 中国科学院微电子研究所 半导体场效应晶体管及其制作方法
CN103367253B (zh) * 2012-03-29 2015-03-11 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
CN103367253A (zh) * 2012-03-29 2013-10-23 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
CN103367160A (zh) * 2012-03-31 2013-10-23 中芯国际集成电路制造(上海)有限公司 鳍式场效应管的形成方法
CN104303276B (zh) * 2012-05-15 2018-01-26 格芯公司 防止相邻器件的短路的方法
CN104303276A (zh) * 2012-05-15 2015-01-21 国际商业机器公司 防止相邻器件的短路
CN103594512B (zh) * 2012-08-16 2017-09-05 中国科学院微电子研究所 半导体器件及其制造方法
US9054018B2 (en) 2012-08-16 2015-06-09 The Institute Of Microelectronics, Chinese Academy Of Sciences Semiconductor device and method for manufacturing the same
WO2014026307A1 (zh) * 2012-08-16 2014-02-20 中国科学院微电子研究所 半导体器件及其制造方法
CN103594512A (zh) * 2012-08-16 2014-02-19 中国科学院微电子研究所 半导体器件及其制造方法
US9178019B2 (en) 2012-11-26 2015-11-03 Globalfoundries Inc. Fin isolation in multi-gate field effect transistors
US8987790B2 (en) 2012-11-26 2015-03-24 International Business Machines Corporation Fin isolation in multi-gate field effect transistors
CN107256844A (zh) * 2012-12-21 2017-10-17 意法半导体公司 全衬底隔离finfet晶体管
CN103887172B (zh) * 2012-12-21 2017-09-12 意法半导体公司 全衬底隔离finfet晶体管
CN107256844B (zh) * 2012-12-21 2021-06-25 意法半导体公司 全衬底隔离finfet晶体管
CN103887172A (zh) * 2012-12-21 2014-06-25 意法半导体公司 全衬底隔离finfet晶体管
US9287281B2 (en) 2013-03-26 2016-03-15 Institute of Microelectronics, Chinese Academy of Sciences Flash devices and methods of manufacturing the same
WO2014153798A1 (zh) * 2013-03-26 2014-10-02 中国科学院微电子研究所 Flash器件及其制造方法
CN104124157A (zh) * 2013-04-23 2014-10-29 中芯国际集成电路制造(上海)有限公司 半导体装置及其制造方法
CN104241289B (zh) * 2013-06-20 2018-11-13 中国科学院微电子研究所 存储器件及其制造方法
CN104241289A (zh) * 2013-06-20 2014-12-24 中国科学院微电子研究所 存储器件及其制造方法
CN104347508B (zh) * 2013-07-24 2017-05-17 中芯国际集成电路制造(上海)有限公司 半导体结构及其形成方法
CN104347508A (zh) * 2013-07-24 2015-02-11 中芯国际集成电路制造(上海)有限公司 半导体结构及其形成方法
CN104347709A (zh) * 2013-08-09 2015-02-11 联华电子股份有限公司 半导体装置
CN105336587B (zh) * 2014-06-17 2018-05-15 中芯国际集成电路制造(北京)有限公司 半导体器件及其制造方法
CN105336587A (zh) * 2014-06-17 2016-02-17 中芯国际集成电路制造(北京)有限公司 半导体器件及其制造方法
US9991388B2 (en) 2014-06-27 2018-06-05 Taiwan Semiconductor Manufacturing Company, Ltd. FINFETs with wrap-around silicide and method forming the same
TWI575739B (zh) * 2014-06-27 2017-03-21 台灣積體電路製造股份有限公司 半導體裝置及其形成方法
US10355137B2 (en) 2014-06-27 2019-07-16 Taiwan Semiconductor Manufacturing Company, Ltd. FINFETs with wrap-around silicide and method forming the same
US9608116B2 (en) 2014-06-27 2017-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. FINFETs with wrap-around silicide and method forming the same
CN105470286A (zh) * 2014-09-12 2016-04-06 中国科学院微电子研究所 半导体器件及其制造方法
US11211498B2 (en) 2015-02-12 2021-12-28 Taiwan Semiconductor Manufacturing Company, Ltd. FinFETs with wrap-around silicide and method forming the same
CN106158748A (zh) * 2015-04-07 2016-11-23 联华电子股份有限公司 半导体元件及其制作方法
CN106373887A (zh) * 2015-07-20 2017-02-01 台湾积体电路制造股份有限公司 用于鳍场效晶体管元件的方法和结构
US11894275B2 (en) 2015-07-20 2024-02-06 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device having oxide region between vertical fin structures
US11410887B2 (en) 2015-07-20 2022-08-09 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device having oxide region between vertical fin structures
US10522416B2 (en) 2015-07-20 2019-12-31 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device having oxide region between vertical fin structures
CN106373887B (zh) * 2015-07-20 2020-07-28 台湾积体电路制造股份有限公司 用于鳍场效晶体管元件的方法和结构
US10879399B2 (en) 2015-12-17 2020-12-29 Taiwan Semiconductor Manufacturing Company Limited Method of manufacturing semiconductor device comprising doped gate spacer
CN106898649A (zh) * 2015-12-17 2017-06-27 台湾积体电路制造股份有限公司 半导体元件及其制造方法
CN113410310A (zh) * 2015-12-17 2021-09-17 台湾积体电路制造股份有限公司 半导体元件的制造方法
US11018259B2 (en) 2015-12-17 2021-05-25 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device comprising gate structure and doped gate spacer
CN107785315B (zh) * 2016-08-26 2020-05-08 中芯国际集成电路制造(上海)有限公司 半导体结构的形成方法
CN107785315A (zh) * 2016-08-26 2018-03-09 中芯国际集成电路制造(上海)有限公司 半导体结构的形成方法
CN110419110A (zh) * 2017-01-20 2019-11-05 应用材料公司 自对准外延接触流
CN110419110B (zh) * 2017-01-20 2023-11-14 应用材料公司 自对准外延接触流
CN109427669B (zh) * 2017-08-30 2020-10-30 台湾积体电路制造股份有限公司 减少半导体制造中接触件深度变化的方法
CN109427669A (zh) * 2017-08-30 2019-03-05 台湾积体电路制造股份有限公司 减少半导体制造中接触件深度变化的方法
CN109427674A (zh) * 2017-08-31 2019-03-05 台湾积体电路制造股份有限公司 鳍式场效晶体管装置结构的形成方法
CN109427674B (zh) * 2017-08-31 2024-03-01 台湾积体电路制造股份有限公司 鳍式场效晶体管装置结构的形成方法
US12020988B2 (en) 2017-08-31 2024-06-25 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field effect transistor (FinFET) device structure with dummy fin structure
CN109599339A (zh) * 2017-09-29 2019-04-09 台湾积体电路制造股份有限公司 鳍式场效应晶体管器件及其形成方法
US11728215B2 (en) 2017-09-29 2023-08-15 Taiwan Semiconductor Manufacturing Company, Ltd. Fin Field-Effect Transistor device and method of forming the same
CN110970365A (zh) * 2018-09-28 2020-04-07 台湾积体电路制造股份有限公司 半导体器件结构以及形成方法

Also Published As

Publication number Publication date
US20110227162A1 (en) 2011-09-22
JP5452529B2 (ja) 2014-03-26
US20190181048A1 (en) 2019-06-13
CN102194756B (zh) 2013-06-19
KR20110104865A (ko) 2011-09-23
JP2011199287A (ja) 2011-10-06
US10515856B2 (en) 2019-12-24
US10224245B2 (en) 2019-03-05
JP5744145B2 (ja) 2015-07-01
KR101154915B1 (ko) 2012-06-13
US20160204255A1 (en) 2016-07-14
US9312179B2 (en) 2016-04-12
JP2014017515A (ja) 2014-01-30

Similar Documents

Publication Publication Date Title
CN102194756B (zh) 鳍式场效晶体管及其制法
US9224737B2 (en) Dual epitaxial process for a finFET device
US9514995B1 (en) Implant-free punch through doping layer formation for bulk FinFET structures
KR101729439B1 (ko) 매립된 절연체층을 가진 finfet 및 그 형성 방법
US9425102B2 (en) FinFETs with different fin heights
US8373238B2 (en) FinFETs with multiple Fin heights
US9941406B2 (en) FinFETs with source/drain cladding
CN102074461B (zh) 半导体装置及其制造方法
KR20150044804A (ko) FinFET 내의 핀 스페이서에 의해 보호된 소스 및 드레인 영역
KR20120022464A (ko) 반도체 장치의 제조방법
KR20120042301A (ko) 반도체 장치의 제조방법
CN106328501B (zh) 半导体器件的制造方法
CN111477548B (zh) 鳍式场效应晶体管的形成方法
US10236179B2 (en) Method for fabricating semiconductor device
CN104362124B (zh) 改善浅沟槽隔离边缘SiC应力性能的方法

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant