US10522416B2 - FinFET device having oxide region between vertical fin structures - Google Patents
FinFET device having oxide region between vertical fin structures Download PDFInfo
- Publication number
- US10522416B2 US10522416B2 US15/955,317 US201815955317A US10522416B2 US 10522416 B2 US10522416 B2 US 10522416B2 US 201815955317 A US201815955317 A US 201815955317A US 10522416 B2 US10522416 B2 US 10522416B2
- Authority
- US
- United States
- Prior art keywords
- layer
- dielectric layer
- fin structure
- capping layer
- semiconductor material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 239000000758 substrate Substances 0.000 claims abstract description 54
- 239000004065 semiconductor Substances 0.000 claims description 103
- 239000000463 material Substances 0.000 claims description 101
- 229910052751 metal Inorganic materials 0.000 claims description 16
- 239000002184 metal Substances 0.000 claims description 16
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 14
- 229910052710 silicon Inorganic materials 0.000 claims description 14
- 239000010703 silicon Substances 0.000 claims description 13
- 238000002955 isolation Methods 0.000 claims description 12
- 239000003989 dielectric material Substances 0.000 claims description 11
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 5
- OQNXPQOQCWVVHP-UHFFFAOYSA-N [Si].O=[Ge] Chemical compound [Si].O=[Ge] OQNXPQOQCWVVHP-UHFFFAOYSA-N 0.000 claims description 2
- 239000007772 electrode material Substances 0.000 claims 2
- 150000004767 nitrides Chemical class 0.000 claims 1
- 238000000034 method Methods 0.000 abstract description 109
- 239000010410 layer Substances 0.000 description 220
- 230000008569 process Effects 0.000 description 52
- 238000005530 etching Methods 0.000 description 27
- 238000005229 chemical vapour deposition Methods 0.000 description 14
- 230000003647 oxidation Effects 0.000 description 14
- 238000007254 oxidation reaction Methods 0.000 description 14
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 11
- 238000000231 atomic layer deposition Methods 0.000 description 11
- 229910052581 Si3N4 Inorganic materials 0.000 description 9
- 238000000151 deposition Methods 0.000 description 9
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 7
- 238000005755 formation reaction Methods 0.000 description 7
- 238000005240 physical vapour deposition Methods 0.000 description 7
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 6
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 6
- 229910010271 silicon carbide Inorganic materials 0.000 description 6
- 229910052814 silicon oxide Inorganic materials 0.000 description 6
- FTWRSWRBSVXQPI-UHFFFAOYSA-N alumanylidynearsane;gallanylidynearsane Chemical compound [As]#[Al].[As]#[Ga] FTWRSWRBSVXQPI-UHFFFAOYSA-N 0.000 description 5
- 125000006850 spacer group Chemical group 0.000 description 5
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 4
- 230000002411 adverse Effects 0.000 description 4
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 239000001301 oxygen Substances 0.000 description 4
- 229910052760 oxygen Inorganic materials 0.000 description 4
- 238000000059 patterning Methods 0.000 description 4
- 238000001039 wet etching Methods 0.000 description 4
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 238000001312 dry etching Methods 0.000 description 3
- 229910052732 germanium Inorganic materials 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- QTBSBXVTEAMEQO-UHFFFAOYSA-N Acetic acid Chemical compound CC(O)=O QTBSBXVTEAMEQO-UHFFFAOYSA-N 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 229910004129 HfSiO Inorganic materials 0.000 description 2
- 229910002370 SrTiO3 Inorganic materials 0.000 description 2
- 229910002113 barium titanate Inorganic materials 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 238000000708 deep reactive-ion etching Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 238000000407 epitaxy Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 229910001092 metal group alloy Inorganic materials 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 238000000038 ultrahigh vacuum chemical vapour deposition Methods 0.000 description 2
- 238000000927 vapour-phase epitaxy Methods 0.000 description 2
- 229910002938 (Ba,Sr)TiO3 Inorganic materials 0.000 description 1
- ITWBWJFEJCHKSN-UHFFFAOYSA-N 1,4,7-triazonane Chemical compound C1CNCCNCCN1 ITWBWJFEJCHKSN-UHFFFAOYSA-N 0.000 description 1
- 229910017121 AlSiO Inorganic materials 0.000 description 1
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- 229910005540 GaP Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- -1 LaSiO Inorganic materials 0.000 description 1
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 1
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 1
- 229910004166 TaN Inorganic materials 0.000 description 1
- 229910004200 TaSiN Inorganic materials 0.000 description 1
- 229910010037 TiAlN Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 230000009969 flowable effect Effects 0.000 description 1
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 1
- YBMRDBCBODYGJE-UHFFFAOYSA-N germanium oxide Inorganic materials O=[Ge]=O YBMRDBCBODYGJE-UHFFFAOYSA-N 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 229910017604 nitric acid Inorganic materials 0.000 description 1
- PVADDRMAFCOOPC-UHFFFAOYSA-N oxogermanium Chemical compound [Ge]=O PVADDRMAFCOOPC-UHFFFAOYSA-N 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 238000011417 postcuring Methods 0.000 description 1
- 239000012495 reaction gas Substances 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910003468 tantalcarbide Inorganic materials 0.000 description 1
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 1
- 229910052718 tin Inorganic materials 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000009736 wetting Methods 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823807—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/0223—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate
- H01L21/02233—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer
- H01L21/02236—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer group IV semiconductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02255—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by thermal treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823821—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823878—Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
- H01L21/845—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body including field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1207—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with devices in contact with the semiconductor body, i.e. bulk/SOI hybrid circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
- H01L27/1211—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI combined with field-effect transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7855—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with at least two independent gates
Definitions
- Such scaling down has also increased the complexity of processing and manufacturing ICs and, for these advances to be realized, similar developments in IC processing and manufacturing are needed.
- a three dimensional transistor such as a fin-like field-effect transistor (FinFET)
- FinFET fin-like field-effect transistor
- epitaxy growth such as silicon germanium
- existing FinFET devices and methods of fabricating FinFET devices have been generally adequate for their intended purposes, they have not been entirely satisfactory in all respects. For example, challenges rise to avoid adverse impacts on fin structure during the formation of isolation regions.
- FIG. 1 is a flow chart of an example method for fabricating a semiconductor device in accordance with some embodiments.
- FIGS. 2A, 2B, 3A, 3B, 4A, 4B, 5A, 5B, 6A, 6B, 7A, 7B, 8A, 8B, 9A, 9B, 10A, 10B, 11A, 11B, 12A , 12 B, 13 a, 13 B, 14 A, 14 B, 15 A, 15 B, 16 A, 16 B, 17 A, 17 B, 18 A, 18 B, 19 A and 19 B are diagrammatic perspective views of an example semiconductor device undergoing processes in accordance with some embodiments.
- FIGS. 20A and 21A are cross-sectional views of an example device in accordance with some embodiments, along the line A-A in FIG. 19A .
- FIG. 20B is a cross-sectional views of an example device in accordance with some embodiments, along the line A-A in FIG. 19B .
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- the present disclosure is directed to, but not otherwise limited to, a fin-like field-effect transistor (FinFET) device.
- the FinFET device may be a complementary metal-oxide-semiconductor (CMOS) device including a P-type metal-oxide-semiconductor (PMOS) FinFET device and an N-type metal-oxide-semiconductor (NMOS) FinFET device.
- CMOS complementary metal-oxide-semiconductor
- PMOS P-type metal-oxide-semiconductor
- NMOS N-type metal-oxide-semiconductor
- FIG. 1 is a flowchart of a method 100 for fabricating a semiconductor device 200 according to aspects of the present disclosure.
- FIGS. 2A through 19B are side-perspective views of the semiconductor device 200 manufactured according to the method 100 .
- FIGS. 20A-21A are cross-section views of the semiconductor device 200 manufactured according to the method 100 .
- figures ending with an “A” designation illustrate a first region of the semiconductor device 200 ;
- figures ending with a “B” designation illustrate a second region.
- the first region is an NMOS region and the second region is a PMOS region.
- the method 100 begins at operation 102 by providing a substrate 210 .
- the substrate 210 is a bulk silicon substrate.
- the substrate 210 may include an elementary semiconductor, such as silicon or germanium in a crystalline structure; a compound semiconductor, such as silicon germanium, silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; or combinations thereof.
- the substrate 210 has a silicon-on-insulator (SOI) structure with an insulator layer in the substrate.
- An exemplary insulator layer may be a buried oxide layer (BOX).
- the SOI substrate may be fabricated using separation by implantation of oxygen (SIMOX), wafer bonding, and/or other suitable methods.
- the substrate 210 may include integrated circuit devices (not shown). As one of ordinary skill in the art will recognize, a wide variety of integrated circuit devices such as transistors, diodes, capacitors, resistors, the like, and/or combinations thereof may be formed in and/or on the substrate 210 to generate the structural and functional requirements of the design for the FinFET.
- the integrated circuit devices may be formed using any suitable methods.
- the method 100 proceeds to step 104 by forming a first patterned hard mask (HM) 212 to cover the PMOS region while leaving the NMOS region uncovered.
- the first patterned HM 212 may be formed by processes including depositing, patterning and etching.
- the first patterned HM 212 may include silicon oxide, silicon nitride, silicon oxynitride, or any other suitable dielectric material, formed by thermal oxidation, chemical vapor deposition (CVD), atomic layer deposition (ALD), or any other appropriate method.
- the method 100 proceeds to step 106 by forming a first semiconductor material layer 310 over the substrate 210 in the NMOS region while the PMOS region is covered by the first patterned HM 212 .
- the first semiconductor material layer 310 is deposited by an epitaxial growth.
- the epitaxial processes include CVD deposition techniques (e.g., vapor-phase epitaxy (VPE) and/or ultra-high vacuum CVD (UHV-CVD)), molecular beam epitaxy, and/or other suitable processes.
- the first semiconductor material layer 310 and the semiconductor material of substrate 210 are different from each other.
- the first semiconductor material layer 310 includes silicon germanium (SiGe).
- the first semiconductor material layer 310 may include germanium (Ge), silicon (Si), gallium arsenide (GaAs), aluminum gallium arsenide (AlGaAs), silicon germanium (SiGe), gallium arsenide phosphide (GaAsP), or other suitable materials.
- the method 100 proceeds to step 108 by forming a second semiconductor material layer 320 over the first semiconductor material layer 310 in the NMOS region and over the substrate 210 in the PMOS region.
- the first patterned HM 212 is removed by an etching process, such as a selective wet etch.
- the first and second semiconductor material layers, 310 and 320 are different from each other.
- the first semiconductor material layer 310 includes SiGe while the second semiconductor material layer 320 includes Si.
- the second semiconductor material layer 320 may include Ge, GaAs, AlGaAs, SiGe, GaAsP, or other suitable materials.
- the second semiconductor material layer 320 is formed similarly in many respects to the first semiconductor material layer 310 discussed above in association with FIGS. 3A-3B .
- the method 100 proceeds to step 110 by forming a blanket HM 330 over the second semiconductor material layer 320 in both the NMOS region and the PMOS region.
- the blanket HM 330 may include silicon nitride, silicon oxynitride, silicon carbide, silicon carbon nitride, the like, or a combination thereof.
- a pad oxide layer 325 is deposited over the second semiconductor material layer 320 first to provide a stress buffer between the second semiconductor material layer 320 and the blanket HM 330 .
- the blanket HM 330 , as well as the pad oxide layer 325 may be formed by CVD, PVD, ALD, or other proper techniques.
- the method 100 proceeds to step 112 by forming first fins 410 in the NMOS region and second fins 420 in the PMOS region, as well as fin trench 430 between first fins 410 and fin trench 440 between second fins 420 .
- the first and second fins, 410 and 420 are formed by etching the blanket HM 330 (as well as the pad oxide layer 325 if present), the second and first semiconductor material layers, 320 and 310 , and the substrate 210 .
- the etching process may include a wet etch, a dry etch, or a combination thereof.
- the wet etching solution includes a tetramethylammonium hydroxide (TMAH), a HF/HNO 3 /CH 3 COOH solution, or other suitable solution.
- TMAH tetramethylammonium hydroxide
- the respective etch process may be tuned with various etching parameters, such as etchant used, etching temperature, etching solution concentration, etching pressure, source power, RF bias voltage, RF bias power, etchant flow rate, and/or other suitable parameters.
- a wet etching solution may include NH 4 OH, KOH (potassium hydroxide), HF (hydrofluoric acid), TMAH (tetramethylammonium hydroxide), other suitable wet etching solutions, or combinations thereof.
- the dry etching processes include a biased plasma etching process that uses a chlorine-based chemistry.
- Other dry etchant gasses include CF 4 , NF 3 , SF 6 , and He. Dry etching may also be performed anisotropically using such mechanism as DRIE (deep reactive-ion etching).
- a patterned photoresist layer is formed over the blanket HM 330 and the blanket HM 330 is then etched through the patterned photoresist layer to pattern the blanket HM 330 . After patterning the blanket HM 330 , the patterned photoresist layer is removed. And then the second and first semiconductor layers, 320 and 310 , and the substrate 210 are etched through the patterned HM 330 .
- the etching depth is controlled such that the first and second semiconductor layers, 310 and 320 are fully exposed in the fin trench 430 adjacent first fins 410 and that the second semiconductor layer 320 is fully exposed in the fin trench 440 adjacent second fins 420 .
- the method 100 proceeds to step 114 by converting the first semiconductor material layer 310 to a dielectric layer 510 for device electric insulation enhancement.
- the conversion process is an oxidation process.
- the thermal oxidation process is conducted in oxygen ambient.
- the thermal oxidation process is conducted in a combination of steam ambient and oxygen ambient. During the thermal oxidation process, at least side portions of the first semiconductor material layer 310 converts to dielectric layer 510 .
- the first semiconductor material layer 310 includes SiGe x , here the subscript x is Ge composition in atomic percent.
- the first semiconductor material layer 310 is partially or completely oxidized by the thermal oxidation process, thereby forming semiconductor oxide layer 510 that includes silicon germanium oxide (SiGeO y ) or germanium oxide (GeO y ), where subscript y is oxygen composition in atomic percent.
- the exposed second semiconductor material layer 320 in both of the first and second fins, 410 and 420 , may also be partially oxidized to a semiconductor oxide layer 520 on the exposed surface thereof.
- the thermal oxidation process is controlled such that the semiconductor material layer 320 oxidizes much slower than the first semiconductor material layers 310 does.
- the second semiconductor oxide layer 520 is thinner than the first semiconductor oxide layer 510 .
- the thermal oxidation process is performed in a H 2 O reaction gas with a temperature ranging from about 400° C. to about 600° C. and under a pressure ranging from about 1 atm. to about 20 atm.
- the semiconductor oxide layer 550 is removed by a cleaning process including using diluted hydrofluoric (DHF) acid.
- the semiconductor oxide layer 520 is not removed. For clarity, in subsequent drawings, the semiconductor oxide layer 520 will not be illustrated as it has been removed by a cleaning process.
- the method 100 proceeds to step 116 by filling the fin trenches 430 and 440 with a first dielectric layer 530 to separate first fins 310 from each other and separate second fins 320 from each other.
- the first dielectric layer 530 may include silicon oxide, silicon nitride, silicon oxynitride, an air gap, other suitable materials, or combinations thereof.
- the first dielectric layer 530 may be deposited by ALD, HDP-CVD, flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or a combination thereof.
- a planarization process such as a chemical mechanical polish (CMP) is applied to remove any excess first dielectric layer 530 , as well as the patterned blanket HM 330 .
- CMP chemical mechanical polish
- the method 100 proceeds to step 118 by recessing the second fins 420 and depositing a third semiconductor material layer 620 over the recessed second fins 420 , while a second patterned HM 610 covers the NMOS region.
- the second patterned HM 610 is formed to protect predetermined regions, such as NMOS region.
- the second patterned HM 610 may include silicon nitride, silicon oxynitride, silicon carbide, silicon carbon nitride, the like, or a combination thereof.
- the second patterned HM 610 is formed similarly in many respects to the first patterned HM 212 discussed above in association with FIGS. 5A-5B .
- the second fins 420 may be recessed by a selective dry etch, a selective wet etch, or combination thereof. The etching selectively recesses the second fin 420 without substantially etching the first dielectric layer 530 .
- the third semiconductor material layer 620 may include Ge, GaAs, AlGaAs, SiGe, GaAsP, and/or other suitable materials.
- the third semiconductor material layer 620 is formed similarly in many respects to the first semiconductor material layer 310 discussed above in association with FIGS. 3A-3B .
- the method 100 proceeds to step 120 by recessing the first dielectric layer 530 around the second and third semiconductor material layers, 320 and 620 , to laterally expose them.
- the etching depth is controlled in the NMOS region such that the second semiconductor material layer 320 is fully exposed and the dielectric layer 510 is, at least, partially exposed and in the PMOS the third semiconductor material 620 is fully exposed and substrate 210 is, at least, partially exposed.
- a top surface 530 T of the recessed first dielectric layer 530 is below a top surface 510 T of the semiconductor dielectric material layer 510 in the NMOS region and below the bottom surface 620 B of the third semiconductor material layer 620 in the PMOS region.
- the first dielectric layer 530 is recessed by a selective dry etch, a selective wet etch, or combination thereof. The etching selectively recesses the first dielectric layer 530 without substantially etching the second and third semiconductor material layers, 320 and 620 .
- the exposed second semiconductor material layer 320 is referred to as a third fin 630 and the exposed third semiconductor material layer 620 is referred to as a fourth fin 640 .
- the third fin 630 is formed over and in physical contact with the dielectric layer 510 of the first fin 410 and the fourth fin 640 is formed over and in physical contact with the second fin 420 .
- the dielectric layer 510 provides an electric insulation enhancement for the third fins 630 .
- the method 100 proceeds to step 122 by forming a first capping layer 650 over the fourth fins 640 to prevent out-diffusion.
- the first capping layer 650 includes Si to prevent out-diffusion of Ge from the SiGe fin 640 (the fourth fin).
- the first capping layer 650 is deposited over the substrate 210 by ALD, CVD, PVD, or other proper techniques. Then a patterned HM is formed to cover the first capping layer 650 over the fourth fins 640 . The first capping layer is then etched through the patterned HM.
- the first capping layer 650 is removed by a selective etch.
- the patterned HM is removed by another etching process.
- the method 100 proceeds to step 124 by forming a second capping layer 660 over the third fins 630 and the fourth fins 640 .
- the second capping layer 660 is disposed directly on second semiconductor material layer 320 , dielectric layer 510 , and first dielectric layer 530 in the NMOS region and the second capping layer 660 is disposed directly on first capping layer 650 , second fins 420 , and first dielectric layer 530 in the PMOS region.
- the second capping layer 660 may include silicon nitride, silicon oxynitride, silicon carbide, silicon carbon nitride, or other proper material.
- the second capping layer 660 is different from the first dielectric layer 530 to achieve etching selectivity during a subsequent etch, which will be described later.
- the second capping layer 660 includes silicon nitride.
- the second capping layer 660 may be deposited by ALD, CVD, PVD, or other proper techniques.
- the method 100 proceeds to step 126 by forming a second dielectric layer 670 over the second capping layer 660 .
- the second dielectric layer 670 is similar in many respects to the first dielectric layer 530 discussed above in association with FIGS. 8A-8B .
- the second dielectric layer 670 has same material as the first dielectric layer 530 .
- the second capping layer 660 protects the third and fourth fins, 630 and 640 to prevent adverse impacts, such as a further oxidation during an anneal process performed after forming the second dielectric layer 670 by a FCVD process.
- a planarization process such as a CMP, is applied to remove any excess second dielectric layer 670 and planarize top surface of the second dielectric layer 670 with respect to the top surface of the third and fourth fins, 630 and 640 .
- the second capping layer 660 serves as an etching-stop layer in the CMP process to improve recessing process window.
- the method 100 proceeds to step 128 by recessing the second dielectric layer 670 to lateral expose the second capping layer 660 over the third and fourth fins, 630 and 640 .
- the recessing is controlled such that a top surface 670 T of the second dielectric layer 670 remains a thickness t above the second capping layer 660 in fin trenches 430 and 440 , respectively.
- the recessed first dielectric layer 530 , the remaining second dielectric layer 670 , and second capping layer 660 form isolation features 680 (or referred to as shallow trench isolation (STI) features) between each of the first fins 410 , the second fins 420 , the third fins 630 and the fourth fins 640 .
- STI shallow trench isolation
- the second dielectric layer 670 may be recessed by a selective dry etch, a selective wet etch, or combination thereof.
- the etching selectively recesses the second dielectric layer 670 without substantially etching the second capping layer 660 . Therefore, the second capping layer 660 protects the third and fourth fins, 630 and 640 to avoid adverse impacts on the third and fourth fins during the recessing process, such as fin height loss.
- the method 100 proceeds to step 130 by removing a portion of the second capping layer 660 from the third and fourth fins, 630 and 640 .
- the second capping layer 660 may be removed by a selective dry etch, a selective wet etch, or combination thereof. The etching selectively removes the second capping layer 660 without substantially etching the second dielectric layer 670 , the second semiconductor material layer 320 and the first capping layer 650 . Therefore, the second capping layer 660 underneath the second dielectric layer 670 in the fin trenches, 430 and 440 , remains intact.
- the third and fourth fins, 630 and 640 each includes source/drain (S/D) regions 710 and a gate region 715 .
- S/D regions 710 are a source region, and another of the S/D regions 710 is a drain region.
- the S/D regions 710 are separated by the gate region 715 .
- the method 100 proceeds to step 132 by forming a gate stack 720 and sidewall spacers 730 on sidewalls of the gate stack 720 in the gate region 715 .
- the gate stack 720 is a dummy gate and will be replaced by the final gate stack at a subsequent stage.
- the dummy gate stacks 720 are to be replaced later by a high-k dielectric layer (HK) and metal gate electrode (MG) after high thermal temperature processes, such as thermal annealing for source/drain activation during the sources/drains formation.
- HK high-k dielectric layer
- MG metal gate electrode
- the dummy gate stack 720 is formed over the substrate 210 , including wrapping over portions of the third and fourth fins, 630 and 640 .
- the dummy gate stack 720 includes an electrode layer 722 , a silicon oxide layer 724 and a gate HM 726 .
- the electrode layer 722 may include polycrystalline silicon (polysilicon).
- the gate HM 726 includes a suitable dielectric material, such as silicon nitride, silicon oxynitride or silicon carbide.
- the dummy gate stack 720 is formed by a suitable procedure including deposition, lithography patterning and etching. In various examples, the deposition includes CVD, PVD, ALD, thermal oxidation, other suitable techniques, or a combination thereof.
- the etching process may include dry etching, wet etching, and/or other etching methods (e.g., reactive ion etching).
- the sidewall spacers 730 may include a dielectric material such as silicon oxide, silicon nitride, silicon carbide, silicon oxynitride, or combinations thereof.
- the sidewall spacers 730 may include a multiple layers. Typical formation methods for the sidewall spacers 730 include depositing a dielectric material over the gate stack 720 and then anisotropically etching back the dielectric material. The etching back process may include a multiple-step etching to gain etch selectivity, flexibility and desired overetch control.
- the method 100 proceeds to step 134 by forming first S/D features 810 in the S/D regions 710 of the NMOS region and second S/D feature 812 in the S/D region 710 of the PMOS region.
- the S/D features, 810 and 812 may be formed by recessing a portion of the third and fourth fins, 630 and 640 , in the S/D regions 710 to form S/D recessing trenches and epitaxially growing a fourth and fifth semiconductor material layers, 815 and 816 , in the S/D recessing trenches.
- the fourth and fifth semiconductor material layers, 815 and 816 may include Ge, Si, GaAs, AlGaAs, SiGe, GaAsP, and/or other suitable material.
- the first and second S/D features, 810 and 812 may be formed by one or more epitaxy or epitaxial (epi) processes.
- the first and second S/D features, 810 and 812 may be in-situ doped during the epi process.
- the epitaxially grown Si epi first S/D feature 810 may be doped with carbon to form Si:C S/D features, phosphorous to form Si:P S/D features, or both carbon and phosphorous to form SiCP S/D features; the epitaxially grown SiGe second S/D features 812 may be doped with boron.
- the first and second S/D features, 810 and 812 are not in-situ doped, an implantation process (i.e., a junction implant process) is performed to dope the first and second S/D features, 810 and 812 .
- the method 100 proceeds to step 136 by forming an interlayer dielectric (ILD) layer 820 over the substrate 210 .
- the ILD layer 820 includes silicon oxide, silicon oxynitride, low k dielectric material and/or other suitable dielectric materials.
- the ILD layer 820 may include a single layer or alternative multiple layers.
- the ILD layer 820 is formed by a suitable technique, such as CVD, ALD and spin-on (SOG).
- a CMP process may be performed thereafter to remove excessive ILD layer 820 , as well as the third HM 726 and the pad oxide layer 724 , to planarize the top surface of the semiconductor device 200 .
- the method 100 proceeds to step 140 by replacing the dummy gate stacks 720 with metal gate stacks (MG) 910 .
- the dummy gate stacks 720 are first removed to form gate trenches.
- the dummy gate stack 720 may be removed by an etch process (such as selective wet etch and/or selective dry etch) designed to have an adequate etch selectivity with respect to the sidewall spacers 730 , the ILD layer 820 , the second and third semiconductor material layers, 320 and 630 .
- the etch process may include one or more etch steps with respective etchants.
- the dummy gate stack 720 may be removed by a series of processes including photolithography patterning and etching process.
- the MG stack 910 is then formed in the gate trenches, including wrapping over the third fins 630 and the fourth fins 640 .
- the MG stack 910 may include gate dielectric layer and gate electrode over the gate dielectric.
- the gate dielectric layer includes a dielectric material layer having a high dielectric constant (HK dielectric layer-greater than that of the thermal silicon oxide in the present embodiment) and the gate electrode includes metal, metal alloy or metal silicide.
- the formation of the MG stack 910 may include depositions to form various gate materials and a CMP process to remove the excessive gate materials and planarize the top surface of the semiconductor device 200 .
- the gate dielectric layer 914 includes an interfacial layer (IL) and a HK dielectric layer.
- the IL includes oxide, HfSiO and oxynitride, deposited by a suitable method, such as ALD, CVD, thermal oxidation or ozone oxidation.
- the HK dielectric layer is deposited on the IL by a suitable technique, such as ALD, CVD, metal-organic CVD (MOCVD), physical vapor deposition (PVD), other suitable technique, or a combination thereof.
- the HK dielectric layer may include LaO, AlO, ZrO, TiO, Ta 2 O 5 , Y 2 O 3 , SrTiO 3 (STO), BaTiO 3 (BTO), BaZrO, HfZrO, HfLaO, HfSiO, LaSiO, AlSiO, HfTaO, HfTiO, (Ba,Sr)TiO 3 (BST), Al 2 O 3 , Si 3 N 4 , oxynitrides (SiON), or other suitable materials.
- a metal gate (MG) electrode 916 may include a single layer or alternatively a multi-layer structure, such as various combinations of a metal layer with a work function to enhance the device performance (work function metal layer), liner layer, wetting layer, adhesion layer and a conductive layer of metal, metal alloy or metal silicide).
- the MG electrode 916 may include Ti, Ag, Al, TiAlN, TaC, TaCN, TaSiN, Mn, Zr, TiN, TaN, Ru, Mo, Al, WN, Cu, W, any suitable materials or a combination thereof.
- the MG electrode 916 may be formed by ALD, PVD, CVD, or other suitable process.
- the MG electrode 916 may be formed separately for the NMOS and PMOS with different metal layers.
- a CMP process may be performed to remove excessive MG electrode 916 .
- the third fin 630 is formed by the second semiconductor material layer 320 in the gate region 715 .
- the third fin 630 is disposed over and in physical contact with the dielectric layer 510 .
- the lower portion of the first fins 410 includes a portion of the substrate 210 .
- the third fin 630 is wrapped by the MG stack 910 .
- the STI feature 680 is formed between each of two first fins 410 .
- the STI feature 680 includes the first dielectric layer 530 , the second capping layer 660 disposed over and in physical contact with the first dielectric layer 530 and the second dielectric layer 670 disposed over and in physical contact with the second capping layer 660 .
- the second dielectric layer 670 has thickness t.
- the top surface 530 T of the first dielectric layer 530 is below the top surface 510 T of the dielectric layer 510 .
- fourth fin 640 is formed by the third semiconductor material layer 620 in the gate region 715 .
- the fourth fin 640 is deposited over and in physical contact with the second fin 420 , which includes a portion of the substrate 210 .
- the fourth fin 640 is wrapped by the MG stack 910 .
- the STI feature 680 is formed between each of two second fins 420 .
- the STI feature 680 includes the first dielectric layer 530 , the second capping layer 660 deposited over and in physical contact with the first dielectric layer 530 and the second dielectric layer 670 deposited over and in physical contact with the second capping layer 660 .
- the second dielectric layer 670 has thickness t.
- the top surface 530 T of the first dielectric layer 530 is below the bottom surface 620 B of the dielectric layer 510 .
- the semiconductor device 200 may undergo further CMOS or MOS technology processing to form various features and regions known in the art.
- subsequent processing may form various contacts/vias/lines and multilayers interconnect features (e.g., metal layers and interlayer dielectrics) on the substrate 210 , configured to connect the various features to form a functional circuit that includes one or more FinFETs.
- a multilayer interconnection includes vertical interconnects, such as vias or contacts, and horizontal interconnects, such as metal lines.
- the various interconnection features may implement various conductive materials including copper, tungsten, and/or silicide.
- a damascene and/or dual damascene process is used to form a copper related multilayer interconnection structure.
- steps of 104 , 106 , 108 and 114 , for forming the dielectric layer 510 are eliminated.
- fifth fins 950 are formed including a portion of the substrate 210 , as shown in FIG. 21A .
- the fifth fin 950 is wrapped by the MG stack 910 .
- the STI feature 680 is formed between each of two fifth fins 950 .
- the STI feature 680 includes the first dielectric layer 530 , the second capping layer 660 deposited over and in physical contact with the first dielectric layer 530 and the second dielectric layer 670 deposited over and in physical contact with the second capping layer 660 .
- the second dielectric layer 670 has thickness t.
- the present disclosure offers a method for fabricating a semiconductor device.
- the method employs a capping layer to prevent adverse impacts on fin structures during forming isolation regions between fin structures.
- the method also employs forming a dielectric layer over the capping layer to achieve a targeted thickness of the isolation region.
- the method provides a quite simple and flexible process flow for formations of fin structures and isolation region. The method demonstrates device performance and reliability improvements.
- the present disclosure provides one embodiment of a method fabricating a semiconductor structure.
- the method includes forming a first fin structure and a second fin structure over a substrate, which has a first trench positioned between the first and second fin structures.
- the method also includes forming a first dielectric layer within the first trench, recessing the first dielectric layer to expose a portion of the first fin structure, forming a first capping layer over the exposed portion of the first fin structure and the recessed first dielectric layer in the first trench, forming a second dielectric layer over the first capping layer in the first trench while the first capping layer covers the exposed portion of the first fin feature and removing the first capping layer from the first fin structure.
- the present disclosure also provides another embodiment of a method fabricating a semiconductor structure.
- the method includes providing a substrate having a first region and a second region, forming a first fin structure and a second fin structure in the first region, which has a first trench positioned between the first and second fin structures.
- the method also includes forming a third fin structure and a fourth fin structure in the second region, which has a second trench positioned between the third and fourth fin structures.
- the third fin structure has a different material than the first fin structure.
- the method also includes forming a first dielectric layer in the first and second trenches, recessing the first dielectric layer in the first trench to expose a portion of the first and second fin structures and recessing the first dielectric layer in the second trench to expose a portion of the third and fourth fin structures.
- the method also includes forming a first capping layer over the third and fourth fin structures, forming a second capping layer over the first structure, the second fin structures, the first capping layer, the first and second trenches.
- the method also includes forming a second dielectric layer over the second capping layer in the first and second trenches; and removing the second capping layer from the first fin structure, the second fin structure and the first capping layer.
- the present disclosure also provides a structure of a device.
- the device includes a first fin structure in a first region of the substrate, which a first portion of the substrate, a dielectric layer deposited over and in physical contact with the first portion of the substrate, a first semiconductor material layer deposited over and in physical contact with the dielectric layer.
- the device also includes a second fin structure in a second region of the substrate, which has a second portion of the substrate, a second semiconductor material layer disposed over and in physical contact with the second portion of the substrate and a first capping layer wrapping over the second semiconductor material layer.
- the device also includes a first isolation structure disposed in the substrate adjacent the first fin structure, which has a first dielectric layer, a second capping layer disposed over and in physical contact with the first dielectric layer, the second capping layer physically contacting the dielectric layer and a second dielectric layer disposed over and in physical contact with the second capping layer.
- the device also includes a second isolation structure disposed in the substrate adjacent the second fin structure, which has the first dielectric layer, the second capping layer disposed over and in physical contact with the first dielectric layer, the second capping layer physically contacting the first capping layer and the second dielectric layer disposed over and in physical contact with the second capping layer.
- the device also includes a first metal gate wrapping over a portion of the first fin structure and a second metal gate wrapping over a portion of the second fin structure.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Chemical & Material Sciences (AREA)
- Thin Film Transistor (AREA)
- Materials Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
Abstract
Description
Claims (20)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/955,317 US10522416B2 (en) | 2015-07-20 | 2018-04-17 | FinFET device having oxide region between vertical fin structures |
US16/717,367 US11410887B2 (en) | 2015-07-20 | 2019-12-17 | FinFET device having oxide region between vertical fin structures |
US17/874,191 US11894275B2 (en) | 2015-07-20 | 2022-07-26 | FinFET device having oxide region between vertical fin structures |
US18/433,162 US20240178070A1 (en) | 2015-07-20 | 2024-02-05 | Method and structure for finfet device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/803,260 US9953881B2 (en) | 2015-07-20 | 2015-07-20 | Method of forming a FinFET device |
US15/955,317 US10522416B2 (en) | 2015-07-20 | 2018-04-17 | FinFET device having oxide region between vertical fin structures |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/803,260 Division US9953881B2 (en) | 2015-07-20 | 2015-07-20 | Method of forming a FinFET device |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/717,367 Continuation US11410887B2 (en) | 2015-07-20 | 2019-12-17 | FinFET device having oxide region between vertical fin structures |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180240712A1 US20180240712A1 (en) | 2018-08-23 |
US10522416B2 true US10522416B2 (en) | 2019-12-31 |
Family
ID=57836236
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/803,260 Active US9953881B2 (en) | 2015-07-20 | 2015-07-20 | Method of forming a FinFET device |
US15/955,317 Active 2035-07-23 US10522416B2 (en) | 2015-07-20 | 2018-04-17 | FinFET device having oxide region between vertical fin structures |
US16/717,367 Active 2036-02-01 US11410887B2 (en) | 2015-07-20 | 2019-12-17 | FinFET device having oxide region between vertical fin structures |
US17/874,191 Active US11894275B2 (en) | 2015-07-20 | 2022-07-26 | FinFET device having oxide region between vertical fin structures |
US18/433,162 Pending US20240178070A1 (en) | 2015-07-20 | 2024-02-05 | Method and structure for finfet device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/803,260 Active US9953881B2 (en) | 2015-07-20 | 2015-07-20 | Method of forming a FinFET device |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/717,367 Active 2036-02-01 US11410887B2 (en) | 2015-07-20 | 2019-12-17 | FinFET device having oxide region between vertical fin structures |
US17/874,191 Active US11894275B2 (en) | 2015-07-20 | 2022-07-26 | FinFET device having oxide region between vertical fin structures |
US18/433,162 Pending US20240178070A1 (en) | 2015-07-20 | 2024-02-05 | Method and structure for finfet device |
Country Status (4)
Country | Link |
---|---|
US (5) | US9953881B2 (en) |
KR (1) | KR101769211B1 (en) |
CN (1) | CN106373887B (en) |
TW (1) | TWI567980B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11410887B2 (en) * | 2015-07-20 | 2022-08-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device having oxide region between vertical fin structures |
US11637196B2 (en) | 2018-11-29 | 2023-04-25 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of manufacturing the same |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9960273B2 (en) * | 2015-11-16 | 2018-05-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit structure with substrate isolation and un-doped channel |
US9865504B2 (en) * | 2016-03-04 | 2018-01-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US9728543B1 (en) * | 2016-08-15 | 2017-08-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and fabricating method thereof |
US10164066B2 (en) * | 2016-11-29 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices and methods of forming |
US9881842B1 (en) * | 2017-03-23 | 2018-01-30 | International Business Machines Corporation | Wimpy and nominal semiconductor device structures for vertical finFETs |
US10361130B2 (en) * | 2017-04-26 | 2019-07-23 | International Business Machines Corporation | Dual channel silicon/silicon germanium complementary metal oxide semiconductor performance with interface engineering |
KR102519551B1 (en) | 2017-08-03 | 2023-04-10 | 삼성전자주식회사 | Semiconductor device |
US10679988B2 (en) * | 2017-09-18 | 2020-06-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including FinFETS having different channel heights and manufacturing method thereof |
US11329136B2 (en) * | 2018-06-01 | 2022-05-10 | International Business Machines Corporation | Enabling anneal for reliability improvement and multi-Vt with interfacial layer regrowth suppression |
US11355339B2 (en) | 2018-06-29 | 2022-06-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Forming nitrogen-containing layers as oxidation blocking layers |
KR20200066157A (en) * | 2018-11-29 | 2020-06-09 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Semiconductor structure and method of manufacturing the same |
US11222980B2 (en) * | 2019-07-18 | 2022-01-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
US11114529B2 (en) | 2019-08-23 | 2021-09-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate-all-around field-effect transistor device |
EP3840035A1 (en) * | 2019-12-19 | 2021-06-23 | Imec VZW | A method for semiconductor device processing |
US11837651B2 (en) * | 2020-04-28 | 2023-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having isolation fins |
Citations (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070111419A1 (en) | 2005-09-28 | 2007-05-17 | Doyle Brian S | CMOS Devices with a single work function gate electrode and method of fabrication |
US20080029828A1 (en) | 2004-06-04 | 2008-02-07 | Samsung Electronics Co., Ltd. | Fin field effect transistors including oxidation barrier layers |
US20080142841A1 (en) | 2004-03-31 | 2008-06-19 | Nick Lindert | Bulk non-planar transistor having strained enhanced mobility and methods of fabrication |
US7425740B2 (en) | 2005-10-07 | 2008-09-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for a 1T-RAM bit cell and macro |
CN102194756A (en) | 2010-03-17 | 2011-09-21 | 台湾积体电路制造股份有限公司 | Fin field effect transistor and method of making the same |
US8048723B2 (en) | 2008-12-05 | 2011-11-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Germanium FinFETs having dielectric punch-through stoppers |
US8053299B2 (en) | 2009-04-17 | 2011-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabrication of a FinFET element |
US8183627B2 (en) | 2004-12-01 | 2012-05-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid fin field-effect transistor structures and related methods |
CN102656699A (en) | 2009-12-23 | 2012-09-05 | 英特尔公司 | Non-planar germanium quantum well devices |
CN102668093A (en) | 2009-12-23 | 2012-09-12 | 英特尔公司 | Wrap-around contacts for finfet and tri-gate devices |
US8415718B2 (en) | 2009-10-30 | 2013-04-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming epi film in substrate trench |
CN103107192A (en) | 2011-11-10 | 2013-05-15 | 中芯国际集成电路制造(北京)有限公司 | Semiconductor device and manufacturing method thereof |
US8497177B1 (en) | 2012-10-04 | 2013-07-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of making a FinFET device |
US20130196478A1 (en) | 2010-02-09 | 2013-08-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bottom-Notched SiGe FinFET Formation Using Condensation |
CN103367153A (en) | 2012-03-31 | 2013-10-23 | 中芯国际集成电路制造(上海)有限公司 | Fin field effect transistor and method for forming same |
US20130285153A1 (en) | 2012-04-25 | 2013-10-31 | Taiwan Semiconductor Manufacturing Company Ltd. | Strained structure of semiconductor device and method of making the strained structure |
US8609518B2 (en) | 2011-07-22 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Re-growing source/drain regions from un-relaxed silicon layer |
US8618556B2 (en) | 2011-06-30 | 2013-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET design and method of fabricating same |
US8633516B1 (en) | 2012-09-28 | 2014-01-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain stack stressor for semiconductor device |
US8742509B2 (en) | 2012-03-01 | 2014-06-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for FinFETs |
US20140183600A1 (en) | 2012-12-28 | 2014-07-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel fin structure of finfet |
US8776734B1 (en) | 2008-05-19 | 2014-07-15 | Innovative Environmental Solutions, Llc | Remedial system: a pollution control device for utilizing and abating volatile organic compounds |
US20140197457A1 (en) | 2013-01-14 | 2014-07-17 | Taiwan Semiconductor Manufacturing Company Ltd. | FinFET Device and Method of Fabricating Same |
US8785285B2 (en) | 2012-03-08 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
US8796666B1 (en) | 2013-04-26 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with strain buffer layer and methods of forming the same |
US8815712B2 (en) | 2011-12-28 | 2014-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for epitaxial re-growth of semiconductor region |
US20140264592A1 (en) | 2013-03-12 | 2014-09-18 | Taiwan Semiconductor Manufacturing Co. Ltd. | Barrier Layer for FinFET Channels |
US20140264590A1 (en) | 2013-03-13 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with Bottom SiGe Layer in Source/Drain |
US20150028426A1 (en) * | 2013-07-29 | 2015-01-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Buried sige oxide finfet scheme for device enhancement |
WO2015054913A1 (en) | 2013-10-14 | 2015-04-23 | 中国科学院微电子研究所 | Finfet structure and method of manufacturing same |
CN104733311A (en) | 2013-12-18 | 2015-06-24 | 中芯国际集成电路制造(上海)有限公司 | Fin-type field effect transistor forming method |
TW201601257A (en) | 2014-06-27 | 2016-01-01 | 台灣積體電路製造股份有限公司 | Structure and method for sram FinFET device |
US20160322358A1 (en) * | 2015-04-30 | 2016-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fets and methods of forming fets |
US20170025313A1 (en) | 2015-07-20 | 2017-01-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and Structure for FinFET Device |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8263462B2 (en) * | 2008-12-31 | 2012-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dielectric punch-through stoppers for forming FinFETs having dual fin heights |
CN104576383B (en) * | 2013-10-14 | 2017-09-12 | 中国科学院微电子研究所 | FinFET structure and manufacturing method thereof |
-
2015
- 2015-07-20 US US14/803,260 patent/US9953881B2/en active Active
- 2015-11-11 TW TW104137130A patent/TWI567980B/en active
- 2015-11-19 KR KR1020150162350A patent/KR101769211B1/en active IP Right Grant
- 2015-11-27 CN CN201510852155.2A patent/CN106373887B/en active Active
-
2018
- 2018-04-17 US US15/955,317 patent/US10522416B2/en active Active
-
2019
- 2019-12-17 US US16/717,367 patent/US11410887B2/en active Active
-
2022
- 2022-07-26 US US17/874,191 patent/US11894275B2/en active Active
-
2024
- 2024-02-05 US US18/433,162 patent/US20240178070A1/en active Pending
Patent Citations (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080142841A1 (en) | 2004-03-31 | 2008-06-19 | Nick Lindert | Bulk non-planar transistor having strained enhanced mobility and methods of fabrication |
US20080029828A1 (en) | 2004-06-04 | 2008-02-07 | Samsung Electronics Co., Ltd. | Fin field effect transistors including oxidation barrier layers |
US8183627B2 (en) | 2004-12-01 | 2012-05-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hybrid fin field-effect transistor structures and related methods |
US20070111419A1 (en) | 2005-09-28 | 2007-05-17 | Doyle Brian S | CMOS Devices with a single work function gate electrode and method of fabrication |
US7425740B2 (en) | 2005-10-07 | 2008-09-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for a 1T-RAM bit cell and macro |
US8776734B1 (en) | 2008-05-19 | 2014-07-15 | Innovative Environmental Solutions, Llc | Remedial system: a pollution control device for utilizing and abating volatile organic compounds |
US8048723B2 (en) | 2008-12-05 | 2011-11-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Germanium FinFETs having dielectric punch-through stoppers |
US8053299B2 (en) | 2009-04-17 | 2011-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabrication of a FinFET element |
US8415718B2 (en) | 2009-10-30 | 2013-04-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming epi film in substrate trench |
CN102656699A (en) | 2009-12-23 | 2012-09-05 | 英特尔公司 | Non-planar germanium quantum well devices |
CN102668093A (en) | 2009-12-23 | 2012-09-12 | 英特尔公司 | Wrap-around contacts for finfet and tri-gate devices |
US20130196478A1 (en) | 2010-02-09 | 2013-08-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bottom-Notched SiGe FinFET Formation Using Condensation |
US8703565B2 (en) | 2010-02-09 | 2014-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bottom-notched SiGe FinFET formation using condensation |
CN102194756A (en) | 2010-03-17 | 2011-09-21 | 台湾积体电路制造股份有限公司 | Fin field effect transistor and method of making the same |
US8618556B2 (en) | 2011-06-30 | 2013-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET design and method of fabricating same |
US8609518B2 (en) | 2011-07-22 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Re-growing source/drain regions from un-relaxed silicon layer |
CN103107192A (en) | 2011-11-10 | 2013-05-15 | 中芯国际集成电路制造(北京)有限公司 | Semiconductor device and manufacturing method thereof |
US8815712B2 (en) | 2011-12-28 | 2014-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for epitaxial re-growth of semiconductor region |
US8742509B2 (en) | 2012-03-01 | 2014-06-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for FinFETs |
US8785285B2 (en) | 2012-03-08 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
CN103367153A (en) | 2012-03-31 | 2013-10-23 | 中芯国际集成电路制造(上海)有限公司 | Fin field effect transistor and method for forming same |
US20130285153A1 (en) | 2012-04-25 | 2013-10-31 | Taiwan Semiconductor Manufacturing Company Ltd. | Strained structure of semiconductor device and method of making the strained structure |
KR20140042622A (en) | 2012-09-28 | 2014-04-07 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Source/drain stack stressor for semiconductor device |
US8633516B1 (en) | 2012-09-28 | 2014-01-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain stack stressor for semiconductor device |
US8497177B1 (en) | 2012-10-04 | 2013-07-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of making a FinFET device |
US20140183600A1 (en) | 2012-12-28 | 2014-07-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel fin structure of finfet |
US20140197457A1 (en) | 2013-01-14 | 2014-07-17 | Taiwan Semiconductor Manufacturing Company Ltd. | FinFET Device and Method of Fabricating Same |
US20140264592A1 (en) | 2013-03-12 | 2014-09-18 | Taiwan Semiconductor Manufacturing Co. Ltd. | Barrier Layer for FinFET Channels |
US20140264590A1 (en) | 2013-03-13 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with Bottom SiGe Layer in Source/Drain |
US8796666B1 (en) | 2013-04-26 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with strain buffer layer and methods of forming the same |
US20150028426A1 (en) * | 2013-07-29 | 2015-01-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Buried sige oxide finfet scheme for device enhancement |
WO2015054913A1 (en) | 2013-10-14 | 2015-04-23 | 中国科学院微电子研究所 | Finfet structure and method of manufacturing same |
CN104733311A (en) | 2013-12-18 | 2015-06-24 | 中芯国际集成电路制造(上海)有限公司 | Fin-type field effect transistor forming method |
TW201601257A (en) | 2014-06-27 | 2016-01-01 | 台灣積體電路製造股份有限公司 | Structure and method for sram FinFET device |
US20160322358A1 (en) * | 2015-04-30 | 2016-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fets and methods of forming fets |
US20170025313A1 (en) | 2015-07-20 | 2017-01-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and Structure for FinFET Device |
Non-Patent Citations (2)
Title |
---|
Taiwan Office Action dated Jun. 27, 2016 in Patent Application No. 10520787280. |
Translated Office Action dated Nov. 3, 2016, International Application No. KR10-2015-0162350, 12 pages. |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11410887B2 (en) * | 2015-07-20 | 2022-08-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device having oxide region between vertical fin structures |
US11894275B2 (en) | 2015-07-20 | 2024-02-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device having oxide region between vertical fin structures |
US11637196B2 (en) | 2018-11-29 | 2023-04-25 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
CN106373887B (en) | 2020-07-28 |
KR20170010707A (en) | 2017-02-01 |
CN106373887A (en) | 2017-02-01 |
US20200126866A1 (en) | 2020-04-23 |
US20240178070A1 (en) | 2024-05-30 |
US11894275B2 (en) | 2024-02-06 |
TW201705476A (en) | 2017-02-01 |
KR101769211B1 (en) | 2017-08-17 |
US20170025313A1 (en) | 2017-01-26 |
TWI567980B (en) | 2017-01-21 |
US9953881B2 (en) | 2018-04-24 |
US20220359307A1 (en) | 2022-11-10 |
US20180240712A1 (en) | 2018-08-23 |
US11410887B2 (en) | 2022-08-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11410887B2 (en) | FinFET device having oxide region between vertical fin structures | |
US10937909B2 (en) | FinFET device including an dielectric region and method for fabricating same | |
US11670717B2 (en) | Structure of S/D contact and method of making same | |
US11158637B2 (en) | Method and structure for FinFET device | |
US20210202743A1 (en) | FinFET Device With High-K Metal Gate Stack | |
US10325816B2 (en) | Structure and method for FinFET device | |
US11289494B2 (en) | Structure and method for SRAM FinFET device having an oxide feature | |
US9349866B2 (en) | Structure and method for FinFET device | |
US9209303B2 (en) | Structure and method for FinFET device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHING, KUO-CHENG;LEUNG, YING-KEUNG;REEL/FRAME:045564/0532 Effective date: 20150715 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |