TWI613774B - 功率覆蓋結構及其製造方法 - Google Patents

功率覆蓋結構及其製造方法 Download PDF

Info

Publication number
TWI613774B
TWI613774B TW103107093A TW103107093A TWI613774B TW I613774 B TWI613774 B TW I613774B TW 103107093 A TW103107093 A TW 103107093A TW 103107093 A TW103107093 A TW 103107093A TW I613774 B TWI613774 B TW I613774B
Authority
TW
Taiwan
Prior art keywords
semiconductor device
layer
conductive
conductive pad
pol
Prior art date
Application number
TW103107093A
Other languages
English (en)
Other versions
TW201448137A (zh
Inventor
艾朗 維盧派克夏 格達
Arun Virupaksha Gowda
夏卡堤 辛夫 喬罕
Shakti Singh Chauhan
保羅 艾倫 麥克考奈利
Paul Alan Mcconnelee
Original Assignee
奇異電器公司
General Electric Company
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 奇異電器公司, General Electric Company filed Critical 奇異電器公司
Publication of TW201448137A publication Critical patent/TW201448137A/zh
Application granted granted Critical
Publication of TWI613774B publication Critical patent/TWI613774B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49568Lead-frames or other flat leads specifically adapted to facilitate heat dissipation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/42Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
    • H01L23/433Auxiliary members in containers characterised by their shape, e.g. pistons
    • H01L23/4334Auxiliary members in encapsulations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49517Additional leads
    • H01L23/4952Additional leads the additional leads being a bump or a wire
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
    • H01L24/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04105Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/12105Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • H01L2224/241Disposition
    • H01L2224/24135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/24137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73267Layer and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83192Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92142Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92144Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15312Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/157Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2924/15738Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950 C and less than 1550 C
    • H01L2924/15747Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)

Abstract

一種半導體裝置模組包含:一介電層;一半導體裝置,其具有耦合至該介電層之一第一表面;及一導電墊片,其具有耦合至該介電層之一第一表面。該半導體裝置亦包含一導電散熱片,該導電散熱片具有耦合至該半導體裝置之一第二表面及該導電墊片之一第二表面之一第一表面。一金屬化層耦合至該半導體裝置之該第一表面及該導電墊片之該第一表面。該金屬化層延伸穿過該介電層且藉由該導電墊片及該散熱片電連接至該半導體裝置之該第二表面。

Description

功率覆蓋結構及其製造方法 相關申請案之交叉參考
本申請案主張2013年3月14日申請之美國臨時專利申請案第61/784,834號之優先權,該案之揭示內容以引用方式併入本文中。
本發明之實施例一般而言係關於用於封裝半導體裝置之結構及方法,且特定而言係關於包含一改良導熱介面之一功率覆蓋(POL)封裝結構。
功率半導體裝置係在功率電子電路(諸如(例如),開關式電源供應器)中用作為開關或整流器之半導體裝置。大多數功率半導體裝置僅用於整流模式(即,其等不是開就是關)中,且因此最佳用於此。許多功率半導體裝置用於高電壓功率應用中且經設計以承載大量電流且支撐一大電壓。在使用中,高電壓功率半導體裝置藉由一功率覆蓋(POL)封裝及互連系統連接至一外部電路。
圖1中展示一先前技術功率覆蓋(POL)結構10之大致結構。POL結構10之標準製造程序通常開始於將一或多個功率半導體裝置12藉由一黏著劑16放置在一介電層14上。接著將金屬互連件18(例如,銅互連件)電鍍在介電層14上以形成至功率半導體裝置12之一直接金屬性連接。金屬互連件18可係一低外形(例如,小於200微米厚)、平坦互連 結構之形式,其提供至功率半導體裝置12且來自功率半導體裝置12之一輸入/輸出(I/O)系統20之形成。為連接至一外部電路,諸如(例如)藉由製造至一印刷電路板之一二級互連,當前POL封裝使用焊料球柵格陣列(BGA)或平台柵格陣列(LGA)。
一散熱器22通常亦裝納於POL結構10中以提供移除由半導體裝置12產生之熱且保護裝置12免於外部環境之一方式。散熱器22使用一直接接合銅(DBC)基板24熱耦合至裝置12。如所示,DBC基板24位於半導體裝置12之上部表面與散熱器22之下部表面之間。
DBC基板24係一預製組件,其包含一非有機陶瓷基板26(諸如(例如),氧化鋁),其中上部銅薄片28及下部銅薄片30經由一直接接合銅介面或硬焊層31接合至其兩側。在DBC基板24附接至半導體裝置12之前,圖案化DBC基板24之下部銅薄片30以形成數個導電接觸區域。一典型DBC基板可具有接近1mm之一整體厚度。
在POL結構10之製造程序期間,將焊料32施覆至半導體裝置12之表面。接著將DBC基板24降低在焊料32上以使下部銅薄片30之經圖案化部分與焊料32對準。在將DBC基板24耦合至半導體裝置12之後,使用一底部填充技術將一介電有機材料34施覆在黏著層16與DBC基板24之間之空間中以形成一POL子模組36。接著將一導熱襯墊或導熱膏38施覆至DBC基板24之上部銅層28。
在一POL結構10中使用一DBC基板具有許多限制。首先,DBC基板之銅及陶瓷材料之材料特性對DBC基板之設計具有固有限制。例如,歸因於陶瓷之固有硬度及DBC基板24之銅與陶瓷材料之熱膨脹係數之差異,必須保持銅薄片28、30相對較薄以避免由銅材料中之溫度之大擺動引起之放置在陶瓷上之不容許應力。此外,由於面對半導體裝置12之DBC基板24之下部銅層之表面係平坦的,故DBC基板24不利於製造具有不同高度之半導體裝置之一POL封裝。
再者,製造DBC基板相對較昂貴且DBC基板係一預製組件。因為DBC基板24係一預製組件,所以基於施覆至陶瓷基板26之銅箔層之厚度預判銅薄片28、30之厚度。再者,因為DBC基板24係在與POL結構之剩餘組件之組裝之前製造,所以在DBC基板24耦合至半導體裝置12之後使用一底部填充技術施覆圍繞半導體裝置12之介電填充物或環氧樹脂基板。此底部填充技術耗費時間且可導致POL結構內之非所要空隙。
因此,期望提供具有克服併有一DBC基板之已知POL結構之前述結構及處理限制之一改良導熱介面之一POL結構。進一步期望考量不同厚度之半導體裝置之此一POL結構同時減小POL結構之成本。
本發明之實施例藉由提供消除將一DBC基板用作為一POL子模組與一散熱器之間之一導熱介面之一功率覆蓋(POL)結構克服前述缺點。對半導體裝置提供一改良導熱介面,其包含考量各種高度之半導體裝置之導電墊片。
根據本發明之一態樣,一種半導體裝置模組包含一介電層、具有耦合至介電層之一第一表面之一半導體裝置,及具有耦合至介電層之一第一表面之一導電墊片。半導體裝置亦包含具有耦合至半導體裝置之一第二表面及導電墊片之一第二表面之一第一表面之一導電散熱片。一金屬化層耦合至半導體裝置之第一表面及導電墊片之第一表面。金屬化層延伸穿過介電層且藉由導電墊片及散熱片電連接至半導體裝置之第二表面。
根據本發明之另一態樣,一種形成一半導體裝置封裝之方法包含:提供一半導體裝置、將半導體裝置之一第一表面貼附至一介電層之一第一表面,及將一導電墊片之一第一表面貼附至介電層之第一表面。該方法亦包含將一散熱片安置在半導體裝置之一第二表面及導電 墊片之一第二表面上,散熱片將半導體裝置電耦合至導電墊片;及在介電層之一第二表面上形成一金屬互連結構。金屬互連結構延伸穿過形成於介電層中之通孔以接觸半導體裝置之第一表面及導電墊片之第一表面。
根據本發明之又一態樣,一種功率覆蓋(POL)結構包含一絕緣基板、經由一黏著層附接至絕緣基板之一功率裝置,及經由黏著層附接至絕緣基板之一導電墊片。POL結構進一步包含耦合至功率裝置之一頂部表面及導電墊片之一頂部表面之一導電且導熱板片,及延伸穿過絕緣基板之一金屬化層。金屬化層電耦合至位於功率裝置之第一表面及第二表面上之接觸件。
自下文結合隨附圖式提供之本發明之較佳實施例之詳細描述將更易於明白此等及其他優點及特徵。
10‧‧‧功率覆蓋(POL)結構
12‧‧‧功率半導體裝置
14、48‧‧‧介電層
16、50‧‧‧黏著劑/黏著層
18‧‧‧金屬互連件
20‧‧‧輸入/輸出(I/O)系統
22、66‧‧‧散熱器
24‧‧‧直接接合銅(DBC)基板
26‧‧‧非有機陶瓷基板
28‧‧‧上部銅薄片/上部銅層
30‧‧‧下部銅薄片
31‧‧‧直接接合銅介面/硬焊層
32‧‧‧焊料
34‧‧‧介電有機材料
36、42、78、118、124‧‧‧POL子模組
38‧‧‧導熱襯墊/導熱膏
39、41‧‧‧第一表面
40‧‧‧半導體裝置總成/功率覆蓋(POL)結構
43、44、45、126、128‧‧‧半導體裝置
46‧‧‧額外電路組件
47、49‧‧‧第二表面
52‧‧‧金屬化層/互連結構
54‧‧‧金屬互連件/金屬化層/互連層
56‧‧‧通孔/開口
58‧‧‧接觸襯墊
59‧‧‧頂部表面
60‧‧‧導電板片/散熱片
62‧‧‧導熱且導電接觸層/導電接觸層
64‧‧‧介電填充材料
68‧‧‧導熱介面基板/層
70‧‧‧輸入輸出(I/O)連接
72‧‧‧球柵格陣列(BGA)焊料凸塊
74‧‧‧焊料遮罩層
76‧‧‧POL結構
80‧‧‧多層導熱介面/導熱介面層
82‧‧‧第一導熱介面層
84‧‧‧陶瓷絕緣層
86‧‧‧第二導熱介面層
88‧‧‧離散襯墊/鄰接襯墊
90‧‧‧橫向間隔
92‧‧‧POL總成
94‧‧‧外部電路組件
96、98、106、108、140‧‧‧頂部表面
100、102‧‧‧底部表面
104‧‧‧部分
110‧‧‧第一側
112‧‧‧導熱介面/導熱介面層
113‧‧‧半導體裝置總成
114‧‧‧引線
116‧‧‧第二側
120、130‧‧‧導電墊片
122‧‧‧引線框
132‧‧‧第一部分
134‧‧‧第一高度或厚度
136‧‧‧第二部分
138‧‧‧第二高度或厚度
142‧‧‧第一導電墊片
144‧‧‧第一導電接觸層
146、148‧‧‧上部表面
150‧‧‧第二導電接觸層
152‧‧‧第二導電墊片
圖式繪示當前預期用於實行本發明之實施例。
在圖式中:圖1係併有一DBC基板之一先前技術功率覆蓋(POL)結構之一示意性截面側視圖。
圖2係根據本發明之一實施例之一POL結構之一示意性截面側視圖。
圖3係根據本發明之另一實施例之一POL結構之一示意性截面側視圖。
圖4係根據本發明之又一實施例之一POL結構之一示意性截面側視圖。
圖5係根據本發明之一實施例之一POL總成之一示意性截面側視圖。
圖6至圖16係根據本發明之實施例之一製造/建造程序之各種階段 期間之一POL子模組之示意性截面側視圖。
圖17係根據本發明之另一實施例之一引線POL子模組之一部分之一示意性截面側視圖。
圖18係根據本發明之又一實施例之一引線POL子模組之一部分之一示意性截面側視圖。
圖19係根據本發明之一實施例之具有一階狀導電墊片之一POL子模組之一部分之一示意性截面側視圖。
圖20係根據本發明之一實施例之具有一多層導電墊片總成之一POL子模組之一部分之一示意性截面側視圖。
圖21係根據本發明之另一實施例之一POL子模組之一部分之一示意性截面側視圖。
圖22係根據本發明之另一實施例之一POL子模組之一部分之一示意性截面側視圖。
圖23係根據本發明之另一實施例之一POL子模組之一部分之一示意性截面側視圖。
本發明之實施例提供一種具有一改良導熱介面裝納於其中之功率覆蓋(POL)結構,及一種形成此一POL結構之方法。POL結構包含考量各種高度之半導體裝置之導電墊片及增加囊封材料及方法之選項之一導熱介面。
參考圖2,展示根據本發明之一實施例之一半導體裝置總成或功率覆蓋(POL)結構40。POL結構40包含其中具有根據各種實施例可係一晶粒、二極體或其他功率電子裝置之形式之一或多個半導體裝置43、44、45之一POL子模組42。如圖2中所示,POL子模組42中設置三個半導體裝置43、44、45,然而,認知POL子模組42中可包含大於或小於半導體裝置43、44、45之數目之半導體裝置。此外,儘管在此 處部分44、45被描述為半導體裝置,然而部分44、45之一或多者可係導電墊片,如關於圖21至圖23詳細描述。除半導體裝置43、44、45之外,POL子模組42亦可包含任何數目之額外電路組件46,諸如(例如)一閘極驅動器。
半導體裝置43、44、45藉由一黏著層50耦合至一介電層48。根據各種實施例,介電層48可係一疊片或一薄膜形式,且可由複數種介電材料(諸如,Kapton®、Ultem®、聚四氟乙烯(PTFE)、Upilex®、聚碸材料(例如,Udel®、Radel®))之一者或另一聚合物薄膜(諸如,一液晶聚合物(LCP)或一聚醯亞胺材料)形成。
POL子模組42亦包含一金屬化層或互連結構52,該金屬化層或互連結構52藉由延伸穿過形成於介電層48中之通孔56以連接至各自半導體裝置43、44、45上之接觸襯墊58之一金屬互連件54而形成至半導體裝置43、44、45之一直接金屬性連接。
POL子模組42進一步包含一或多個導電板片或散熱片60,該等導電板片或散熱片60使用一導熱且導電接觸層62固定至半導體裝置43、44、45。根據多種實施例,導電接觸層62可係(例如)一焊接材料、一導電黏著劑,或一經燒結銀。導電墊片60係一金屬或合金材料(諸如(例如),銅、鋁、鉬或其等之組合(諸如銅鉬或銅鎢)),及複合物(諸如,鋁矽、鋁碳化矽、鋁石墨、銅石墨及類似物)。
一介電填充材料64亦設置在POL子模組42中,以填充POL子模組42中半導體裝置43、44、45與導電墊片60之間及周圍之縫隙,以便將額外結構完整性提供至POL子模組42。根據多種實施例,介電填充材料64可係一聚合材料形式,諸如(例如),一底部填充物(例如,毛細管底部填充物或非流動性底部填充物)、囊封劑、聚矽氧,或一模製化合物。
POL結構40亦包含一散熱器66以促進半導體裝置43、44、45之冷 卻。散熱器66包括具有一高導熱性之一材料,諸如,銅、鋁,或一複合材料。散熱器66藉由形成於導電墊片60及介電填充材料64上方之一導熱介面基板或層68耦合至POL子模組42。
導熱介面層68係一導熱、電絕緣聚合或有機材料,諸如(例如)一導熱襯墊、一導熱糊、一導熱膏,或一導熱黏著劑。導熱介面層68將散熱器66與導電墊片60電隔離。根據一實施例,導熱介面層68包括導電填充物、粒子,或懸浮在一樹脂或環氧樹脂基質中之纖維。例如,導熱介面層68可係填充有導熱、電絕緣填充物(諸如氧化鋁及/或氮化硼)之一環氧樹脂或矽樹脂。根據一實施例,導熱介面層68具有接近100μm之一厚度。然而,熟習此項技術者將認知導熱介面層68之厚度可基於設計規格變化。導熱介面層68相較於一DBC基板提供優越熱效能,其係因為導熱介面層68不經受裝納於DBC基板中之陶瓷層之熱阻。
在其中導熱介面層68係一導熱糊、一導熱膏,或一導熱襯墊(諸如(例如)有機材料之一預形成薄片或薄膜)之實施例中,散熱器66在POL子模組42周邊周圍之數個位置處使用螺絲釘或其他緊固裝置(未展示)固定至POL子模組42,引起導熱介面層68夾置於導電墊片60與散熱器66之間。或者,在其中導熱介面層68係一聚合黏著劑之實施例中,在散熱器66位於導熱介面層68頂上之後,導熱介面層68在一膠黏狀態中被施覆至POL子模組42且固化,藉此在無額外緊固件之情況下將散熱器66接合至POL子模組42。POL子模組42亦包含一輸入輸出(I/O)連接70以使POL結構40能夠表面安裝至一外部電路(諸如,一印刷電路板(PCB)),如關於圖5更詳細描述。根據一例示性實施例,儘管亦可使用其他合適二級焊料互連件(諸如,平台柵格陣列(LGA)襯墊),然而I/O連接70係由經組態以附接/貼附至PCB以將POL結構40電 耦合至PCB之球柵格陣列(BGA)焊料凸塊72形成。BGA焊料凸塊72提供在高應力條件下抵抗故障之一高可靠互連結構。如圖2中繪示,焊料凸塊72位於POL子模組42之一焊料遮罩層74中形成之開口中。
現參考圖3,展示根據本發明之一替代實施例之一POL結構76及POL子模組78。POL結構76及POL子模組78包含類似於圖2之POL結構40及POL子模組42中展示之組件之許多組件,且因此亦將使用用以指示圖2中之組件之數字指示圖3中之類似組件。
如所示,POL子模組78包含位於導電墊片60與散熱器66之間之一多層導熱介面80。多層導熱介面80包含一第一導熱介面層82、一陶瓷絕緣層84,及一第二導熱介面層86。POL子模組78與散熱器66之間之陶瓷絕緣層84之內含物將額外電隔離提供給高電壓應用。絕緣層84可由一陶瓷材料(諸如(例如),氧化鋁或氮化鋁)構造。
如所示,第一導熱介面層82夾置於導電墊片60與陶瓷絕緣層84之間。根據一實施例,圖3之第一導熱介面層82包括類似於圖2之導熱介面層68之一導熱、電絕緣材料,該導熱介面層68容許將熱自導電墊片60傳遞至散熱器66同時將導電墊片60與散熱器66電隔離。在一例示性實施例中,第一導熱介面層82包括填充有導熱但電絕緣填充物(諸如,氧化鋁或氮化硼)之一環氧樹脂或矽樹脂。
在一替代實施例中,第一導熱介面層82包括形成為導電墊片60頂上之許多離散襯墊88(如圖4中繪示)之一導電材料,諸如(例如),焊料、導電黏著劑,或經燒結銀。根據多種實施例,鄰接襯墊88之間之橫向間隔90可留作為氣隙或由介電填充材料64填充。
現一起參考圖3及圖4,第二導熱介面層86夾置於陶瓷絕緣層84與散熱器66之間。根據一實施例,第二導熱介面層86包括類似於圖2之導熱介面層68之一導熱、電絕緣材料。在一替代實施例中,第二導熱介面層86係同時導熱且導電之一材料,諸如(例如),填充有銀之一 環氧樹脂或矽樹脂。
圖5繪示根據本發明之一實施例之併有POL結構40(圖2)及POL結構76(圖3、圖4)之一POL總成92。如所示,POL結構40、76之各自I/O連接70耦合至一外部電路組件94,諸如(例如),一印刷電路板(PCB)。根據本發明之多種實施例,儘管POL總成92中繪示兩個POL結構40、76,然而熟習此項技術者將認知POL總成92可包含任何數目之POL結構。此外,POL總成92可包含一單一類型之多種POL結構,諸如,兩個或兩個以上POL結構40或兩個或兩個以上POL結構76。
儘管將關於圖2至圖5描述之實施例繪示為包含一散熱器66,然而熟習此項技術者應認知在包含低功率或非功率半導體裝置之POL結構中可省略散熱器66。在此等實施例中,亦可視需要省略導熱介面層68、80,藉此將導電墊片之頂部表面暴露至對流熱傳遞。
現參考圖6至圖16,根據本發明之一實施例提供製造圖2之POL子模組42及圖3及圖4之POL子模組78之一技術之程序步驟之詳細視圖。首先參考圖6,POL子模組42、78之建造程序開始於將一黏著層50施覆於介電層48上。在該技術之一下一步驟中,藉由黏著層50將一或多個半導體裝置44、45(例如,兩個半導體裝置)固定至介電層48,如圖7中繪示。為將半導體裝置44、45固定至介電層48,將半導體裝置44、45之頂部表面96放置於黏著層50上。接著固化黏著劑50以將半導體裝置44、45固定在介電層48上。
接著穿過黏著層50及介電層48形成複數個通孔56,如圖8中繪示。根據本發明之實施例,可藉由一雷射燒蝕或雷射鑽孔程序、電漿蝕刻、光界定,或機械鑽孔程序形成通孔56。
儘管圖8中展示為將半導體裝置44、45放置在黏著層50上之後執行穿過黏著層50及介電層48形成通孔56,然而認知放置半導體裝置44、45可發生在形成通孔之後。或者,取決於藉由通孔大小強加之限 制,可首先將半導體裝置44、45放置在黏著層50及介電層48上,隨後在對應於半導體裝置44、45上形成之複數個金屬化電路及/或連接襯墊接觸襯墊58之位置處形成通孔56。此外,可採用預鑽及後鑽通孔之一組合。
現參考圖9及圖10,在將半導體裝置44、45固定在介電層48上且形成通孔56之後,通孔56(諸如通過一反應性離子蝕刻(RIE)去灰程序)經清潔及(隨後)金屬化以形成一金屬化或互連層54。儘管認知亦可使用金屬沈積之其他無電鍍方法,然而通常通過濺射及電鍍應用之一組合形成金屬化層54。例如,可首先經由一濺射程序施覆一鈦黏著層及銅晶種層,其後接著將銅之一厚度增加至一所要位準之一電鍍程序。接著隨後將經施覆金屬材料圖案化為具有一所要形狀且運作為穿過介電層48及黏著層50形成之垂直饋通之金屬互連件54。金屬互連件54自半導體裝置44、45之電路及/或連接襯墊接觸襯墊58延伸出,穿過通孔/開口56,且跨介電層48之一頂部表面98出去。
如圖11中所示,在經圖案化金屬互連件54上方施覆一焊料遮罩層74以提供一保護塗層及界定互連襯墊。在一替代實施例中,認知互連襯墊可具有一金屬修整以支援可焊性,諸如,Ni或Ni/Au。
現參考圖12,在製造技術之一下一步驟中,將一導電接觸層62施覆至半導體裝置44、45之一底部表面100。接著藉由導電接觸層62將導電墊片60之一底部表面102耦合至半導體裝置44、45。
根據本發明之一實施例,且如圖12中所示,半導體裝置44、45可具有多種厚度/高度。為使各自半導體裝置44、45之整體高度相等,導電墊片60可具有不同高度使得各半導體裝置44、45/導電墊片對60之整體厚度/高度相等且導電墊片60之一後表面係「平坦的」。
如圖13中所示,製造POL子模組42、78之建造技術繼續施覆一介電填充材料64,以填充POL子模組42、78中半導體裝置44、45與導電 墊片60之間及周圍之縫隙,以便限制介電層48且將額外電絕緣及結構完整性提供至POL子模組42、78。在一實施例中,使用一包覆模製技術施覆且固化介電填充材料64。在固化介電填充材料64之後,使用一研磨操作移除介電填充材料64之一部分104以暴露導電墊片60。亦可使用此研磨操作移除導電墊片60之高度之任何變動,使得導電墊片60之一頂部表面106與介電填充材料64之一頂部表面108共面,如圖14中所示。或者,可使用一包覆模製或囊封技術來施覆介電填充材料64,使得在無一研磨步驟之情況下經固化介電填充材料64之頂部表面108與導電墊片60之頂部表面106齊平。在又一實施例中,可使用一底部填充技術施覆介電填充材料64。
在製造程序之一下一步驟中,將一導熱介面112之一第一側110施覆至導電墊片60及介電填充材料64之各自頂部表面106、108,如圖15中所示。在其中導熱介面112包括單一導熱介面層68(圖2)之實施例中,在一步驟中將導熱介面112施覆至導電墊片60及介電填充材料64之頂部表面106、108。或者,導熱介面112可係如圖3及圖4中所示之一多層導熱介面80。亦參考圖3及圖4,使用其中將第一導熱介面層82施覆在介電填充材料64及導電墊片60之頂上、其次將陶瓷絕緣層84施覆在第一導熱介面層82之頂上且最後將第二導熱介面層86施覆至陶瓷絕緣層84之頂部表面之一建造技術將多層導熱介面80之單獨層依序施覆至導電墊片60及介電填充材料64之頂部表面106、108。
在製造技術之一下一步驟中,將I/O連接70施覆至焊料遮罩層74。在一實施例中,I/O連接70係焊料凸塊72,如圖16中所示。在建造技術之一替代實施例中,將I/O連接70組態為用於一貫穿孔組件之引線114,如圖17中所示。在完成POL子模組42、78之建造程序之後,將一散熱器66貼附至導熱介面112之一第二側116。POL子模組42、78可經單粒化以表面安裝至一外部電路,諸如PCB 94(圖5)。
現參考圖18,繪示一POL子模組118之一替代實施例。POL子模組118包含類似於圖2之POL子模組42中展示之組件之許多組件,且因此亦將使用用以指示圖2中之組件之數字指示圖18中之類似組件。
如所示,POL子模組118包含藉由一黏著層50安裝至一介電層48之半導體裝置44。金屬互連件54延伸穿過形成於介電層48中之通孔56以連接至半導體裝置44上之接觸襯墊(未展示)。一導電墊片120藉由一導電接觸層62耦合至各半導體裝置44。類似於圖2之導電墊片60,導電墊片120包括一金屬或合金材料,諸如(例如),銅、鋁、鉬或其等之組合。提供介電填充材料64以填充POL子模組118中半導體裝置44與導電墊片120之間及周圍之縫隙。一導熱介面112(諸如導熱介面層68(圖2)或多層導熱介面80(圖3))設置在介電填充材料64及導電墊片120之頂上。
如圖18中所示,導電墊片120耦合至一引線框122。根據本發明之實施例,在導電墊片120放置在導電接觸層62中之前,將引線框122預附接至導電墊片120。例如,引線框122及導電墊片60可係自一共同銅板片預製的,或引線框122可藉由類似焊接、硬焊、熔接或其他類似方法之一高溫接合程序預附接至導電墊片60以組裝至POL子模組118中。或者,認知在完成POL子模組118之製造之後,可替代地後附接引線框122。
現參考圖19及圖20,繪示考量其中POL子模組124包含不同高度之半導體裝置126、128之情況之一POL子模組124之兩個替代實施例。再者,由於POL子模組124包含類似於圖2之POL子模組42中展示之組件之許多組件,故因此亦將使用用以指示圖2中之組件之數字指示圖19及圖20中之類似組件。
首先參考圖19,展示包含具有一階狀組態之一導電墊片130之一替代實施例。如所示,導電墊片130之一第一部分132具有一第一高度 或厚度134,且導電墊片130之一第二部分136具有一第二高度或厚度138以考量半導體裝置126、128之不同高度同時維持導電墊片130之一平坦頂部表面140。
圖20中展示POL子模組124之一替代實施例,其中一第一導電墊片142使用一第一導電接觸層144(諸如(例如),類似於導電接觸層62(圖2)之一焊料)耦合至半導體裝置126。第一導電墊片142經定大小使得第一導電墊片142之一上部表面146與半導體裝置128之一上部表面148共面。接著將一第二導電接觸層150施覆至第一導電墊片142及半導體裝置128之頂部表面。在一實施例中,第二導電接觸層150包括焊料。接著將經定大小以橫跨半導體裝置126、128之至少整體寬度之一第二導電墊片152貼附至第二導電墊片152,如所示。
儘管已描述本發明之實施例包含用於高電壓功率應用中之功率半導體裝置,然而熟習此項技術者將認知本文中闡述之技術同樣適用於低功率應用及併有非功率半導體裝置或具有延行至半導體裝置之僅一單一側之電連接之半導體裝置之晶片封裝。在此等應用中,整合晶片封裝可類似於POL子模組42(圖2)但在無導熱介面層之情況下形成,如關於圖21更詳細描述,藉此留下導電墊片60之後側經暴露以對流冷卻。或者,一導熱介面層68可在導電墊片60之頂上形成以在導電墊片60與周圍環境之間提供電絕緣且保護免於短路,如關於圖22更詳細描述。
現參考圖21至圖23,關於本發明之替代實施例描述一半導體裝置總成113。因為半導體裝置總成113包含類似於圖2之POL子模組42中展示之組件之許多組件,所以本文中使用類似數字指示類似組件。
首先參考圖21中繪示之實施例,半導體裝置總成113包含耦合至介電層48之一頂部表面之一半導體裝置44。根據多種實施例,半導體裝置44係一功率半導體裝置,諸如(例如)一開關或整流器。半導體裝 置總成113亦包含一導電墊片45。導電墊片45係一導電材料,諸如(例如),銅、銅鉬、銅鎢、鋁矽、鋁碳化矽、鋁石墨、銅石墨及類似物。
如所示,半導體裝置44之一第一表面39及導電墊片45之一第一表面41經由黏著層50耦合至介電層48。導電墊片45經定大小使得導電墊片45之一第二表面49與半導體裝置44之一第二表面47實質上共面,如圖21中所示。一導電板片或散熱片60經由一導電接觸層62耦合至半導體裝置44之第二表面47及導電墊片45之第二表面49。
導電接觸層62係一導電且導熱材料,諸如(例如),一焊接材料、一導電黏著劑,或一經燒結銀。散熱片60包括導熱且導電之一材料。因此,散熱片60將半導體裝置44之第二表面47電耦合至導電墊片45,且促進熱自半導體裝置44傳遞離開。金屬化層54延伸穿過形成於介電層48中之通孔56,且建立至半導體裝置44之第一表面39及第二表面47之兩者之電連接。
根據其中半導體裝置44係一低功率裝置之實施例,導電板片60之頂部表面59可留下經暴露以對流冷卻,如圖21中所示。或者,如圖22中所示,可將一導熱介面112(諸如導熱介面層68(圖2))或其他絕緣材料應用為一保護層以塗覆導電板片60之頂部表面59。
參考圖23,在其中半導體裝置44係一高功率裝置之實施例中,一散熱器(諸如,散熱器66)經由一導熱介面層112耦合至導電板片60以將額外熱傳遞提供給半導體裝置44。根據多種實施例,導熱介面層112可係導熱且導電或電絕緣之一單層基板,如關於導熱介面層68(圖2)描述。或者,導熱介面層112可係類似於關於圖3及圖4描述之導熱介面層80之一多層基板。
儘管上文描述圖21至圖23中揭示之實施例包含一功率半導體裝置44、導電墊片45,及散熱片60,然而熟習此項技術者將認知半導體 裝置總成113可由本發明之範疇中之一或多個半導體裝置、導電墊片及散熱片製造。
有益地,因此本發明之實施例提供包含無一DBC基板之缺點之一導熱介面之一POL封裝及互連結構。例如,由於可在發生在施覆及固化介電填充材料64之後之一製造步驟中施覆導熱介面層68及多層導熱介面80,故可使用一囊封或包覆模製技術而非更可能導致空隙之一更多成本且更耗時之底部填充程序施覆介電填充材料64。再者,因為導熱介面係在封裝建造程序期間形成而非提供作為一預製組件,所以可基於所要操作特徵裁適導熱介面之尺寸及材料。此外,使用導電墊片60、120、130、142及/或152提供考量多種高度之半導體裝置之能力。
因此,根據本發明之一實施例,一種半導體裝置模組包含一介電層、具有耦合至介電層之一第一表面之一半導體裝置,及具有耦合至介電層之一第一表面之一導電墊片。半導體裝置亦包含具有耦合至半導體裝置之一第二表面及導電墊片之一第二表面之一第一表面之一導電散熱片。一金屬化層耦合至半導體裝置之第一表面及導電墊片之第一表面。金屬化層延伸穿過介電層且藉由導電墊片及散熱片電連接至半導體裝置之第二表面。
根據本發明之另一實施例,一種形成一半導體裝置封裝之方法包含:提供一半導體裝置、將半導體裝置之一第一表面貼附至一介電層之一第一表面,及將一導電墊片之一第一表面貼附至介電層之第一表面。該方法亦包含將一散熱片安置在半導體裝置之一第二表面及導電墊片之一第二表面上,散熱片將半導體裝置電耦合至導電墊片;及在介電層之一第二表面上形成一金屬互連結構。金屬互連結構延伸穿過形成於介電層中之通孔以接觸半導體裝置之第一表面及導電墊片之第一表面。
根據本發明之又一實施例,一種功率覆蓋(POL)結構包含一絕緣基板、經由一黏著層附接至絕緣基板之一功率裝置,及經由黏著層附接至絕緣基板之一導電墊片。POL結構進一步包含耦合至功率裝置之一頂部表面及導電墊片之一頂部表面之一導電且導熱板片,及延伸穿過絕緣基板之一金屬化層。金屬化層電耦合至位於功率裝置之第一表面及第二表面上之接觸件。
儘管已結合僅有限數目之實施例詳細描述本發明,然而應易於瞭解本發明不限於此等所揭示實施例。反而,本發明可經修正以併有在此之前未描述但與本發明之精神及範疇相稱之任何數目之變動、變更、替代或等效配置。此外,儘管已描述本發明之多種實施例,然而應瞭解本發明之態樣可包含所描述實施例之僅一些。因此,本發明不應視為受前文描述限制,但僅受隨附申請專利範圍之範疇限制。
40‧‧‧半導體裝置總成/功率覆蓋(POL)結構
42‧‧‧POL子模組
43‧‧‧半導體裝置
44、45‧‧‧半導體裝置
46‧‧‧額外電路組件
48‧‧‧介電層
50‧‧‧黏著層/黏著劑
52‧‧‧金屬化層/互連結構
54‧‧‧金屬互連件/金屬化層/互連層
56‧‧‧通孔/開口
58‧‧‧接觸襯墊
60‧‧‧導電板片/散熱片
62‧‧‧導熱且導電接觸層/導電接觸層
64‧‧‧介電填充材料
66‧‧‧散熱器
68‧‧‧導熱介面基板/層
70‧‧‧輸入輸出(I/O)連接
72‧‧‧球柵格陣列(BGA)焊料凸塊
74‧‧‧焊料遮罩層

Claims (15)

  1. 一種半導體裝置模組,其包括:一介電層;一半導體裝置,其具有耦合至該介電層之一第一表面;一導電墊片(shim),其具有耦合至該介電層之一第一表面;一導電散熱片(heatspreader),其具有耦合至該半導體裝置之一第二表面及該導電墊片之一第二表面之一第一表面;及一金屬化層,其耦合至該半導體裝置之該第一表面及該導電墊片之該第一表面,該金屬化層延伸穿過該介電層且藉由該導電墊片及該散熱片電連接至該半導體裝置之該第二表面。
  2. 如請求項1之半導體裝置封裝,其中該半導體裝置包括一功率裝置。
  3. 如請求項1之半導體裝置封裝,其中該半導體裝置之該第二表面與該導電墊片之該第二表面實質上共面。
  4. 如請求項1之半導體裝置封裝,其進一步包括塗覆該散熱片之一第二表面之一導熱介面層,該導熱介面層包括電絕緣且導熱之一材料。
  5. 如請求項1之半導體裝置封裝,其進一步包括將該半導體裝置及該導電墊片耦合至該散熱片之一導電接觸層。
  6. 如請求項1之半導體裝置封裝,其中該散熱片之一第二表面經暴露至周圍空氣以對流熱傳遞。
  7. 如請求項1之半導體裝置封裝,其進一步包括圍繞該半導體裝置及該導電墊片之一囊封劑。
  8. 一種形成一半導體裝置封裝之方法,其包括:提供一半導體裝置; 將該半導體裝置之一第一表面貼附(affixing)至一介電層之一第一表面;將一導電墊片之一第一表面貼附至該介電層之該第一表面;將一散熱片安置在該半導體裝置之一第二表面及該導電墊片之一第二表面上,該散熱片將該半導體裝置電耦合至該導電墊片;及在該介電層之一第二表面上形成一金屬互連(interconnect)結構,該金屬互連結構延伸穿過形成於該介電層中之通孔以接觸該半導體裝置之該第一表面及該導電墊片之該第一表面。
  9. 如請求項8之方法,其進一步包括使用一聚合材料囊封該半導體裝置、該導電墊片,及該散熱片之至少一部分。
  10. 如請求項8之方法,其進一步包括在該散熱片之一頂部表面上形成一導熱介面層。
  11. 一種功率覆蓋(power overlay;POL)結構,其包括:一絕緣基板;一功率裝置,其經由一黏著層(adhesive layer)附接至該絕緣基板;一導電墊片,其經由該黏著層附接至該絕緣基板;一導電且導熱板片(electrically and thermally conducting slab),其耦合至該功率裝置之一頂部表面及該導電墊片之一頂部表面;及一金屬化層,其延伸穿過該絕緣基板,該金屬化層電耦合至位於該功率裝置之該第一表面及該第二表面上之接觸件。
  12. 如請求項11之POL結構,其中該功率裝置之該頂部表面與該導電墊片之該頂部表面實質上共面。
  13. 如請求項11之POL結構,其進一步包括具有耦合至該導電散熱片 之一第一側之一電絕緣層。
  14. 如請求項13之POL結構,其進一步包括耦合至該電絕緣層之一第二側之一散熱器。
  15. 如請求項14之POL結構,其中該電絕緣層包括一多層基板,該多層基板包括:一第一層,其具有耦合至該導電散熱片之一第一表面;一第二層,其具有耦合至該散熱器之一第一表面;及一陶瓷層,其耦合在該第一層與該第二層之間。
TW103107093A 2013-03-14 2014-03-03 功率覆蓋結構及其製造方法 TWI613774B (zh)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201361784834P 2013-03-14 2013-03-14
US61/784,834 2013-03-14
US13/897,685 US10269688B2 (en) 2013-03-14 2013-05-20 Power overlay structure and method of making same
US13/897,685 2013-05-20

Publications (2)

Publication Number Publication Date
TW201448137A TW201448137A (zh) 2014-12-16
TWI613774B true TWI613774B (zh) 2018-02-01

Family

ID=50390993

Family Applications (2)

Application Number Title Priority Date Filing Date
TW103107093A TWI613774B (zh) 2013-03-14 2014-03-03 功率覆蓋結構及其製造方法
TW106137755A TWI679736B (zh) 2013-03-14 2014-03-03 功率覆蓋結構及其製造方法

Family Applications After (1)

Application Number Title Priority Date Filing Date
TW106137755A TWI679736B (zh) 2013-03-14 2014-03-03 功率覆蓋結構及其製造方法

Country Status (6)

Country Link
US (2) US10269688B2 (zh)
EP (1) EP2779231B1 (zh)
JP (2) JP6401468B2 (zh)
KR (1) KR102182189B1 (zh)
CN (1) CN104051376B (zh)
TW (2) TWI613774B (zh)

Families Citing this family (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10269688B2 (en) * 2013-03-14 2019-04-23 General Electric Company Power overlay structure and method of making same
US8987876B2 (en) * 2013-03-14 2015-03-24 General Electric Company Power overlay structure and method of making same
US10319660B2 (en) * 2013-10-31 2019-06-11 Nxp Usa, Inc. Semiconductor device packages using a thermally enhanced conductive molding compound
US9576930B2 (en) * 2013-11-08 2017-02-21 Taiwan Semiconductor Manufacturing Co., Ltd. Thermally conductive structure for heat dissipation in semiconductor packages
WO2015141284A1 (ja) * 2014-03-19 2015-09-24 富士電機株式会社 半導体モジュールユニットおよび半導体モジュール
KR102254104B1 (ko) * 2014-09-29 2021-05-20 삼성전자주식회사 반도체 패키지
WO2017077837A1 (ja) * 2015-11-05 2017-05-11 株式会社村田製作所 部品実装基板
JP6555134B2 (ja) * 2016-01-08 2019-08-07 株式会社デンソー 電子制御ユニット、および、これを用いた電動パワーステアリング装置
US10453786B2 (en) * 2016-01-19 2019-10-22 General Electric Company Power electronics package and method of manufacturing thereof
CN107369660B (zh) * 2016-05-12 2019-11-05 台达电子企业管理(上海)有限公司 功率模块及其制造方法
CN205807211U (zh) * 2016-06-20 2016-12-14 冯霞 用于容器的发光装置
JP6989632B2 (ja) * 2016-09-21 2022-01-05 株式会社東芝 半導体装置
KR102052900B1 (ko) * 2016-10-04 2019-12-06 삼성전자주식회사 팬-아웃 반도체 패키지
US10224268B1 (en) * 2016-11-28 2019-03-05 CoolStar Technology, Inc. Enhanced thermal transfer in a semiconductor structure
WO2018106226A1 (en) * 2016-12-07 2018-06-14 Intel Corporation Multi-chip packages and sinterable paste for use with thermal interface materials
US11270982B2 (en) * 2017-01-30 2022-03-08 Mitsubishi Electric Corporation Method of manufacturing power semiconductor device and power semiconductor device
WO2018181236A1 (ja) * 2017-03-31 2018-10-04 パナソニックIpマネジメント株式会社 半導体装置及びその製造方法
TWI677958B (zh) * 2017-05-19 2019-11-21 學校法人早稻田大學 功率半導體模組裝置及功率半導體模組製造方法
US10541209B2 (en) 2017-08-03 2020-01-21 General Electric Company Electronics package including integrated electromagnetic interference shield and method of manufacturing thereof
US10541153B2 (en) 2017-08-03 2020-01-21 General Electric Company Electronics package with integrated interconnect structure and method of manufacturing thereof
US10804115B2 (en) 2017-08-03 2020-10-13 General Electric Company Electronics package with integrated interconnect structure and method of manufacturing thereof
WO2019049781A1 (ja) * 2017-09-07 2019-03-14 株式会社村田製作所 回路ブロック集合体
CN208938956U (zh) * 2017-11-07 2019-06-04 台湾东电化股份有限公司 基板结构
US10607857B2 (en) * 2017-12-06 2020-03-31 Indium Corporation Semiconductor device assembly including a thermal interface bond between a semiconductor die and a passive heat exchanger
KR101982058B1 (ko) * 2017-12-06 2019-05-24 삼성전기주식회사 팬-아웃 반도체 패키지
US10659166B2 (en) * 2017-12-20 2020-05-19 Finisar Corporation Integrated optical transceiver
WO2019124024A1 (ja) * 2017-12-20 2019-06-27 三菱電機株式会社 半導体パッケージおよびその製造方法
JP7251951B2 (ja) * 2018-11-13 2023-04-04 新光電気工業株式会社 半導体装置及び半導体装置の製造方法
CN109994437B (zh) * 2019-03-29 2021-11-19 上海天马微电子有限公司 芯片封装结构及其制作方法
US11037860B2 (en) * 2019-06-27 2021-06-15 International Business Machines Corporation Multi layer thermal interface material
US11784108B2 (en) 2019-08-06 2023-10-10 Intel Corporation Thermal management in integrated circuit packages
US12007170B2 (en) 2019-08-06 2024-06-11 Intel Corporation Thermal management in integrated circuit packages
US11830787B2 (en) 2019-08-06 2023-11-28 Intel Corporation Thermal management in integrated circuit packages
US20210043573A1 (en) * 2019-08-06 2021-02-11 Intel Corporation Thermal management in integrated circuit packages
WO2021192172A1 (ja) * 2020-03-26 2021-09-30 太陽誘電株式会社 パワーモジュールおよびその製造方法
US11356070B2 (en) 2020-06-01 2022-06-07 Wolfspeed, Inc. RF amplifiers having shielded transmission line structures
US11774190B2 (en) 2020-04-14 2023-10-03 International Business Machines Corporation Pierced thermal interface constructions
JP7313315B2 (ja) * 2020-05-19 2023-07-24 三菱電機株式会社 半導体装置の製造方法及び電力制御回路の製造方法
US11398445B2 (en) 2020-05-29 2022-07-26 General Electric Company Mechanical punched via formation in electronics package and electronics package formed thereby
US11551993B2 (en) * 2020-08-28 2023-01-10 Ge Aviation Systems Llc Power overlay module and method of assembling
CN116325135A (zh) 2020-10-29 2023-06-23 三菱电机株式会社 半导体封装、半导体装置以及电力变换装置
TWI746391B (zh) * 2021-03-15 2021-11-11 群豐科技股份有限公司 積體電路封裝系統
US11637050B2 (en) 2021-03-31 2023-04-25 Qorvo Us, Inc. Package architecture utilizing wafer to wafer bonding
EP4199071A1 (en) * 2021-12-15 2023-06-21 IHP GmbH - Innovations for High Performance Microelectronics / Leibniz-Institut für innovative Mikroelektronik Fan-out wafer-level package
EP4199072A3 (en) * 2021-12-15 2023-08-09 IHP GmbH - Innovations for High Performance Microelectronics / Leibniz-Institut für innovative Mikroelektronik Fan-out wafer-level package
US20230238301A1 (en) * 2022-01-25 2023-07-27 Ge Aviation Systems Llc Power overlay module with thermal storage
WO2023190106A1 (ja) * 2022-03-31 2023-10-05 株式会社Flosfia 半導体装置
WO2023190107A1 (ja) * 2022-03-31 2023-10-05 株式会社Flosfia 半導体装置
US20240030096A1 (en) * 2022-07-21 2024-01-25 Qorvo Us, Inc. Power block based on top-side cool surface-mount discrete devices with double-sided heat sinking
US20240112976A1 (en) 2022-09-30 2024-04-04 Ge Aviation Systems Llc Accurate and fast power module properties assessment
WO2024089880A1 (ja) * 2022-10-28 2024-05-02 三菱電機株式会社 半導体装置の製造方法
JP7557692B2 (ja) * 2023-02-09 2024-09-30 株式会社Flosfia 電子装置

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6306680B1 (en) * 1999-02-22 2001-10-23 General Electric Company Power overlay chip scale packages for discrete power devices

Family Cites Families (104)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3586102A (en) 1969-02-17 1971-06-22 Teledyne Inc Heat sink pillow
US4561011A (en) 1982-10-05 1985-12-24 Mitsubishi Denki Kabushiki Kaisha Dimensionally stable semiconductor device
JPS5965457A (ja) * 1982-10-05 1984-04-13 Mitsubishi Electric Corp 半導体装置
US5250843A (en) 1991-03-27 1993-10-05 Integrated System Assemblies Corp. Multichip integrated circuit modules
EP0547807A3 (en) 1991-12-16 1993-09-22 General Electric Company Packaged electronic system
JPH06177320A (ja) 1992-12-02 1994-06-24 Fujitsu Ltd 半導体装置
TW272311B (zh) 1994-01-12 1996-03-11 At & T Corp
US6104078A (en) 1994-03-09 2000-08-15 Denso Corporation Design for a semiconductor device having elements isolated by insulating regions
JPH07321257A (ja) 1994-05-20 1995-12-08 Hitachi Ltd マルチチップモジュール
KR100261793B1 (ko) * 1995-09-29 2000-07-15 니시무로 타이죠 고강도 고신뢰성 회로기판 및 그 제조방법
US5880530A (en) 1996-03-29 1999-03-09 Intel Corporation Multiregion solder interconnection structure
US7653215B2 (en) 1997-04-02 2010-01-26 Gentex Corporation System for controlling exterior vehicle lights
JPH11121662A (ja) 1997-10-09 1999-04-30 Hitachi Ltd 半導体装置の冷却構造
US5888884A (en) 1998-01-02 1999-03-30 General Electric Company Electronic device pad relocation, precision placement, and packaging in arrays
JPH11238692A (ja) * 1998-02-23 1999-08-31 Nichia Chem Ind Ltd 窒化物半導体の低抵抗化方法
US6297550B1 (en) 1998-04-01 2001-10-02 Lsi Logic Corporation Bondable anodized aluminum heatspreader for semiconductor packages
JP2000049280A (ja) 1998-07-31 2000-02-18 Toshiba Corp 半導体装置とその製造方法
US6404065B1 (en) 1998-07-31 2002-06-11 I-Xys Corporation Electrically isolated power semiconductor package
JP3525753B2 (ja) * 1998-08-26 2004-05-10 株式会社豊田中央研究所 パワーモジュール
JP2000114413A (ja) 1998-09-29 2000-04-21 Sony Corp 半導体装置、その製造方法および部品の実装方法
US6232151B1 (en) 1999-11-01 2001-05-15 General Electric Company Power electronic module packaging
US6154366A (en) 1999-11-23 2000-11-28 Intel Corporation Structures and processes for fabricating moisture resistant chip-on-flex packages
US6538210B2 (en) * 1999-12-20 2003-03-25 Matsushita Electric Industrial Co., Ltd. Circuit component built-in module, radio device having the same, and method for producing the same
JP2001244376A (ja) 2000-02-28 2001-09-07 Hitachi Ltd 半導体装置
JP2002050889A (ja) 2000-07-31 2002-02-15 Furukawa Electric Co Ltd:The 電子部品内蔵型筐体
JP3683179B2 (ja) 2000-12-26 2005-08-17 松下電器産業株式会社 半導体装置及びその製造方法
JP2002334975A (ja) 2001-05-08 2002-11-22 Nec Corp 半導体装置の支持構造、ccd半導体装置、その製造方法、及び、ccd半導体装置用パッケージ
US6707671B2 (en) 2001-05-31 2004-03-16 Matsushita Electric Industrial Co., Ltd. Power module and method of manufacturing the same
US6551148B1 (en) 2001-10-19 2003-04-22 Hewlett-Packard Development Company, L.P. Electrical connector with minimized non-target contact
JP3627738B2 (ja) 2001-12-27 2005-03-09 株式会社デンソー 半導体装置
US6908784B1 (en) 2002-03-06 2005-06-21 Micron Technology, Inc. Method for fabricating encapsulated semiconductor components
US7196415B2 (en) * 2002-03-22 2007-03-27 Broadcom Corporation Low voltage drop and high thermal performance ball grid array package
US6534859B1 (en) 2002-04-05 2003-03-18 St. Assembly Test Services Ltd. Semiconductor package having heat sink attached to pre-molded cavities and method for creating the package
DE10227658B4 (de) 2002-06-20 2012-03-08 Curamik Electronics Gmbh Metall-Keramik-Substrat für elektrische Schaltkreise -oder Module, Verfahren zum Herstellen eines solchen Substrates sowie Modul mit einem solchen Substrat
US7015640B2 (en) 2002-09-11 2006-03-21 General Electric Company Diffusion barrier coatings having graded compositions and devices incorporating the same
US6777800B2 (en) 2002-09-30 2004-08-17 Fairchild Semiconductor Corporation Semiconductor die package including drain clip
EP1556894A4 (en) 2002-09-30 2009-01-14 Advanced Interconnect Tech Ltd THERMALLY IMPROVED SEALING FOR SINGLE-LOCKING ASSEMBLY
TWI282158B (en) * 2002-10-11 2007-06-01 Siliconware Precision Industries Co Ltd Semiconductor package with ground-enhancing chip and fabrication method thereof
AU2003291199A1 (en) 2002-12-09 2004-06-30 Advanced Interconnect Technologies Limited Package having exposed integrated circuit device
US6867481B2 (en) 2003-04-11 2005-03-15 Fairchild Semiconductor Corporation Lead frame structure with aperture or groove for flip chip in a leaded molded package
JP2007521656A (ja) 2003-06-25 2007-08-02 アドバンスド インターコネクト テクノロジーズ リミテッド 半導体パッケージのためのリード・フレーム・ルーティングされたチップ・パッド
US7169345B2 (en) 2003-08-27 2007-01-30 Texas Instruments Incorporated Method for integrated circuit packaging
US7550097B2 (en) * 2003-09-03 2009-06-23 Momentive Performance Materials, Inc. Thermal conductive material utilizing electrically conductive nanoparticles
WO2005051525A1 (en) 2003-11-25 2005-06-09 Polyvalor, Limited Partnership Permeation barrier coating or layer with modulated properties and methods of making the same
JP3809168B2 (ja) 2004-02-03 2006-08-16 株式会社東芝 半導体モジュール
JP3823974B2 (ja) 2004-02-13 2006-09-20 株式会社デンソー 半導体装置の製造方法
US7233064B2 (en) 2004-03-10 2007-06-19 Micron Technology, Inc. Semiconductor BGA package having a segmented voltage plane and method of making
US20050258533A1 (en) * 2004-05-21 2005-11-24 Matsushita Electric Industrial Co., Ltd. Semiconductor device mounting structure
US7286736B2 (en) 2004-07-22 2007-10-23 Finisar Corporation Z-axis alignment of an optoelectronic component using a composite adhesive
JP2006073655A (ja) 2004-08-31 2006-03-16 Toshiba Corp 半導体モジュール
TWI245384B (en) 2004-12-10 2005-12-11 Phoenix Prec Technology Corp Package structure with embedded chip and method for fabricating the same
US7190581B1 (en) 2005-01-11 2007-03-13 Midwest Research Institute Low thermal resistance power module assembly
JP2006278771A (ja) 2005-03-29 2006-10-12 Nec Corp 半導体装置及びその製造方法
US7919844B2 (en) 2005-05-26 2011-04-05 Aprolase Development Co., Llc Tier structure with tier frame having a feedthrough structure
US7262444B2 (en) * 2005-08-17 2007-08-28 General Electric Company Power semiconductor packaging method and structure
KR100723587B1 (ko) * 2005-09-23 2007-06-04 후지쯔 가부시끼가이샤 전자 부품 탑재 기판의 제조 방법
US20070126085A1 (en) 2005-12-02 2007-06-07 Nec Electronics Corporation Semiconductor device and method of manufacturing the same
TWI279897B (en) 2005-12-23 2007-04-21 Phoenix Prec Technology Corp Embedded semiconductor chip structure and method for fabricating the same
US8018056B2 (en) 2005-12-21 2011-09-13 International Rectifier Corporation Package for high power density devices
JP5291864B2 (ja) 2006-02-21 2013-09-18 ルネサスエレクトロニクス株式会社 Dc/dcコンバータ用半導体装置の製造方法およびdc/dcコンバータ用半導体装置
US7733554B2 (en) 2006-03-08 2010-06-08 E Ink Corporation Electro-optic displays, and materials and methods for production thereof
US7804131B2 (en) 2006-04-28 2010-09-28 International Rectifier Corporation Multi-chip module
US20070295387A1 (en) 2006-05-05 2007-12-27 Nanosolar, Inc. Solar assembly with a multi-ply barrier layer and individually encapsulated solar cells or solar cell strings
US20070257343A1 (en) 2006-05-05 2007-11-08 Hauenstein Henning M Die-on-leadframe (dol) with high voltage isolation
US7910385B2 (en) 2006-05-12 2011-03-22 Micron Technology, Inc. Method of fabricating microelectronic devices
US20080006936A1 (en) 2006-07-10 2008-01-10 Shih-Ping Hsu Superfine-circuit semiconductor package structure
US20080036078A1 (en) 2006-08-14 2008-02-14 Ciclon Semiconductor Device Corp. Wirebond-less semiconductor package
US7999369B2 (en) 2006-08-29 2011-08-16 Denso Corporation Power electronic package having two substrates with multiple semiconductor chips and electronic components
US20080122061A1 (en) * 2006-11-29 2008-05-29 Texas Instruments Incorporated Semiconductor chip embedded in an insulator and having two-way heat extraction
CN101202259B (zh) 2006-12-13 2010-07-21 财团法人工业技术研究院 芯片堆栈封装结构、内埋式芯片封装结构及其制造方法
US20080142954A1 (en) 2006-12-19 2008-06-19 Chuan Hu Multi-chip package having two or more heat spreaders
KR101391924B1 (ko) 2007-01-05 2014-05-07 페어차일드코리아반도체 주식회사 반도체 패키지
US7688497B2 (en) 2007-01-22 2010-03-30 E Ink Corporation Multi-layer sheet for use in electro-optic displays
TWI376774B (en) 2007-06-08 2012-11-11 Cyntec Co Ltd Three dimensional package structure
JP2009059760A (ja) 2007-08-30 2009-03-19 Toshiba Corp 電子回路基板の放熱構造体
JP2009076657A (ja) 2007-09-20 2009-04-09 Nitto Shinko Kk 熱伝導シート
JP2009130044A (ja) 2007-11-21 2009-06-11 Denso Corp 半導体装置の製造方法
TWI355068B (en) 2008-02-18 2011-12-21 Cyntec Co Ltd Electronic package structure
US8742558B2 (en) 2008-05-21 2014-06-03 General Electric Company Component protection for advanced packaging applications
DE102008028757B4 (de) 2008-06-17 2017-03-16 Epcos Ag Verfahren zur Herstellung einer Halbleiterchipanordnung
US9324700B2 (en) * 2008-09-05 2016-04-26 Stats Chippac, Ltd. Semiconductor device and method of forming shielding layer over integrated passive device using conductive channels
US8358000B2 (en) 2009-03-13 2013-01-22 General Electric Company Double side cooled power module with power overlay
US8026608B2 (en) 2009-03-24 2011-09-27 General Electric Company Stackable electronic package
JP5577553B2 (ja) * 2009-05-27 2014-08-27 協同油脂株式会社 放熱コンパウンド組成物
US8362607B2 (en) * 2009-06-03 2013-01-29 Honeywell International Inc. Integrated circuit package including a thermally and electrically conductive package lid
US9324672B2 (en) * 2009-08-21 2016-04-26 Stats Chippac, Ltd. Semiconductor device and method of forming dual-active sided semiconductor die in fan-out wafer level chip scale package
US8247900B2 (en) * 2009-12-29 2012-08-21 Taiwan Semiconductor Manufacturing Company, Ltd. Flip chip package having enhanced thermal and mechanical performance
WO2011103341A1 (en) 2010-02-18 2011-08-25 Alliance For Sustainable Energy, Llc Moisture barrier
US8409926B2 (en) 2010-03-09 2013-04-02 Stats Chippac, Ltd. Semiconductor device and method of forming insulating layer around semiconductor die
US8349658B2 (en) 2010-05-26 2013-01-08 Stats Chippac, Ltd. Semiconductor device and method of forming conductive posts and heat sink over semiconductor die using leadframe
CN102339818B (zh) 2010-07-15 2014-04-30 台达电子工业股份有限公司 功率模块及其制造方法
US8097490B1 (en) * 2010-08-27 2012-01-17 Stats Chippac, Ltd. Semiconductor device and method of forming stepped interconnect layer for stacked semiconductor die
US8409922B2 (en) 2010-09-14 2013-04-02 Stats Chippac, Ltd. Semiconductor device and method of forming leadframe interposer over semiconductor die and TSV substrate for vertical electrical interconnect
JP2012119597A (ja) * 2010-12-03 2012-06-21 Mitsubishi Electric Corp 半導体装置及びその製造方法
US8476087B2 (en) 2011-04-21 2013-07-02 Freescale Semiconductor, Inc. Methods for fabricating sensor device package using a sealing structure
US9001524B1 (en) 2011-08-01 2015-04-07 Maxim Integrated Products, Inc. Switch-mode power conversion IC package with wrap-around magnetic structure
US8653635B2 (en) 2011-08-16 2014-02-18 General Electric Company Power overlay structure with leadframe connections
US8581416B2 (en) 2011-12-15 2013-11-12 Semiconductor Components Industries, Llc Method of forming a semiconductor device and leadframe therefor
US9299630B2 (en) 2012-07-30 2016-03-29 General Electric Company Diffusion barrier for surface mount modules
US8941208B2 (en) 2012-07-30 2015-01-27 General Electric Company Reliable surface mount integrated power module
US9041192B2 (en) * 2012-08-29 2015-05-26 Broadcom Corporation Hybrid thermal interface material for IC packages with integrated heat spreader
US9196564B2 (en) * 2013-03-14 2015-11-24 Futurewei Technologies, Inc. Apparatus and method for a back plate for heat sink mounting
US8987876B2 (en) 2013-03-14 2015-03-24 General Electric Company Power overlay structure and method of making same
US10269688B2 (en) 2013-03-14 2019-04-23 General Electric Company Power overlay structure and method of making same

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6306680B1 (en) * 1999-02-22 2001-10-23 General Electric Company Power overlay chip scale packages for discrete power devices

Also Published As

Publication number Publication date
TWI679736B (zh) 2019-12-11
JP2018152591A (ja) 2018-09-27
EP2779231A3 (en) 2015-04-29
US10269688B2 (en) 2019-04-23
EP2779231A2 (en) 2014-09-17
JP2014179612A (ja) 2014-09-25
CN104051376B (zh) 2019-07-05
US20140264800A1 (en) 2014-09-18
KR102182189B1 (ko) 2020-11-24
JP6401468B2 (ja) 2018-10-10
EP2779231B1 (en) 2020-11-25
TW201448137A (zh) 2014-12-16
US10186477B2 (en) 2019-01-22
TW201804579A (zh) 2018-02-01
US20170077014A1 (en) 2017-03-16
KR20140113451A (ko) 2014-09-24
CN104051376A (zh) 2014-09-17

Similar Documents

Publication Publication Date Title
TWI613774B (zh) 功率覆蓋結構及其製造方法
TWI628750B (zh) 功率覆蓋結構及其製造方法
US9184124B2 (en) Reliable surface mount integrated power module
US9806051B2 (en) Ultra-thin embedded semiconductor device package and method of manufacturing thereof
US6395582B1 (en) Methods for forming ground vias in semiconductor packages
JP2008243966A (ja) 電子部品が実装されたプリント基板及びその製造方法
JP7354885B2 (ja) 半導体装置及び半導体装置の製造方法