TW200416813A - Method of producing SOI wafer and SOI wafer - Google Patents
Method of producing SOI wafer and SOI wafer Download PDFInfo
- Publication number
- TW200416813A TW200416813A TW093100368A TW93100368A TW200416813A TW 200416813 A TW200416813 A TW 200416813A TW 093100368 A TW093100368 A TW 093100368A TW 93100368 A TW93100368 A TW 93100368A TW 200416813 A TW200416813 A TW 200416813A
- Authority
- TW
- Taiwan
- Prior art keywords
- wafer
- oxide film
- bonded
- thickness
- soi
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 75
- 239000010408 film Substances 0.000 claims abstract description 172
- 239000010409 thin film Substances 0.000 claims abstract description 8
- 235000012431 wafers Nutrition 0.000 claims description 265
- 239000010410 layer Substances 0.000 claims description 100
- 238000010438 heat treatment Methods 0.000 claims description 63
- 238000005468 ion implantation Methods 0.000 claims description 42
- 238000004519 manufacturing process Methods 0.000 claims description 38
- 150000002500 ions Chemical class 0.000 claims description 27
- 239000007789 gas Substances 0.000 claims description 23
- 239000001257 hydrogen Substances 0.000 claims description 18
- 229910052739 hydrogen Inorganic materials 0.000 claims description 18
- -1 Hydrogen ions Chemical class 0.000 claims description 14
- 239000013078 crystal Substances 0.000 claims description 11
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 claims description 8
- 239000002344 surface layer Substances 0.000 claims description 8
- 239000007943 implant Substances 0.000 claims description 7
- 230000003647 oxidation Effects 0.000 claims description 7
- 238000007254 oxidation reaction Methods 0.000 claims description 7
- 238000011282 treatment Methods 0.000 claims description 5
- 239000000853 adhesive Substances 0.000 claims description 4
- 230000001070 adhesive effect Effects 0.000 claims description 4
- 229910052786 argon Inorganic materials 0.000 claims description 4
- GPRLSGONYQIRFK-UHFFFAOYSA-N hydron Chemical compound [H+] GPRLSGONYQIRFK-UHFFFAOYSA-N 0.000 claims description 4
- 150000002431 hydrogen Chemical class 0.000 claims description 3
- 238000010030 laminating Methods 0.000 claims description 3
- 239000000203 mixture Substances 0.000 claims description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 22
- 229910052710 silicon Inorganic materials 0.000 description 22
- 239000010703 silicon Substances 0.000 description 22
- 239000011148 porous material Substances 0.000 description 15
- 230000000052 comparative effect Effects 0.000 description 12
- 238000005498 polishing Methods 0.000 description 7
- 238000002513 implantation Methods 0.000 description 4
- 229910052772 Samarium Inorganic materials 0.000 description 3
- 239000012300 argon atmosphere Substances 0.000 description 3
- 230000007547 defect Effects 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 239000012299 nitrogen atmosphere Substances 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- KZUNJOHGWZRPMI-UHFFFAOYSA-N samarium atom Chemical compound [Sm] KZUNJOHGWZRPMI-UHFFFAOYSA-N 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- 239000007864 aqueous solution Substances 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 238000005259 measurement Methods 0.000 description 2
- 238000011160 research Methods 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 241000242722 Cestoda Species 0.000 description 1
- 229910004298 SiO 2 Inorganic materials 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 239000012298 atmosphere Substances 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000007613 environmental effect Effects 0.000 description 1
- 239000003344 environmental pollutant Substances 0.000 description 1
- 238000004299 exfoliation Methods 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 229910001385 heavy metal Inorganic materials 0.000 description 1
- 238000007654 immersion Methods 0.000 description 1
- 239000011261 inert gas Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 238000009832 plasma treatment Methods 0.000 description 1
- 231100000719 pollutant Toxicity 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000012552 review Methods 0.000 description 1
- 229910052702 rhenium Inorganic materials 0.000 description 1
- WUAPFZMCVAUBPE-UHFFFAOYSA-N rhenium atom Chemical compound [Re] WUAPFZMCVAUBPE-UHFFFAOYSA-N 0.000 description 1
- 210000002784 stomach Anatomy 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- 230000003442 weekly effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26533—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically inactive species in silicon to make buried insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- High Energy & Nuclear Physics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Element Separation (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2003004833A JP4407127B2 (ja) | 2003-01-10 | 2003-01-10 | Soiウエーハの製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW200416813A true TW200416813A (en) | 2004-09-01 |
| TWI310962B TWI310962B (enExample) | 2009-06-11 |
Family
ID=32708980
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW093100368A TW200416813A (en) | 2003-01-10 | 2004-01-07 | Method of producing SOI wafer and SOI wafer |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US20050118789A1 (enExample) |
| EP (1) | EP1583145A4 (enExample) |
| JP (1) | JP4407127B2 (enExample) |
| TW (1) | TW200416813A (enExample) |
| WO (1) | WO2004064145A1 (enExample) |
Families Citing this family (32)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5054509B2 (ja) * | 2004-02-25 | 2012-10-24 | ソワテク | 光検出装置 |
| JP4830290B2 (ja) * | 2004-11-30 | 2011-12-07 | 信越半導体株式会社 | 直接接合ウェーハの製造方法 |
| JP5183874B2 (ja) * | 2004-12-28 | 2013-04-17 | 信越化学工業株式会社 | Soiウエーハの製造方法 |
| WO2007074552A1 (ja) * | 2005-12-27 | 2007-07-05 | Shin-Etsu Chemical Co., Ltd. | Soiウェーハの製造方法及びsoiウェーハ |
| JP2007243038A (ja) * | 2006-03-10 | 2007-09-20 | Sumco Corp | 貼り合わせウェーハ及びその製造方法 |
| JP2008016534A (ja) | 2006-07-04 | 2008-01-24 | Sumco Corp | 貼り合わせウェーハの製造方法 |
| JP4820801B2 (ja) * | 2006-12-26 | 2011-11-24 | 株式会社Sumco | 貼り合わせウェーハの製造方法 |
| CN101548369B (zh) * | 2006-12-26 | 2012-07-18 | 硅绝缘体技术有限公司 | 制造绝缘体上半导体结构的方法 |
| FR2910702B1 (fr) * | 2006-12-26 | 2009-04-03 | Soitec Silicon On Insulator | Procede de fabrication d'un substrat mixte |
| SG144092A1 (en) * | 2006-12-26 | 2008-07-29 | Sumco Corp | Method of manufacturing bonded wafer |
| DE602006017906D1 (de) * | 2006-12-26 | 2010-12-09 | Soitec Silicon On Insulator | Verfahren zum herstellen einer halbleiter-auf-isolator-struktur |
| WO2008096194A1 (en) | 2007-02-08 | 2008-08-14 | S.O.I.Tec Silicon On Insulator Technologies | Method of fabrication of highly heat dissipative substrates |
| WO2008105101A1 (ja) * | 2007-02-28 | 2008-09-04 | Shin-Etsu Chemical Co., Ltd. | 貼り合わせ基板の製造方法および貼り合わせ基板 |
| KR101431780B1 (ko) | 2007-03-19 | 2014-09-19 | 소이텍 | 패턴화된 얇은 soi |
| JP5135935B2 (ja) * | 2007-07-27 | 2013-02-06 | 信越半導体株式会社 | 貼り合わせウエーハの製造方法 |
| JP2011504655A (ja) * | 2007-11-23 | 2011-02-10 | エス. オー. アイ. テック シリコン オン インシュレーター テクノロジーズ | 精密な酸化物の溶解 |
| JP5466410B2 (ja) * | 2008-02-14 | 2014-04-09 | 信越化学工業株式会社 | Soi基板の表面処理方法 |
| US8148242B2 (en) * | 2008-02-20 | 2012-04-03 | Soitec | Oxidation after oxide dissolution |
| JP5263509B2 (ja) * | 2008-09-19 | 2013-08-14 | 信越半導体株式会社 | 貼り合わせウェーハの製造方法 |
| FR2938118B1 (fr) | 2008-10-30 | 2011-04-22 | Soitec Silicon On Insulator | Procede de fabrication d'un empilement de couches minces semi-conductrices |
| FR2938119B1 (fr) * | 2008-10-30 | 2011-04-22 | Soitec Silicon On Insulator | Procede de detachement de couches semi-conductrices a basse temperature |
| JP5493345B2 (ja) * | 2008-12-11 | 2014-05-14 | 信越半導体株式会社 | Soiウェーハの製造方法 |
| FR2941324B1 (fr) * | 2009-01-22 | 2011-04-29 | Soitec Silicon On Insulator | Procede de dissolution de la couche d'oxyde dans la couronne d'une structure de type semi-conducteur sur isolant. |
| FR2964495A1 (fr) * | 2010-09-02 | 2012-03-09 | Soitec Silicon On Insulator | Procede de fabrication d'une structure seoi multiple comportant une couche isolante ultrafine |
| FR2972564B1 (fr) | 2011-03-08 | 2016-11-04 | S O I Tec Silicon On Insulator Tech | Procédé de traitement d'une structure de type semi-conducteur sur isolant |
| JP5802436B2 (ja) | 2011-05-30 | 2015-10-28 | 信越半導体株式会社 | 貼り合わせウェーハの製造方法 |
| US8653596B2 (en) * | 2012-01-06 | 2014-02-18 | International Business Machines Corporation | Integrated circuit including DRAM and SRAM/logic |
| US8994085B2 (en) | 2012-01-06 | 2015-03-31 | International Business Machines Corporation | Integrated circuit including DRAM and SRAM/logic |
| FR2998418B1 (fr) * | 2012-11-20 | 2014-11-21 | Soitec Silicon On Insulator | Procede de fabrication d'un substrat de type semi-conducteur sur isolant |
| JP5780234B2 (ja) | 2012-12-14 | 2015-09-16 | 信越半導体株式会社 | Soiウェーハの製造方法 |
| FR3003684B1 (fr) * | 2013-03-25 | 2015-03-27 | Soitec Silicon On Insulator | Procede de dissolution d'une couche de dioxyde de silicium. |
| FR3034565B1 (fr) * | 2015-03-30 | 2017-03-31 | Soitec Silicon On Insulator | Procede de fabrication d'une structure presentant une couche dielectrique enterree d'epaisseur uniforme |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3522482B2 (ja) * | 1997-02-24 | 2004-04-26 | 三菱住友シリコン株式会社 | Soi基板の製造方法 |
| FR2777115B1 (fr) * | 1998-04-07 | 2001-07-13 | Commissariat Energie Atomique | Procede de traitement de substrats semi-conducteurs et structures obtenues par ce procede |
| JPH11307472A (ja) * | 1998-04-23 | 1999-11-05 | Shin Etsu Handotai Co Ltd | 水素イオン剥離法によってsoiウエーハを製造する方法およびこの方法で製造されたsoiウエーハ |
| JP3395661B2 (ja) * | 1998-07-07 | 2003-04-14 | 信越半導体株式会社 | Soiウエーハの製造方法 |
| JP4273540B2 (ja) * | 1998-07-21 | 2009-06-03 | 株式会社Sumco | 貼り合わせ半導体基板及びその製造方法 |
| JP2000124092A (ja) * | 1998-10-16 | 2000-04-28 | Shin Etsu Handotai Co Ltd | 水素イオン注入剥離法によってsoiウエーハを製造する方法およびこの方法で製造されたsoiウエーハ |
| FR2797713B1 (fr) * | 1999-08-20 | 2002-08-02 | Soitec Silicon On Insulator | Procede de traitement de substrats pour la microelectronique et substrats obtenus par ce procede |
| WO2001028000A1 (en) * | 1999-10-14 | 2001-04-19 | Shin-Etsu Handotai Co., Ltd. | Method for manufacturing soi wafer, and soi wafer |
| US6566233B2 (en) * | 1999-12-24 | 2003-05-20 | Shin-Etsu Handotai Co., Ltd. | Method for manufacturing bonded wafer |
| FR2816445B1 (fr) * | 2000-11-06 | 2003-07-25 | Commissariat Energie Atomique | Procede de fabrication d'une structure empilee comprenant une couche mince adherant a un substrat cible |
| JP2003204048A (ja) * | 2002-01-09 | 2003-07-18 | Shin Etsu Handotai Co Ltd | Soiウエーハの製造方法及びsoiウエーハ |
| KR100511656B1 (ko) * | 2002-08-10 | 2005-09-07 | 주식회사 실트론 | 나노 에스오아이 웨이퍼의 제조방법 및 그에 따라 제조된나노 에스오아이 웨이퍼 |
| US7129123B2 (en) * | 2002-08-27 | 2006-10-31 | Shin-Etsu Handotai Co., Ltd. | SOI wafer and a method for producing an SOI wafer |
| JP2004193515A (ja) * | 2002-12-13 | 2004-07-08 | Shin Etsu Handotai Co Ltd | Soiウエーハの製造方法 |
| JP2004247610A (ja) * | 2003-02-14 | 2004-09-02 | Canon Inc | 基板の製造方法 |
| US7176528B2 (en) * | 2003-02-18 | 2007-02-13 | Corning Incorporated | Glass-based SOI structures |
| FR2855908B1 (fr) * | 2003-06-06 | 2005-08-26 | Soitec Silicon On Insulator | Procede d'obtention d'une structure comprenant au moins un substrat et une couche ultramince |
| US7052978B2 (en) * | 2003-08-28 | 2006-05-30 | Intel Corporation | Arrangements incorporating laser-induced cleaving |
| US7018484B1 (en) * | 2005-02-09 | 2006-03-28 | Translucent Inc. | Semiconductor-on-insulator silicon wafer and method of formation |
-
2003
- 2003-01-10 JP JP2003004833A patent/JP4407127B2/ja not_active Expired - Fee Related
- 2003-12-25 US US10/507,175 patent/US20050118789A1/en not_active Abandoned
- 2003-12-25 EP EP03768276A patent/EP1583145A4/en not_active Withdrawn
- 2003-12-25 WO PCT/JP2003/016796 patent/WO2004064145A1/ja not_active Ceased
-
2004
- 2004-01-07 TW TW093100368A patent/TW200416813A/zh not_active IP Right Cessation
Also Published As
| Publication number | Publication date |
|---|---|
| TWI310962B (enExample) | 2009-06-11 |
| JP4407127B2 (ja) | 2010-02-03 |
| WO2004064145A1 (ja) | 2004-07-29 |
| US20050118789A1 (en) | 2005-06-02 |
| EP1583145A4 (en) | 2008-01-02 |
| JP2004221198A (ja) | 2004-08-05 |
| EP1583145A1 (en) | 2005-10-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TW200416813A (en) | Method of producing SOI wafer and SOI wafer | |
| JP3395661B2 (ja) | Soiウエーハの製造方法 | |
| KR101057140B1 (ko) | 미세 매립 절연층을 가지는 실리콘-온-절연물 기판들 | |
| TWI492275B (zh) | The method of manufacturing the bonded substrate | |
| JP3911901B2 (ja) | Soiウエーハおよびsoiウエーハの製造方法 | |
| US7091107B2 (en) | Method for producing SOI wafer and SOI wafer | |
| JPH11307747A (ja) | Soi基板およびその製造方法 | |
| WO2002043153A1 (fr) | Procede de fabrication de plaquette de semi-conducteur | |
| JP3900741B2 (ja) | Soiウェーハの製造方法 | |
| WO2007094233A1 (ja) | Soi基板およびsoi基板の製造方法 | |
| CN1473361A (zh) | 制造含有粘接于-目标基片上的-薄层的-叠置结构的方法 | |
| JP2012507172A (ja) | マイクロエレクトロニクス分野において単結晶膜を形成する方法 | |
| WO2007091639A1 (ja) | Soi基板の製造方法 | |
| JP2010538459A (ja) | 熱処理を用いる剥離プロセスにおける半導体ウエハの再使用 | |
| WO2005024925A1 (ja) | Soiウェーハの作製方法 | |
| CN101179014A (zh) | 半导体衬底的制造方法 | |
| CN1744298A (zh) | 一种绝缘体上硅的制作方法 | |
| TWI437644B (zh) | Semiconductor substrate manufacturing method | |
| JP2018085536A (ja) | 多層半導体デバイス作製時の低温層転写方法 | |
| TW200818255A (en) | Method of producing bonded wafer | |
| JP2003224247A (ja) | Soiウエーハ及びsoiウエーハの製造方法 | |
| CN101188190A (zh) | Soq基板以及soq基板的制造方法 | |
| JP2008177531A (ja) | ダブルプラズマutbox | |
| JP2010525598A (ja) | 複合材料ウェハの製造方法および対応する複合材料ウェハ | |
| US6420243B1 (en) | Method for producing SOI wafers by delamination |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MM4A | Annulment or lapse of patent due to non-payment of fees |