CN100536103C - 半导体装置的制造方法 - Google Patents
半导体装置的制造方法 Download PDFInfo
- Publication number
- CN100536103C CN100536103C CNB2007101807338A CN200710180733A CN100536103C CN 100536103 C CN100536103 C CN 100536103C CN B2007101807338 A CNB2007101807338 A CN B2007101807338A CN 200710180733 A CN200710180733 A CN 200710180733A CN 100536103 C CN100536103 C CN 100536103C
- Authority
- CN
- China
- Prior art keywords
- aforementioned
- pad electrode
- layer
- semiconductor device
- probe
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/40—Formation of materials, e.g. in the shape of layers or pillars of conductive or resistive materials
- H10P14/46—Formation of materials, e.g. in the shape of layers or pillars of conductive or resistive materials using a liquid
- H10P14/47—Electrolytic deposition, i.e. electroplating; Electroless plating
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W42/00—Arrangements for protection of devices
- H10W42/121—Arrangements for protection of devices protecting against mechanical damage
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/01—Manufacture or treatment
- H10W72/019—Manufacture or treatment of bond pads
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P74/00—Testing or measuring during manufacture or treatment of wafers, substrates or devices
- H10P74/27—Structural arrangements therefor
- H10P74/277—Circuits for electrically characterising or monitoring manufacturing processes, e.g. circuits in tested chips or circuits in testing wafers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/01—Manufacture or treatment
- H10W72/012—Manufacture or treatment of bump connectors, dummy bumps or thermal bumps
- H10W72/01251—Changing the shapes of bumps
- H10W72/01255—Changing the shapes of bumps by using masks
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/20—Bump connectors, e.g. solder bumps or copper pillars; Dummy bumps; Thermal bumps
- H10W72/251—Materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/20—Bump connectors, e.g. solder bumps or copper pillars; Dummy bumps; Thermal bumps
- H10W72/29—Bond pads specially adapted therefor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/90—Bond pads, in general
- H10W72/951—Materials of bond pads
- H10W72/952—Materials of bond pads comprising metals or metalloids, e.g. PbSn, Ag or Cu
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/90—Bond pads, in general
- H10W72/981—Auxiliary members, e.g. spacers
- H10W72/983—Reinforcing structures, e.g. collars
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Wire Bonding (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
Claims (6)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/JP2002/006245 WO2004001839A1 (ja) | 2002-06-21 | 2002-06-21 | 半導体装置及びその製造方法 |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB028291050A Division CN100382262C (zh) | 2002-06-21 | 2002-06-21 | 半导体装置及其制造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN101145533A CN101145533A (zh) | 2008-03-19 |
| CN100536103C true CN100536103C (zh) | 2009-09-02 |
Family
ID=29727367
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB028291050A Expired - Fee Related CN100382262C (zh) | 2002-06-21 | 2002-06-21 | 半导体装置及其制造方法 |
| CNB2007101807338A Expired - Fee Related CN100536103C (zh) | 2002-06-21 | 2002-06-21 | 半导体装置的制造方法 |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB028291050A Expired - Fee Related CN100382262C (zh) | 2002-06-21 | 2002-06-21 | 半导体装置及其制造方法 |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US7095045B2 (zh) |
| EP (1) | EP1517364B1 (zh) |
| JP (1) | JP3978449B2 (zh) |
| KR (1) | KR100643645B1 (zh) |
| CN (2) | CN100382262C (zh) |
| DE (1) | DE60239493D1 (zh) |
| TW (1) | TW546841B (zh) |
| WO (1) | WO2004001839A1 (zh) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN100426481C (zh) * | 2003-04-15 | 2008-10-15 | 富士通株式会社 | 半导体装置及其制造方法 |
| TWI263856B (en) | 2004-11-22 | 2006-10-11 | Au Optronics Corp | IC chip, IC assembly and flat display |
| DE102005051857A1 (de) * | 2005-05-25 | 2007-02-22 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | UBM-PAD, Lötkontakt und Verfahren zur Herstellung einer Lötverbindung |
| WO2007074529A1 (ja) | 2005-12-27 | 2007-07-05 | Fujitsu Limited | 半導体装置 |
| KR100859641B1 (ko) * | 2006-02-20 | 2008-09-23 | 주식회사 네패스 | 금속간 화합물 성장을 억제시킨 솔더 범프가 형성된 반도체칩 및 제조 방법 |
| JP5050384B2 (ja) | 2006-03-31 | 2012-10-17 | 富士通セミコンダクター株式会社 | 半導体装置およびその製造方法 |
| JP5238206B2 (ja) * | 2006-09-26 | 2013-07-17 | 株式会社フジクラ | 配線基板、電子部品およびその製造方法 |
| KR100857365B1 (ko) * | 2007-02-28 | 2008-09-05 | 주식회사 네패스 | 반도체 장치의 범프 구조물 |
| CN101431037B (zh) * | 2007-11-06 | 2011-03-30 | 宏茂微电子(上海)有限公司 | 晶圆级封装结构的制作方法 |
| JP5627835B2 (ja) * | 2007-11-16 | 2014-11-19 | ローム株式会社 | 半導体装置および半導体装置の製造方法 |
| TWI394253B (zh) * | 2009-03-25 | 2013-04-21 | 日月光半導體製造股份有限公司 | 具有凸塊之晶片及具有凸塊之晶片之封裝結構 |
| JP2011165862A (ja) * | 2010-02-09 | 2011-08-25 | Sony Corp | 半導体装置、チップ・オン・チップの実装構造、半導体装置の製造方法及びチップ・オン・チップの実装構造の形成方法 |
| US8492892B2 (en) * | 2010-12-08 | 2013-07-23 | International Business Machines Corporation | Solder bump connections |
| US9941176B2 (en) * | 2012-05-21 | 2018-04-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective solder bump formation on wafer |
| US9537066B2 (en) * | 2013-07-30 | 2017-01-03 | Dowa Electronics Materials Co., Ltd. | Method of manufacturing semiconductor light emitting device, and semiconductor light emitting device |
| US8779604B1 (en) * | 2013-11-06 | 2014-07-15 | Chipmos Technologies Inc. | Semiconductor structure and manufacturing method thereof |
| JP6450560B2 (ja) * | 2014-10-24 | 2019-01-09 | 新日本無線株式会社 | 半導体装置およびその製造方法 |
| CN108962431B (zh) * | 2017-05-23 | 2024-07-02 | 上海昊佰智造精密电子股份有限公司 | 一种单层导电布及用于该单层导电布的模切装置 |
| CN112366131B (zh) | 2020-10-21 | 2023-01-03 | 武汉新芯集成电路制造有限公司 | 一种半导体器件的制造方法 |
| CN115708203B (zh) * | 2021-08-19 | 2025-08-01 | 长鑫存储技术有限公司 | 半导体结构及其制备方法 |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS61253847A (ja) * | 1985-05-02 | 1986-11-11 | Nec Corp | 高信頼度を有する半導体装置 |
| JPS63249346A (ja) * | 1987-04-03 | 1988-10-17 | Fujitsu Ltd | 集積回路チップにおけるパツドとその形成方法 |
| JPH01295444A (ja) * | 1988-02-09 | 1989-11-29 | Fujitsu Ltd | 半導体装置の製造方法 |
| JPH06267884A (ja) * | 1993-03-12 | 1994-09-22 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
| KR100327442B1 (ko) * | 1995-07-14 | 2002-06-29 | 구본준, 론 위라하디락사 | 반도체소자의범프구조및형성방법 |
| JP3756234B2 (ja) * | 1996-02-22 | 2006-03-15 | ローム株式会社 | 半導体チップを具備する半導体装置及び同チップの機能試験痕跡補修方法 |
| JP3504421B2 (ja) * | 1996-03-12 | 2004-03-08 | 株式会社ルネサステクノロジ | 半導体装置 |
| JP3335562B2 (ja) * | 1997-08-20 | 2002-10-21 | 富士通株式会社 | 半導体チップ接続バンプ形成方法 |
| JP3638085B2 (ja) * | 1998-08-17 | 2005-04-13 | 富士通株式会社 | 半導体装置 |
| US6251694B1 (en) * | 1999-05-26 | 2001-06-26 | United Microelectronics Corp. | Method of testing and packaging a semiconductor chip |
| TW466655B (en) * | 2001-02-23 | 2001-12-01 | Megic Corp | Flip chip and the manufacturing process thereof |
| US6782895B2 (en) * | 2001-08-20 | 2004-08-31 | L'oreal, S.A. | Compositions comprising at least one hydroxide compound and at least one complexing agent, and methods for using the same |
| US6782897B2 (en) * | 2002-05-23 | 2004-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of protecting a passivation layer during solder bump formation |
-
2002
- 2002-06-21 WO PCT/JP2002/006245 patent/WO2004001839A1/ja not_active Ceased
- 2002-06-21 KR KR1020047019063A patent/KR100643645B1/ko not_active Expired - Fee Related
- 2002-06-21 EP EP02738780A patent/EP1517364B1/en not_active Expired - Lifetime
- 2002-06-21 CN CNB028291050A patent/CN100382262C/zh not_active Expired - Fee Related
- 2002-06-21 DE DE60239493T patent/DE60239493D1/de not_active Expired - Lifetime
- 2002-06-21 CN CNB2007101807338A patent/CN100536103C/zh not_active Expired - Fee Related
- 2002-06-21 JP JP2004515450A patent/JP3978449B2/ja not_active Expired - Fee Related
- 2002-06-27 TW TW091114197A patent/TW546841B/zh not_active IP Right Cessation
-
2004
- 2004-11-29 US US10/998,182 patent/US7095045B2/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| KR100643645B1 (ko) | 2006-11-10 |
| JP3978449B2 (ja) | 2007-09-19 |
| JPWO2004001839A1 (ja) | 2005-10-27 |
| CN1628379A (zh) | 2005-06-15 |
| KR20040111695A (ko) | 2004-12-31 |
| US20050151250A1 (en) | 2005-07-14 |
| WO2004001839A1 (ja) | 2003-12-31 |
| CN100382262C (zh) | 2008-04-16 |
| CN101145533A (zh) | 2008-03-19 |
| TW546841B (en) | 2003-08-11 |
| EP1517364A4 (en) | 2006-06-07 |
| EP1517364A1 (en) | 2005-03-23 |
| EP1517364B1 (en) | 2011-03-16 |
| US7095045B2 (en) | 2006-08-22 |
| DE60239493D1 (de) | 2011-04-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN100536103C (zh) | 半导体装置的制造方法 | |
| TW200919677A (en) | Substrate structure and semiconductor package using the same | |
| US7501311B2 (en) | Fabrication method of a wafer structure | |
| JPS6149819B2 (zh) | ||
| TW200832641A (en) | Semiconductor device having projecting electrode formed by electrolytic plating, and manufacturing method thereof | |
| JP2005116632A (ja) | 半導体装置の製造方法および半導体装置 | |
| KR100614548B1 (ko) | 반도체 소자 실장용 배선 기판의 제조 방법 및 반도체 장치 | |
| JP2007317979A (ja) | 半導体装置の製造方法 | |
| JP2001257227A (ja) | 半導体装置の製造方法 | |
| TWI273639B (en) | Etchant and method for forming bumps | |
| JP2000150518A (ja) | 半導体装置の製造方法 | |
| US20060017171A1 (en) | Formation method and structure of conductive bumps | |
| JP2005109171A (ja) | 半導体装置およびその製造方法 | |
| JP3638085B2 (ja) | 半導体装置 | |
| US20010038293A1 (en) | Projection electrode, its forming method and apparatus for testing an electronic component | |
| US20060180945A1 (en) | Forming a cap above a metal layer | |
| JP3573894B2 (ja) | 半導体装置及びその製造方法 | |
| JPH0922912A (ja) | 半導体装置及びその製造方法 | |
| JPH07201922A (ja) | 基板上へのハンダバンプの形成方法 | |
| JP4077666B2 (ja) | コンタクトプローブの製造方法 | |
| JP2721580B2 (ja) | 半導体装置の製造方法 | |
| JPH10294318A (ja) | 電子部品 | |
| JPS6341238B2 (zh) | ||
| JPH09129648A (ja) | 半導体素子およびその実装方法 | |
| CN100416810C (zh) | 半导体元件及其制造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| ASS | Succession or assignment of patent right |
Owner name: FUJITSU MICROELECTRONICS CO., LTD. Free format text: FORMER OWNER: FUJITSU LIMITED Effective date: 20081107 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| TA01 | Transfer of patent application right |
Effective date of registration: 20081107 Address after: Tokyo, Japan Applicant after: FUJITSU MICROELECTRONICS Ltd. Address before: Kawasaki, Kanagawa, Japan Applicant before: Fujitsu Ltd. |
|
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| C56 | Change in the name or address of the patentee |
Owner name: FUJITSU SEMICONDUCTOR CO., LTD. Free format text: FORMER NAME: FUJITSU MICROELECTRON CO., LTD. |
|
| CP01 | Change in the name or title of a patent holder |
Address after: Japan's Kanagawa Prefecture Yokohama Patentee after: FUJITSU MICROELECTRONICS Ltd. Address before: Japan's Kanagawa Prefecture Yokohama Patentee before: Fujitsu Microelectronics Ltd. |
|
| CP02 | Change in the address of a patent holder |
Address after: Japan's Kanagawa Prefecture Yokohama Patentee after: FUJITSU MICROELECTRONICS Ltd. Address before: Tokyo, Japan Patentee before: Fujitsu Microelectronics Ltd. |
|
| ASS | Succession or assignment of patent right |
Owner name: SUOSI FUTURE CO., LTD. Free format text: FORMER OWNER: FUJITSU SEMICONDUCTOR CO., LTD. Effective date: 20150519 |
|
| C41 | Transfer of patent application or patent right or utility model | ||
| TR01 | Transfer of patent right |
Effective date of registration: 20150519 Address after: Kanagawa Patentee after: SOCIONEXT Inc. Address before: Yokohama City, Kanagawa Prefecture, Japan Patentee before: FUJITSU MICROELECTRONICS Ltd. |
|
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20090902 Termination date: 20180621 |