KR101127778B1 - 구리 표면의 표면 환원, 패시베이션, 부식 방지 및 활성화 시스템과 방법 - Google Patents
구리 표면의 표면 환원, 패시베이션, 부식 방지 및 활성화 시스템과 방법 Download PDFInfo
- Publication number
- KR101127778B1 KR101127778B1 KR1020067013312A KR20067013312A KR101127778B1 KR 101127778 B1 KR101127778 B1 KR 101127778B1 KR 1020067013312 A KR1020067013312 A KR 1020067013312A KR 20067013312 A KR20067013312 A KR 20067013312A KR 101127778 B1 KR101127778 B1 KR 101127778B1
- Authority
- KR
- South Korea
- Prior art keywords
- process chamber
- substrate
- exposed
- conductive material
- copper
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H10D64/011—
-
- H10P95/04—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/32115—Planarisation
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23G—CLEANING OR DE-GREASING OF METALLIC MATERIAL BY CHEMICAL METHODS OTHER THAN ELECTROLYSIS
- C23G5/00—Cleaning or de-greasing metallic material by other methods; Apparatus for cleaning or de-greasing metallic material with organic solvents
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J37/00—Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
- H01J37/32—Gas-filled discharge tubes
- H01J37/32431—Constructional details of the reactor
- H01J37/32458—Vessel
- H01J37/32522—Temperature
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32135—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
- H01L21/32136—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67017—Apparatus for fluid treatment
- H01L21/67028—Apparatus for fluid treatment for cleaning followed by drying, rinsing, stripping, blasting or the like
- H01L21/67034—Apparatus for fluid treatment for cleaning followed by drying, rinsing, stripping, blasting or the like for drying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67017—Apparatus for fluid treatment
- H01L21/67028—Apparatus for fluid treatment for cleaning followed by drying, rinsing, stripping, blasting or the like
- H01L21/6704—Apparatus for fluid treatment for cleaning followed by drying, rinsing, stripping, blasting or the like for wet cleaning or washing
- H01L21/67051—Apparatus for fluid treatment for cleaning followed by drying, rinsing, stripping, blasting or the like for wet cleaning or washing using mainly spraying means, e.g. nozzles
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67017—Apparatus for fluid treatment
- H01L21/67063—Apparatus for fluid treatment for etching
- H01L21/67075—Apparatus for fluid treatment for etching for wet etching
- H01L21/6708—Apparatus for fluid treatment for etching for wet etching using mainly spraying means, e.g. nozzles
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/7684—Smoothing; Planarisation
-
- H10P50/242—
-
- H10P50/267—
-
- H10P72/0408—
-
- H10P72/0414—
-
- H10P72/0424—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J2237/00—Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
- H01J2237/02—Details
- H01J2237/022—Avoiding or removing foreign or contaminating particles, debris or deposits on sample or tube
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Analytical Chemistry (AREA)
- Materials Engineering (AREA)
- Mechanical Engineering (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/769,408 US7232766B2 (en) | 2003-03-14 | 2004-01-30 | System and method for surface reduction, passivation, corrosion prevention and activation of copper surface |
| US10/769,408 | 2004-01-30 | ||
| PCT/US2004/043910 WO2005076348A1 (en) | 2004-01-30 | 2004-12-30 | System and method for surface reduction, passivation, corrosion prevention and activation of copper surface |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR20060121269A KR20060121269A (ko) | 2006-11-28 |
| KR101127778B1 true KR101127778B1 (ko) | 2012-03-26 |
Family
ID=34837810
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020067013312A Expired - Fee Related KR101127778B1 (ko) | 2004-01-30 | 2004-12-30 | 구리 표면의 표면 환원, 패시베이션, 부식 방지 및 활성화 시스템과 방법 |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US7232766B2 (enExample) |
| EP (1) | EP1709679A1 (enExample) |
| JP (1) | JP5153143B2 (enExample) |
| KR (1) | KR101127778B1 (enExample) |
| CN (1) | CN1906753A (enExample) |
| IL (1) | IL176591A (enExample) |
| WO (1) | WO2005076348A1 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2022046429A1 (en) * | 2020-08-27 | 2022-03-03 | Lam Research Corporation | Subtractive copper etch |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7540935B2 (en) * | 2003-03-14 | 2009-06-02 | Lam Research Corporation | Plasma oxidation and removal of oxidized material |
| WO2008027216A2 (en) | 2006-08-30 | 2008-03-06 | Lam Research Corporation | Processes and integrated systems for engineering a substrate surface for metal deposition |
| CN101986777B (zh) * | 2007-12-27 | 2014-02-19 | 朗姆研究公司 | 斜面蚀刻工艺之后的铜脱色防止 |
| US7737029B2 (en) * | 2008-03-18 | 2010-06-15 | Samsung Electronics Co., Ltd. | Methods of forming metal interconnect structures on semiconductor substrates using oxygen-removing plasmas and interconnect structures formed thereby |
| CN103187360B (zh) * | 2011-12-30 | 2016-01-06 | 中芯国际集成电路制造(上海)有限公司 | 形成互连结构的方法 |
| KR101804656B1 (ko) * | 2016-02-04 | 2017-12-04 | 고려대학교 산학협력단 | 수소 플라즈마 처리된 나노 다이아몬드 분말을 포함하는 내마모 저마찰 고분자 복합재 및 그 제조 방법 |
| CN112458398A (zh) * | 2020-11-25 | 2021-03-09 | 浙江申久金属制品有限公司 | 一种喷砂辅助的渗铝不锈钢板的制备方法及不锈钢板 |
| CN115241322A (zh) * | 2022-06-22 | 2022-10-25 | 通威太阳能(安徽)有限公司 | 电极的去氧化方法、电池的制备方法、电池和电子产品 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5968847A (en) * | 1998-03-13 | 1999-10-19 | Applied Materials, Inc. | Process for copper etch back |
| JP2003086569A (ja) * | 2001-09-12 | 2003-03-20 | Tokyo Electron Ltd | プラズマ処理方法 |
Family Cites Families (114)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH01125935A (ja) * | 1987-11-11 | 1989-05-18 | Seiko Instr & Electron Ltd | 半導体装置の製造方法 |
| US4985113A (en) * | 1989-03-10 | 1991-01-15 | Hitachi, Ltd. | Sample treating method and apparatus |
| DE3914065A1 (de) * | 1989-04-28 | 1990-10-31 | Leybold Ag | Vorrichtung zur durchfuehrung von plasma-aetzverfahren |
| US5256565A (en) * | 1989-05-08 | 1993-10-26 | The United States Of America As Represented By The United States Department Of Energy | Electrochemical planarization |
| EP0416774B1 (en) * | 1989-08-28 | 2000-11-15 | Hitachi, Ltd. | A method of treating a sample of aluminium-containing material |
| US5098516A (en) * | 1990-12-31 | 1992-03-24 | Air Products And Chemicals, Inc. | Processes for the chemical vapor deposition of copper and etching of copper |
| JPH04311033A (ja) * | 1991-02-20 | 1992-11-02 | Micron Technol Inc | 半導体デバイスのエッチング後処理方法 |
| US5200031A (en) * | 1991-08-26 | 1993-04-06 | Applied Materials, Inc. | Method for removal of photoresist over metal which also removes or inactivates corrosion-forming materials remaining from one or more previous metal etch steps |
| US5387315A (en) * | 1992-10-27 | 1995-02-07 | Micron Technology, Inc. | Process for deposition and etching of copper in multi-layer structures |
| JP3265047B2 (ja) * | 1993-04-26 | 2002-03-11 | 松下電器産業株式会社 | ドライエッチング装置 |
| JP2861785B2 (ja) | 1994-02-15 | 1999-02-24 | 日本電気株式会社 | 半導体装置の配線の形成方法 |
| JPH07235543A (ja) | 1994-02-24 | 1995-09-05 | Hitachi Ltd | プラズマ処理方法 |
| JP3297963B2 (ja) * | 1994-07-04 | 2002-07-02 | ソニー株式会社 | プラズマエッチング方法 |
| JPH08153710A (ja) * | 1994-11-30 | 1996-06-11 | Toshiba Corp | 半導体装置の製造方法 |
| US5534751A (en) * | 1995-07-10 | 1996-07-09 | Lam Research Corporation | Plasma etching apparatus utilizing plasma confinement |
| JP3109449B2 (ja) | 1997-04-25 | 2000-11-13 | 日本電気株式会社 | 多層配線構造の形成方法 |
| JP3463979B2 (ja) * | 1997-07-08 | 2003-11-05 | 富士通株式会社 | 半導体装置の製造方法 |
| JP4167328B2 (ja) * | 1997-08-04 | 2008-10-15 | 東芝松下ディスプレイテクノロジー株式会社 | 薄膜のドライエッチング方法および薄膜半導体装置の製造方法 |
| WO1999009587A2 (en) * | 1997-08-13 | 1999-02-25 | Applied Materials, Inc. | Method of etching copper for semiconductor devices |
| US6008130A (en) * | 1997-08-14 | 1999-12-28 | Vlsi Technology, Inc. | Polymer adhesive plasma confinement ring |
| JPH1167766A (ja) | 1997-08-19 | 1999-03-09 | Sony Corp | 半導体装置の製造方法 |
| JP2001516970A (ja) | 1997-09-18 | 2001-10-02 | シーブイシー プロダクツ、インコーポレイテッド | 高性能集積回路の相互接続製造の方法及び装置 |
| TWI246633B (en) * | 1997-12-12 | 2006-01-01 | Applied Materials Inc | Method of pattern etching a low k dielectric layen |
| US6121154A (en) * | 1997-12-23 | 2000-09-19 | Lam Research Corporation | Techniques for etching with a photoresist mask |
| US6096230A (en) | 1997-12-29 | 2000-08-01 | Intel Corporation | Method of planarizing by polishing a structure which is formed to promote planarization |
| US6140226A (en) * | 1998-01-16 | 2000-10-31 | International Business Machines Corporation | Dual damascene processing for semiconductor chip interconnects |
| JP3973283B2 (ja) * | 1998-01-19 | 2007-09-12 | 株式会社日立製作所 | プラズマ処理装置及びプラズマ処理方法 |
| JP4395896B2 (ja) * | 1998-03-10 | 2010-01-13 | ソニー株式会社 | 半導体装置の製造方法 |
| EP1070346A1 (en) * | 1998-04-02 | 2001-01-24 | Applied Materials, Inc. | Method for etching low k dielectrics |
| US6395152B1 (en) | 1998-07-09 | 2002-05-28 | Acm Research, Inc. | Methods and apparatus for electropolishing metal interconnections on semiconductor devices |
| US6447668B1 (en) | 1998-07-09 | 2002-09-10 | Acm Research, Inc. | Methods and apparatus for end-point detection |
| US6303505B1 (en) * | 1998-07-09 | 2001-10-16 | Advanced Micro Devices, Inc. | Copper interconnect with improved electromigration resistance |
| TW430946B (en) * | 1998-07-22 | 2001-04-21 | United Microelectronics Corp | Dual damascene process |
| TW398036B (en) * | 1998-08-18 | 2000-07-11 | Promos Technologies Inc | Method of monitoring of chemical mechanical polishing end point and uniformity |
| US6004188A (en) * | 1998-09-10 | 1999-12-21 | Chartered Semiconductor Manufacturing Ltd. | Method for forming copper damascene structures by using a dual CMP barrier layer |
| US6051496A (en) | 1998-09-17 | 2000-04-18 | Taiwan Semiconductor Manufacturing Company | Use of stop layer for chemical mechanical polishing of CU damascene |
| US6221775B1 (en) | 1998-09-24 | 2001-04-24 | International Business Machines Corp. | Combined chemical mechanical polishing and reactive ion etching process |
| JP3180779B2 (ja) * | 1998-10-05 | 2001-06-25 | 日本電気株式会社 | 半導体装置の製造方法 |
| US6056864A (en) * | 1998-10-13 | 2000-05-02 | Advanced Micro Devices, Inc. | Electropolishing copper film to enhance CMP throughput |
| US6364954B2 (en) * | 1998-12-14 | 2002-04-02 | Applied Materials, Inc. | High temperature chemical vapor deposition chamber |
| US6368517B1 (en) * | 1999-02-17 | 2002-04-09 | Applied Materials, Inc. | Method for preventing corrosion of a dielectric material |
| US6153530A (en) * | 1999-03-16 | 2000-11-28 | Applied Materials, Inc. | Post-etch treatment of plasma-etched feature surfaces to prevent corrosion |
| US6204192B1 (en) | 1999-03-29 | 2001-03-20 | Lsi Logic Corporation | Plasma cleaning process for openings formed in at least one low dielectric constant insulation layer over copper metallization in integrated circuit structures |
| US6173673B1 (en) | 1999-03-31 | 2001-01-16 | Tokyo Electron Limited | Method and apparatus for insulating a high power RF electrode through which plasma discharge gases are injected into a processing chamber |
| US6159857A (en) * | 1999-07-08 | 2000-12-12 | Taiwan Semiconductor Manufacturing Company | Robust post Cu-CMP IMD process |
| US6352081B1 (en) * | 1999-07-09 | 2002-03-05 | Applied Materials, Inc. | Method of cleaning a semiconductor device processing chamber after a copper etch process |
| SG93856A1 (en) * | 1999-07-19 | 2003-01-21 | Chartered Semiconductor Mfg | A selective & damage free cu cleaning process for pre-dep, post etch/cmp |
| US6147005A (en) * | 1999-07-23 | 2000-11-14 | Worldwide Semiconductor Manufacturing Corp. | Method of forming dual damascene structures |
| US6583065B1 (en) * | 1999-08-03 | 2003-06-24 | Applied Materials Inc. | Sidewall polymer forming gas additives for etching processes |
| US6133144A (en) * | 1999-08-06 | 2000-10-17 | Taiwan Semiconductor Manufacturing Company | Self aligned dual damascene process and structure with low parasitic capacitance |
| US6083822A (en) * | 1999-08-12 | 2000-07-04 | Industrial Technology Research Institute | Fabrication process for copper structures |
| US6573187B1 (en) * | 1999-08-20 | 2003-06-03 | Taiwan Semiconductor Manufacturing Company | Method of forming dual damascene structure |
| US6234870B1 (en) | 1999-08-24 | 2001-05-22 | International Business Machines Corporation | Serial intelligent electro-chemical-mechanical wafer processor |
| US6365327B1 (en) * | 1999-08-30 | 2002-04-02 | Agere Systems Guardian Corp. | Process for manufacturing in integrated circuit including a dual-damascene structure and an integrated circuit |
| US6313025B1 (en) * | 1999-08-30 | 2001-11-06 | Agere Systems Guardian Corp. | Process for manufacturing an integrated circuit including a dual-damascene structure and an integrated circuit |
| US6350664B1 (en) * | 1999-09-02 | 2002-02-26 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method of manufacturing the same |
| SG90747A1 (en) | 1999-09-02 | 2002-08-20 | Applied Materials Inc | Method of pre-cleaning dielectric layers of substrates |
| JP2001077094A (ja) | 1999-09-07 | 2001-03-23 | Matsushita Electric Ind Co Ltd | プラズマ処理装置 |
| US6408786B1 (en) * | 1999-09-23 | 2002-06-25 | Lam Research Corporation | Semiconductor processing equipment having tiled ceramic liner |
| US6227140B1 (en) * | 1999-09-23 | 2001-05-08 | Lam Research Corporation | Semiconductor processing equipment having radiant heated ceramic liner |
| US6423200B1 (en) * | 1999-09-30 | 2002-07-23 | Lam Research Corporation | Copper interconnect seed layer treatment methods and apparatuses for treating the same |
| US6949203B2 (en) * | 1999-12-28 | 2005-09-27 | Applied Materials, Inc. | System level in-situ integrated dielectric etch process particularly useful for copper dual damascene |
| US6500357B1 (en) * | 1999-12-28 | 2002-12-31 | Applied Materials Inc. | System level in-situ integrated dielectric etch process particularly useful for copper dual damascene |
| US6184128B1 (en) * | 2000-01-31 | 2001-02-06 | Advanced Micro Devices, Inc. | Method using a thin resist mask for dual damascene stop layer etch |
| US6350364B1 (en) * | 2000-02-18 | 2002-02-26 | Taiwan Semiconductor Manufacturing Company | Method for improvement of planarity of electroplated copper |
| KR100545034B1 (ko) | 2000-02-21 | 2006-01-24 | 가부시끼가이샤 히다치 세이사꾸쇼 | 플라즈마처리장치 및 시료의 처리방법 |
| JP2001244240A (ja) | 2000-02-25 | 2001-09-07 | Speedfam Co Ltd | 半導体ウエハの製造方法 |
| JP2001267310A (ja) * | 2000-03-17 | 2001-09-28 | Tokyo Electron Ltd | プラズマ成膜方法及びその装置 |
| US6630413B2 (en) * | 2000-04-28 | 2003-10-07 | Asm Japan K.K. | CVD syntheses of silicon nitride materials |
| US6323121B1 (en) | 2000-05-12 | 2001-11-27 | Taiwan Semiconductor Manufacturing Company | Fully dry post-via-etch cleaning method for a damascene process |
| US6576550B1 (en) * | 2000-06-30 | 2003-06-10 | Infineon, Ag | ‘Via first’ dual damascene process for copper metallization |
| TW491753B (en) * | 2000-07-31 | 2002-06-21 | Silicon Valley Group Thermal | In-situ method and apparatus for end point detection in chemical mechanical polishing |
| US6475298B1 (en) * | 2000-10-13 | 2002-11-05 | Lam Research Corporation | Post-metal etch treatment to prevent corrosion |
| US6383935B1 (en) * | 2000-10-16 | 2002-05-07 | Taiwan Semiconductor Manufacturing Company | Method of reducing dishing and erosion using a sacrificial layer |
| US6517413B1 (en) * | 2000-10-25 | 2003-02-11 | Taiwan Semiconductor Manufacturing Company | Method for a copper CMP endpoint detection system |
| US6417093B1 (en) * | 2000-10-31 | 2002-07-09 | Lsi Logic Corporation | Process for planarization of metal-filled trenches of integrated circuit structures by forming a layer of planarizable material over the metal layer prior to planarizing |
| TW588401B (en) | 2000-11-01 | 2004-05-21 | Applied Materials Inc | Method of plasma etching features on a dielectric layer on a substrate |
| US6482755B1 (en) * | 2000-11-02 | 2002-11-19 | Advanced Micro Devices, Inc. | HDP deposition hillock suppression method in integrated circuits |
| JP3516941B2 (ja) * | 2000-11-30 | 2004-04-05 | キヤノン販売株式会社 | 半導体装置及びその製造方法 |
| US20020121500A1 (en) * | 2000-12-22 | 2002-09-05 | Rao Annapragada | Method of etching with NH3 and fluorine chemistries |
| US6479391B2 (en) * | 2000-12-22 | 2002-11-12 | Intel Corporation | Method for making a dual damascene interconnect using a multilayer hard mask |
| US20020124867A1 (en) * | 2001-01-08 | 2002-09-12 | Apl Co., Ltd. | Apparatus and method for surface cleaning using plasma |
| US6696358B2 (en) * | 2001-01-23 | 2004-02-24 | Honeywell International Inc. | Viscous protective overlayers for planarization of integrated circuits |
| US6554914B1 (en) * | 2001-02-02 | 2003-04-29 | Novellus Systems, Inc. | Passivation of copper in dual damascene metalization |
| JP2002289535A (ja) * | 2001-03-26 | 2002-10-04 | Seiko Epson Corp | プラズマ気相化学堆積装置のクリーニング方法 |
| US6482331B2 (en) * | 2001-04-18 | 2002-11-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for preventing contamination in a plasma process chamber |
| US6486059B2 (en) * | 2001-04-19 | 2002-11-26 | Silicon Intergrated Systems Corp. | Dual damascene process using an oxide liner for a dielectric barrier layer |
| TWI243404B (en) * | 2001-05-24 | 2005-11-11 | Lam Res Corp | Applications of oxide hardmasking in metal dry etch processors |
| US20020182853A1 (en) * | 2001-05-31 | 2002-12-05 | Hsueh-Chung Chen | Method for removing hard-mask layer after metal-CMP in dual-damascene interconnect structure |
| US20020187627A1 (en) * | 2001-06-06 | 2002-12-12 | Yu-Shen Yuang | Method of fabricating a dual damascene structure |
| US20020192966A1 (en) * | 2001-06-19 | 2002-12-19 | Shanmugasundram Arulkumar P. | In situ sensor based control of semiconductor processing procedure |
| US6527911B1 (en) * | 2001-06-29 | 2003-03-04 | Lam Research Corporation | Configurable plasma volume etch chamber |
| KR100430472B1 (ko) * | 2001-07-12 | 2004-05-10 | 삼성전자주식회사 | 듀얼 다마신 공정을 이용한 배선 형성 방법 |
| US6696222B2 (en) * | 2001-07-24 | 2004-02-24 | Silicon Integrated Systems Corp. | Dual damascene process using metal hard mask |
| TW567554B (en) * | 2001-08-08 | 2003-12-21 | Lam Res Corp | All dual damascene oxide etch process steps in one confined plasma chamber |
| US6984288B2 (en) * | 2001-08-08 | 2006-01-10 | Lam Research Corporation | Plasma processor in plasma confinement region within a vacuum chamber |
| US6756318B2 (en) | 2001-09-10 | 2004-06-29 | Tegal Corporation | Nanolayer thick film processing system and method |
| US6579800B2 (en) * | 2001-10-12 | 2003-06-17 | Nutool, Inc. | Chemical mechanical polishing endpoint detection |
| US6780086B2 (en) * | 2001-10-12 | 2004-08-24 | Mosel Vitelic, Inc. | Determining an endpoint in a polishing process |
| US6709314B2 (en) * | 2001-11-07 | 2004-03-23 | Applied Materials Inc. | Chemical mechanical polishing endpoinat detection |
| US6582974B2 (en) * | 2001-11-15 | 2003-06-24 | Taiwan Semiconductor Manufacturing Co., Ltd | Method for forming a dual damascene aperture while employing a peripherally localized intermediate etch stop layer |
| DE60119350T2 (de) * | 2001-12-17 | 2007-03-15 | Ami Semiconductor Belgium Bvba | Methode zur Herstellung von Leiterbahnstrukturen |
| US20030119305A1 (en) * | 2001-12-21 | 2003-06-26 | Huang Robert Y. S. | Mask layer and dual damascene interconnect structure in a semiconductor device |
| US6653224B1 (en) * | 2001-12-27 | 2003-11-25 | Lam Research Corporation | Methods for fabricating interconnect structures having Low K dielectric properties |
| US6440840B1 (en) * | 2002-01-25 | 2002-08-27 | Taiwan Semiconductor Manufactoring Company | Damascene process to eliminate copper defects during chemical-mechanical polishing (CMP) for making electrical interconnections on integrated circuits |
| DE10208165C1 (de) * | 2002-02-26 | 2003-10-02 | Advanced Micro Devices Inc | Verfahren, Steuerung und Vorrichtung zum Steuern des chemisch-mechanischen Polierens von Substraten |
| DE10208166B4 (de) * | 2002-02-26 | 2006-12-14 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zur Herstellung von Metallleitungen mit verbesserter Gleichförmigkeit auf einem Substrat |
| US6828245B2 (en) * | 2002-03-02 | 2004-12-07 | Taiwan Semiconductor Manufacturing Co. Ltd | Method of improving an etching profile in dual damascene etching |
| US20030199112A1 (en) * | 2002-03-22 | 2003-10-23 | Applied Materials, Inc. | Copper wiring module control |
| US6806948B2 (en) * | 2002-03-29 | 2004-10-19 | Lam Research Corporation | System and method of broad band optical end point detection for film change indication |
| US6764810B2 (en) * | 2002-04-25 | 2004-07-20 | Taiwan Semiconductor Manufacturing Co., Ltd | Method for dual-damascene formation using a via plug |
| US6706637B2 (en) * | 2002-05-09 | 2004-03-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dual damascene aperture formation method absent intermediate etch stop layer |
| DE10223945B4 (de) * | 2002-05-29 | 2006-12-21 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zum Verbessern der Herstellung von Damaszener-Metallstrukturen |
| US6821899B2 (en) * | 2003-03-14 | 2004-11-23 | Lam Research Corporation | System, method and apparatus for improved local dual-damascene planarization |
-
2004
- 2004-01-30 US US10/769,408 patent/US7232766B2/en not_active Expired - Fee Related
- 2004-12-30 CN CNA2004800411499A patent/CN1906753A/zh active Pending
- 2004-12-30 EP EP04815900A patent/EP1709679A1/en not_active Withdrawn
- 2004-12-30 WO PCT/US2004/043910 patent/WO2005076348A1/en not_active Ceased
- 2004-12-30 JP JP2006551095A patent/JP5153143B2/ja not_active Expired - Fee Related
- 2004-12-30 KR KR1020067013312A patent/KR101127778B1/ko not_active Expired - Fee Related
-
2006
- 2006-06-27 IL IL176591A patent/IL176591A/en not_active IP Right Cessation
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5968847A (en) * | 1998-03-13 | 1999-10-19 | Applied Materials, Inc. | Process for copper etch back |
| JP2003086569A (ja) * | 2001-09-12 | 2003-03-20 | Tokyo Electron Ltd | プラズマ処理方法 |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2022046429A1 (en) * | 2020-08-27 | 2022-03-03 | Lam Research Corporation | Subtractive copper etch |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2007520080A (ja) | 2007-07-19 |
| IL176591A0 (en) | 2006-10-31 |
| EP1709679A1 (en) | 2006-10-11 |
| US7232766B2 (en) | 2007-06-19 |
| JP5153143B2 (ja) | 2013-02-27 |
| CN1906753A (zh) | 2007-01-31 |
| US20050087759A1 (en) | 2005-04-28 |
| IL176591A (en) | 2012-06-28 |
| WO2005076348A1 (en) | 2005-08-18 |
| KR20060121269A (ko) | 2006-11-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR102663156B1 (ko) | 텅스텐 및 다른 금속들의 원자층 에칭 | |
| US6984585B2 (en) | Method for removal of residue from a magneto-resistive random access memory (MRAM) film stack using a sacrificial mask layer | |
| TWI874697B (zh) | 選擇性各向異性金屬蝕刻 | |
| KR102810571B1 (ko) | 연속적인 플라즈마의 원자층 에칭 | |
| CN102792423B (zh) | 用于低k电介质的低损害光致抗蚀剂剥离方法 | |
| US6893893B2 (en) | Method of preventing short circuits in magnetic film stacks | |
| US7575007B2 (en) | Chamber recovery after opening barrier over copper | |
| KR102627546B1 (ko) | 이방성 텅스텐 에칭을 위한 방법 및 장치 | |
| US6964928B2 (en) | Method for removing residue from a magneto-resistive random access memory (MRAM) film stack using a dual mask | |
| CN103258729B (zh) | 硅结构的制造和带有形貌控制的深硅蚀刻 | |
| US20040026369A1 (en) | Method of etching magnetic materials | |
| EP1198829A1 (en) | Multiple stage cleaning process for plasma etching chambers | |
| KR20070089082A (ko) | 기판의 부식을 제어하기 위한 방법 | |
| CN101064253A (zh) | 在减少低-k介电材料损伤的同时去除掩模材料的方法 | |
| US20040237997A1 (en) | Method for removal of residue from a substrate | |
| KR101127778B1 (ko) | 구리 표면의 표면 환원, 패시베이션, 부식 방지 및 활성화 시스템과 방법 | |
| JP2021527952A (ja) | 高アスペクト比構造の効率的な洗浄およびエッチング | |
| KR20110040950A (ko) | 챔버 플라즈마세정 프로세스 공정 | |
| US6921493B2 (en) | Method of processing substrates | |
| KR20230133353A (ko) | 금속 에칭 잔여물들을 갖는 챔버 컴포넌트들을 세정하는방법 | |
| CN121014101A (zh) | 用于选择性含金属硬掩模移除的系统和方法 | |
| KR20020087369A (ko) | 이리듐-탄탈-산소 전극의 플라즈마 에칭 및 에칭후세정하는 방법 | |
| JP2003504864A (ja) | チャンバ状態の処理感度を減じる新しい方法論 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0105 | International application |
St.27 status event code: A-0-1-A10-A15-nap-PA0105 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| G170 | Re-publication after modification of scope of protection [patent] | ||
| PG1701 | Publication of correction |
St.27 status event code: A-3-3-P10-P19-oth-PG1701 Patent document republication publication date: 20090609 Republication note text: Request for Correction Notice (Document Request) Gazette number: 1020060121269 Gazette reference publication date: 20061128 |
|
| A201 | Request for examination | ||
| E13-X000 | Pre-grant limitation requested |
St.27 status event code: A-2-3-E10-E13-lim-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| E13-X000 | Pre-grant limitation requested |
St.27 status event code: A-2-3-E10-E13-lim-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U12-oth-PR1002 Fee payment year number: 1 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| FPAY | Annual fee payment |
Payment date: 20150227 Year of fee payment: 4 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 4 |
|
| FPAY | Annual fee payment |
Payment date: 20160224 Year of fee payment: 5 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 5 |
|
| FPAY | Annual fee payment |
Payment date: 20170307 Year of fee payment: 6 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 6 |
|
| PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 7 |
|
| LAPS | Lapse due to unpaid annual fee | ||
| PC1903 | Unpaid annual fee |
St.27 status event code: A-4-4-U10-U13-oth-PC1903 Not in force date: 20190313 Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE |
|
| PC1903 | Unpaid annual fee |
St.27 status event code: N-4-6-H10-H13-oth-PC1903 Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE Not in force date: 20190313 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |