JP2991636B2 - 半導体パッケージの基板への実装構造 - Google Patents
半導体パッケージの基板への実装構造Info
- Publication number
 - JP2991636B2 JP2991636B2 JP7143110A JP14311095A JP2991636B2 JP 2991636 B2 JP2991636 B2 JP 2991636B2 JP 7143110 A JP7143110 A JP 7143110A JP 14311095 A JP14311095 A JP 14311095A JP 2991636 B2 JP2991636 B2 JP 2991636B2
 - Authority
 - JP
 - Japan
 - Prior art keywords
 - die pad
 - semiconductor package
 - structure according
 - substrate
 - vss
 - Prior art date
 - Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
 - Expired - Fee Related
 
Links
Classifications
- 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K3/00—Apparatus or processes for manufacturing printed circuits
 - H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
 - H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
 - H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
 - H05K3/341—Surface mounted components
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L23/00—Details of semiconductor or other solid state devices
 - H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
 - H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
 - H01L23/495—Lead-frames or other flat leads
 - H01L23/49589—Capacitor integral with or on the leadframe
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L23/00—Details of semiconductor or other solid state devices
 - H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
 - H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K1/00—Printed circuits
 - H05K1/02—Details
 - H05K1/0213—Electrical arrangements not otherwise provided for
 - H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
 - H05K1/023—Reduction of cross-talk, noise or electromagnetic interference using auxiliary mounted passive components or auxiliary substances
 - H05K1/0231—Capacitors or dielectric substances
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K1/00—Printed circuits
 - H05K1/18—Printed circuits structurally associated with non-printed electric components
 - H05K1/181—Printed circuits structurally associated with non-printed electric components associated with surface mounted components
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
 - H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
 - H01L2224/02—Bonding areas; Manufacturing methods related thereto
 - H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
 - H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
 - H01L2224/0554—External layer
 - H01L2224/0555—Shape
 - H01L2224/05552—Shape in top view
 - H01L2224/05554—Shape in top view being square
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
 - H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
 - H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
 - H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
 - H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
 - H01L2224/321—Disposition
 - H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
 - H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
 - H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
 - H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
 - H01L2224/42—Wire connectors; Manufacturing methods related thereto
 - H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
 - H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
 - H01L2224/4805—Shape
 - H01L2224/4809—Loop shape
 - H01L2224/48091—Arched
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
 - H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
 - H01L2224/42—Wire connectors; Manufacturing methods related thereto
 - H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
 - H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
 - H01L2224/481—Disposition
 - H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
 - H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
 - H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
 - H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
 - H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
 - H01L2224/732—Location after the connecting process
 - H01L2224/73251—Location after the connecting process on different surfaces
 - H01L2224/73265—Layer and wire connectors
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L23/00—Details of semiconductor or other solid state devices
 - H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
 - H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
 - H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L23/00—Details of semiconductor or other solid state devices
 - H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
 - H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
 - H01L23/495—Lead-frames or other flat leads
 - H01L23/49541—Geometry of the lead-frame
 - H01L23/49548—Cross section geometry
 - H01L23/49551—Cross section geometry characterised by bent parts
 - H01L23/49555—Cross section geometry characterised by bent parts the bent parts being the outer leads
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
 - H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
 - H01L2924/10—Details of semiconductor or other solid state devices to be connected
 - H01L2924/11—Device type
 - H01L2924/14—Integrated circuits
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
 - H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
 - H01L2924/181—Encapsulation
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
 - H01L2924/30—Technical effects
 - H01L2924/301—Electrical effects
 - H01L2924/30107—Inductance
 
 - 
        
- H—ELECTRICITY
 - H01—ELECTRIC ELEMENTS
 - H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
 - H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
 - H01L2924/30—Technical effects
 - H01L2924/301—Electrical effects
 - H01L2924/3011—Impedance
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
 - H05K2201/09—Shape and layout
 - H05K2201/09209—Shape and layout details of conductors
 - H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
 - H05K2201/09772—Conductors directly under a component but not electrically connected to the component
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
 - H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
 - H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
 - H05K2201/10621—Components characterised by their electrical contacts
 - H05K2201/10689—Leaded Integrated Circuit [IC] package, e.g. dual-in-line [DIL]
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
 - H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
 - H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
 - H05K2201/10954—Other details of electrical connections
 - H05K2201/10969—Metallic case or integral heatsink of component electrically connected to a pad on PCB
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
 - H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
 - H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
 - H05K2201/10954—Other details of electrical connections
 - H05K2201/10992—Using different connection materials, e.g. different solders, for the same connection
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
 - H05K2201/20—Details of printed circuits not provided for in H05K2201/01 - H05K2201/10
 - H05K2201/2036—Permanent spacer or stand-off in a printed circuit or printed circuit assembly
 
 - 
        
- H—ELECTRICITY
 - H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
 - H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
 - H05K3/00—Apparatus or processes for manufacturing printed circuits
 - H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
 - H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
 - H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
 - H05K3/341—Surface mounted components
 - H05K3/3431—Leadless components
 - H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
 
 - 
        
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
 - Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
 - Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
 - Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
 - Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
 
 - 
        
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
 - Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
 - Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
 - Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
 - Y10S257/924—Active solid-state devices, e.g. transistors, solid-state diodes with passive device, e.g. capacitor, or battery, as integral part of housing or housing element, e.g. cap
 
 
Landscapes
- Engineering & Computer Science (AREA)
 - Microelectronics & Electronic Packaging (AREA)
 - Physics & Mathematics (AREA)
 - Power Engineering (AREA)
 - Condensed Matter Physics & Semiconductors (AREA)
 - Computer Hardware Design (AREA)
 - General Physics & Mathematics (AREA)
 - Manufacturing & Machinery (AREA)
 - Electromagnetism (AREA)
 - Lead Frames For Integrated Circuits (AREA)
 - Semiconductor Integrated Circuits (AREA)
 - Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
 - Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
 - Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
 
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| KR1019940012953A KR0134649B1 (ko) | 1994-06-09 | 1994-06-09 | 캐패시터를 구비한 반도체 패키지 및 그 제조방법 | 
| KR1994-13564 | 1994-06-16 | ||
| KR1019940013564A KR0136616B1 (ko) | 1994-06-16 | 1994-06-16 | 표면 실장형 반도체 패키지 | 
| KR1994-12953 | 1994-06-16 | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| JPH0846076A JPH0846076A (ja) | 1996-02-16 | 
| JP2991636B2 true JP2991636B2 (ja) | 1999-12-20 | 
Family
ID=26630428
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| JP7143110A Expired - Fee Related JP2991636B2 (ja) | 1994-06-09 | 1995-06-09 | 半導体パッケージの基板への実装構造 | 
Country Status (5)
| Country | Link | 
|---|---|
| US (1) | US5834832A (enEXAMPLES) | 
| JP (1) | JP2991636B2 (enEXAMPLES) | 
| DE (1) | DE19520700B4 (enEXAMPLES) | 
| FR (1) | FR2724054B1 (enEXAMPLES) | 
| TW (1) | TW271496B (enEXAMPLES) | 
Families Citing this family (32)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| DE19728692C2 (de) * | 1997-07-04 | 2002-04-11 | Infineon Technologies Ag | IC-Baustein mit passiven Bauelementen | 
| JP3645701B2 (ja) * | 1997-12-16 | 2005-05-11 | 株式会社三井ハイテック | 半導体装置 | 
| EP0999728A1 (en) * | 1998-11-04 | 2000-05-10 | TELEFONAKTIEBOLAGET L M ERICSSON (publ) | An electrical component and an electrical circuit module having connected ground planes | 
| US6362972B1 (en) | 2000-04-13 | 2002-03-26 | Molex Incorporated | Contactless interconnection system | 
| US6612852B1 (en) | 2000-04-13 | 2003-09-02 | Molex Incorporated | Contactless interconnection system | 
| JP2002026198A (ja) * | 2000-07-04 | 2002-01-25 | Nec Corp | 半導体装置及びその製造方法 | 
| US6376266B1 (en) * | 2000-11-06 | 2002-04-23 | Semiconductor Components Industries Llc | Semiconductor package and method for forming same | 
| JP3895570B2 (ja) * | 2000-12-28 | 2007-03-22 | 株式会社ルネサステクノロジ | 半導体装置 | 
| KR100411811B1 (ko) * | 2001-04-02 | 2003-12-24 | 앰코 테크놀로지 코리아 주식회사 | 반도체패키지 | 
| JP4233776B2 (ja) * | 2001-09-12 | 2009-03-04 | 株式会社村田製作所 | 回路形成基板 | 
| US7239524B2 (en) * | 2001-10-12 | 2007-07-03 | Intel Corporation | Resistive element apparatus and method | 
| TW517361B (en) * | 2001-12-31 | 2003-01-11 | Megic Corp | Chip package structure and its manufacture process | 
| TW584950B (en) | 2001-12-31 | 2004-04-21 | Megic Corp | Chip packaging structure and process thereof | 
| US6673698B1 (en) | 2002-01-19 | 2004-01-06 | Megic Corporation | Thin film semiconductor package utilizing a glass substrate with composite polymer/metal interconnect layers | 
| TW503496B (en) | 2001-12-31 | 2002-09-21 | Megic Corp | Chip packaging structure and manufacturing process of the same | 
| TW544882B (en) | 2001-12-31 | 2003-08-01 | Megic Corp | Chip package structure and process thereof | 
| US6806559B2 (en) * | 2002-04-22 | 2004-10-19 | Irvine Sensors Corporation | Method and apparatus for connecting vertically stacked integrated circuit chips | 
| US7777321B2 (en) * | 2002-04-22 | 2010-08-17 | Gann Keith D | Stacked microelectronic layer and module with three-axis channel T-connects | 
| US7511369B2 (en) * | 2002-04-22 | 2009-03-31 | Irvine Sensors Corp. | BGA-scale stacks comprised of layers containing integrated circuit die and a method for making the same | 
| JP2005101082A (ja) * | 2003-09-22 | 2005-04-14 | Sharp Corp | ランドパターン構造 | 
| CN102385986B (zh) * | 2011-08-19 | 2014-03-12 | 上海丽恒光微电子科技有限公司 | 电容器及具有该电容器的电子器件 | 
| US8629539B2 (en) * | 2012-01-16 | 2014-01-14 | Allegro Microsystems, Llc | Methods and apparatus for magnetic sensor having non-conductive die paddle | 
| US10234513B2 (en) | 2012-03-20 | 2019-03-19 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with integral ferromagnetic material | 
| US9494660B2 (en) | 2012-03-20 | 2016-11-15 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame | 
| US9812588B2 (en) | 2012-03-20 | 2017-11-07 | Allegro Microsystems, Llc | Magnetic field sensor integrated circuit with integral ferromagnetic material | 
| US9666788B2 (en) | 2012-03-20 | 2017-05-30 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame | 
| KR101431918B1 (ko) * | 2012-12-31 | 2014-08-19 | 삼성전기주식회사 | 인쇄회로기판 및 인쇄회로기판의 표면처리방법 | 
| TWI492335B (zh) * | 2013-02-08 | 2015-07-11 | 矽品精密工業股份有限公司 | 電子裝置及其封裝結構 | 
| US9411025B2 (en) | 2013-04-26 | 2016-08-09 | Allegro Microsystems, Llc | Integrated circuit package having a split lead frame and a magnet | 
| JP6589788B2 (ja) | 2016-09-21 | 2019-10-16 | 株式会社デンソー | 電子制御装置 | 
| JP7248539B2 (ja) * | 2019-08-13 | 2023-03-29 | 株式会社日立製作所 | 圧力伝送装置および原子力発電プラント計測システム | 
| DE102020206769B3 (de) * | 2020-05-29 | 2021-06-10 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung eingetragener Verein | Mikroelektronische anordnung und verfahren zur herstellung derselben | 
Family Cites Families (29)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US3880493A (en) * | 1973-12-28 | 1975-04-29 | Burroughs Corp | Capacitor socket for a dual-in-line package | 
| FR2488445A1 (fr) * | 1980-08-06 | 1982-02-12 | Efcis | Boitier plastique pour circuits integres | 
| JPS5749259A (en) * | 1980-09-09 | 1982-03-23 | Mitsubishi Electric Corp | Ic package containing capacitor | 
| US4454529A (en) * | 1981-01-12 | 1984-06-12 | Avx Corporation | Integrated circuit device having internal dampening for a plurality of power supplies | 
| JPS61108160A (ja) * | 1984-11-01 | 1986-05-26 | Nec Corp | コンデンサ内蔵型半導体装置及びその製造方法 | 
| US4626958A (en) * | 1985-01-22 | 1986-12-02 | Rogers Corporation | Decoupling capacitor for Pin Grid Array package | 
| JPS61239649A (ja) * | 1985-04-13 | 1986-10-24 | Fujitsu Ltd | 高速集積回路パツケ−ジ | 
| JPS62169450A (ja) * | 1986-01-22 | 1987-07-25 | Hitachi Ltd | 半導体装置 | 
| JPS62183155A (ja) * | 1986-02-06 | 1987-08-11 | Mitsubishi Electric Corp | 半導体集積回路装置 | 
| US5065224A (en) * | 1986-06-30 | 1991-11-12 | Fairchild Semiconductor Corporation | Low noise integrated circuit and leadframe | 
| JPS6386554A (ja) * | 1986-09-30 | 1988-04-16 | インタ−ナショナル・ビジネス・マシ−ンズ・コ−ポレ−ション | 電子的パッケ−ジ | 
| US4945399A (en) * | 1986-09-30 | 1990-07-31 | International Business Machines Corporation | Electronic package with integrated distributed decoupling capacitors | 
| JPS63284890A (ja) * | 1987-05-18 | 1988-11-22 | Hitachi Ltd | 電子部品の実装方法 | 
| JPS6442158A (en) * | 1987-08-10 | 1989-02-14 | Nec Corp | Hybrid integrated circuit device | 
| US5028986A (en) * | 1987-12-28 | 1991-07-02 | Hitachi, Ltd. | Semiconductor device and semiconductor module with a plurality of stacked semiconductor devices | 
| JPH0232559A (ja) * | 1988-07-22 | 1990-02-02 | Matsushita Electric Ind Co Ltd | 電子部品実装体 | 
| JPH0282541A (ja) * | 1988-09-19 | 1990-03-23 | Hitachi Ltd | 半導体装置およびその製造方法 | 
| JPH02117161A (ja) * | 1988-10-27 | 1990-05-01 | Matsushita Electron Corp | 半導体装置用リードフレーム | 
| JPH03163812A (ja) * | 1989-11-21 | 1991-07-15 | Nec Ic Microcomput Syst Ltd | コンデンサ | 
| JPH0449646A (ja) * | 1990-06-19 | 1992-02-19 | Nec Corp | Icパッケージ | 
| JPH04127563A (ja) * | 1990-09-19 | 1992-04-28 | Nec Corp | 半導体装置用パッケージ | 
| JPH04188759A (ja) * | 1990-11-21 | 1992-07-07 | Mitsubishi Electric Corp | 半導体集積回路装置 | 
| JPH04216653A (ja) * | 1990-12-17 | 1992-08-06 | Sumitomo Electric Ind Ltd | 半導体集積回路用パッケージおよびその実装方法 | 
| US5157480A (en) * | 1991-02-06 | 1992-10-20 | Motorola, Inc. | Semiconductor device having dual electrical contact sites | 
| JPH04298095A (ja) * | 1991-03-27 | 1992-10-21 | Fujitsu Ltd | 電子部品の実装方法 | 
| JPH05109974A (ja) * | 1991-10-16 | 1993-04-30 | Kobe Steel Ltd | コンデンサ複合icチツプ | 
| JPH0653346A (ja) * | 1992-06-02 | 1994-02-25 | Fujitsu Ltd | 半導体装置 | 
| JPH06132472A (ja) * | 1992-10-20 | 1994-05-13 | Mitsubishi Electric Corp | Icパッケージ | 
| JPH06209054A (ja) * | 1993-01-08 | 1994-07-26 | Mitsubishi Electric Corp | 半導体装置 | 
- 
        1995
        
- 1995-06-07 TW TW084105724A patent/TW271496B/zh not_active IP Right Cessation
 - 1995-06-07 DE DE19520700A patent/DE19520700B4/de not_active Expired - Fee Related
 - 1995-06-08 FR FR9506758A patent/FR2724054B1/fr not_active Expired - Fee Related
 - 1995-06-09 JP JP7143110A patent/JP2991636B2/ja not_active Expired - Fee Related
 
 - 
        1996
        
- 1996-12-17 US US08/769,799 patent/US5834832A/en not_active Expired - Lifetime
 
 
Also Published As
| Publication number | Publication date | 
|---|---|
| DE19520700B4 (de) | 2004-09-09 | 
| US5834832A (en) | 1998-11-10 | 
| TW271496B (enEXAMPLES) | 1996-03-01 | 
| FR2724054B1 (fr) | 1999-05-14 | 
| DE19520700A1 (de) | 1995-12-14 | 
| JPH0846076A (ja) | 1996-02-16 | 
| FR2724054A1 (fr) | 1996-03-01 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| JP2991636B2 (ja) | 半導体パッケージの基板への実装構造 | |
| KR0134648B1 (ko) | 노이즈가 적은 적층 멀티칩 패키지 | |
| US7468551B2 (en) | Multiple chips bonded to packaging structure with low noise and multiple selectable functions | |
| JP2910670B2 (ja) | 半導体実装構造 | |
| US8012803B2 (en) | Vertically stacked pre-packaged integrated circuit chips | |
| US5982018A (en) | Thin film capacitor coupons for memory modules and multi-chip modules | |
| US7615869B2 (en) | Memory module with stacked semiconductor devices | |
| JP4509052B2 (ja) | 回路装置 | |
| US6486535B2 (en) | Electronic package with surface-mountable device built therein | |
| JPH05500882A (ja) | 低インピーダンスパッケージング | |
| US7342300B2 (en) | Integrated circuit incorporating wire bond inductance | |
| JP3059097B2 (ja) | 電子回路盤とその製造方法 | |
| JPH08111497A (ja) | 樹脂封止型半導体装置 | |
| JP2803656B2 (ja) | 半導体装置 | |
| JPH0322544A (ja) | 半導体装置 | |
| KR0136616B1 (ko) | 표면 실장형 반도체 패키지 | |
| KR0134649B1 (ko) | 캐패시터를 구비한 반도체 패키지 및 그 제조방법 | |
| TWI244715B (en) | Semiconductor package | |
| JP2003068971A (ja) | 多層チップのパッケージング構造 | |
| TW202331957A (zh) | 半導體封裝以及製造半導體封裝的方法 | |
| JPH05211279A (ja) | 混成集積回路 | |
| KR0155438B1 (ko) | 멀티칩 모듈 및 그의 제조방법 | |
| JP4819398B2 (ja) | 電子モジュール | |
| KR19990006189A (ko) | 패턴 필름 및 이를 이용한 적층형 패키지 | |
| JPH0453148A (ja) | テープキャリア方式の半導体装置 | 
Legal Events
| Date | Code | Title | Description | 
|---|---|---|---|
| R250 | Receipt of annual fees | 
             Free format text: JAPANESE INTERMEDIATE CODE: R250  | 
        |
| R250 | Receipt of annual fees | 
             Free format text: JAPANESE INTERMEDIATE CODE: R250  | 
        |
| R250 | Receipt of annual fees | 
             Free format text: JAPANESE INTERMEDIATE CODE: R250  | 
        |
| FPAY | Renewal fee payment (event date is renewal date of database) | 
             Free format text: PAYMENT UNTIL: 20071015 Year of fee payment: 8  | 
        |
| FPAY | Renewal fee payment (event date is renewal date of database) | 
             Free format text: PAYMENT UNTIL: 20081015 Year of fee payment: 9  | 
        |
| FPAY | Renewal fee payment (event date is renewal date of database) | 
             Free format text: PAYMENT UNTIL: 20091015 Year of fee payment: 10  | 
        |
| LAPS | Cancellation because of no payment of annual fees |