DE69615712T2 - Zellengegenplatteneinstellung für dram-leseoperation - Google Patents
Zellengegenplatteneinstellung für dram-leseoperationInfo
- Publication number
- DE69615712T2 DE69615712T2 DE69615712T DE69615712T DE69615712T2 DE 69615712 T2 DE69615712 T2 DE 69615712T2 DE 69615712 T DE69615712 T DE 69615712T DE 69615712 T DE69615712 T DE 69615712T DE 69615712 T2 DE69615712 T2 DE 69615712T2
- Authority
- DE
- Germany
- Prior art keywords
- digit line
- node
- transistor
- sense amplifier
- sense
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 230000015654 memory Effects 0.000 claims abstract description 86
- 239000003990 capacitor Substances 0.000 claims abstract description 15
- 238000002955 isolation Methods 0.000 claims abstract description 14
- 230000003213 activating effect Effects 0.000 claims description 12
- 238000000034 method Methods 0.000 claims description 10
- 238000009966 trimming Methods 0.000 claims description 7
- 230000008878 coupling Effects 0.000 claims description 4
- 238000010168 coupling process Methods 0.000 claims description 4
- 238000005859 coupling reaction Methods 0.000 claims description 4
- 230000009849 deactivation Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 8
- 230000000295 complement effect Effects 0.000 description 4
- 230000008859 change Effects 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 230000004044 response Effects 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 230000001808 coupling effect Effects 0.000 description 1
- 238000000280 densification Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4074—Power supply or voltage generation circuits, e.g. bias voltage generators, substrate voltage generators, back-up power, power control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4094—Bit-line management or control circuits
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Transceivers (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Semiconductor Memories (AREA)
- Investigating Or Analysing Biological Materials (AREA)
- Debugging And Monitoring (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/471,861 US5719813A (en) | 1995-06-06 | 1995-06-06 | Cell plate referencing for DRAM sensing |
| PCT/US1996/009070 WO1996039698A1 (en) | 1995-06-06 | 1996-06-04 | Cell plate referencing for dram sensing |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| DE69615712D1 DE69615712D1 (de) | 2001-11-08 |
| DE69615712T2 true DE69615712T2 (de) | 2002-04-18 |
Family
ID=23873269
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE69615712T Expired - Lifetime DE69615712T2 (de) | 1995-06-06 | 1996-06-04 | Zellengegenplatteneinstellung für dram-leseoperation |
Country Status (9)
| Country | Link |
|---|---|
| US (2) | US5719813A (enExample) |
| EP (1) | EP0886865B1 (enExample) |
| JP (1) | JP3357898B2 (enExample) |
| KR (1) | KR100284467B1 (enExample) |
| AT (1) | ATE206556T1 (enExample) |
| AU (1) | AU6048996A (enExample) |
| DE (1) | DE69615712T2 (enExample) |
| TW (1) | TW307011B (enExample) |
| WO (1) | WO1996039698A1 (enExample) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5719813A (en) * | 1995-06-06 | 1998-02-17 | Micron Technology, Inc. | Cell plate referencing for DRAM sensing |
| US5901078A (en) * | 1997-06-19 | 1999-05-04 | Micron Technology, Inc. | Variable voltage isolation gate and method |
| US6292387B1 (en) | 2000-01-20 | 2001-09-18 | Micron Technology, Inc. | Selective device coupling |
| US6301175B1 (en) | 2000-07-26 | 2001-10-09 | Micron Technology, Inc. | Memory device with single-ended sensing and low voltage pre-charge |
| US6292417B1 (en) | 2000-07-26 | 2001-09-18 | Micron Technology, Inc. | Memory device with reduced bit line pre-charge voltage |
| DE10302650B4 (de) * | 2003-01-23 | 2007-08-30 | Infineon Technologies Ag | RAM-Speicher und Steuerungsverfahren dafür |
| US7372092B2 (en) * | 2005-05-05 | 2008-05-13 | Micron Technology, Inc. | Memory cell, device, and system |
| US12347476B1 (en) * | 2022-12-27 | 2025-07-01 | Kepler Computing Inc. | Apparatus and method to improve sensing noise margin in a non-linear polar material based bit-cell |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4598387A (en) | 1983-09-29 | 1986-07-01 | Advanced Micro Devices, Inc. | Capacitive memory signal doubler cell |
| JPS60239993A (ja) * | 1984-05-12 | 1985-11-28 | Sharp Corp | ダイナミツク型半導体記憶装置 |
| US4715015A (en) * | 1984-06-01 | 1987-12-22 | Sharp Kabushiki Kaisha | Dynamic semiconductor memory with improved sense signal |
| JPS6177193A (ja) * | 1984-09-25 | 1986-04-19 | Toshiba Corp | ダイナミツク型メモリ |
| JPS62184691A (ja) * | 1986-02-08 | 1987-08-13 | Fujitsu Ltd | 半導体記憶装置 |
| JPH0336763A (ja) * | 1989-07-03 | 1991-02-18 | Hitachi Ltd | 半導体集積回路装置 |
| US5241503A (en) * | 1991-02-25 | 1993-08-31 | Motorola, Inc. | Dynamic random access memory with improved page-mode performance and method therefor having isolator between memory cells and sense amplifiers |
| JPH05159575A (ja) * | 1991-12-04 | 1993-06-25 | Oki Electric Ind Co Ltd | ダイナミックランダムアクセスメモリ |
| JPH05182458A (ja) * | 1991-12-26 | 1993-07-23 | Toshiba Corp | 半導体記憶装置 |
| JPH05242672A (ja) * | 1992-02-04 | 1993-09-21 | Nec Corp | 半導体ダイナミックメモリ |
| KR950009234B1 (ko) * | 1992-02-19 | 1995-08-18 | 삼성전자주식회사 | 반도체 메모리장치의 비트라인 분리클럭 발생장치 |
| JP3020345B2 (ja) * | 1992-05-19 | 2000-03-15 | 株式会社 沖マイクロデザイン | 半導体記憶回路 |
| JPH06215564A (ja) * | 1993-01-13 | 1994-08-05 | Nec Corp | 半導体記憶装置 |
| JPH0785675A (ja) * | 1993-09-17 | 1995-03-31 | Mitsubishi Electric Corp | 半導体記憶装置 |
| US5719813A (en) * | 1995-06-06 | 1998-02-17 | Micron Technology, Inc. | Cell plate referencing for DRAM sensing |
| US5648749A (en) * | 1995-09-19 | 1997-07-15 | Lin; Kuang Ts'an | Cartridge fuse mounting structure |
-
1995
- 1995-06-06 US US08/471,861 patent/US5719813A/en not_active Expired - Lifetime
-
1996
- 1996-06-04 WO PCT/US1996/009070 patent/WO1996039698A1/en not_active Ceased
- 1996-06-04 DE DE69615712T patent/DE69615712T2/de not_active Expired - Lifetime
- 1996-06-04 KR KR1019970709066A patent/KR100284467B1/ko not_active Expired - Fee Related
- 1996-06-04 EP EP96918166A patent/EP0886865B1/en not_active Expired - Lifetime
- 1996-06-04 AT AT96918166T patent/ATE206556T1/de not_active IP Right Cessation
- 1996-06-04 JP JP50147997A patent/JP3357898B2/ja not_active Expired - Fee Related
- 1996-06-04 AU AU60489/96A patent/AU6048996A/en not_active Abandoned
- 1996-06-26 TW TW085107682A patent/TW307011B/zh not_active IP Right Cessation
-
1998
- 1998-02-17 US US09/024,440 patent/US5894444A/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| AU6048996A (en) | 1996-12-24 |
| KR100284467B1 (ko) | 2001-03-02 |
| TW307011B (enExample) | 1997-06-01 |
| US5719813A (en) | 1998-02-17 |
| US5894444A (en) | 1999-04-13 |
| KR19990022585A (ko) | 1999-03-25 |
| EP0886865A1 (en) | 1998-12-30 |
| EP0886865B1 (en) | 2001-10-04 |
| WO1996039698A1 (en) | 1996-12-12 |
| JPH10507863A (ja) | 1998-07-28 |
| ATE206556T1 (de) | 2001-10-15 |
| JP3357898B2 (ja) | 2002-12-16 |
| DE69615712D1 (de) | 2001-11-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE69606065T2 (de) | Dynamischer speicher mit niedriger spannung | |
| DE3903714C2 (enExample) | ||
| DE3923629C2 (de) | DRAM-Halbleiterbaustein | |
| DE3827287C2 (enExample) | ||
| DE69427184T2 (de) | Ein Referenzspannungsgenerator und eine dieselbe verwendende Halbleiterspeicheranordnung | |
| DE69124291T2 (de) | Halbleiterspeicher mit verbesserter Leseanordnung | |
| DE2650479C2 (de) | Speicheranordnung mit Ladungsspeicherzellen | |
| DE69623466T2 (de) | Einseitiges lesen unter verwendung von bitleitungen für dram | |
| DE4214970C2 (de) | Halbleiterspeichereinrichtung und Betriebsverfahren dafür | |
| DE3247538C2 (enExample) | ||
| EP0387379B1 (de) | Integrierter Halbleiterspeicher vom Typ DRAM und Verfahren zu seinem Testen | |
| DE69121801T2 (de) | Halbleiterspeicheranordnung | |
| DE60119995T2 (de) | System und verfahren zum frühen schreiben in speicher durch halten der bitleitung auf festem potential | |
| DE4002664C2 (enExample) | ||
| DE2527486B2 (de) | Verfahren zur Prüfung bistabiler Speicherzellen | |
| DE3838961C2 (enExample) | ||
| DE69222606T2 (de) | Bitleitungs- und Gegenplattenfesthaltungsschaltung, insbesondere für DRAM | |
| DE4138340A1 (de) | Halbleiterspeichervorrichtung vom geteilten leseverstaerkertyp | |
| DE69120447T2 (de) | Halbleiterspeicheranordnung von dynamischem Typus | |
| DE69521656T2 (de) | Dynamischer Speicher | |
| DE69125339T2 (de) | Halbleiterspeicheranordnung | |
| DE3782103T2 (de) | Dynamischer halbleiterspeicher mit leseschema. | |
| DE19756929B4 (de) | Zellenarray und Leseverstärkerstruktur mit verbesserten Rauscheigenschaften und verringerter Größe | |
| DE69127317T2 (de) | Halbleiterspeicherschaltung | |
| DE10129262B4 (de) | Nichtflüchtiger ferroelektrischer Speicher und Verfahren zu dessen Ansteuerung |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 8364 | No opposition during term of opposition | ||
| 8328 | Change in the person/name/address of the agent |
Representative=s name: ANWALTSKANZLEI GULDE HENGELHAUPT ZIEBIG & SCHNEIDE |