WO2015006074A1 - High-voltage field-effect transistor having multiple implanted layers - Google Patents
High-voltage field-effect transistor having multiple implanted layers Download PDFInfo
- Publication number
- WO2015006074A1 WO2015006074A1 PCT/US2014/044769 US2014044769W WO2015006074A1 WO 2015006074 A1 WO2015006074 A1 WO 2015006074A1 US 2014044769 W US2014044769 W US 2014044769W WO 2015006074 A1 WO2015006074 A1 WO 2015006074A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- oxide layer
- region
- implanted layers
- type
- drain region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/109—Reduced surface field [RESURF] PN junction structures
- H10D62/111—Multiple RESURF structures, e.g. double RESURF or 3D-RESURF structures
-
- H10P30/204—
-
- H10P30/212—
-
- H10P30/222—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/051—Forming charge compensation regions, e.g. superjunctions
- H10D62/054—Forming charge compensation regions, e.g. superjunctions by high energy implantations in bulk semiconductor bodies, e.g. forming pillars
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
Definitions
- the disclosure relates to fabrication of field-effect transistors, and more particularly, to fabrication of high-voltage field-effect transistors.
- High-voltage field-effect transistors may be used in a variety of different circuit applications, such as power conversion circuits.
- a HVFET may be used as a power switch in a power conversion circuit.
- Example power converter topologies including a HVFET power switch may include, but are not limited to, non-isolated power converter topologies (e.g., a buck converter or boost converter) and isolated power converter topologies (e.g., a flyback converter).
- a HVFET may be subjected to high voltages and currents during operation in a power conversion circuit.
- HVFETs may be subjected to hundreds of volts (e.g., 700-800 V) during operation.
- HVFETs may be designed to have high breakdown voltages.
- HVFETs may also be designed to have a relatively low ON resistance in order to minimize conduction losses during operation of the power conversion circuit.
- FIG. 1 shows a cross-sectional side view of a high-voltage field- effect transistor (HVFET).
- HVFET high-voltage field- effect transistor
- FIG. 2 is a flow diagram that describes fabrication of the HVFET of FIG. 1.
- FIG. 3 shows a cross-sectional side view of a substrate including a drain region and a body region of the HVFET of FIG. 1.
- FIG. 4 shows a cross-sectional side view of a substrate including a thin oxide layer.
- FIG. 5 shows a cross-sectional side view of ion implantation operations used to implant implanted layers of the HVFET of FIG. 1.
- FIG. 6 shows a cross-sectional side view of a substrate including a thick oxide layer.
- FIG. 7 shows a cross-sectional side view of a substrate including an etched thick oxide layer and an etched thin oxide layer.
- FIG. 8 shows a cross-sectional side view of an alternative
- a high-voltage field-effect transistor (HVFET) of the present disclosure may be fabricated on a substrate (e.g., a doped silicon substrate).
- a substrate e.g., a doped silicon substrate.
- the processing operations used to form the HVFET may be performed on a surface of the substrate.
- doping operations, patterning operations, and layering operations used to fabricate the HVFET may be performed on the surface of the substrate.
- the HVFET includes a drain region (e.g., drain region 104 of FIG. 1), a source region (e.g., source region 108 of FIG. 1), and a body region (e.g., body region 106 of FIG. 1) formed in the substrate.
- the drain region and the source region may be separated from one another by the body region.
- the drain region may include a doped region (e.g., an n-well) formed in the substrate.
- the body region may be a doped region (e.g., a p-well) formed in the substrate adjacent the drain region.
- the source region may be a doped region (e.g., P+ and N+ doped regions) formed within the body region such that a portion of the body region is disposed between the source region and the drain region.
- a variety of different layers may be formed over the surface of the substrate.
- a gate oxide layer and gate electrode may be formed over top of the portion of the body region disposed between the source region and the drain region.
- the portion of the body region under the gate electrode and gate oxide may form a channel region of the HVFET.
- Source and drain electrodes may also be formed to provide contacts for the source and drain regions.
- the HVFET of the present disclosure may also include a thin oxide layer that is formed over the drain region.
- the thin oxide layer may be present during fabrication of features included in the drain region (e.g., implanted layers 1 10).
- the thin oxide layer may also be present in the final HVFET, as illustrated in FIG. 1.
- the structure and fabrication of the drain region is described hereinafter.
- the drain region of the HVFET includes a plurality of implanted layers (e.g., implanted layers 1 10- 1 , 1 10-2, 1 10-3 of FIG. 1). As described herein, the implanted layers may be p-doped regions within the n-well of the drain region.
- Each implanted layer may have a planar geometry that is approximately parallel to the surface of the substrate. Accordingly, the implanted layers may be approximately parallel with one another. The implanted layers may be formed at different depths within the drain region such that the implanted layers are stacked above or below one another. The implanted p-type layers may be separated from one another by n-type regions of the drain region.
- the three implanted layers may be referred to as a top
- the top implanted layer may be formed at the surface of the substrate (e.g., see FIG. 1). In other examples (e.g., see FIG. 8), the top implanted layer may be formed a distance below the surface of the substrate such that an n-type portion of the drain region is disposed between the top implanted layer and the surface of the substrate.
- the middle implanted layer may be formed under the top implanted layer and separated from the top implanted layer by a region of the n-well.
- the bottom implanted layer may be formed under the middle implanted layer and separated from the middle implanted layer by a region of the n-well.
- the three implanted layers may be implanted in the drain region using ion implantation operations.
- ion implantation operations In general, an ion implantation
- the operation may involve emitting an ion beam of a selected energy at the substrate to implant one of the implanted layers.
- the three implanted layers may be implanted through a thin oxide layer formed on the surface of the substrate.
- Implantation through the thin oxide layer may aid in producing implanted layers having a Gaussian distribution doping profile.
- the substrate may be tilted during an ion implantation operation such that the ion beam does not impinge on the thin oxide layer perpendicularly.
- the substrate may be tilted such that the ion beam impinges on the thin oxide layer at an angle that is approximately 3- 10 degrees off from perpendicular.
- Implantation while the substrate is tilted may also aid in producing implanted layers having a gaussian distribution doping profile.
- the thin oxide layer over top of the drain region may be left over the drain region during subsequent processing operations.
- additional layers e.g., insulators and electrodes
- the thin oxide layer may be present in a finished HVFET device, as illustrated in FIG. 1 and FIG. 8.
- FIG. 1 and FIG. 8 show example
- FIG. 2 shows an example method for fabricating HVFETs.
- FIGS. 3-7 show various phases of HVFET fabrication, as described in the method of FIG. 2.
- FIG. 1 is a cross-sectional side view of a HVFET 100 of the present disclosure.
- HVFET 100 may be used in a variety of different electronic applications.
- HVFET 100 may be used as a power switch in a switched mode power supply circuit.
- the HVFET 100 may be for applications with rating voltage 700 Volt, rating current 5 Ampere and RDSON of 1 Ohm.
- HVFET 100 includes a p-type semiconductor substrate 102.
- p-type semiconductor substrate 102 may be a p-doped silicon wafer.
- P-type semiconductor substrate 102 may be referred to hereinafter as "substrate 102."
- Substrate 102 includes a drain region 104, a body region 106, and a source region 108.
- Source region 108 may refer to the combination of P+ region 108- 1 and N+ region 108-2.
- a portion of body region 106 is located between drain region 104 and source region 108.
- Drain region 104 is formed within substrate 102.
- drain region 104 may be an n-well formed within substrate 102.
- Drain region 104 includes three implanted layers 1 10- 1 , 1 10-2, and 1 10-3
- Drain region 104 may also include a drain contact region 1 12.
- Drain contact region 1 12 may be a heavily n- doped (N+) region within drain region 104. Drain contact region 1 12 may be contacted by a drain electrode 1 14.
- Drain electrode 1 14 may serve as a drain terminal of HVFET 100 which may be connected to circuitry external to HVFET 100. In some examples, drain electrode 1 14 may be a metallic electrode.
- Body region 106 is formed within substrate 102 adjacent drain region 104.
- body region 106 may be a doped region (e.g., a p- well) formed in substrate 102 adjacent drain region 104.
- body region 106 may abut (e.g., interface with) drain region 104.
- Source region 108 may include one or more doped regions within body region 106.
- source region 108 may include a heavily p-doped (P+) region 108- 1 and a heavily n-doped (N+) region 108-2 formed within body region 106.
- Source region 108 is separated from drain region 104 by body region 106.
- source region 108 is formed within body region 106 such that a portion of body region 106 is disposed between source region 108 and drain region 104.
- the portion of body region 106 disposed between source region 108 and drain region 104 may include a portion of the "channel region" of HVFET 100.
- Source region 108 may be contacted by a source electrode 1 16.
- Source electrode 1 16 may serve as a source terminal of HVFET 100 which may be connected to circuitry external to HVFET 100.
- source electrode 1 16 may be a metallic electrode.
- drain region 104 may include three implanted layers 1 10. Although three implanted layers 1 10 are illustrated and described herein, it is contemplated that additional implanted layers may be formed in drain region 104 according to the techniques of the present disclosure. Implanted layer 1 10- 1 may be referred to herein as a "top implanted layer 1 10- 1.” Implanted layer 1 10-2 may be referred to herein as a “middle implanted layer 1 10-2.” Implanted layer 1 10-3 may be referred to herein as a "bottom implanted layer 1 10-3.”
- Implanted layers 1 10 may be p-doped regions (e.g., using boron) within drain region 104. Implanted layers 1 10 may be implanted within drain region 104 using ion implantation operations described herein. Each of implanted layers 1 10 may have approximately planar geometries that extend within drain region 104 approximately parallel to surface 1 18. Accordingly, implanted layers 1 10 may be visualized as p-doped layers within drain region 104 that are approximately parallel with surface 1 18 and parallel with one another.
- Implanted layers 1 10 may be formed at different depths within drain region 104 such that implanted layers 1 10 are stacked above and below one another. Implanted layers 1 10 may be separated from one another by regions the n-well that are not p-doped by the ion implantation operations. In other words, implanted layers 1 10 may be formed in drain region 104 such that implanted layers 1 10 are separated by n-doped regions 120- 1 , 120-2 of drain region 104.
- Top implanted layer 1 10- 1 may be separated from middle implanted layer 1 10-2 by n-doped region 120- 1.
- n-doped region 120- 1 may be disposed between top implanted layer 1 10- 1 and middle implanted layer 1 10-2 and may extend along the lengths of top implanted layer 1 10- 1 and middle implanted layer 1 10-2.
- Middle implanted layer 1 10-2 may be separated from bottom implanted layer 1 10-3 by n- doped region 120-2.
- n-doped region 120-2 may be disposed between middle implanted layer 1 10-2 and bottom implanted layer 1 10-3 and may extend along the lengths of middle implanted layer 1 10-2 and bottom implanted layer 1 10-3.
- top implanted layer 1 10- 1 may be formed at surface 1 18.
- top implanted layer 810- 1 may be formed below surface 1 18 of substrate 102 such that an n-doped region 820- 1 is disposed between top implanted layer 810- 1 and surface 1 18.
- Implanted layers 1 10 may extend in a direction that is parallel to surface 1 18. As illustrated herein, in some examples, implanted layers 1 10 may extend from a portion of drain region 104 that is near drain contact region 1 12 to a portion of drain region 104 that is near body region 106. However, as illustrated in FIG. 1 , implanted layers 1 10 may not contact drain contact region 1 12 and body region 106 in some examples. Instead, in these examples, an n-doped region of drain region 104 may separate implanted layers 1 10 from drain contact region 1 12. Similarly, an n-doped region of drain region 104 may separate implanted layers 1 10 from body region 106.
- edges of implanted layers 1 10 near drain contact region 1 12 are separated from drain contact region 1 12 by an n- doped region of drain region 104.
- edges of implanted layers 1 10 near body region 106 are separated from body region 106 by an n-doped region of drain region 104.
- middle implanted layer 1 10-2 and bottom implanted layer 1 10-3 may be surrounded by n-doped regions of drain region 104.
- Top implanted layer 1 10- 1 is surrounded by n- doped regions of drain region 104 an all sides except for the side of top implanted layer 1 10- 1 at surface 1 18.
- the side of top implanted layer 1 10- 1 at surface 1 18 may abut thin oxide layer 122.
- each of implanted layers 810 may be surrounded by n-doped regions of drain region 104.
- HVFET 100 includes a thin oxide layer 122, a gate oxide layer
- Thin oxide layer 122 may be formed on surface 1 18 over top of implanted layers 1 10. For example, thin oxide layer 122 may completely cover the portion of surface 1 18 over top of implanted layers 1 10. As described hereinafter, thin oxide layer 122 may be formed on surface 1 18 prior to implantation of implanted layers 1 10. After formation of thin oxide layer 122, implanted layers 1 10 may be implanted in drain region 104 through thin oxide layer 122 during ion implantation operations.
- Gate oxide layer 124 may be formed on surface 1 18 over top of body region 106.
- gate oxide layer 124 may cover the portion of body region 106 that is located between drain region 104 and source region 108.
- gate oxide layer 124 may be formed adjacent thin oxide layer 122 such that gate oxide layer 124 and thin oxide layer 122 form a continuous oxide layer covering surface 1 18.
- a gate electrode 128 may be formed on top of gate oxide layer 124 over top of body region 106.
- the portion of body region 106 and drain region 104 under gate oxide layer 124 and gate electrode 128 may form a channel region of HVFET 100. Accordingly, the channel region of HVFET 100 may extend from edges of implanted layers 1 10 to source region 108 in some examples.
- Gate electrode 128 may serve as a gate terminal of HVFET 100 which may be connected to circuitry external to HVFET 100.
- gate electrode 128 may be a heavily doped polycrystalline silicon material. Modulating a gate voltage applied at gate electrode 128 may modulate the conductivity of the portion of body region 106 (e.g., the channel region) underlying gate electrode 128 and gate oxide layer 124.
- Thick oxide layer 126 may be formed over top of thin oxide layer 122 after implanted layers 1 10 are formed via ion implantation operations.
- An edge of thick oxide layer 126 may be located adjacent to an edge of gate oxide layer 124.
- an interface may be present between an edge of gate oxide layer 124 and an edge of thick oxide layer 126.
- gate electrode 128 is formed over top of gate oxide layer 124.
- gate electrode 128 may be a continuous layer that is formed over both gate oxide layer 124 and a portion of thick oxide layer 126.
- gate electrode 128 may conform to the interface between gate oxide layer 124 and thick oxide layer 126 such that a continuous gate electrode 128 is deposited on top of gate oxide layer 124 and on top of a portion of thick oxide layer 126.
- gate electrode 128 may be formed on top of thick oxide layer 126 over top of edges of implanted layers 1 10 that are near body region 106.
- a drain polysilicon extension 130 may be deposited on top of thick oxide layer 126 over top of edges of implanted layers 1 10 that are near drain contact region 1 12. Drain polysilicon extension 130 and the portion of gate electrode 128 over top of implanted layers 1 10 may modify the peak field within the underlying drain region 104.
- HVFET 100 may include an interlayer dielectric 132 formed over top of gate oxide layer 124, gate electrode 128, and thick oxide layer 126.
- Interlayer dielectric 132 may be an insulting material that serves to prevent electrodes (e.g., 1 14, 1 16, 128) from contacting one another.
- HVFET 100 Some of the structure and operation of HVFET 100 is
- Drain region 104 and source region 108 are separated by body region 106.
- Drain region 104 includes a drain contact region 1 12 which may be contacted with drain electrode 1 14.
- Body region 106 includes source region 108 that may be contacted with source electrode 1 16.
- a portion of body region 106 and a portion of drain region 104 are located between source region 108 and drain contact region 1 12.
- drain contact region 1 12 and source region 108 may be located on separate ends of HVFET 100 such that portions of body region 106 and portions of drain region 104 including implanted layers 1 10 are located between drain contact region 1 12 and source region 108.
- HVFET 100 when HVFET 100 is set into the ON state by a gate voltage, current may flow between drain contact region 1 12 and source region 108 (e.g., between implanted layers 1 10) in response to application of a drain to source voltage.
- HVFET 100 Fabrication of HVFET 100 is described hereinafter. A method 200 for fabricating HVFET 100 is described with respect to FIG. 2.
- FIGS. 3-7 Fabrication of HVFET 100 at various different stages is illustrated in FIGS. 3-7.
- the method 200 for fabricating HVFET 100 is now described with reference to FIGS. 3-7.
- FIG. 2 shows a method 200 for fabricating HVFET 100.
- HVFET 100 may be fabricated on a p-type semiconductor substrate 102 (e.g., a p-doped silicon wafer).
- a lightly p-doped (5xl0 13 cm -3 to 5xl0 14 cm -3 ) silicon wafer may be used.
- substrate 102 may have a surface 1 18 on which processing operations are performed to fabricate HVFET 100.
- processing operations For example, doping operations, patterning operations, and layering operations used to fabricate HVFET 100 may be performed on surface 1 18 as described hereinafter.
- drain region 104 and body region 106 may be formed in substrate 102 in block 202 and block 204, respectively.
- Drain region 104 may be an n-well formed in a portion of substrate 102.
- Body region 106 may be a p-well formed in a portion of substrate 102 adjacent drain region 104.
- Drain region 104 and body region 106 may be doped regions that extend from surface 1 18 into substrate 102.
- drain region 104 may have a depth of approximately 5- 10 ⁇ and a length of approximately 20- 150 ⁇ .
- body region 106 may have a depth of approximately 1 -8 ⁇ .
- thin oxide layer 122 may be formed on surface 1 18 in block 206. As illustrated, thin oxide layer 122 may be formed over both body region 106 and drain region 104. Thin oxide layer 122 may be grown using a thermal oxidation process. In some examples, thin oxide layer 122 may have a thickness of approximately 20-500 nm.
- masking layer 134 may be formed over top of thin oxide layer 122 in block 208.
- Masking layer 134 may define an opening 136 over top of a portion of thin oxide layer 122 that is above drain region 104. Subsequent ion implantation operations may be performed through opening 136.
- Masking layer 134 may be a photoresist layer in some examples.
- Masking layer 134 may have a sufficient thickness to prevent ions from penetrating into portions of substrate 102 that are masked by masking layer 134.
- a plurality of ion implantation operations are then performed through thin oxide layer 122 in blocks 210-214 to form implanted layers 1 10.
- the plurality of ion implantation operations are represented by the arrows 138 impinging on thin oxide layer 122.
- arrows 138 may represent an ion beam impinging on thin oxide layer 122.
- the angle of arrows 138 may represent the angle of the ion beam with respect to thin oxide layer 122.
- the angle at which the ion beam impinges on thin oxide layer 122 may be controlled by tilting substrate 102 relative to the ion beam.
- substrate 102 may be tilted during an ion implantation operation such that the ion beam impinges on thin oxide layer 122 at an angle other than 90 degrees (i.e., perpendicular to thin oxide layer 122), in some examples, substrate 102 may be tilted such that the ion beam impinges on thin oxide layer 122 at a 90 degree angle.
- Arrows 138 are illustrated in FIG. 5 as impinging on thin oxide layer 122 at an angle that is approximately five degrees off from perpendicular.
- a single ion implantation operation may be used to implant a single one of implanted layers 1 10. Accordingly, three separate ion
- implantation operations may be used to implant the three separate implanted layers 1 10.
- Various different parameters e.g., implantation angle and implantation energy
- Example parameters for the three implantation operations are described below.
- a first ion implantation operation may be performed through thin oxide layer 122 to implant bottom implanted layer 1 10-3 in block 210.
- the first ion implantation operation may be performed while substrate 102 is tilted such that the ion beam impinges on thin oxide layer 122 at an angle other than 90 degrees, i.e., other than perpendicular.
- substrate 102 may be tilted such that the ion beam impinges on thin oxide layer 122 at an angle that is approximately 3- 10 degrees off from perpendicular.
- the first ion implantation operation may be performed using an ion implantation energy of approximately 2 MeV-5 MeV in some examples. Performing ion implantation through thin oxide layer 122 while tilting substrate 102, as described above, may result in bottom implanted layer 1 10-3 having an approximately gaussian distribution doping profile.
- Bottom implanted layer 1 10-3 may be implanted in substrate 102 (i.e., drain region 104) at approximately 2-5 ⁇ below surface 1 18.
- the thickness of bottom implanted layer 1 10-3 may be approximately 0.5-2 ⁇ .
- the distance between bottom implanted layer 1 10-3 and middle implanted layer 1 10-2 (i.e., n-doped region 120-2) may be approximately 0.5-3 ⁇ in some examples.
- a second ion implantation operation may be performed through thin oxide layer 122 to implant middle implanted layer 1 10-2 in block 212.
- the second ion implantation operation may be performed while substrate 102 is tilted such that the ion beam impinges on thin oxide layer 122 at an angle other than 90 degrees, i.e., other than perpendicular.
- substrate 102 may be tilted such that the ion beam impinges on thin oxide layer 122 at an angle that is approximately 3- 10 degrees off from perpendicular.
- the second ion implantation operation may be performed using an ion implantation energy of approximately 0.5-3 MeV in some examples. Performing ion implantation through thin oxide layer 122 while tilting substrate 102, as described above, may result in middle implanted layer 1 10-2 having an approximately gaussian distribution doping profile.
- Middle implanted layer 1 10-2 may be implanted in substrate 102 (i.e., in drain region 104) at approximately 0.5-3 ⁇ below surface 1 18.
- the thickness of middle implanted layer 1 10-2 may be approximately 0.3- 1.5 ⁇ .
- the distance between middle implanted layer 1 10-2 and top implanted layer 1 10- 1 i.e., n-doped region 120- 1) may be approximately 0.5-3 ⁇ in some examples.
- a third ion implantation operation through thin oxide layer 122 may be performed to implant top implanted layer 1 10- 1 in block 214.
- the third ion implantation operation may be performed while substrate 102 is tilted such that the ion beam impinges on thin oxide layer 122 at an angle other than 90 degrees, i.e., other than perpendicular.
- substrate 102 may be tilted such that the ion beam impinges on thin oxide layer 122 at an angle that is approximately 3- 10 degrees off from perpendicular.
- the third ion implantation operation may be performed using an ion implantation energy of approximately 50-500 keV in some examples.
- top implanted layer 1 10- 1 having an approximately gaussian distribution doping profile.
- the thickness of top implanted layer 1 10- 1 may be approximately 0. 1 - 1 ⁇ . Accordingly, top implanted layer 1 10- 1 may extend from surface 1 18 down into substrate 102 (i.e., into drain region 104) approximately 0. 1 - 1 ⁇ .
- masking layer 134 may be removed from thin oxide layer 122. Subsequently, thick oxide layer 126 may be formed over top of thin oxide layer 122 in block 216. Thick oxide layer 126 may be formed using a low temperature oxide forming process, such as a chemical vapor deposition process in some examples. Using a low temperature oxide forming process, such as a chemical vapor deposition process in some examples. Using a low temperature oxide forming process, such as a chemical vapor deposition process in some examples. Using a low
- thick oxide layer 126 may have a thickness of
- thick oxide layer 126 and thin oxide layer 122 may be etched to expose regions 140- 1 , 140-2 of surface 1 18 in block 218. Exposed region 140- 1 may be over top of body region 106.
- Exposed region 140-2 may be over top of drain region 104. Fabrication of the additional features of HVFET 100 are now described with respect to FIG. 1.
- source region 108 and drain contact region 1 12 may be fabricated in block 224.
- Source region 108 may be formed using two doping operations.
- P+ region 108- 1 and N+ region 108-2 may be formed by using a p-doping process and an n-doping process, respectively.
- Drain contact region 1 12 may be formed using an N+ doping process.
- Gate oxide layer 124 may be formed over body region 106 in block 220. Gate oxide layer 124 may be formed using a thermal oxidation process. Gate oxide layer 124 may have a thickness of approximately 10- 100 nm in some examples.
- Gate electrode 128 and drain polysilicon extension 130 may be formed in block 222 using a Low Pressure Chemical Vapor Deposition, LPCVD process. Gate electrode 128 and drain polysilicon extension 130 may include doped polysilicon in some examples. Gate electrode 128 may have a thickness of approximately 0. 1 - 1 ⁇ . Drain polysilicon extension 130 may have a thickness of approximately 0. 1 - 1 ⁇ .
- Interlayer dielectric 132 may then be formed in block 226 using a Chemical Vapor Deposition, CVD process which is a low temperature process. Interlayer dielectric 132 may have a thickness of approximately 0.3-2 ⁇ in some examples. Drain electrode 1 14 and source electrode 1 16 may be formed in block 228. In some examples, drain electrode 1 14 and source electrode 1 16 may be metallic electrodes.
- the flow diagram depicted in FIG. 2 does not require the particular order shown, or sequential order, to achieve desirable results.
- Other steps may be provided or eliminated in the described flow diagram.
- the various regions of substrate 102 e.g., 104, 106, 108, 1 10, 1 12
- various layers e.g., 1 14, 1 16, 122, 124, 126, 128, 130, 132
- regions and/ or layers may be added to substrate 102, or removed from substrate 102, to form an HVFET.
- Other embodiments may be within the scope of the claims.
- FIG. 8 shows an alternative HVFET 800 that includes implanted layers 810- 1 , 810-2, 810-3 (collectively "implanted layers 810").
- Alternative HVFET 800 differs from HVFET 100 in that implanted layers 810 are implanted at different depths within drain region 104 than implanted layers 1 10.
- top implanted layer 810- 1 may be implanted a distance away from surface 1 18 such that an n-doped region 820- 1 is present between implanted layer 810- 1 and surface 1 18.
- Implanted layers 810 may be p-doped regions (e.g., using boron) within drain region 104. Implanted layers 810 may be implanted within drain region 104 using ion implantation operations as described above with respect to the ion implantation of implanted layers 1 10. Each of implanted layers 810 may have approximately planar geometries that extend within drain region 104 approximately parallel to surface 1 18.
- Implanted layers 810 may be formed at different depths within drain region 104 such that implanted layers 810 are stacked above and below one another. Implanted layers 810 may be separated from one another by regions of the n-well that are not p-doped by the ion
- implanted layers 810 may be formed in drain region 104 such that implanted layers 810 are separated by n-doped regions 820-2, 820-3 of drain region 104.
- each of implanted layers 810 is surrounded by n-doped material of drain region 104.
Landscapes
- Physics & Mathematics (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Engineering & Computer Science (AREA)
- High Energy & Nuclear Physics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Toxicology (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Health & Medical Sciences (AREA)
- Chemical & Material Sciences (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Composite Materials (AREA)
- Crystallography & Structural Chemistry (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE112014003246.8T DE112014003246B4 (de) | 2013-07-12 | 2014-06-28 | Hochvolt-Feldeffekttransistor mit mehreren implantierten Schichten und Verfahren zu seiner Herstellung |
| JP2016525370A JP6490679B2 (ja) | 2013-07-12 | 2014-06-28 | 複数の注入層をもつ高電圧電界効果トランジスタ |
| KR1020167000416A KR102283496B1 (ko) | 2013-07-12 | 2014-06-28 | 다수의 주입층들을 갖는 고-전압 전계-효과 트랜지스터 |
| CN201480039829.0A CN105378934B (zh) | 2013-07-12 | 2014-06-28 | 具有多个注入层的高压场效应晶体管 |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/941,119 | 2013-07-12 | ||
| US13/941,119 US9660053B2 (en) | 2013-07-12 | 2013-07-12 | High-voltage field-effect transistor having multiple implanted layers |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2015006074A1 true WO2015006074A1 (en) | 2015-01-15 |
Family
ID=52276454
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/US2014/044769 Ceased WO2015006074A1 (en) | 2013-07-12 | 2014-06-28 | High-voltage field-effect transistor having multiple implanted layers |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US9660053B2 (enExample) |
| JP (1) | JP6490679B2 (enExample) |
| KR (1) | KR102283496B1 (enExample) |
| CN (1) | CN105378934B (enExample) |
| DE (1) | DE112014003246B4 (enExample) |
| WO (1) | WO2015006074A1 (enExample) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11355580B2 (en) * | 2019-10-18 | 2022-06-07 | Semiconductor Components Industries, Llc | Lateral DMOS device with step-profiled RESURF and drift structures |
| CN113130632B (zh) | 2019-12-31 | 2022-08-12 | 无锡华润上华科技有限公司 | 横向扩散金属氧化物半导体器件及其制备方法 |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6168983B1 (en) * | 1996-11-05 | 2001-01-02 | Power Integrations, Inc. | Method of making a high-voltage transistor with multiple lateral conduction layers |
| US20040036115A1 (en) * | 2001-01-24 | 2004-02-26 | Power Integrations, Inc. | High-voltage transistor with buried conduction layer |
| US7011998B1 (en) * | 2004-01-12 | 2006-03-14 | Advanced Micro Devices, Inc. | High voltage transistor scaling tilt ion implant method |
| US20080093641A1 (en) * | 2005-11-02 | 2008-04-24 | Adrianus Willem Ludikhuize | Method of manufacturing a multi-path lateral high-voltage field effect transistor |
| US20080185593A1 (en) * | 2005-07-08 | 2008-08-07 | Stmicroelectronics S.R.L. | Power field effect transistor and manufacturing method thereof |
| US20100140701A1 (en) * | 2008-12-05 | 2010-06-10 | Mi Young Kim | Semiconductor Device and Method of Manufacturing the Same |
Family Cites Families (67)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5638867A (en) | 1979-09-07 | 1981-04-14 | Hitachi Ltd | Insulated gate type field effect transistor |
| JPS5712558A (en) | 1980-06-25 | 1982-01-22 | Sanyo Electric Co Ltd | Mos transistor having high withstand voltage |
| JPS5712557A (en) | 1980-06-25 | 1982-01-22 | Sanyo Electric Co Ltd | High dielectric resisting mos transistor |
| GB2089119A (en) | 1980-12-10 | 1982-06-16 | Philips Electronic Associated | High voltage semiconductor devices |
| US4462041A (en) | 1981-03-20 | 1984-07-24 | Harris Corporation | High speed and current gain insulated gate field effect transistors |
| US4454648A (en) * | 1982-03-08 | 1984-06-19 | Mcdonnell Douglas Corporation | Method of making integrated MNOS and CMOS devices in a bulk silicon wafer |
| US4626879A (en) | 1982-12-21 | 1986-12-02 | North American Philips Corporation | Lateral double-diffused MOS transistor devices suitable for source-follower applications |
| US4503601A (en) * | 1983-04-18 | 1985-03-12 | Ncr Corporation | Oxide trench structure for polysilicon gates and interconnects |
| JPS6064771A (ja) | 1983-09-19 | 1985-04-13 | Daihen Corp | 溶接機制御装置 |
| DE3404834A1 (de) | 1984-02-08 | 1985-08-08 | Hahn-Meitner-Institut für Kernforschung Berlin GmbH, 1000 Berlin | Halbleiter-leistungsbauelement, insbesondere thyristor und gridistor, sowie verfahren zu dessen herstellung |
| US4618541A (en) | 1984-12-21 | 1986-10-21 | Advanced Micro Devices, Inc. | Method of forming a silicon nitride film transparent to ultraviolet radiation and resulting article |
| US4665426A (en) | 1985-02-01 | 1987-05-12 | Advanced Micro Devices, Inc. | EPROM with ultraviolet radiation transparent silicon nitride passivation layer |
| US4764800A (en) | 1986-05-07 | 1988-08-16 | Advanced Micro Devices, Inc. | Seal structure for an integrated circuit |
| US4894694A (en) | 1986-10-31 | 1990-01-16 | Hewlett-Packard Company | MOSFET structure and method for making same |
| US5010024A (en) | 1987-03-04 | 1991-04-23 | Advanced Micro Devices, Inc. | Passivation for integrated circuit structures |
| US4811075A (en) | 1987-04-24 | 1989-03-07 | Power Integrations, Inc. | High voltage MOS transistors |
| US4890146A (en) | 1987-12-16 | 1989-12-26 | Siliconix Incorporated | High voltage level shift semiconductor device |
| US4922327A (en) | 1987-12-24 | 1990-05-01 | University Of Toronto Innovations Foundation | Semiconductor LDMOS device with upper and lower passages |
| US5025296A (en) | 1988-02-29 | 1991-06-18 | Motorola, Inc. | Center tapped FET |
| US5237193A (en) | 1988-06-24 | 1993-08-17 | Siliconix Incorporated | Lightly doped drain MOSFET with reduced on-resistance |
| DE68926384T2 (de) | 1988-11-29 | 1996-10-10 | Toshiba Kawasaki Kk | Lateraler Leitfähigkeitsmodulations-MOSFET |
| US4950977A (en) * | 1988-12-21 | 1990-08-21 | At&T Bell Laboratories | Method of measuring mobile ion concentration in semiconductor devices |
| JPH02214114A (ja) * | 1989-02-15 | 1990-08-27 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
| US5270226A (en) * | 1989-04-03 | 1993-12-14 | Matsushita Electric Industrial Co., Ltd. | Manufacturing method for LDDFETS using oblique ion implantion technique |
| JPH038323A (ja) * | 1989-06-06 | 1991-01-16 | Nec Corp | イオン注入方法およびイオン注入装置 |
| JP2597412B2 (ja) | 1990-03-20 | 1997-04-09 | 三菱電機株式会社 | 半導体装置およびその製造方法 |
| US5040045A (en) | 1990-05-17 | 1991-08-13 | U.S. Philips Corporation | High voltage MOS transistor having shielded crossover path for a high voltage connection bus |
| JP2991753B2 (ja) | 1990-08-27 | 1999-12-20 | 松下電子工業株式会社 | 半導体装置及びその製造方法 |
| JP2599493B2 (ja) | 1990-08-27 | 1997-04-09 | 松下電子工業株式会社 | 半導体装置 |
| JP2609753B2 (ja) * | 1990-10-17 | 1997-05-14 | 株式会社東芝 | 半導体装置 |
| US5386136A (en) | 1991-05-06 | 1995-01-31 | Siliconix Incorporated | Lightly-doped drain MOSFET with improved breakdown characteristics |
| US5146298A (en) | 1991-08-16 | 1992-09-08 | Eklund Klas H | Device which functions as a lateral double-diffused insulated gate field effect transistor or as a bipolar transistor |
| US5258636A (en) | 1991-12-12 | 1993-11-02 | Power Integrations, Inc. | Narrow radius tips for high voltage semiconductor devices with interdigitated source and drain electrodes |
| US5270264A (en) | 1991-12-20 | 1993-12-14 | Intel Corporation | Process for filling submicron spaces with dielectric |
| JP3435173B2 (ja) | 1992-07-10 | 2003-08-11 | 株式会社日立製作所 | 半導体装置 |
| JP3076468B2 (ja) | 1993-01-26 | 2000-08-14 | 松下電子工業株式会社 | 半導体装置 |
| US5313082A (en) | 1993-02-16 | 1994-05-17 | Power Integrations, Inc. | High voltage MOS transistor with a low on-resistance |
| DE4309764C2 (de) | 1993-03-25 | 1997-01-30 | Siemens Ag | Leistungs-MOSFET |
| US5349225A (en) | 1993-04-12 | 1994-09-20 | Texas Instruments Incorporated | Field effect transistor with a lightly doped drain |
| US5324683A (en) | 1993-06-02 | 1994-06-28 | Motorola, Inc. | Method of forming a semiconductor structure having an air region |
| JP3218267B2 (ja) | 1994-04-11 | 2001-10-15 | 新電元工業株式会社 | 半導体装置 |
| US5523604A (en) | 1994-05-13 | 1996-06-04 | International Rectifier Corporation | Amorphous silicon layer for top surface of semiconductor device |
| CN1040814C (zh) | 1994-07-20 | 1998-11-18 | 电子科技大学 | 一种用于半导体器件的表面耐压区 |
| US5494853A (en) | 1994-07-25 | 1996-02-27 | United Microelectronics Corporation | Method to solve holes in passivation by metal layout |
| US5521105A (en) | 1994-08-12 | 1996-05-28 | United Microelectronics Corporation | Method of forming counter-doped island in power MOSFET |
| US5550405A (en) | 1994-12-21 | 1996-08-27 | Advanced Micro Devices, Incorporated | Processing techniques for achieving production-worthy, low dielectric, low interconnect resistance and high performance ICS |
| US5656543A (en) | 1995-02-03 | 1997-08-12 | National Semiconductor Corporation | Fabrication of integrated circuits with borderless vias |
| US5670828A (en) | 1995-02-21 | 1997-09-23 | Advanced Micro Devices, Inc. | Tunneling technology for reducing intra-conductive layer capacitance |
| US5659201A (en) | 1995-06-05 | 1997-08-19 | Advanced Micro Devices, Inc. | High conductivity interconnection line |
| KR100188096B1 (ko) | 1995-09-14 | 1999-06-01 | 김광호 | 반도체 장치 및 그 제조 방법 |
| EP1039548B1 (de) | 1996-02-05 | 2004-03-31 | Infineon Technologies AG | Durch Feldeffekt steuerbares Halbleiterbauelement |
| US6207994B1 (en) * | 1996-11-05 | 2001-03-27 | Power Integrations, Inc. | High-voltage transistor with multi-layer conduction region |
| WO1998020562A1 (en) | 1996-11-05 | 1998-05-14 | Power Integrations, Inc. | High-voltage transistor with multi-layer conduction region and method of making the same |
| KR100228331B1 (ko) | 1996-12-30 | 1999-11-01 | 김영환 | 반도체 소자의 삼중웰 제조 방법 |
| JP3393544B2 (ja) | 1997-02-26 | 2003-04-07 | シャープ株式会社 | 半導体装置の製造方法 |
| US5843817A (en) * | 1997-09-19 | 1998-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Process for integrating stacked capacitor DRAM devices with MOSFET devices used for high performance logic circuits |
| JP3059423B2 (ja) * | 1998-10-19 | 2000-07-04 | 松下電子工業株式会社 | 半導体装置の製造方法 |
| US6174758B1 (en) * | 1999-03-03 | 2001-01-16 | Tower Semiconductor Ltd. | Semiconductor chip having fieldless array with salicide gates and methods for making same |
| US6429077B1 (en) * | 1999-12-02 | 2002-08-06 | United Microelectronics Corp. | Method of forming a lateral diffused metal-oxide semiconductor transistor |
| US6509220B2 (en) * | 2000-11-27 | 2003-01-21 | Power Integrations, Inc. | Method of fabricating a high-voltage transistor |
| US6448625B1 (en) * | 2001-03-16 | 2002-09-10 | Semiconductor Components Industries Llc | High voltage metal oxide device with enhanced well region |
| US6489224B1 (en) * | 2001-05-31 | 2002-12-03 | Sun Microsystems, Inc. | Method for engineering the threshold voltage of a device using buried wells |
| US6773997B2 (en) * | 2001-07-31 | 2004-08-10 | Semiconductor Components Industries, L.L.C. | Method for manufacturing a high voltage MOSFET semiconductor device with enhanced charge controllability |
| JP3546037B2 (ja) * | 2001-12-03 | 2004-07-21 | 松下電器産業株式会社 | 半導体装置の製造方法 |
| KR100539247B1 (ko) * | 2004-02-04 | 2005-12-27 | 삼성전자주식회사 | 스플릿 게이트형 비휘발성 반도체 메모리 소자 및 그제조방법 |
| US8362557B2 (en) * | 2009-12-02 | 2013-01-29 | Fairchild Semiconductor Corporation | Stepped-source LDMOS architecture |
| US8349678B2 (en) * | 2010-02-08 | 2013-01-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Laterally diffused metal oxide semiconductor transistor with partially unsilicided source/drain |
-
2013
- 2013-07-12 US US13/941,119 patent/US9660053B2/en active Active
-
2014
- 2014-06-28 WO PCT/US2014/044769 patent/WO2015006074A1/en not_active Ceased
- 2014-06-28 DE DE112014003246.8T patent/DE112014003246B4/de active Active
- 2014-06-28 CN CN201480039829.0A patent/CN105378934B/zh active Active
- 2014-06-28 KR KR1020167000416A patent/KR102283496B1/ko active Active
- 2014-06-28 JP JP2016525370A patent/JP6490679B2/ja active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6168983B1 (en) * | 1996-11-05 | 2001-01-02 | Power Integrations, Inc. | Method of making a high-voltage transistor with multiple lateral conduction layers |
| US20040036115A1 (en) * | 2001-01-24 | 2004-02-26 | Power Integrations, Inc. | High-voltage transistor with buried conduction layer |
| US7011998B1 (en) * | 2004-01-12 | 2006-03-14 | Advanced Micro Devices, Inc. | High voltage transistor scaling tilt ion implant method |
| US20080185593A1 (en) * | 2005-07-08 | 2008-08-07 | Stmicroelectronics S.R.L. | Power field effect transistor and manufacturing method thereof |
| US20080093641A1 (en) * | 2005-11-02 | 2008-04-24 | Adrianus Willem Ludikhuize | Method of manufacturing a multi-path lateral high-voltage field effect transistor |
| US20100140701A1 (en) * | 2008-12-05 | 2010-06-10 | Mi Young Kim | Semiconductor Device and Method of Manufacturing the Same |
Also Published As
| Publication number | Publication date |
|---|---|
| US20150014770A1 (en) | 2015-01-15 |
| US9660053B2 (en) | 2017-05-23 |
| JP6490679B2 (ja) | 2019-03-27 |
| KR20160030171A (ko) | 2016-03-16 |
| CN105378934B (zh) | 2018-12-11 |
| DE112014003246T5 (de) | 2016-04-07 |
| JP2016526804A (ja) | 2016-09-05 |
| KR102283496B1 (ko) | 2021-07-29 |
| CN105378934A (zh) | 2016-03-02 |
| DE112014003246B4 (de) | 2025-04-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7825449B2 (en) | Silicon carbide semiconductor device and related manufacturing method | |
| US9842903B2 (en) | Integrated circuits with laterally diffused metal oxide semiconductor structures and methods for fabricating the same | |
| KR101955055B1 (ko) | 전력용 반도체 소자 및 그 소자의 제조 방법 | |
| US7230283B2 (en) | Semiconductor device having a metal conductor in ohmic contact with the gate region on the bottom of each groove | |
| US8344449B2 (en) | Manufacturing process of a power electronic device integrated in a semiconductor substrate with wide band gap and electronic device thus obtained | |
| US20050145936A1 (en) | Power transistor arrangement and method for fabricating it | |
| US20110204435A1 (en) | Vertical capacitive depletion field effect transistor | |
| TW201312755A (zh) | 垂直閘極射頻橫向擴散金氧半場效電晶體(ldmos)裝置 | |
| US20130228857A1 (en) | Method of forming an assymetric poly gate for optimum termination design in trench power mosfets | |
| JP2014135494A (ja) | 二重並列チャネル構造を持つ半導体素子及びその半導体素子の製造方法 | |
| US10249752B2 (en) | Semiconductor devices having segmented ring structures | |
| US9496333B2 (en) | Resurf high voltage diode | |
| US20210043735A1 (en) | Short channel trench power mosfet and method | |
| JP6249571B2 (ja) | 適応電荷平衡mosfet技法 | |
| TWI601295B (zh) | 斷閘極金氧半場效電晶體 | |
| KR102177257B1 (ko) | 반도체 소자 및 그 제조 방법 | |
| US7948031B2 (en) | Semiconductor device and method of fabricating semiconductor device | |
| US9660053B2 (en) | High-voltage field-effect transistor having multiple implanted layers | |
| US20150295027A1 (en) | Semiconductor device and method for fabricating the same | |
| US9070768B2 (en) | DMOS transistor having an increased breakdown voltage and method for production | |
| US20140175560A1 (en) | Semiconductor structure and method for manufacturing the same | |
| KR101721415B1 (ko) | 트랜지스터와 그에 대한 방법 | |
| US20140077302A1 (en) | Power rectifying devices | |
| KR20150058513A (ko) | 확장 소스-드레인 mos 트랜지스터 및 형성 방법 | |
| US20230387290A1 (en) | Silicon carbide metal oxide semiconductor field effect transistor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 14823629 Country of ref document: EP Kind code of ref document: A1 |
|
| ENP | Entry into the national phase |
Ref document number: 2016525370 Country of ref document: JP Kind code of ref document: A |
|
| ENP | Entry into the national phase |
Ref document number: 20167000416 Country of ref document: KR Kind code of ref document: A |
|
| WWE | Wipo information: entry into national phase |
Ref document number: 112014003246 Country of ref document: DE |
|
| 122 | Ep: pct application non-entry in european phase |
Ref document number: 14823629 Country of ref document: EP Kind code of ref document: A1 |
|
| WWG | Wipo information: grant in national office |
Ref document number: 112014003246 Country of ref document: DE |