WO2013174134A1 - 移位寄存器单元、移位寄存器、显示装置和驱动方法 - Google Patents
移位寄存器单元、移位寄存器、显示装置和驱动方法 Download PDFInfo
- Publication number
- WO2013174134A1 WO2013174134A1 PCT/CN2012/086985 CN2012086985W WO2013174134A1 WO 2013174134 A1 WO2013174134 A1 WO 2013174134A1 CN 2012086985 W CN2012086985 W CN 2012086985W WO 2013174134 A1 WO2013174134 A1 WO 2013174134A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- shift register
- thin film
- film transistor
- pull
- node
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 12
- 239000010409 thin film Substances 0.000 claims abstract description 88
- 239000003990 capacitor Substances 0.000 claims description 14
- 230000003111 delayed effect Effects 0.000 abstract 2
- 238000010586 diagram Methods 0.000 description 3
- 238000007599 discharging Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 230000000750 progressive effect Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/28—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
Definitions
- Shift register unit shift register, display device, and driving method
- the present invention relates to the field of display driving technologies, and in particular, to a shift register unit, a shift register, a display device, and a driving method. Background technique
- Amorphous silicon thin film transistor integrated gate drive (GOA) technology has been gradually applied in the field of TFT-LCD manufacturing, but in the process of continuous triggering of the existing GOA drive circuit, the trigger signal of the n+1th stage is usually The output signal of the nth stage is provided, so that the delay of the nth stage is accumulated to the n+1th stage, and the thin film transistor which causes the output function of the GOA driving circuit cannot be normally turned on, and thus the TFT with higher resolution is further In the vertical direction of the LCD panel and in the Dual Gate product, the lower display line may not work properly.
- the thin film transistor that realizes the main output function is large in size, and often turns on, which causes the threshold voltage of the thin film transistor to drift, thereby affecting its service life. Summary of the invention
- Embodiments of the present invention provide a shift register unit, a shift register, a display device, and a driving method, which can solve the problem that the display panel of the display panel cannot be normally operated due to the superposition of the delay of the existing shift register unit.
- the third thin film transistor M3 is often turned on to affect the problem of its service life.
- Embodiments of the present invention provide a shift register unit, including:
- a storage capacitor one end is connected to the pull-up node, and the other end is connected to the output end;
- a first thin film transistor configured to charge the pull-up node and the storage capacitor when the input signal is at a high level
- a reset module configured to discharge the pull-up node and the storage capacitor according to a control of a reset signal
- a third thin film transistor configured to send an output signal to the output end when the first clock signal is at a high level
- An eighth thin film transistor configured to send a trigger signal when the third thin film transistor sends an output signal to the output end;
- a potential holding module configured to alternately control the pull-down node to be at a high level before the next input signal arrives according to the first clock signal and the second clock signal to continuously discharge the pull-up node and the output end.
- the reset module comprises:
- a second thin film transistor having a gate connected to the reset terminal, a drain connected to the pull-up node, and a source connected to a low level;
- the fourth thin film transistor has a gate connected to the reset terminal, a drain connected to the output terminal, and a source connected to the low level.
- the potential holding module comprises:
- the drain and the gate are connected to the second clock signal input end, and the source is connected to the pull-down node;
- a sixth thin film transistor having a drain connected to the pull-down node, a gate connected to one end of the storage capacitor, and a source connected to a low level;
- a ninth thin film transistor having a drain and a gate connected to the first clock signal input terminal and a source connected to the pull-down node;
- a tenth thin film transistor having a drain connected to the pull-up node, a gate connected to the pull-down node, and a source connected to a low level;
- the eleventh thin film transistor has a drain connected to the output terminal, a gate connected to the pull-down node, and a source connected to the low level.
- the W/L value of the third thin film transistor is larger than the W/L value of the eighth thin film transistor.
- the embodiment of the invention further provides a shift register comprising the above-mentioned shift register unit cascaded in multiple stages, wherein:
- the output terminal of the nth stage shift register unit is connected to the reset terminal of the n-1th stage shift register unit;
- the INPUT_NEXT terminal of the nth stage shift register unit is connected to the input of the n+1th stage shift register unit.
- the embodiment of the invention further provides a display device comprising the above shift register.
- the embodiment of the invention further provides a driving method for driving the shift register, comprising: when the input end of the shift register unit of the current stage receives the high level signal, the first thin film transistor is turned on Start, charging the pull-up node;
- the third thin film transistor When the first clock signal is at a high level, the third thin film transistor is turned on, and the output signal of the output terminal is at a high level;
- the reset signal is high, and the discharge of the PU and the output terminals of the current stage is started, so that the output of the stage is low.
- the first clock signal and the second clock signal are alternately controlled such that the output of the stage continues to be low before the next input signal arrives.
- the shift register unit, the shift register, the display device and the driving method provided by the embodiment of the invention enable the trigger signal of the n+1th stage shift register unit to be transmitted by the first clock signal of the nth stage of the INPUT_NEXT terminal Providing that the delay caused by the output signal (OUT signal) of the nth stage shift register unit for the n+1th stage shift register unit can be avoided, and the display panel is lowered due to the superposition of the delay The technical problem of the display line not working properly; in addition, when the nth stage shift register unit outputs the OUT signal, before the next input signal (INPUT signal) arrives, the pulldown node PD alternates between the first clock signal and the second clock signal.
- the control is kept high, so that the pull-up node PU (directly connected to the gate of the third thin film transistor M3) and the output terminal are continuously discharged, thereby solving the problem that the third thin film transistor M3 is often turned on to affect its service life.
- the problem DRAWINGS
- FIG. 1 is a schematic structural diagram of a shift register unit according to an embodiment of the present invention.
- FIG. 2 is a schematic structural diagram of a shift register according to an embodiment of the present invention.
- Figure 3 is a timing diagram of the shift register unit of Figure 2;
- Fig. 4 is a view showing the operation of the display device to which the shift register unit of Fig. 2 is applied. detailed description
- an embodiment of the present invention provides a shift register unit, including:
- the first thin film transistor M1 is configured to charge the pull-up node PU and the storage capacitor C1 when the input signal INPUT is at a high level; wherein, the input signal INPUT of the current level is from the upper level
- INPUT_NEXT input preferably, when the eighth thin film transistor M8 is turned on, the first clock
- the signal Clock1 is output to the INPUT_NEXT terminal through the eighth thin film transistor M8;
- a reset module for discharging the pull-up node PU and the storage capacitor C1 according to the control of the reset signal; and a third thin film transistor M3 for outputting to the output when the first clock signal Clock1 is at a high level
- the eighth thin film transistor M8 is configured to send a trigger signal when the third thin film transistor M3 sends an output signal to the output terminal OUT;
- the potential holding module is configured to alternately control the pull-down node PD to be at a high level before the next input signal arrives according to the first clock signal Clock1 and the second clock signal Clock2 to continuously discharge the pull-up node PU and the output terminal OUT.
- the shift register unit provided by the embodiment of the invention provides that the trigger signal of the n+1th stage shift register unit is provided by the first clock signal transmitted by the INPUT_NEXT terminal of the nth stage, and can be prevented from being shifted by the nth stage.
- the OUT signal of the register unit is a delay caused by the trigger signal provided by the n+1th shift register unit, which solves the technical problem that the lower display line on the display panel cannot work normally due to the superposition of the delay;
- the pull-down node PD remains high under the alternate control of the first clock signal and the second clock signal, thereby ensuring the pull-up node PU. (Directly connecting the gate of the third thin film transistor M3) and the output terminal are continuously discharged, thereby solving the problem that the third thin film transistor M3 is often turned on to affect its service life.
- the output terminal of the third thin film transistor M3 is connected to a large load (for example, when connected to the display device, it is connected to the gate line of the display device, and there is a gate line load), and the output signal will be Influential, and the output of the eighth thin film transistor M8 is not connected to such a large load, so the output signals of the two will be different.
- the above reset module may include:
- the second thin film transistor M2 has a gate connected to the reset terminal RESET, a drain connected to the pull-up node PU, and a source connected to the low level VSS;
- the fourth thin film transistor M4 has a gate connected to the reset terminal RESET, a drain connected to the output terminal OUT, and a source connected to the low level VSS.
- the potential holding module may include:
- a fifth thin film transistor M5 the drain and the gate are connected to the second clock signal input terminal CLKB, and the source is connected to the pull-down node PD;
- the sixth thin film transistor M6 has a drain connected to the pull-down node PD, a gate connected to the storage capacitor C1, and a source connected to the low level VSS;
- a ninth thin film transistor M9 the drain and the gate are connected to the first clock signal input terminal CLK, and the source is connected to the pull-down node PD;
- the tenth thin film transistor M10 the drain is connected to the pull-up node PU, the gate is connected to the pull-down node PD, and the source is connected to the low level VSS;
- the first thin film transistor M1 charges the pull-up node PU while charging the storage capacitor C1; and provides ON and trigger for the INPUT terminal of the upper stage by the INPUT_NEXT terminal of the upper stage;
- the second thin film transistor M2 discharges the PU for the pull-up node, and the output terminal (OUT terminal) of the next stage supplies an ON signal to the RESET terminal of the current stage, so that it is turned on, and is directly pulled low by the low level VSS;
- Thin film transistor M3 When the first clock signal Clock1 is at a high level, a high level output signal is provided for the output of the stage (if applied to the display device, it is a TFT gate turn-on signal in the active matrix of the display device) ;
- the fourth thin film transistor M4 discharges OUT of the output of the current stage, and the output terminal of the next stage provides an ON signal for the RESET terminal of the current stage to be turned on, and is directly pulled low by the low level VSS;
- the fifth thin film transistor M5 when the second clock signal Clock2 is at a high level, charges the pull-down node PD, and further turns on the tenth thin film transistor M10 and the eleventh thin film transistor Mil, thereby ensuring that the current stage continues to be pulled up in the non-output stage.
- the node PU and the output terminal OUT are discharged;
- the sixth thin film transistor M6 is controlled by the potential of the pull-up node PU, thereby controlling the potential of the pull-down node PD, ensuring that the tenth thin film transistor M10 and the eleventh thin film transistor Mil are turned off during the charging and output phases; and in the non-charging and output a phase, when the first clock signal Clock1 is at a high level, turning on the tenth thin film transistor M10 and the eleventh thin film transistor Mil, continuously discharging the pull-up node PU and the output terminal OUT;
- the eighth thin film transistor M8 when the pull-up node PU is at a high potential, the first clock signal Clock1 is at a high level (ie, when the current stage is output), and provides a trigger signal for the INPUT of the next stage;
- the ninth thin film transistor M9 cooperates with the first clock signal Clock1 to control the potential of the pull-down node PD, and ensures that the pull-up node PU and the output terminal OUT are continuously discharged when the current stage is in the non-output stage; the tenth thin film transistor M10 and the eleventh The thin film transistors Mil are discharged by the pull-up node PU and the output terminal OUT, respectively.
- an embodiment of the present invention further provides a shift register, which includes a multi-stage cascaded shift register unit, and the shift register unit is the above shift register unit provided by the embodiment of the present invention, wherein:
- the output terminal (OUT terminal) of the nth stage shift register unit is connected to the reset terminal (RESET terminal) of the n-1th shift register unit to provide a feedback signal thereto;
- the INPUT_NEXT terminal of the nth stage shift register unit is connected to the input terminal (INPUT terminal;) of the n+1th shift register unit to provide a trigger signal thereto.
- n is a positive integer greater than or equal to 2.
- the shift register unit replaces the conventional gate driver IC in a repeating array and a sequential connection, and implements a shift register function through signal configuration, and
- the output terminal (OUT terminal) of the shift register unit provides an ON signal to the TFT gate of the display panel to turn it on, enabling top-down progressive panel driving from top to bottom.
- the output end of the eighth thin film transistor M8 of the n-1th stage shift register unit is connected to the input terminal INPUT end of the nth stage shift register unit, and the output end of the n+1th stage shift register unit is connected to the nth stage.
- the RESET terminal of the shift register unit is connected to the input terminal INPUT end of the nth stage shift register unit, and the output end of the n+1th stage shift register unit is connected to the nth stage.
- the n-1th stage shift register unit When the n-1th stage shift register unit outputs, that is, when the INPUT signal is high in the nth stage shift register unit: the first thin film transistor M1 is turned on, charging the pull-up node PU, when the first clock signal Clockl is When the level is high, the third thin film transistor M3 is turned on, the output terminal OUT outputs the pulse of the first clock signal Clock1, and the bootstrap action of the storage capacitor C1 further increases the potential of the pull-up node PU; then the reset terminal RESET is high.
- an embodiment of the present invention further provides a display device, which includes multiple embodiments of the present invention.
- the shift register includes multiple embodiments of the present invention.
- the embodiment of the invention further provides a driving method for the above shift register, which comprises:
- the eighth thin film transistor M8 of the n-1th stage shift register unit inputs a trigger signal to the input terminal of the nth stage shift register unit; the n+1th stage shift register unit sets the n+1th stage shift register unit The output signal is input as a reset signal to the reset module of the nth stage shift register unit;
- the first thin film transistor M1 when the trigger signal received by the input end of the nth stage shift register unit is high level, the first thin film transistor M1 is turned on to charge the pull-up node PU;
- the third thin film transistor M3 When the first clock signal is at a high level, the third thin film transistor M3 is turned on, the output terminal outputs a pulse of the first clock signal, and the output signal of the output terminal is at a high level; and the bootstrap function of the storage capacitor C1 pulls up the node PU Further pull up;
- the reset signal is high, and the discharge of the PU and the output terminal OUTPUT of the current stage is started, so that the output of the stage is a low level output signal; thereafter, according to the first clock signal Clock1 and the second clock
- the signal Clock2 alternately controls the stage pull-down node PD to be at a high level before the next input signal arrives, so that the stage pull-up node PU and the output terminal OUT continue to discharge before the next input signal arrives to be in a low state.
- the above driving method causes the trigger signal of the nth stage shift register unit to be of the n-1th stage
- the first clock signal transmitted from the NEXT terminal can avoid the delay caused by the OUT signal of the n-1th stage shift register unit providing the trigger signal to the nth stage shift register unit, which solves the delay due to the superposition of delay.
- the high level is maintained under the alternating control, so that the pull-up node PU (directly connected to the gate of the third thin film transistor M3) and the output end are continuously discharged, thereby solving the influence of the third thin film transistor M3 being frequently turned on.
- the problem of life is maintained under the alternating control, so that the pull-up node PU (directly connected to the gate of the third thin film transistor M3) and the output end are continuously discharged, thereby solving the influence of the third thin film transistor M3 being frequently turned on
Landscapes
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/995,612 US20140079173A1 (en) | 2012-05-21 | 2012-12-20 | Shifting register unit, shifting register, display apparatus and driving method thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201210159471.8A CN102708926B (zh) | 2012-05-21 | 2012-05-21 | 一种移位寄存器单元、移位寄存器、显示装置和驱动方法 |
CN201210159471.8 | 2012-05-21 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2013174134A1 true WO2013174134A1 (zh) | 2013-11-28 |
Family
ID=46901615
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2012/086985 WO2013174134A1 (zh) | 2012-05-21 | 2012-12-20 | 移位寄存器单元、移位寄存器、显示装置和驱动方法 |
Country Status (3)
Country | Link |
---|---|
US (1) | US20140079173A1 (zh) |
CN (1) | CN102708926B (zh) |
WO (1) | WO2013174134A1 (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3086312A4 (en) * | 2013-12-20 | 2017-07-26 | Boe Technology Group Co. Ltd. | Shift register unit, gate drive circuit and display device |
Families Citing this family (46)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102629459A (zh) * | 2011-10-26 | 2012-08-08 | 北京京东方光电科技有限公司 | 栅线驱动方法、移位寄存器及栅线驱动装置 |
CN102708926B (zh) * | 2012-05-21 | 2015-09-16 | 京东方科技集团股份有限公司 | 一种移位寄存器单元、移位寄存器、显示装置和驱动方法 |
TWI494673B (zh) * | 2012-09-21 | 2015-08-01 | Innocom Tech Shenzhen Co Ltd | 顯示裝置 |
CN102915714B (zh) * | 2012-10-11 | 2015-05-27 | 京东方科技集团股份有限公司 | 一种移位寄存器、液晶显示栅极驱动装置和液晶显示装置 |
CN102956186A (zh) * | 2012-11-02 | 2013-03-06 | 京东方科技集团股份有限公司 | 一种移位寄存器、栅极驱动电路与液晶显示器 |
CN103151011B (zh) * | 2013-02-28 | 2016-04-27 | 北京京东方光电科技有限公司 | 一种移位寄存器单元及栅极驱动电路 |
CN103400558B (zh) * | 2013-07-31 | 2015-09-09 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、栅极驱动电路及显示装置 |
CN103456259B (zh) | 2013-09-12 | 2016-03-30 | 京东方科技集团股份有限公司 | 一种栅极驱动电路及栅线驱动方法、显示装置 |
CN103489391B (zh) * | 2013-09-29 | 2015-12-30 | 京东方科技集团股份有限公司 | 一种栅极驱动电路及栅线驱动方法、显示装置 |
US9519372B2 (en) | 2013-09-29 | 2016-12-13 | Boe Technology Group Co., Ltd. | Gate driving circuit for time division driving, method thereof and display apparatus having the same |
CN103680388B (zh) * | 2013-12-26 | 2015-11-11 | 深圳市华星光电技术有限公司 | 用于平板显示的可修复的goa电路及显示装置 |
CN103700356A (zh) | 2013-12-27 | 2014-04-02 | 合肥京东方光电科技有限公司 | 移位寄存器单元及其驱动方法、移位寄存器、显示装置 |
CN103971628B (zh) * | 2014-04-21 | 2016-03-30 | 京东方科技集团股份有限公司 | 移位寄存器单元、栅极驱动电路和显示装置 |
WO2015182998A1 (ko) * | 2014-05-28 | 2015-12-03 | 네오뷰코오롱 주식회사 | 시프트 회로, 시프트 레지스터 및 표시장치 |
CN104252853A (zh) * | 2014-09-04 | 2014-12-31 | 京东方科技集团股份有限公司 | 移位寄存器单元及驱动方法、栅极驱动电路及显示器件 |
CN104299590B (zh) * | 2014-10-30 | 2016-08-24 | 京东方科技集团股份有限公司 | 一种移位寄存器、其驱动方法、栅极驱动电路及显示装置 |
CN104361869A (zh) * | 2014-10-31 | 2015-02-18 | 京东方科技集团股份有限公司 | 移位寄存器单元电路、移位寄存器、驱动方法及显示装置 |
CN104464605B (zh) * | 2014-12-30 | 2017-12-08 | 上海中航光电子有限公司 | 一种移位寄存器及其驱动方法、栅极驱动电路及显示屏 |
CN104575429A (zh) * | 2015-01-30 | 2015-04-29 | 合肥京东方光电科技有限公司 | 移位寄存器单元及驱动方法、栅极驱动电路和显示装置 |
CN104766580B (zh) * | 2015-04-23 | 2017-08-01 | 合肥京东方光电科技有限公司 | 移位寄存器单元及驱动方法、栅极驱动电路和显示装置 |
CN104821159B (zh) * | 2015-05-07 | 2017-04-12 | 京东方科技集团股份有限公司 | 一种栅极驱动电路、显示面板及触控显示装置 |
CN104810003A (zh) * | 2015-05-21 | 2015-07-29 | 合肥京东方光电科技有限公司 | 移位寄存器及其驱动方法、栅极驱动电路、显示装置 |
CN104900189B (zh) * | 2015-06-19 | 2017-08-01 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、移位寄存器和显示装置 |
CN104934011B (zh) * | 2015-07-20 | 2018-03-23 | 合肥京东方光电科技有限公司 | 移位寄存器单元、栅极驱动电路和显示装置 |
CN104992663B (zh) * | 2015-08-05 | 2017-09-22 | 京东方科技集团股份有限公司 | 一种移位寄存器单元及栅极驱动电路、显示面板 |
CN105047127B (zh) * | 2015-09-21 | 2017-12-22 | 京东方科技集团股份有限公司 | 移位寄存器单元及驱动方法、行扫描驱动电路、显示装置 |
CN105185349B (zh) * | 2015-11-04 | 2018-09-11 | 京东方科技集团股份有限公司 | 一种移位寄存器、栅极集成驱动电路及显示装置 |
CN105679238B (zh) * | 2016-01-05 | 2018-06-29 | 京东方科技集团股份有限公司 | 移位寄存器电路及其驱动方法、阵列基板、显示装置 |
CN105654991B (zh) * | 2016-01-19 | 2019-08-02 | 京东方科技集团股份有限公司 | 移位寄存器及其驱动方法、goa电路以及显示装置 |
CN106023914A (zh) * | 2016-05-16 | 2016-10-12 | 京东方科技集团股份有限公司 | 移位寄存器及其操作方法 |
CN105895047B (zh) * | 2016-06-24 | 2018-10-19 | 京东方科技集团股份有限公司 | 移位寄存器单元、栅极驱动装置、显示装置、控制方法 |
CN106023946B (zh) * | 2016-08-04 | 2019-01-04 | 京东方科技集团股份有限公司 | 移位寄存器及其驱动方法、栅极驱动装置以及显示装置 |
CN106486047B (zh) * | 2017-01-03 | 2019-12-10 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、栅极驱动电路和显示装置 |
CN106531052A (zh) * | 2017-01-03 | 2017-03-22 | 京东方科技集团股份有限公司 | 一种移位寄存器、栅极驱动电路及显示装置 |
CN106486082B (zh) | 2017-01-03 | 2020-03-31 | 京东方科技集团股份有限公司 | 移位寄存器及其驱动方法、栅极驱动装置 |
WO2018188020A1 (en) * | 2017-04-13 | 2018-10-18 | Boe Technology Group Co., Ltd. | Shift register circuit and driving method thereof, gate driver on array circuit, and touch sensing display panel |
CN107146584B (zh) * | 2017-05-05 | 2019-10-11 | 惠科股份有限公司 | 移位暂存电路及其波形产生方法与其应用的显示面板 |
CN106910452B (zh) * | 2017-05-05 | 2019-02-15 | 京东方科技集团股份有限公司 | 移位寄存器单元、其驱动方法、栅极驱动电路及显示装置 |
CN106991984B (zh) * | 2017-05-12 | 2018-05-18 | 惠科股份有限公司 | 移位元暂存电路及其应用的显示面板 |
CN107123403B (zh) * | 2017-05-27 | 2018-08-28 | 惠科股份有限公司 | 移位暂存电路及其应用的显示面板 |
CN107492361B (zh) * | 2017-09-26 | 2022-01-11 | 惠科股份有限公司 | 移位暂存电路及其应用的显示面板 |
KR102555779B1 (ko) * | 2018-02-26 | 2023-07-17 | 삼성디스플레이 주식회사 | 게이트 구동 장치 및 이를 포함하는 표시 장치 |
CN108346405B (zh) * | 2018-03-30 | 2020-08-11 | 厦门天马微电子有限公司 | 移位寄存器单元、栅极驱动电路、显示面板及显示装置 |
US11361703B2 (en) * | 2019-03-28 | 2022-06-14 | Ordos Yuansheng Optoelectronics Co., Ltd. | Gate driving unit including four clock signals, gate driving method, gate driving circuit, display panel and display device |
CN111312175B (zh) * | 2020-04-22 | 2020-12-25 | 南京中电熊猫液晶显示科技有限公司 | 触发驱动电路及有机发光显示装置 |
CN111754915B (zh) * | 2020-06-29 | 2022-10-11 | 昆山国显光电有限公司 | 移位寄存器、发光控制电路和显示面板 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101556831A (zh) * | 2008-04-10 | 2009-10-14 | 北京京东方光电科技有限公司 | 移位寄存器 |
CN101847445A (zh) * | 2009-03-27 | 2010-09-29 | 北京京东方光电科技有限公司 | 移位寄存器及其栅线驱动装置 |
CN102034553A (zh) * | 2009-09-25 | 2011-04-27 | 北京京东方光电科技有限公司 | 移位寄存器及其栅线驱动装置 |
CN102708926A (zh) * | 2012-05-21 | 2012-10-03 | 京东方科技集团股份有限公司 | 一种移位寄存器单元、移位寄存器、显示装置和驱动方法 |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100752602B1 (ko) * | 2001-02-13 | 2007-08-29 | 삼성전자주식회사 | 쉬프트 레지스터와, 이를 이용한 액정 표시 장치 |
US7098886B2 (en) * | 2001-06-04 | 2006-08-29 | Samsung Electronics Co., Ltd. | Flat panel display |
US7369111B2 (en) * | 2003-04-29 | 2008-05-06 | Samsung Electronics Co., Ltd. | Gate driving circuit and display apparatus having the same |
US6970530B1 (en) * | 2004-08-24 | 2005-11-29 | Wintek Corporation | High-reliability shift register circuit |
KR20060090076A (ko) * | 2005-02-07 | 2006-08-10 | 삼성전자주식회사 | 표시 장치와 이의 구동 방법 |
TWI316219B (en) * | 2005-08-11 | 2009-10-21 | Au Optronics Corp | A three-level driving shift register |
JP5079350B2 (ja) * | 2006-04-25 | 2012-11-21 | 三菱電機株式会社 | シフトレジスタ回路 |
JP4990034B2 (ja) * | 2006-10-03 | 2012-08-01 | 三菱電機株式会社 | シフトレジスタ回路およびそれを備える画像表示装置 |
JP5079301B2 (ja) * | 2006-10-26 | 2012-11-21 | 三菱電機株式会社 | シフトレジスタ回路およびそれを備える画像表示装置 |
JP4912186B2 (ja) * | 2007-03-05 | 2012-04-11 | 三菱電機株式会社 | シフトレジスタ回路およびそれを備える画像表示装置 |
CN101261376B (zh) * | 2007-03-09 | 2012-01-04 | 中华映管股份有限公司 | 显示面板、显示装置与其驱动方法 |
TWI385624B (zh) * | 2007-04-11 | 2013-02-11 | Wintek Corp | 移位暫存器及其位準控制器 |
KR101482635B1 (ko) * | 2008-08-01 | 2015-01-21 | 삼성디스플레이 주식회사 | 게이트 구동 회로, 이를 갖는 표시 장치 및 표시 장치의제조 방법 |
KR101520807B1 (ko) * | 2009-01-05 | 2015-05-18 | 삼성디스플레이 주식회사 | 게이트 구동회로 및 이를 갖는 표시장치 |
TWI407443B (zh) * | 2009-03-05 | 2013-09-01 | Au Optronics Corp | 移位暫存器 |
TWI410944B (zh) * | 2009-06-10 | 2013-10-01 | Au Optronics Corp | 顯示裝置之移位暫存器 |
CN102012591B (zh) * | 2009-09-04 | 2012-05-30 | 北京京东方光电科技有限公司 | 移位寄存器单元及液晶显示器栅极驱动装置 |
CN102682689B (zh) * | 2012-04-13 | 2014-11-26 | 京东方科技集团股份有限公司 | 一种移位寄存器、栅极驱动电路及显示装置 |
-
2012
- 2012-05-21 CN CN201210159471.8A patent/CN102708926B/zh active Active
- 2012-12-20 WO PCT/CN2012/086985 patent/WO2013174134A1/zh active Application Filing
- 2012-12-20 US US13/995,612 patent/US20140079173A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101556831A (zh) * | 2008-04-10 | 2009-10-14 | 北京京东方光电科技有限公司 | 移位寄存器 |
CN101847445A (zh) * | 2009-03-27 | 2010-09-29 | 北京京东方光电科技有限公司 | 移位寄存器及其栅线驱动装置 |
CN102034553A (zh) * | 2009-09-25 | 2011-04-27 | 北京京东方光电科技有限公司 | 移位寄存器及其栅线驱动装置 |
CN102708926A (zh) * | 2012-05-21 | 2012-10-03 | 京东方科技集团股份有限公司 | 一种移位寄存器单元、移位寄存器、显示装置和驱动方法 |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3086312A4 (en) * | 2013-12-20 | 2017-07-26 | Boe Technology Group Co. Ltd. | Shift register unit, gate drive circuit and display device |
US9865211B2 (en) | 2013-12-20 | 2018-01-09 | Boe Technology Group Co., Ltd. | Shift register unit, gate driving circuit and display device |
Also Published As
Publication number | Publication date |
---|---|
CN102708926A (zh) | 2012-10-03 |
CN102708926B (zh) | 2015-09-16 |
US20140079173A1 (en) | 2014-03-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2013174134A1 (zh) | 移位寄存器单元、移位寄存器、显示装置和驱动方法 | |
US10283039B2 (en) | Shift register unit and driving method, gate drive circuit, and display apparatus | |
TWI520493B (zh) | 移位暫存電路以及削角波形產生方法 | |
WO2015109769A1 (zh) | 移位寄存器单元、栅极驱动电路及其驱动方法、显示装置 | |
US10446104B2 (en) | Shift register unit, gate line driving device, and driving method | |
JP6423956B2 (ja) | Igzo製造工程に基づくゲート電極駆動回路 | |
JP6423957B2 (ja) | Igzo製造工程に基づくゲート電極駆動回路 | |
EP3306602B1 (en) | Shift register, gate electrode drive circuit and display device | |
US7738623B2 (en) | Shift register circuit and image display apparatus containing the same | |
JP5419762B2 (ja) | シフトレジスタ回路 | |
EP3214616B1 (en) | Goa unit and drive method, goa circuit, and display device | |
EP2743931B1 (en) | Shift register, gate driver and display device | |
WO2016141652A1 (zh) | 移位寄存器单元、移位寄存器、显示面板及显示装置 | |
WO2014131250A1 (zh) | 移位寄存器单元、栅极驱动装置及显示装置 | |
US20160189649A1 (en) | Bidirectional scanning goa circuit | |
WO2017219824A1 (zh) | 移位寄存器单元、驱动方法、栅极驱动电路和显示装置 | |
US7760846B2 (en) | Shift register and liquid crystal display (LCD) | |
WO2014172980A1 (zh) | 移位寄存单元及显示装置 | |
GB2550713A (en) | Forward and reverse scanning-type gate driving circuit | |
WO2014015580A1 (zh) | 栅极驱动电路、方法及液晶显示器 | |
WO2014161229A1 (zh) | 移位寄存器单元、移位寄存器和显示装置 | |
WO2015096372A1 (zh) | 移位寄存器单元及其驱动方法、移位寄存器、显示装置 | |
WO2016161727A1 (zh) | 移位寄存器单元及其驱动方法、阵列基板栅极驱动装置、以及显示面板 | |
WO2013131425A1 (zh) | 移位寄存器、栅极驱动器及显示装置 | |
JP2012099212A (ja) | シフト・レジスタユニット、ゲート駆動装置及び液晶ディスプレー |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 13995612 Country of ref document: US |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12877226 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
32PN | Ep: public notification in the ep bulletin as address of the adressee cannot be established |
Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC (EPO FORM 1205A SENT ON 20.04.2015) |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 12877226 Country of ref document: EP Kind code of ref document: A1 |