WO2013174134A1 - 移位寄存器单元、移位寄存器、显示装置和驱动方法 - Google Patents

移位寄存器单元、移位寄存器、显示装置和驱动方法 Download PDF

Info

Publication number
WO2013174134A1
WO2013174134A1 PCT/CN2012/086985 CN2012086985W WO2013174134A1 WO 2013174134 A1 WO2013174134 A1 WO 2013174134A1 CN 2012086985 W CN2012086985 W CN 2012086985W WO 2013174134 A1 WO2013174134 A1 WO 2013174134A1
Authority
WO
WIPO (PCT)
Prior art keywords
shift register
thin film
film transistor
pull
node
Prior art date
Application number
PCT/CN2012/086985
Other languages
English (en)
French (fr)
Inventor
闫岩
曹昆
Original Assignee
京东方科技集团股份有限公司
北京京东方显示技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 京东方科技集团股份有限公司, 北京京东方显示技术有限公司 filed Critical 京东方科技集团股份有限公司
Priority to US13/995,612 priority Critical patent/US20140079173A1/en
Publication of WO2013174134A1 publication Critical patent/WO2013174134A1/zh

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C19/00Digital stores in which the information is moved stepwise, e.g. shift registers
    • G11C19/28Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements

Definitions

  • Shift register unit shift register, display device, and driving method
  • the present invention relates to the field of display driving technologies, and in particular, to a shift register unit, a shift register, a display device, and a driving method. Background technique
  • Amorphous silicon thin film transistor integrated gate drive (GOA) technology has been gradually applied in the field of TFT-LCD manufacturing, but in the process of continuous triggering of the existing GOA drive circuit, the trigger signal of the n+1th stage is usually The output signal of the nth stage is provided, so that the delay of the nth stage is accumulated to the n+1th stage, and the thin film transistor which causes the output function of the GOA driving circuit cannot be normally turned on, and thus the TFT with higher resolution is further In the vertical direction of the LCD panel and in the Dual Gate product, the lower display line may not work properly.
  • the thin film transistor that realizes the main output function is large in size, and often turns on, which causes the threshold voltage of the thin film transistor to drift, thereby affecting its service life. Summary of the invention
  • Embodiments of the present invention provide a shift register unit, a shift register, a display device, and a driving method, which can solve the problem that the display panel of the display panel cannot be normally operated due to the superposition of the delay of the existing shift register unit.
  • the third thin film transistor M3 is often turned on to affect the problem of its service life.
  • Embodiments of the present invention provide a shift register unit, including:
  • a storage capacitor one end is connected to the pull-up node, and the other end is connected to the output end;
  • a first thin film transistor configured to charge the pull-up node and the storage capacitor when the input signal is at a high level
  • a reset module configured to discharge the pull-up node and the storage capacitor according to a control of a reset signal
  • a third thin film transistor configured to send an output signal to the output end when the first clock signal is at a high level
  • An eighth thin film transistor configured to send a trigger signal when the third thin film transistor sends an output signal to the output end;
  • a potential holding module configured to alternately control the pull-down node to be at a high level before the next input signal arrives according to the first clock signal and the second clock signal to continuously discharge the pull-up node and the output end.
  • the reset module comprises:
  • a second thin film transistor having a gate connected to the reset terminal, a drain connected to the pull-up node, and a source connected to a low level;
  • the fourth thin film transistor has a gate connected to the reset terminal, a drain connected to the output terminal, and a source connected to the low level.
  • the potential holding module comprises:
  • the drain and the gate are connected to the second clock signal input end, and the source is connected to the pull-down node;
  • a sixth thin film transistor having a drain connected to the pull-down node, a gate connected to one end of the storage capacitor, and a source connected to a low level;
  • a ninth thin film transistor having a drain and a gate connected to the first clock signal input terminal and a source connected to the pull-down node;
  • a tenth thin film transistor having a drain connected to the pull-up node, a gate connected to the pull-down node, and a source connected to a low level;
  • the eleventh thin film transistor has a drain connected to the output terminal, a gate connected to the pull-down node, and a source connected to the low level.
  • the W/L value of the third thin film transistor is larger than the W/L value of the eighth thin film transistor.
  • the embodiment of the invention further provides a shift register comprising the above-mentioned shift register unit cascaded in multiple stages, wherein:
  • the output terminal of the nth stage shift register unit is connected to the reset terminal of the n-1th stage shift register unit;
  • the INPUT_NEXT terminal of the nth stage shift register unit is connected to the input of the n+1th stage shift register unit.
  • the embodiment of the invention further provides a display device comprising the above shift register.
  • the embodiment of the invention further provides a driving method for driving the shift register, comprising: when the input end of the shift register unit of the current stage receives the high level signal, the first thin film transistor is turned on Start, charging the pull-up node;
  • the third thin film transistor When the first clock signal is at a high level, the third thin film transistor is turned on, and the output signal of the output terminal is at a high level;
  • the reset signal is high, and the discharge of the PU and the output terminals of the current stage is started, so that the output of the stage is low.
  • the first clock signal and the second clock signal are alternately controlled such that the output of the stage continues to be low before the next input signal arrives.
  • the shift register unit, the shift register, the display device and the driving method provided by the embodiment of the invention enable the trigger signal of the n+1th stage shift register unit to be transmitted by the first clock signal of the nth stage of the INPUT_NEXT terminal Providing that the delay caused by the output signal (OUT signal) of the nth stage shift register unit for the n+1th stage shift register unit can be avoided, and the display panel is lowered due to the superposition of the delay The technical problem of the display line not working properly; in addition, when the nth stage shift register unit outputs the OUT signal, before the next input signal (INPUT signal) arrives, the pulldown node PD alternates between the first clock signal and the second clock signal.
  • the control is kept high, so that the pull-up node PU (directly connected to the gate of the third thin film transistor M3) and the output terminal are continuously discharged, thereby solving the problem that the third thin film transistor M3 is often turned on to affect its service life.
  • the problem DRAWINGS
  • FIG. 1 is a schematic structural diagram of a shift register unit according to an embodiment of the present invention.
  • FIG. 2 is a schematic structural diagram of a shift register according to an embodiment of the present invention.
  • Figure 3 is a timing diagram of the shift register unit of Figure 2;
  • Fig. 4 is a view showing the operation of the display device to which the shift register unit of Fig. 2 is applied. detailed description
  • an embodiment of the present invention provides a shift register unit, including:
  • the first thin film transistor M1 is configured to charge the pull-up node PU and the storage capacitor C1 when the input signal INPUT is at a high level; wherein, the input signal INPUT of the current level is from the upper level
  • INPUT_NEXT input preferably, when the eighth thin film transistor M8 is turned on, the first clock
  • the signal Clock1 is output to the INPUT_NEXT terminal through the eighth thin film transistor M8;
  • a reset module for discharging the pull-up node PU and the storage capacitor C1 according to the control of the reset signal; and a third thin film transistor M3 for outputting to the output when the first clock signal Clock1 is at a high level
  • the eighth thin film transistor M8 is configured to send a trigger signal when the third thin film transistor M3 sends an output signal to the output terminal OUT;
  • the potential holding module is configured to alternately control the pull-down node PD to be at a high level before the next input signal arrives according to the first clock signal Clock1 and the second clock signal Clock2 to continuously discharge the pull-up node PU and the output terminal OUT.
  • the shift register unit provided by the embodiment of the invention provides that the trigger signal of the n+1th stage shift register unit is provided by the first clock signal transmitted by the INPUT_NEXT terminal of the nth stage, and can be prevented from being shifted by the nth stage.
  • the OUT signal of the register unit is a delay caused by the trigger signal provided by the n+1th shift register unit, which solves the technical problem that the lower display line on the display panel cannot work normally due to the superposition of the delay;
  • the pull-down node PD remains high under the alternate control of the first clock signal and the second clock signal, thereby ensuring the pull-up node PU. (Directly connecting the gate of the third thin film transistor M3) and the output terminal are continuously discharged, thereby solving the problem that the third thin film transistor M3 is often turned on to affect its service life.
  • the output terminal of the third thin film transistor M3 is connected to a large load (for example, when connected to the display device, it is connected to the gate line of the display device, and there is a gate line load), and the output signal will be Influential, and the output of the eighth thin film transistor M8 is not connected to such a large load, so the output signals of the two will be different.
  • the above reset module may include:
  • the second thin film transistor M2 has a gate connected to the reset terminal RESET, a drain connected to the pull-up node PU, and a source connected to the low level VSS;
  • the fourth thin film transistor M4 has a gate connected to the reset terminal RESET, a drain connected to the output terminal OUT, and a source connected to the low level VSS.
  • the potential holding module may include:
  • a fifth thin film transistor M5 the drain and the gate are connected to the second clock signal input terminal CLKB, and the source is connected to the pull-down node PD;
  • the sixth thin film transistor M6 has a drain connected to the pull-down node PD, a gate connected to the storage capacitor C1, and a source connected to the low level VSS;
  • a ninth thin film transistor M9 the drain and the gate are connected to the first clock signal input terminal CLK, and the source is connected to the pull-down node PD;
  • the tenth thin film transistor M10 the drain is connected to the pull-up node PU, the gate is connected to the pull-down node PD, and the source is connected to the low level VSS;
  • the first thin film transistor M1 charges the pull-up node PU while charging the storage capacitor C1; and provides ON and trigger for the INPUT terminal of the upper stage by the INPUT_NEXT terminal of the upper stage;
  • the second thin film transistor M2 discharges the PU for the pull-up node, and the output terminal (OUT terminal) of the next stage supplies an ON signal to the RESET terminal of the current stage, so that it is turned on, and is directly pulled low by the low level VSS;
  • Thin film transistor M3 When the first clock signal Clock1 is at a high level, a high level output signal is provided for the output of the stage (if applied to the display device, it is a TFT gate turn-on signal in the active matrix of the display device) ;
  • the fourth thin film transistor M4 discharges OUT of the output of the current stage, and the output terminal of the next stage provides an ON signal for the RESET terminal of the current stage to be turned on, and is directly pulled low by the low level VSS;
  • the fifth thin film transistor M5 when the second clock signal Clock2 is at a high level, charges the pull-down node PD, and further turns on the tenth thin film transistor M10 and the eleventh thin film transistor Mil, thereby ensuring that the current stage continues to be pulled up in the non-output stage.
  • the node PU and the output terminal OUT are discharged;
  • the sixth thin film transistor M6 is controlled by the potential of the pull-up node PU, thereby controlling the potential of the pull-down node PD, ensuring that the tenth thin film transistor M10 and the eleventh thin film transistor Mil are turned off during the charging and output phases; and in the non-charging and output a phase, when the first clock signal Clock1 is at a high level, turning on the tenth thin film transistor M10 and the eleventh thin film transistor Mil, continuously discharging the pull-up node PU and the output terminal OUT;
  • the eighth thin film transistor M8 when the pull-up node PU is at a high potential, the first clock signal Clock1 is at a high level (ie, when the current stage is output), and provides a trigger signal for the INPUT of the next stage;
  • the ninth thin film transistor M9 cooperates with the first clock signal Clock1 to control the potential of the pull-down node PD, and ensures that the pull-up node PU and the output terminal OUT are continuously discharged when the current stage is in the non-output stage; the tenth thin film transistor M10 and the eleventh The thin film transistors Mil are discharged by the pull-up node PU and the output terminal OUT, respectively.
  • an embodiment of the present invention further provides a shift register, which includes a multi-stage cascaded shift register unit, and the shift register unit is the above shift register unit provided by the embodiment of the present invention, wherein:
  • the output terminal (OUT terminal) of the nth stage shift register unit is connected to the reset terminal (RESET terminal) of the n-1th shift register unit to provide a feedback signal thereto;
  • the INPUT_NEXT terminal of the nth stage shift register unit is connected to the input terminal (INPUT terminal;) of the n+1th shift register unit to provide a trigger signal thereto.
  • n is a positive integer greater than or equal to 2.
  • the shift register unit replaces the conventional gate driver IC in a repeating array and a sequential connection, and implements a shift register function through signal configuration, and
  • the output terminal (OUT terminal) of the shift register unit provides an ON signal to the TFT gate of the display panel to turn it on, enabling top-down progressive panel driving from top to bottom.
  • the output end of the eighth thin film transistor M8 of the n-1th stage shift register unit is connected to the input terminal INPUT end of the nth stage shift register unit, and the output end of the n+1th stage shift register unit is connected to the nth stage.
  • the RESET terminal of the shift register unit is connected to the input terminal INPUT end of the nth stage shift register unit, and the output end of the n+1th stage shift register unit is connected to the nth stage.
  • the n-1th stage shift register unit When the n-1th stage shift register unit outputs, that is, when the INPUT signal is high in the nth stage shift register unit: the first thin film transistor M1 is turned on, charging the pull-up node PU, when the first clock signal Clockl is When the level is high, the third thin film transistor M3 is turned on, the output terminal OUT outputs the pulse of the first clock signal Clock1, and the bootstrap action of the storage capacitor C1 further increases the potential of the pull-up node PU; then the reset terminal RESET is high.
  • an embodiment of the present invention further provides a display device, which includes multiple embodiments of the present invention.
  • the shift register includes multiple embodiments of the present invention.
  • the embodiment of the invention further provides a driving method for the above shift register, which comprises:
  • the eighth thin film transistor M8 of the n-1th stage shift register unit inputs a trigger signal to the input terminal of the nth stage shift register unit; the n+1th stage shift register unit sets the n+1th stage shift register unit The output signal is input as a reset signal to the reset module of the nth stage shift register unit;
  • the first thin film transistor M1 when the trigger signal received by the input end of the nth stage shift register unit is high level, the first thin film transistor M1 is turned on to charge the pull-up node PU;
  • the third thin film transistor M3 When the first clock signal is at a high level, the third thin film transistor M3 is turned on, the output terminal outputs a pulse of the first clock signal, and the output signal of the output terminal is at a high level; and the bootstrap function of the storage capacitor C1 pulls up the node PU Further pull up;
  • the reset signal is high, and the discharge of the PU and the output terminal OUTPUT of the current stage is started, so that the output of the stage is a low level output signal; thereafter, according to the first clock signal Clock1 and the second clock
  • the signal Clock2 alternately controls the stage pull-down node PD to be at a high level before the next input signal arrives, so that the stage pull-up node PU and the output terminal OUT continue to discharge before the next input signal arrives to be in a low state.
  • the above driving method causes the trigger signal of the nth stage shift register unit to be of the n-1th stage
  • the first clock signal transmitted from the NEXT terminal can avoid the delay caused by the OUT signal of the n-1th stage shift register unit providing the trigger signal to the nth stage shift register unit, which solves the delay due to the superposition of delay.
  • the high level is maintained under the alternating control, so that the pull-up node PU (directly connected to the gate of the third thin film transistor M3) and the output end are continuously discharged, thereby solving the influence of the third thin film transistor M3 being frequently turned on.
  • the problem of life is maintained under the alternating control, so that the pull-up node PU (directly connected to the gate of the third thin film transistor M3) and the output end are continuously discharged, thereby solving the influence of the third thin film transistor M3 being frequently turned on

Abstract

本发明提供移位寄存器单元、移位寄存器、显示装置和驱动方法,可以解决现有移位寄存器单元存在延迟的叠加造成显示面板下面的显示行无法正常工作和第三薄膜晶体管M3经常开启而影响其使用寿命的问题。该技术方案使第n+1级的触发信号由第n级的INPUT_NEXT端传输来的第一时钟信号提供,能够避免由第n级的OUT信号为第n+1级提供触发信号带来延迟,解决了由于延迟的叠加造成显示面板靠下面的显示行无法正常工作的问题;且当第n级输出OUT之后、下一个INPUT到来之前,下拉节点PD在两个时钟信号的交替控制下一直保持高电平,这样就能保证上拉节点PU和输出端持续放电,解决了M3由于经常开启而影响其使用寿命的问题。

Description

移位寄存器单元、 移位寄存器、 显示装置和驱动方法 技术领域
本发明涉及显示驱动技术领域, 特别涉及一种移位寄存器单元、移位寄存 器、 显示装置和驱动方法。 背景技术
非晶硅薄膜晶体管集成栅极驱动(GOA )技术已经逐渐在 TFT-LCD制造 领域得到应用, 但现有的 GOA驱动电路连续触发进行工作的过程中, 第 n+1 级的触发信号通常是由第 n级的输出信号提供的, 这样第 n级的延迟(Delay ) 会累加到第 n+1级, 导致 GOA驱动电路实现输出功能的薄膜晶体管不能正常 开启, 进而在分辨率较高的 TFT-LCD面板中和双栅 ( Dual Gate ) 的产品中的 垂直方向上会发生靠下的显示行无法正常工作的现象。 另外, 实现主要输出功 能的薄膜晶体管由于尺寸较大, 经常开启会造成薄膜晶体管的阔值电压漂移, 进而影响其使用寿命。 发明内容
本发明实施例提供了一种移位寄存器单元、移位寄存器、显示装置和驱动 方法,可以解决现有移位寄存器单元存在的延迟的叠加造成显示面板靠下面的 显示行无法正常工作的问题和第三薄膜晶体管 M3经常开启而影响其使用寿 命的问题。
本发明实施例提供了一种移位寄存器单元, 包括:
存储电容, 一端与上拉节点连接, 另一端与输出端连接;
第一薄膜晶体管, 用于在输入信号为高电平时, 为上拉节点和所述存储电 容充电;
复位模块, 用于根据复位信号的控制为所述上拉节点和所述存储电容放 电;
第三薄膜晶体管, 用于在第一时钟信号为高电平时, 向输出端发送输出信 号;
第八薄膜晶体管,用于在所述第三薄膜晶体管向所述输出端发送输出信号 时, 发送触发信号; 电位保持模块, 用于根据所述第一时钟信号和第二时钟信号, 交替控制下 拉节点在下一个输入信号到来之前处于高电位以使所述上拉节点和所述输出 端持续放电。
根据本发明的一个实施例, 所述复位模块包括:
复位端子;
第二薄膜晶体管, 栅极与所述复位端子连接、 漏极与所述上拉节点连接、 源极与低电平连接;
第四薄膜晶体管, 栅极与所述复位端子连接、 漏极与所述输出端连接、 源 极与低电平连接。
根据本发明的一个实施例, 所述电位保持模块包括:
第五薄膜晶体管, 漏极和栅极与第二时钟信号输入端连接、 源极与下拉节 点连接;
第六薄膜晶体管, 漏极与所述下拉节点连接、栅极与所述存储电容的一端 连接、 源极与低电平连接;
第九薄膜晶体管, 漏极和栅极与第一时钟信号输入端连接、 源极与所述下 拉节点连接;
第十薄膜晶体管, 漏极与所述上拉节点连接、 栅极与所述下拉节点连接、 源极与低电平连接;
第十一薄膜晶体管, 漏极与所述输出端连接、 栅极与所述下拉节点连接、 源极与低电平连接。
根据本发明的一个实施例, 第三薄膜晶体管的 W/L值大于第八薄膜晶体 管的 W/L值。
本发明实施例还提供了一种移位寄存器,包括多级级联的上述的移位寄存 器单元, 其中:
第 n级移位寄存器单元的输出端连接第 n-1级移位寄存器单元的复位端 子;
第 n级移位寄存器单元的 INPUT— NEXT端连接第 n+1级移位寄存器单元 的输入端。
本发明实施例还提供了一种显示装置, 包括上述的移位寄存器。
本发明实施例还提供了一种驱动上述移位寄存器的驱动方法, 包括: 当本级移位寄存器单元的输入端接收到高电平信号时,第一薄膜晶体管开 启, 对上拉节点充电;
当第一时钟信号为高电平时, 第三薄膜晶体管开启,输出端的输出信号为 高电平;
下一个时钟信号周期内, 复位信号为高电位, 开始对本级上拉节点 PU和 输出端放电, 使本级输出端为低电平。
之后,第一时钟信号和第二时钟信号交替控制使得在下一个输入信号到来 之前本级输出端持续处于低电平。
本发明实施例提供的移位寄存器单元、移位寄存器、显示装置和驱动方法, 使第 n+1级移位寄存器单元的触发信号由第 n级的 INPUT— NEXT端传输来的 第一时钟信号提供, 能够避免由第 n级移位寄存器单元的输出信号 (OUT信 号)为第 n+1级移位寄存器单元提供触发信号所带来的延迟,解决了由于延迟 的叠加造成显示面板靠下面的显示行无法正常工作的技术问题; 另外, 当第 n 级移位寄存器单元输出 OUT信号之后、 下一个输入信号(INPUT信号)到来 之前,下拉节点 PD在第一时钟信号和第二时钟信号的交替控制下一直保持高 电平, 这样就能保证上拉节点 PU (直接连接第三薄膜晶体管 M3的栅极 )和 输出端持续放电,从而解决了由于第三薄膜晶体管 M3经常开启而影响其使用 寿命的问题。 附图说明
图 1为本发明实施例中一种移位寄存器单元的结构示意图;
图 2为本发明实施例中一种移位寄存器的结构示意图;
图 3为图 2中的移位寄存器单元的时序图;
图 4为应用图 2中的移位寄存器单元的显示装置的工作原理图。 具体实施方式
为使本发明实施例要解决的技术问题、技术方案和优点更加清楚, 下面将 结合附图及具体实施例进行详细描述。
如图 1所示, 本发明实施例提供了一种移位寄存器单元, 包括:
第一薄膜晶体管 Ml , 用于在输入信号 INPUT为高电平时, 为上拉节点 PU和存储电容 C1充电; 其中, 本级的输入信号 INPUT是由上一级的
INPUT— NEXT端输入的; 优选地, 在第八薄膜晶体管 M8导通时, 第一时钟 信号 Clockl经过第八薄膜晶体管 M8输出到 INPUT— NEXT端;
复位模块,用于根据复位信号的控制为上拉节点 PU和存储电容 C1放电; 第三薄膜晶体管 M3 ,用于在第一时钟信号 Clockl为高电平时, 向输出端
OUT发送输出信号;
第八薄膜晶体管 M8,用于在第三薄膜晶体管 M3向输出端 OUT发送输出 信号时, 发送触发信号;
电位保持模块, 用于根据第一时钟信号 Clockl和第二时钟信号 Clock2, 交替控制下拉节点 PD在下一个输入信号到来之前处于高电位以使上拉节点 PU和输出端 OUT持续放电。
本发明实施例提供的移位寄存器单元,使第 n+1级移位寄存器单元的触发 信号由第 n级的 INPUT— NEXT端传输来的第一时钟信号提供, 能够避免由第 n级移位寄存器单元的 OUT信号为第 n+1级移位寄存器单元提供触发信号时 所带来的延迟,解决了由于延迟的叠加造成显示面板上靠下面的显示行无法正 常工作的技术问题; 另外, 当第 n级移位寄存器单元输出 OUT信号之后、 下 一个 INPUT信号到来之前, 下拉节点 PD在第一时钟信号和第二时钟信号的 交替控制下一直保持高电平, 这样就能保证上拉节点 PU (直接连接第三薄膜 晶体管 M3的栅极)和输出端持续放电, 从而解决了由于第三薄膜晶体管 M3 经常开启而影响其使用寿命的问题。
由第三薄膜晶体管 M3为第 n+1级移位寄存器单元提供触发信号会有明显 的延迟, 而第八薄膜晶体管 M8提供的延迟会很小, 有主要以下两条原因: 首先, 在设计上, 第三薄膜晶体管 M3的 W/L (晶体管的沟道的宽长比 ) 值要比第八薄膜晶体管 M8的 W/L值要大, 所以, 同样的 CLK信号经过这两 个薄膜晶体管之后的衰减程度不一样。
其次, 第三薄膜晶体管 M3的输出端连接有很大的负载(例如, 连接到显 示装置中时, 与显示装置的栅线连接, 会有栅线负载(Gate Line Load ) ), 对 输出信号会有影响, 而第八薄膜晶体管 M8输出端没有连接那么大的负载, 所 以二者的输出信号会有不同。
如图 2所示, 上述复位模块可包括:
复位端子 RESET;
第二薄膜晶体管 M2, 栅极与复位端子 RESET连接、 漏极与上拉节点 PU 连接、 源极与低电平 VSS连接; 第四薄膜晶体管 M4, 栅极与复位端子 RESET连接、 漏极与输出端 OUT 连接、 源极与低电平 VSS连接。
再如图 2所示, 上述电位保持模块可包括:
第五薄膜晶体管 M5, 漏极和栅极与第二时钟信号输入端 CLKB连接、 源 极与下拉节点 PD连接;
第六薄膜晶体管 M6,漏极与下拉节点 PD连接、栅极与存储电容 C1连接、 源极与低电平 VSS连接;
第九薄膜晶体管 M9, 漏极和栅极与第一时钟信号输入端 CLK连接、 源 极与下拉节点 PD连接;
第十薄膜晶体管 M10, 漏极与上拉节点 PU连接、 栅极与下拉节点 PD连 接、 源极与低电平 VSS连接;
第十一薄膜晶体管 Mil , 漏极与输出端 OUT连接、 栅极与下拉节点 PD 连接、 源极与低电平 VSS连接。
下面说明上述各个薄膜晶体管的作用:
第一薄膜晶体管 Ml : 为上拉节点 PU充电, 同时为存储电容 C1充电; 由 上一级的 INPUT— NEXT端为本级的 INPUT端子提供开启和触发;
第二薄膜晶体管 M2: 为上拉节点 PU放电, 由下一级的输出端(OUT端) 为本级的 RESET端子提供开启信号, 使其导通, 由低电平 VSS直接拉低; 第三薄膜晶体管 M3: 当第一时钟信号 Clockl为高电平时, 为本级输出端 提供高电平输出信号(如果应用在显示装置上, 即为显示装置的有源矩阵中的 TFT栅极开启信号);
第四薄膜晶体管 M4: 为本级的输出端 OUT放电, 由下一级的输出端为 本级的 RESET端子提供开启信号, 使其导通, 由低电平 VSS直接拉低;
第五薄膜晶体管 M5: 当第二时钟信号 Clock2为高电平时, 为下拉节点 PD充电, 进而打开第十薄膜晶体管 M10和 第十一薄膜晶体管 Mil , 从而保 证本级在非输出阶段持续为上拉节点 PU和输出端 OUT放电;
第六薄膜晶体管 M6: 通过上拉节点 PU的电位来控制, 进而控制下拉节 点 PD的电位, 保证在充电和输出阶段关闭第十薄膜晶体管 M10 和第十一薄 膜晶体管 Mil ; 而在非充电和输出阶段, 当第一时钟信号 Clockl为高电平时 开启第十薄膜晶体管 M10 和第十一薄膜晶体管 Mil , 持续为上拉节点 PU和 输出端 OUT放电; 第八薄膜晶体管 M8: 当上拉节点 PU为高电位, 第一时钟信号 Clockl为 高电平 (即本级输出时), 为下一级的 INPUT提供触发信号;
第九薄膜晶体管 M9: 配合第一时钟信号 Clockl来控制下拉节点 PD的电 位, 保证在本级处于非输出阶段时持续为上拉节点 PU和输出端 OUT放电; 第十薄膜晶体管 M10 和第十一薄膜晶体管 Mil分别为上拉节点 PU和输 出端 OUT放电。
如图 4所示, 本发明实施例还提供了一种移位寄存器, 包括多级级联的移 位寄存器单元, 该移位寄存器单元为本发明实施例提供的上述移位寄存器单 元, 其中:
第 n级移位寄存器单元的输出端 (OUT端)连接第 n-1级移位寄存器单元的 复位端子 (RESET端), 为其提供反馈信号;
第 n级移位寄存器单元的 INPUT— NEXT端连接第 n+1级移位寄存器单元 的输入端 (INPUT端;), 为其提供触发信号。
其中, n为大于等于 2的正整数。
在本发明实施例提供的移位寄存器中, 移位寄存器单元在重复列阵、顺次 连接上取代传统的栅极驱动芯片 ( Gate Driver IC ) , 通过信号的配置, 实现移 位寄存功能,并且由移位寄存器单元的输出端( OUT端)为显示面板中的 TFT 栅极提供开启信号, 使其导通, 能实现从上至下的逐行扫描的面板驱动。
下面结合图 3、 图 4说明图 2所示移位寄存器的工作原理:
第 n-1级移位寄存器单元的第八薄膜晶体管 M8的输出端接入第 n级移位 寄存器单元的输入端 INPUT端, 第 n+1级移位寄存器单元的输出端接入第 n 级移位寄存器单元的 RESET端。 当第 n-1级移位寄存器单元输出时, 即在第 n级移位寄存器单元中 INPUT信号为高时: 第一薄膜晶体管 Ml开启,对上拉 节点 PU充电, 当第一时钟信号 Clockl为高电平时, 第三薄膜晶体管 M3 导 通, 输出端 OUT输出第一时钟信号 Clockl的脉冲, 同时存储电容 C1的自举 作用将上拉节点 PU的电位进一步拉高; 之后复位端子 RESET为高电位, 将 第二薄膜晶体管 M2和第四薄膜晶体管 M4开启,对上拉节点 PU和输出端 OUT 放电; 接下来, 通过第一时钟信号 Clockl和第二时钟信号 Clock2交替控制下 拉节点 PD的电位, 以对上拉节点 PU和输出端 OUT进行持续放电 , 避免 PU 点处于浮置 (floating )状态, 保证了在本级的非工作时间内不会有噪声发生。
另外, 本发明实施例还提供了一种显示装置, 包括多个本发明实施例提供 的所述移位寄存器。
本发明实施例还提供了一种上述移位寄存器的驱动方法, 包括:
第 n-1级移位寄存器单元的第八薄膜晶体管 M8将触发信号输入第 n级移 位寄存器单元的输入端; 第 n+1级移位寄存器单元将第 n+1级移位寄存器单 元的输出信号作为复位信号输入第 n级移位寄存器单元的复位模块;
其中, 当第 n级移位寄存器单元的输入端接收到的触发信号为高电平时, 第一薄膜晶体管 Ml开启, 对上拉节点 PU充电;
当第一时钟信号为高电平时, 第三薄膜晶体管 M3 导通, 输出端输出第 一时钟信号的脉冲, 输出端的输出信号为高电平; 同时存储电容 C1的自举作 用将上拉节点 PU进一步拉高;
下一个时钟信号周期内, 复位信号为高电位, 开始对本级上拉节点 PU和 输出端 OUTPUT放电, 使本级输出端为低电平输出信号; 之后, 根据第一时 钟信号 Clockl和第二时钟信号 Clock2, 交替控制本级下拉节点 PD在下一个 输入信号到来之前处于高电位, 以使本级上拉节点 PU和输出端 OUT在下一 个输入信号到来之前持续放电从而处于低电平状态。
上述驱动方法使第 n级移位寄存器单元的触发信号由第 n-1级的
INPUT— NEXT端传输来的第一时钟信号提供, 能够避免由第 n-1级移位寄存 器单元的 OUT信号为第 n级移位寄存器单元提供触发信号带来延迟, 解决了 由于延迟的叠加造成显示面板靠下面的显示行无法正常工作的技术问题; 另 外, 当第 n级移位寄存器单元输出 OUT信号之后、 下一个 INPUT信号到来之 前,下拉节点 PD在第一时钟信号和第二时钟信号的交替控制下一直保持高电 平, 这样就能保证上拉节点 PU (直接连接第三薄膜晶体管 M3的栅极)和输 出端持续放电,从而解决了由于第三薄膜晶体管 M3经常开启而影响其使用寿 命的问题。
以上所述是本发明的优选实施方式,应当指出,对于本技术领域的普通技 术人员来说,在不脱离本发明所述原理的前提下,还可以作出若干改进和润饰, 这些改进和润饰也应视为本发明的保护范围。

Claims

权 利 要 求 书
1、 一种移位寄存器单元, 其中, 包括:
存储电容, 一端与上拉节点连接, 另一端与输出端连接;
第一薄膜晶体管, 用于在输入信号为高电平时, 为上拉节点和所述存储 电容充电;
复位模块, 用于根据复位信号的控制为所述上拉节点和所述存储电容放 电;
第三薄膜晶体管, 用于在第一时钟信号为高电平时, 向输出端发送输出 信号;
第八薄膜晶体管, 用于在所述第三薄膜晶体管向所述输出端发送输出信 号时, 发送触发信号;
电位保持模块, 用于根据所述第一时钟信号和第二时钟信号, 交替控制 下拉节点在下一个输入信号到来之前处于高电位以使所述上拉节点和所述输 出端持续放电。
2、 如权利要求 1所述的移位寄存器单元, 其中, 所述复位模块包括: 复位端子;
第二薄膜晶体管, 栅极与所述复位端子连接、 漏极与所述上拉节点连接、 源极与低电平连接;
第四薄膜晶体管, 栅极与所述复位端子连接、 漏极与所述输出端连接、 源极与低电平连接。
3、如权利要求 1所述的移位寄存器单元,其中,所述电位保持模块包括: 第五薄膜晶体管, 漏极和栅极与第二时钟信号输入端连接、 源极与下拉 节点连接;
第六薄膜晶体管, 漏极与所述下拉节点连接、 栅极与所述存储电容的一 端连接、 源极与低电平连接;
第九薄膜晶体管, 漏极和栅极与第一时钟信号输入端连接、 源极与所述 下拉节点连接;
第十薄膜晶体管, 漏极与所述上拉节点连接、栅极与所述下拉节点连接、 源极与低电平连接;
第十一薄膜晶体管, 漏极与所述输出端连接、栅极与所述下拉节点连接、 源极与低电平连接。
4、 如权利要求 1-3所述的移位寄存器单元, 其特征在于, 第三薄膜晶体 管的 W/L值大于第八薄膜晶体管的 W/L值。
5、 一种移位寄存器, 其中, 包括多级级联的如权利要求 1-4中任一所述 的移位寄存器单元, 其中:
第 n级移位寄存器单元的输出端连接第 n-1级移位寄存器单元的复位端 子;
第 n级移位寄存器单元的 INPUT— NEXT端连接第 n+1级移位寄存器单元 的输入端。
6、 一种显示装置, 其中, 包括如权利要求 5所述的移位寄存器。
7、一种用于权利要求 5所述移位寄存器的驱动方法,其特征在于, 包括: 当本级的移位寄存器单元的输入端接收到高电平信号时, 第一薄膜晶体 管开启, 对上拉节点充电;
当第一时钟信号为高电平时, 第三薄膜晶体管开启, 输出端的输出信号 为高电平;
下一个时钟信号周期内, 复位信号为高电位, 开始对本级的上拉节点 PU 和输出端放电, 使本级输出端为低电平;
之后, 第一时钟信号和第二时钟信号交替控制使得在下一个输入信号到 来之前本级的输出端持续处于低电平。
PCT/CN2012/086985 2012-05-21 2012-12-20 移位寄存器单元、移位寄存器、显示装置和驱动方法 WO2013174134A1 (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/995,612 US20140079173A1 (en) 2012-05-21 2012-12-20 Shifting register unit, shifting register, display apparatus and driving method thereof

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN201210159471.8 2012-05-21
CN201210159471.8A CN102708926B (zh) 2012-05-21 2012-05-21 一种移位寄存器单元、移位寄存器、显示装置和驱动方法

Publications (1)

Publication Number Publication Date
WO2013174134A1 true WO2013174134A1 (zh) 2013-11-28

Family

ID=46901615

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2012/086985 WO2013174134A1 (zh) 2012-05-21 2012-12-20 移位寄存器单元、移位寄存器、显示装置和驱动方法

Country Status (3)

Country Link
US (1) US20140079173A1 (zh)
CN (1) CN102708926B (zh)
WO (1) WO2013174134A1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3086312A4 (en) * 2013-12-20 2017-07-26 Boe Technology Group Co. Ltd. Shift register unit, gate drive circuit and display device

Families Citing this family (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102629459A (zh) * 2011-10-26 2012-08-08 北京京东方光电科技有限公司 栅线驱动方法、移位寄存器及栅线驱动装置
CN102708926B (zh) * 2012-05-21 2015-09-16 京东方科技集团股份有限公司 一种移位寄存器单元、移位寄存器、显示装置和驱动方法
TWI494673B (zh) * 2012-09-21 2015-08-01 Innocom Tech Shenzhen Co Ltd 顯示裝置
CN102915714B (zh) * 2012-10-11 2015-05-27 京东方科技集团股份有限公司 一种移位寄存器、液晶显示栅极驱动装置和液晶显示装置
CN102956186A (zh) * 2012-11-02 2013-03-06 京东方科技集团股份有限公司 一种移位寄存器、栅极驱动电路与液晶显示器
CN103151011B (zh) * 2013-02-28 2016-04-27 北京京东方光电科技有限公司 一种移位寄存器单元及栅极驱动电路
CN103400558B (zh) * 2013-07-31 2015-09-09 京东方科技集团股份有限公司 移位寄存器单元及其驱动方法、栅极驱动电路及显示装置
CN103456259B (zh) 2013-09-12 2016-03-30 京东方科技集团股份有限公司 一种栅极驱动电路及栅线驱动方法、显示装置
CN103489391B (zh) * 2013-09-29 2015-12-30 京东方科技集团股份有限公司 一种栅极驱动电路及栅线驱动方法、显示装置
US9519372B2 (en) 2013-09-29 2016-12-13 Boe Technology Group Co., Ltd. Gate driving circuit for time division driving, method thereof and display apparatus having the same
CN103680388B (zh) * 2013-12-26 2015-11-11 深圳市华星光电技术有限公司 用于平板显示的可修复的goa电路及显示装置
CN103700356A (zh) 2013-12-27 2014-04-02 合肥京东方光电科技有限公司 移位寄存器单元及其驱动方法、移位寄存器、显示装置
CN103971628B (zh) * 2014-04-21 2016-03-30 京东方科技集团股份有限公司 移位寄存器单元、栅极驱动电路和显示装置
CN106688029A (zh) * 2014-05-28 2017-05-17 可隆奥托株式会社 移位电路、移位寄存器和显示装置
CN104252853A (zh) * 2014-09-04 2014-12-31 京东方科技集团股份有限公司 移位寄存器单元及驱动方法、栅极驱动电路及显示器件
CN104299590B (zh) * 2014-10-30 2016-08-24 京东方科技集团股份有限公司 一种移位寄存器、其驱动方法、栅极驱动电路及显示装置
CN104361869A (zh) * 2014-10-31 2015-02-18 京东方科技集团股份有限公司 移位寄存器单元电路、移位寄存器、驱动方法及显示装置
CN104464605B (zh) * 2014-12-30 2017-12-08 上海中航光电子有限公司 一种移位寄存器及其驱动方法、栅极驱动电路及显示屏
CN104575429A (zh) * 2015-01-30 2015-04-29 合肥京东方光电科技有限公司 移位寄存器单元及驱动方法、栅极驱动电路和显示装置
CN104766580B (zh) * 2015-04-23 2017-08-01 合肥京东方光电科技有限公司 移位寄存器单元及驱动方法、栅极驱动电路和显示装置
CN104821159B (zh) * 2015-05-07 2017-04-12 京东方科技集团股份有限公司 一种栅极驱动电路、显示面板及触控显示装置
CN104810003A (zh) * 2015-05-21 2015-07-29 合肥京东方光电科技有限公司 移位寄存器及其驱动方法、栅极驱动电路、显示装置
CN104900189B (zh) 2015-06-19 2017-08-01 京东方科技集团股份有限公司 移位寄存器单元及其驱动方法、移位寄存器和显示装置
CN104934011B (zh) * 2015-07-20 2018-03-23 合肥京东方光电科技有限公司 移位寄存器单元、栅极驱动电路和显示装置
CN104992663B (zh) * 2015-08-05 2017-09-22 京东方科技集团股份有限公司 一种移位寄存器单元及栅极驱动电路、显示面板
CN105047127B (zh) * 2015-09-21 2017-12-22 京东方科技集团股份有限公司 移位寄存器单元及驱动方法、行扫描驱动电路、显示装置
CN105185349B (zh) * 2015-11-04 2018-09-11 京东方科技集团股份有限公司 一种移位寄存器、栅极集成驱动电路及显示装置
CN105679238B (zh) * 2016-01-05 2018-06-29 京东方科技集团股份有限公司 移位寄存器电路及其驱动方法、阵列基板、显示装置
CN105654991B (zh) * 2016-01-19 2019-08-02 京东方科技集团股份有限公司 移位寄存器及其驱动方法、goa电路以及显示装置
CN106023914A (zh) * 2016-05-16 2016-10-12 京东方科技集团股份有限公司 移位寄存器及其操作方法
CN105895047B (zh) * 2016-06-24 2018-10-19 京东方科技集团股份有限公司 移位寄存器单元、栅极驱动装置、显示装置、控制方法
CN106023946B (zh) * 2016-08-04 2019-01-04 京东方科技集团股份有限公司 移位寄存器及其驱动方法、栅极驱动装置以及显示装置
CN106531052A (zh) * 2017-01-03 2017-03-22 京东方科技集团股份有限公司 一种移位寄存器、栅极驱动电路及显示装置
CN106486082B (zh) 2017-01-03 2020-03-31 京东方科技集团股份有限公司 移位寄存器及其驱动方法、栅极驱动装置
CN106486047B (zh) * 2017-01-03 2019-12-10 京东方科技集团股份有限公司 移位寄存器单元及其驱动方法、栅极驱动电路和显示装置
WO2018188020A1 (en) * 2017-04-13 2018-10-18 Boe Technology Group Co., Ltd. Shift register circuit and driving method thereof, gate driver on array circuit, and touch sensing display panel
CN106910452B (zh) * 2017-05-05 2019-02-15 京东方科技集团股份有限公司 移位寄存器单元、其驱动方法、栅极驱动电路及显示装置
CN107146584B (zh) * 2017-05-05 2019-10-11 惠科股份有限公司 移位暂存电路及其波形产生方法与其应用的显示面板
CN106991984B (zh) * 2017-05-12 2018-05-18 惠科股份有限公司 移位元暂存电路及其应用的显示面板
CN107123403B (zh) * 2017-05-27 2018-08-28 惠科股份有限公司 移位暂存电路及其应用的显示面板
CN107492361B (zh) * 2017-09-26 2022-01-11 惠科股份有限公司 移位暂存电路及其应用的显示面板
KR102555779B1 (ko) * 2018-02-26 2023-07-17 삼성디스플레이 주식회사 게이트 구동 장치 및 이를 포함하는 표시 장치
CN108346405B (zh) * 2018-03-30 2020-08-11 厦门天马微电子有限公司 移位寄存器单元、栅极驱动电路、显示面板及显示装置
EP3951756A4 (en) * 2019-03-28 2023-03-29 BOE Technology Group Co., Ltd. GRID DRIVER UNIT AND METHOD, GRID DRIVER CIRCUIT, DISPLAY BOARD AND DEVICE
CN111312175B (zh) * 2020-04-22 2020-12-25 南京中电熊猫液晶显示科技有限公司 触发驱动电路及有机发光显示装置
CN111754915B (zh) * 2020-06-29 2022-10-11 昆山国显光电有限公司 移位寄存器、发光控制电路和显示面板

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101556831A (zh) * 2008-04-10 2009-10-14 北京京东方光电科技有限公司 移位寄存器
CN101847445A (zh) * 2009-03-27 2010-09-29 北京京东方光电科技有限公司 移位寄存器及其栅线驱动装置
CN102034553A (zh) * 2009-09-25 2011-04-27 北京京东方光电科技有限公司 移位寄存器及其栅线驱动装置
CN102708926A (zh) * 2012-05-21 2012-10-03 京东方科技集团股份有限公司 一种移位寄存器单元、移位寄存器、显示装置和驱动方法

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100752602B1 (ko) * 2001-02-13 2007-08-29 삼성전자주식회사 쉬프트 레지스터와, 이를 이용한 액정 표시 장치
US7098886B2 (en) * 2001-06-04 2006-08-29 Samsung Electronics Co., Ltd. Flat panel display
US7369111B2 (en) * 2003-04-29 2008-05-06 Samsung Electronics Co., Ltd. Gate driving circuit and display apparatus having the same
US6970530B1 (en) * 2004-08-24 2005-11-29 Wintek Corporation High-reliability shift register circuit
KR20060090076A (ko) * 2005-02-07 2006-08-10 삼성전자주식회사 표시 장치와 이의 구동 방법
TWI316219B (en) * 2005-08-11 2009-10-21 Au Optronics Corp A three-level driving shift register
JP5079350B2 (ja) * 2006-04-25 2012-11-21 三菱電機株式会社 シフトレジスタ回路
JP4990034B2 (ja) * 2006-10-03 2012-08-01 三菱電機株式会社 シフトレジスタ回路およびそれを備える画像表示装置
JP5079301B2 (ja) * 2006-10-26 2012-11-21 三菱電機株式会社 シフトレジスタ回路およびそれを備える画像表示装置
JP4912186B2 (ja) * 2007-03-05 2012-04-11 三菱電機株式会社 シフトレジスタ回路およびそれを備える画像表示装置
CN101261376B (zh) * 2007-03-09 2012-01-04 中华映管股份有限公司 显示面板、显示装置与其驱动方法
TWI385624B (zh) * 2007-04-11 2013-02-11 Wintek Corp 移位暫存器及其位準控制器
KR101482635B1 (ko) * 2008-08-01 2015-01-21 삼성디스플레이 주식회사 게이트 구동 회로, 이를 갖는 표시 장치 및 표시 장치의제조 방법
KR101520807B1 (ko) * 2009-01-05 2015-05-18 삼성디스플레이 주식회사 게이트 구동회로 및 이를 갖는 표시장치
TWI407443B (zh) * 2009-03-05 2013-09-01 Au Optronics Corp 移位暫存器
TWI410944B (zh) * 2009-06-10 2013-10-01 Au Optronics Corp 顯示裝置之移位暫存器
CN102012591B (zh) * 2009-09-04 2012-05-30 北京京东方光电科技有限公司 移位寄存器单元及液晶显示器栅极驱动装置
CN102682689B (zh) * 2012-04-13 2014-11-26 京东方科技集团股份有限公司 一种移位寄存器、栅极驱动电路及显示装置

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101556831A (zh) * 2008-04-10 2009-10-14 北京京东方光电科技有限公司 移位寄存器
CN101847445A (zh) * 2009-03-27 2010-09-29 北京京东方光电科技有限公司 移位寄存器及其栅线驱动装置
CN102034553A (zh) * 2009-09-25 2011-04-27 北京京东方光电科技有限公司 移位寄存器及其栅线驱动装置
CN102708926A (zh) * 2012-05-21 2012-10-03 京东方科技集团股份有限公司 一种移位寄存器单元、移位寄存器、显示装置和驱动方法

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3086312A4 (en) * 2013-12-20 2017-07-26 Boe Technology Group Co. Ltd. Shift register unit, gate drive circuit and display device
US9865211B2 (en) 2013-12-20 2018-01-09 Boe Technology Group Co., Ltd. Shift register unit, gate driving circuit and display device

Also Published As

Publication number Publication date
CN102708926A (zh) 2012-10-03
US20140079173A1 (en) 2014-03-20
CN102708926B (zh) 2015-09-16

Similar Documents

Publication Publication Date Title
WO2013174134A1 (zh) 移位寄存器单元、移位寄存器、显示装置和驱动方法
US10446104B2 (en) Shift register unit, gate line driving device, and driving method
WO2015109769A1 (zh) 移位寄存器单元、栅极驱动电路及其驱动方法、显示装置
TWI520493B (zh) 移位暫存電路以及削角波形產生方法
JP6423956B2 (ja) Igzo製造工程に基づくゲート電極駆動回路
JP6423957B2 (ja) Igzo製造工程に基づくゲート電極駆動回路
EP3306602B1 (en) Shift register, gate electrode drive circuit and display device
EP3214616B1 (en) Goa unit and drive method, goa circuit, and display device
US7738623B2 (en) Shift register circuit and image display apparatus containing the same
JP5419762B2 (ja) シフトレジスタ回路
EP2509077B1 (en) Shifting register and apparatus for driving gate lines
EP2743931B1 (en) Shift register, gate driver and display device
WO2017113984A1 (zh) 移位寄存器单元及其驱动方法、栅极驱动电路和显示装置
WO2016141652A1 (zh) 移位寄存器单元、移位寄存器、显示面板及显示装置
US20160189649A1 (en) Bidirectional scanning goa circuit
US7760846B2 (en) Shift register and liquid crystal display (LCD)
GB2550713A (en) Forward and reverse scanning-type gate driving circuit
WO2014172980A1 (zh) 移位寄存单元及显示装置
WO2014161229A1 (zh) 移位寄存器单元、移位寄存器和显示装置
WO2014015580A1 (zh) 栅极驱动电路、方法及液晶显示器
WO2016161727A1 (zh) 移位寄存器单元及其驱动方法、阵列基板栅极驱动装置、以及显示面板
CN107301833B (zh) 栅极驱动单元和栅极驱动电路及其驱动方法、显示装置
WO2015096372A1 (zh) 移位寄存器单元及其驱动方法、移位寄存器、显示装置
WO2013131425A1 (zh) 移位寄存器、栅极驱动器及显示装置
JP2012099212A (ja) シフト・レジスタユニット、ゲート駆動装置及び液晶ディスプレー

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 13995612

Country of ref document: US

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 12877226

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

32PN Ep: public notification in the ep bulletin as address of the adressee cannot be established

Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC (EPO FORM 1205A SENT ON 20.04.2015)

122 Ep: pct application non-entry in european phase

Ref document number: 12877226

Country of ref document: EP

Kind code of ref document: A1