WO2006068184A1 - ホトダイオードアレイ - Google Patents
ホトダイオードアレイ Download PDFInfo
- Publication number
- WO2006068184A1 WO2006068184A1 PCT/JP2005/023503 JP2005023503W WO2006068184A1 WO 2006068184 A1 WO2006068184 A1 WO 2006068184A1 JP 2005023503 W JP2005023503 W JP 2005023503W WO 2006068184 A1 WO2006068184 A1 WO 2006068184A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor substrate
- photodiode array
- surface side
- light receiving
- light
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 claims abstract description 121
- 239000000758 substrate Substances 0.000 claims abstract description 93
- 238000009825 accumulation Methods 0.000 claims abstract description 40
- 238000000926 separation method Methods 0.000 claims abstract description 29
- 239000000463 material Substances 0.000 claims description 17
- 239000012535 impurity Substances 0.000 claims description 16
- 239000000126 substance Substances 0.000 claims description 3
- 238000004519 manufacturing process Methods 0.000 description 20
- 230000015572 biosynthetic process Effects 0.000 description 10
- 230000003287 optical effect Effects 0.000 description 8
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 6
- 229910052796 boron Inorganic materials 0.000 description 6
- 239000000969 carrier Substances 0.000 description 6
- 238000000034 method Methods 0.000 description 6
- 238000007740 vapor deposition Methods 0.000 description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 238000005530 etching Methods 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 238000004544 sputter deposition Methods 0.000 description 4
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 3
- 238000001514 detection method Methods 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- 239000011574 phosphorus Substances 0.000 description 3
- 229920002120 photoresistant polymer Polymers 0.000 description 3
- 230000000694 effects Effects 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 238000005452 bending Methods 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14643—Photodiode arrays; MOS imagers
- H01L27/14658—X-ray, gamma-ray or corpuscular radiation imagers
- H01L27/14663—Indirect radiation imagers, e.g. using luminescent members
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/1446—Devices controlled by radiation in a repetitive configuration
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1463—Pixel isolation structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/08—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors
- H01L31/10—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors characterised by potential barriers, e.g. phototransistors
- H01L31/101—Devices sensitive to infrared, visible or ultraviolet radiation
- H01L31/102—Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier
- H01L31/107—Devices sensitive to infrared, visible or ultraviolet radiation characterised by only one potential barrier the potential barrier working in avalanche mode, e.g. avalanche photodiodes
Definitions
- the present invention relates to a photodiode array that is operated in Geiger mode and used for photon counting.
- Each multiplication unit is operated under an operation condition called a Geiger mode in order to detect weak light well. That is, a reverse voltage higher than the breakdown voltage is applied to each multiplication section, and a phenomenon is used in which carriers generated by incident photons are multiplied in an avalanche manner.
- each light receiving channel is connected to a resistor for taking out the output signal of the multiplication force, and each resistor is connected in parallel to each other. The photons incident on each light receiving channel are detected based on the peak value of the output signal taken out through each resistor.
- Non-patent document 1 P. Buznan, et al., “An Advanced Study of Silicon PhotomultiplierJ [onli ne], ICFA Instrumentation BULLETIN Fall 2001 Issue, ⁇ [searched November 4, 2004],” URL: http: / /www.slac.stanford.edu/pubs/icfa/ ⁇
- Non-Patent Literature 2 P. Buznan, et al., “Siiicon Photomultipner And Its Possible application s”, Nuclear Instruments and Methods in Physics Research A 504 (2003) 48-52 Disclosure of the Invention
- the present invention has been made to solve the above-described problem. Even when operating in the Geiger mode, the aperture ratio with respect to the detected light is suppressed while suppressing the occurrence of crosstalk between the light receiving channels.
- An object of the present invention is to provide a photodiode array that can sufficiently secure the above.
- the photodiode array according to the present invention is a photodiode array in which a plurality of light receiving channels for entering the detected light are formed on the semiconductor substrate, and the detected array of the detected light on the semiconductor substrate.
- An accumulation layer having an impurity concentration higher than that of the semiconductor substrate is formed on the incident surface side, and on the opposite surface side of the incident surface of the semiconductor substrate, the carrier generated by the incident light to be detected is multiplied by avalanche multiplication.
- a multiplication unit and a resistor electrically connected to the multiplication unit and connected in parallel to each other are formed for each light receiving channel, and the light receiving channels are separated from each other around the multiplication unit. It is characterized by being separated from each other by!
- resistors electrically connected to each multiplication unit are formed on the opposite side of the light incident surface of the semiconductor substrate. Accordingly, since no resistance is present on the incident surface side of the light to be detected, the gap between the light receiving channels can be narrowed except for the region where the separation portion is formed. As a result, it is possible to sufficiently secure the aperture ratio for the detected light while suppressing the crosstalk between the light receiving channels by the separation unit. Furthermore, since an accumulation layer having an impurity concentration higher than that of the semiconductor substrate is formed on the incident surface side of the light to be detected, carriers generated in the semiconductor substrate are prevented from recombining in the vicinity of the incident surface side. Is done. This ensures a high quantum efficiency in each light receiving channel, thus improving the effective aperture ratio for the detected light.
- the separation portion is formed by a trench groove.
- a trench groove as the separation part, a narrow separation part can be formed, so that an aperture ratio for the detected light is further secured.
- a low refractive index material having a lower refractive index than that of the semiconductor substrate is formed in the trench groove. In this way, it is possible to suppress the plasma emission generated in each multiplication section under the operating conditions in the Geiger mode from being reflected by the low refractive index material and reaching the adjacent light receiving channel. This makes it possible to suppress the occurrence of optical crosstalk.
- the low refractive index material is preferably formed of SiO. In this case, low bending
- a sufficient refractive index difference can be provided between the refractive index material and the semiconductor substrate. Therefore, the plasma emission can be more reliably reflected by the low refractive index material, and the occurrence of optical crosstalk can be more effectively suppressed.
- the trench groove and the low refractive index material are formed so that the incident surface side force of the semiconductor substrate also penetrates to the opposite surface side.
- the adjacent light receiving channels are more reliably separated from each other, so that the occurrence of optical crosstalk and electrical crosstalk can be more effectively suppressed.
- the accumulation layer is formed for each light receiving channel, and each accumulation layer is electrically connected to each other by a transparent electrode layer formed on the incident surface side of the semiconductor substrate.
- a transparent electrode layer formed on the incident surface side of the semiconductor substrate.
- the light receiving channels are electrically connected by the transparent electrode layer, and the same potential can be maintained.
- the accumulation layer lowers the contact resistance between the semiconductor substrate and the transparent electrode layer, thereby enabling good contact formation.
- FIG. 1 is a view of a light incident surface side force of a photodiode array according to a first embodiment of the present invention.
- Fig. 2 is a diagram of the photodiode array shown in Fig. 1 as viewed from the opposite side of the light incident surface.
- FIG. 3 is a cross-sectional view taken along line III-III in FIG.
- FIG. 4- (a) is a sectional view showing a manufacturing process of the photodiode array shown in FIG. 1, and FIG. 4- (b) is a sectional view showing a subsequent manufacturing process.
- — (C) is a cross-sectional view showing a further subsequent manufacturing process.
- FIG. 5- (a) is a sectional view showing the subsequent manufacturing process of FIG. 4- (c), and FIG. 5- (b) is a sectional view showing the subsequent manufacturing process.
- FIG. 6- (a) is a sectional view showing the subsequent manufacturing process of FIG. 5- (b), and FIG. 5- (b) is a sectional view showing the subsequent manufacturing process.
- FIG. 7 is a cross-sectional view showing a modification of the photodiode array according to the first embodiment.
- FIG. 8 is a cross-sectional view showing a photodiode array according to a second embodiment of the present invention.
- FIG. 9- (a) is a cross-sectional view showing a manufacturing process of the photodiode array shown in FIG. 8, and FIG. 9- (b) is a cross-sectional view showing a subsequent manufacturing process.
- FIG. 10- (a) is a cross-sectional view showing the subsequent manufacturing process of FIG. 9- (b), and FIG. 10- (b) is a cross-sectional view showing the subsequent manufacturing process.
- FIG. 11 is a cross-sectional view showing a photodiode array according to a third embodiment of the present invention.
- FIG. 12- (a) is a sectional view showing a manufacturing process of the photodiode array shown in FIG. 11, and FIG. 12- (b) is a sectional view showing a subsequent manufacturing process.
- FIG. 13- (a) is a cross-sectional view showing the subsequent manufacturing process of FIG. 12- (b), and FIG. 12- (b) is a cross-sectional view showing the subsequent manufacturing process.
- FIG. 1 is a view of the photodiode array 1 according to the first embodiment of the present invention as viewed from the incident surface side of the detected light
- FIG. 2 is a view of the photodiode array 1 as viewed from the opposite side of the incident surface. It is.
- the photodiode array 1 has a semiconductor substrate 2, a transparent electrode layer 3, and a pattern wiring 4.
- Semiconductor substrate 2 is lmn on one side!
- the light receiving channel 10 has a square shape of about 5 mm, and is divided into a matrix (5 ⁇ 5 in this embodiment).
- Each light receiving channel 10 has a square shape with a side of about 5 ⁇ m to 100 ⁇ m, and is separated from each other by the separating portions 5 formed in a lattice shape.
- an avalanche multiplication unit 6 having a predetermined pattern (rectangular avalanche in this embodiment) for multiplying a carrier generated by incident light to be detected is avalanche (electron avalanche) is provided at the center of each light receiving channel 10. Each is arranged.
- the transparent electrode layer 3 is made of, for example, ITO (Indium Tin Oxide), and is formed on the entire lower surface side (incident surface side of the detected light) of the semiconductor substrate 2. This transparent electrode layer 3 is used to detect light to be detected. While allowing transmission, it is electrically connected to each light receiving channel 10 as an anode.
- ITO Indium Tin Oxide
- the pattern wiring 4 includes an electrode 41 and a resistor 42 formed for each light receiving channel 10, and a wiring 43, and is arranged on the upper surface side (opposite surface side opposite to the incident surface side) of the semiconductor substrate 2. Is formed.
- the electrode 41 is, for example, A1 and is electrically connected to each light receiving channel 10 as a force sword.
- the resistor 42 also has a polysilicon force, for example, and is electrically connected to each light receiving channel 10 via the electrode 41.
- the wiring 43 is made of, for example, A1, and each electrode 41 and each resistor 42 are connected in parallel, and the output side thereof is connected to an amplifier circuit (not shown). With this configuration, the photodiode array 1 is configured as a so-called multi-channel photodetecting element.
- FIG. Fig. 3 is a cross-sectional view taken along line III-III in Fig. 2.
- each light receiving channel 10 includes the above-described semiconductor substrate 2, an avalanche multiplication unit 6 formed on the upper surface side of the semiconductor substrate 2, and an accumulation layer 7 formed on the lower surface side. And is composed of. Adjacent light receiving channels 10 are separated from each other by the separation unit 5.
- the semiconductor substrate 2 has a conductivity type with a low impurity concentration of p-type S, and has a thickness of 2 / z m to: LO O / z m.
- the avalanche multiplication unit 6 is composed of a p-type semiconductor layer 61 made of p-type Si and an n + -type semiconductor layer 62 made of S having a high impurity concentration and n-type conductivity.
- the p-type semiconductor layer 61 is formed in a rectangular shape (see FIG. 1) with a predetermined depth on the upper surface side of the semiconductor substrate 2, and has a higher impurity concentration than the semiconductor substrate 2.
- the n + type semiconductor layer 62 is formed in a rectangular shape (see FIG.
- n + type semiconductor layer 62 1) larger than (or the same shape as) the p type semiconductor layer 61 on the upper surface side of the p type semiconductor layer 61.
- a pn junction is formed.
- an insulating layer 8 having, for example, SiO force is formed on the upper surface side of the n + type semiconductor layer 62.
- the pattern wiring 4 is formed on the insulating layer 8.
- the n + type semiconductor layer 62 is electrically connected to the electrode 41 which is a force sword in the pattern wiring 4.
- the accumulation layer 7 is made of Si having a conductivity type higher than that of the semiconductor substrate 2 and having a p-type conductivity. The thickness is assumed to be 0.5 m to l. 0 m. This accumulation layer 7 is electrically connected to the transparent electrode layer 3 as an anode formed on the lower surface thereof.
- the separation part 5 is constituted by a trench groove 51 and a low refractive index material 52 formed in the trench groove 51.
- the trench groove 51 is formed in a lattice shape so as to completely surround each avalanche multiplication section 6, and the groove width is 5 m or less.
- the low refractive index material 52 is more specifically formed of SiO and has a lower refractive index than that of the semiconductor substrate 2.
- the trench 51 and the low refractive index material 52 are formed so as to penetrate the semiconductor substrate 2 in the thickness direction from the upper surface side to the lower surface side. Are separated electrically and optically.
- the photodiode array 1 When the photodiode array 1 configured as described above is used for photon counting, the photodiode array 1 is operated under an operation condition called a Geiger mode. During this Geiger mode operation, a reverse voltage (for example, 40 V or more) higher than the breakdown voltage is applied to each light receiving channel 10 via the electrode 41 and the transparent electrode layer 3. In this state, when light to be detected enters each light receiving channel 10 from the lower surface side, the light to be detected is absorbed in the semiconductor substrate 2 to generate carriers. The generated carriers move to the upper surface side while accelerating according to the electric field in the semiconductor substrate 2 and are multiplied by about 1 ⁇ 10 6 times by each avalanche multiplication unit 6. The multiplied carrier is taken out through the resistor 42 and the wiring 43 and detected based on the peak value of the output signal.
- a reverse voltage for example, 40 V or more
- the photodiode array 1 As described above, in the photodiode array 1 according to the present embodiment, the resistors 42 and the wirings 43 that are electrically connected to the avalanche multiplication sections 6 are gathered and formed on the upper surface side of the semiconductor substrate 2. ing. Therefore, by setting the lower surface side of the semiconductor substrate 2 where the resistor 42 and its wiring 43 are not interposed as the incident side of the detected light, the gap between the light receiving channels 10 can be narrowed except for the formation region of the separation portion 5. It is possible. As a result, the photodiode array 1 can sufficiently secure the aperture ratio for the detected light while suppressing the crosstalk generated between the light receiving channels 10 by the separation unit 5.
- the separation part 5 that separates the adjacent light receiving channels 10 is constituted by a trench groove 51 and a low-refractive-index substance 52 formed in the trench groove 51. ing.
- this separation unit 5 it is possible to suppress the occurrence of electrical crosstalk caused by carriers generated in the semiconductor substrate 2 due to incidence of light to be detected moving to the adjacent light receiving channel 10.
- plasma emission may occur during carrier multiplication. Ma light emission is reflected into the light receiving channel 10 due to the difference in refractive index between the low refractive index material 52 and the semiconductor substrate 2.
- the width of the isolation part 5 can be formed with 5 m or less by adopting the trench groove 51 in the formation of the isolation part 5, the gap between the light receiving channels 10 is hardly expanded. An aperture ratio for light is secured.
- the above-described crosstalk suppressing effect is that the low refractive index material 52 is formed of SiO.
- the refractive index of SiO is about 1.4.
- the refractive index of the semiconductor substrate 2 of S is about 3.5 to 5.0, a sufficient difference in refractive index between the low refractive index material 52 and the semiconductor substrate 2 is ensured. Therefore, the plasma emission can be more reliably reflected by the low refractive index material 52, and the occurrence of optical crosstalk is more effectively suppressed. Furthermore, since the trench groove 51 and the low refractive index material 52 are formed so as to penetrate from the upper surface side to the lower surface side of the semiconductor substrate 2, the separation of the adjacent light receiving channels 10 is further ensured. This is particularly effective for blocking the plasma emission emitted from each avalanche multiplication unit 6 in all directions during the Geiger mode operation, and the suppression of optical crosstalk can be further ensured.
- the semiconductor substrate 2 in each light receiving channel 10, the semiconductor substrate 2
- the accumulation layer 7 formed on the lower surface side of the electrode is electrically connected to each other by the transparent electrode layer 3.
- the light receiving channels 10 are electrically connected to each other by the transparent electrode layer 3 and can maintain the same potential.
- the accumulation layer 7 lowers the contact resistance between the semiconductor substrate 2 and the transparent electrode layer 3 and enables good contact formation.
- a p-type SOI (Silicon on insulator) substrate having an intermediate insulating layer 19 is used. Is prepared as a semiconductor substrate 2.
- the lattice-shaped trench grooves 51 are formed from the upper surface of the SOI substrate to the upper surface of the intermediate insulating layer 19.
- the light receiving channel 10 is formed in a matrix shape.
- a low refractive index material 52 is embedded in the entire trench groove 51 to form the isolation portion 5 by sputtering.
- each light receiving channel 10 a p-type impurity such as B (boron) is added and diffused from the upper surface side of the semiconductor substrate 2, and the semiconductor substrate 2 A P-type semiconductor layer 61 having a predetermined thickness is formed on the upper surface side. Further, an n-type impurity such as P (phosphorus) is added and diffused from the upper surface side of the p-type semiconductor layer 61 to form an n + -type semiconductor layer 62 having a predetermined thickness on the upper surface side of the p-type semiconductor layer 61. To do. As a result, the avalanche multiplication portion 6 is formed on the upper surface side of the semiconductor substrate 2. Then, as shown in FIG.
- the insulating layer 8 is formed on the upper surface of the semiconductor substrate 2 by using, for example, a thermal oxidation method.
- the step of forming the balance multiplication unit 6 may be performed prior to the step of forming the separation unit 5.
- the intermediate insulating layer 19 of the SOI substrate and the silicon layer on the lower surface side of the intermediate insulating layer 19 are removed by etching, and the lower surface side of the semiconductor substrate 2 is removed. Expose.
- the lower surface side force of the semiconductor substrate 2 is also doped and diffused with a p-type impurity such as B (boron) to form an accumulation layer 7 for each light receiving channel 10.
- a pattern wiring 4 is formed on the upper surface of the insulating layer 8 by using, for example, a sputtering method or a vapor deposition method.
- the transparent electrode layer 3 is formed on the lower surface side of each accumulation layer 7 by, for example, vapor deposition, and the accumulation layers 7 are electrically connected to each other.
- the so-called multi-channel photodiode array 1 shown in FIGS. 1 to 3 is completed.
- each layer in the present embodiment may be formed with a thickness that reaches the accumulation layer 7 .
- the resistor 42 may be formed on the n + -type semiconductor layer 62 via the insulating layer 8. It may be formed in an overlapping form.
- the accumulation layer 7 is not formed for each light receiving channel 10, but may be an accumulation layer 7A formed entirely on the lower surface side of the semiconductor substrate 2 as shown in FIG.
- a guard ring having a semiconductor layer force of n type conductivity may be formed on the peripheral edge of each avalanche multiplication section 6.
- the shape of the trench groove 51 is shown with the same width from the upper surface side to the lower surface side of the semiconductor substrate 2. However, the shape is not limited to this, and the upper surface (n + type semiconductor layer) is lower than the lower surface (light incident surface) side. The 62 side) side may have a wider shape, or vice versa.
- n + type semiconductor layers 62A constituting each avalanche multiplication unit 6 are formed over the entire surface of each light receiving channel 10, and the surroundings This is different from the first embodiment in which the n + -type semiconductor layer 62 is formed only at the center of each light receiving channel 10 in that it is in contact with the separation portion 5.
- resistors 42 and wirings 43 electrically connected to each avalanche multiplication unit 6 are formed on the upper surface side of the semiconductor substrate 2. Therefore, by making the lower surface side of the semiconductor substrate 2 the incident light incident side, it is possible to narrow the gap between the light receiving channels 10 except for the separation region 5 formation region. . As a result, it is possible to secure a sufficient aperture ratio for the detected light while suppressing the crosstalk generated between the light receiving channels 10 by the separation unit 5. Furthermore, since the accumulation layer 7 is formed on the lower surface side of the semiconductor substrate 2 that is the incident side of the detected light, high quantum efficiency is ensured in each light receiving channel 10 and effective for the detected light. The aperture ratio can be improved.
- the occurrence of electrical crosstalk and optical crosstalk can be effectively suppressed by the separation unit 5 configured similarly to the first embodiment. Further, by adopting the trench groove 51 for the formation of the separating portion 5, the aperture ratio for the light to be detected can be secured almost without expanding the gap between the light receiving channels 10.
- the accumulation layers 7 are electrically connected to each other by the transparent electrode layer 3.
- the light receiving channels 10 are electrically connected to each other, and the same potential can be maintained.
- the accumulation layer lowers the contact resistance between the semiconductor substrate 2 and the transparent electrode layer 3 and enables good contact formation.
- the upper surface side force of the semiconductor substrate 2 is also diffused by adding p-type impurities such as B (boron), for example, to the upper surface side of the semiconductor substrate 2.
- p-type impurities such as B (boron)
- a p-type semiconductor layer 61 having a thickness is formed.
- an n-type impurity such as P (phosphorus) is added and diffused over the entire surface of the light receiving channel 10 from the upper surface side of the p-type semiconductor layer 61, and an n + -type having a predetermined thickness is formed on the upper surface side of the p-type semiconductor layer 61.
- a semiconductor layer 62A is formed.
- the avalanche multiplication portion 6 is formed on the upper surface side of the semiconductor substrate 2.
- the step of forming the avalanche multiplication unit 6 may be performed before the step of forming the separation unit 5.
- the insulating layer 8 is formed on the upper surface of the semiconductor substrate 2 by using, for example, a thermal oxidation method. Further, as shown in FIG. 10- (a), the intermediate insulating layer 19 of the SOI substrate and the silicon layer on the lower surface side of the intermediate insulating layer 19 are removed by etching, and the lower surface side of the semiconductor substrate 2 is exposed. Next, as shown in FIG. 10- (b), the bottom surface side force of the exposed semiconductor substrate 2 is also diffused by adding and diffusing p-type impurities such as B (boron), for example, for each light receiving channel 10.
- B boron
- the pattern wiring 4 is formed on the upper surface of the insulating layer 8 by using, for example, sputtering or vapor deposition. After the pattern wiring 4 is formed, finally, the transparent electrode layer 3 is formed on the lower surface side of each accumulation layer 7 by, for example, vapor deposition, and the accumulation layers 7 are electrically connected to each other. Multichannel A type photodiode array 20 is completed.
- the p-type semiconductor layer 61 may be formed with a thickness reaching the accumulation layer 7, and the resistor 42 may be formed so as to overlap the n + semiconductor layer 62A with the insulating layer 8 interposed therebetween.
- the accumulation layer 7 may be an accumulation layer 7A formed entirely on the lower surface side of the semiconductor substrate 2 as shown in FIG.
- the shape of the trench groove 51 is the same width from the upper surface side to the lower surface side of the semiconductor substrate 2, and the upper surface (n + type semiconductor layer 62A surface) than the lower surface (light incident surface) side is not limited to this. You can make the shape wider on the side! And vice versa.
- both the p-type semiconductor layer 61A and the n + -type semiconductor layer 62A constituting each avalanche multiplication unit 6 are included in each light-receiving channel 10.
- the p-type semiconductor layer 61 and the n + -type semiconductor layer 62 are formed only at the center of each light receiving channel 10 in that they are formed over the entire surface and are in contact with the surrounding separation part 5 And different.
- resistors 42 and wirings 43 electrically connected to each avalanche multiplication unit 6 are formed on the upper surface side of the semiconductor substrate 2. Therefore, by making the lower surface side of the semiconductor substrate 2 the incident light incident side, it is possible to narrow the gap between the light receiving channels 10 except for the separation region 5 formation region. . As a result, it is possible to secure a sufficient aperture ratio for the detected light while suppressing the crosstalk generated between the light receiving channels 10 by the separation unit 5. Furthermore, since the accumulation layer 7 is formed on the lower surface side of the semiconductor substrate 2 that is the incident side of the detected light, high quantum efficiency is ensured in each light receiving channel 10 and effective for the detected light. The aperture ratio can be improved.
- the generation of electrical crosstalk and optical crosstalk can be effectively suppressed by the separation unit 5 configured in the same manner as in the first embodiment. Further, by adopting the trench groove 51 for the formation of the separating portion 5, the aperture ratio for the light to be detected can be secured almost without expanding the gap between the light receiving channels 10. Furthermore, also in the photodiode array 22, the respective accumulation layers 7 are electrically connected to each other by the transparent electrode layer 3. As a result, the light receiving channels 10 are electrically connected to each other by the transparent electrode layer 3, and the same potential can be maintained. In addition, the accumulation layer lowers the contact resistance between the semiconductor substrate 2 and the transparent electrode layer 3 and enables good contact formation.
- the upper surface side force of the semiconductor substrate 2 is also added and diffused over the entire surface with a p-type impurity such as B (boron).
- a p-type semiconductor layer 61A having a predetermined thickness is formed.
- an n-type impurity such as P (phosphorus) is added and diffused over the entire surface of the light receiving channel 10 from the upper surface side of the p-type semiconductor layer 61, and an n + type having a predetermined thickness is formed on the upper surface side of the p-type semiconductor layer 61.
- a semiconductor layer 62A is formed. Thereby, the avalanche multiplication part 6 is formed on the upper surface side of the semiconductor substrate 2. Also in the present embodiment, the step of forming the anomaly multiplication unit 6 may be performed before the step of forming the separation unit 5.
- the insulating layer 8 is formed on the upper surface of the semiconductor substrate 2 by using, for example, a thermal oxidation method.
- the intermediate insulating layer 19 of the SOI substrate and the silicon layer on the lower surface side of the intermediate insulating layer 19 are removed by etching, and the lower surface side of the semiconductor substrate 2 is exposed.
- a p-type impurity such as B (boron) is added and diffused from the exposed lower surface side of the semiconductor substrate 2 to diffuse the accumulation layer 7 for each light receiving channel 10.
- a hole is formed in a necessary portion of the insulating layer 8 using a photoresist, and then a pattern wiring 4 is formed on the upper surface of the insulating layer 8 by using, for example, a sputtering method or a vapor deposition method.
- the transparent electrode layer 3 is formed on the lower surface side of each accumulation layer 7 by, for example, vapor deposition, and each accumulation layer 7 is electrically connected to each other as shown in FIG.
- the so-called multi-channel photodiode array 22 is completed.
- p-type semiconductor The layer 61A may be formed with a thickness that reaches the accumulation layer 7, and the resistor 42 may be formed so as to overlap the n + semiconductor layer 62A with the insulating layer 8 interposed therebetween.
- the accumulation layer 7 may be an accumulation layer 7A formed entirely on the lower surface side of the semiconductor substrate 2 as shown in FIG.
- the shape of the trench groove 51 is the same width from the upper surface side to the lower surface side of the semiconductor substrate 2, and the upper surface (n + type semiconductor layer 62A surface) than the lower surface (light incident surface) side is not limited to this. You can make the shape wider on the side! And vice versa.
- the present invention can be used for a photodiode array that is operated in Geiger mode and used for photon counting.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Electromagnetism (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Light Receiving Elements (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/793,651 US20090121306A1 (en) | 2004-12-24 | 2005-12-21 | Photodiode Array |
EP19201786.1A EP3627555A1 (en) | 2004-12-24 | 2005-12-21 | Photodiode array |
EP05820225.0A EP1840967B1 (en) | 2004-12-24 | 2005-12-21 | Photodiode array |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004374062A JP4841834B2 (ja) | 2004-12-24 | 2004-12-24 | ホトダイオードアレイ |
JP2004-374062 | 2004-12-24 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006068184A1 true WO2006068184A1 (ja) | 2006-06-29 |
Family
ID=36601781
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2005/023503 WO2006068184A1 (ja) | 2004-12-24 | 2005-12-21 | ホトダイオードアレイ |
Country Status (4)
Country | Link |
---|---|
US (1) | US20090121306A1 (ja) |
EP (2) | EP3627555A1 (ja) |
JP (1) | JP4841834B2 (ja) |
WO (1) | WO2006068184A1 (ja) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2008004547A1 (fr) * | 2006-07-03 | 2008-01-10 | Hamamatsu Photonics K.K. | Ensemble photodiode |
US7759623B2 (en) | 2004-05-05 | 2010-07-20 | Max-Planck-Gesellschaft Zur Foerderung Der Wissenschaften E.V. | Silicon photoelectric multiplier (variants) and a cell for silicon photoelectric multiplier |
JP2012099580A (ja) * | 2010-10-29 | 2012-05-24 | Hamamatsu Photonics Kk | フォトダイオードアレイ |
WO2017043068A1 (ja) * | 2015-09-09 | 2017-03-16 | パナソニックIpマネジメント株式会社 | 固体撮像素子 |
JPWO2019098035A1 (ja) * | 2017-11-15 | 2020-10-01 | ソニーセミコンダクタソリューションズ株式会社 | 光検出素子およびその製造方法 |
Families Citing this family (57)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8139130B2 (en) | 2005-07-28 | 2012-03-20 | Omnivision Technologies, Inc. | Image sensor with improved light sensitivity |
US8274715B2 (en) | 2005-07-28 | 2012-09-25 | Omnivision Technologies, Inc. | Processing color and panchromatic pixels |
US7916362B2 (en) | 2006-05-22 | 2011-03-29 | Eastman Kodak Company | Image sensor with improved light sensitivity |
US8188563B2 (en) * | 2006-07-21 | 2012-05-29 | The Regents Of The University Of California | Shallow-trench-isolation (STI)-bounded single-photon CMOS photodetector |
US8031258B2 (en) | 2006-10-04 | 2011-10-04 | Omnivision Technologies, Inc. | Providing multiple video signals from single sensor |
JP2008103614A (ja) * | 2006-10-20 | 2008-05-01 | Mitsui Eng & Shipbuild Co Ltd | 光電変換デバイス |
US7652257B2 (en) * | 2007-06-15 | 2010-01-26 | General Electric Company | Structure of a solid state photomultiplier |
US8896712B2 (en) | 2007-07-20 | 2014-11-25 | Omnivision Technologies, Inc. | Determining and correcting for imaging device motion during an exposure |
DE102007037020B3 (de) * | 2007-08-06 | 2008-08-21 | MAX-PLANCK-Gesellschaft zur Förderung der Wissenschaften e.V. | Avalanche-Photodiode |
US8350952B2 (en) * | 2008-06-04 | 2013-01-08 | Omnivision Technologies, Inc. | Image sensors with improved angle response |
US7915067B2 (en) * | 2008-07-09 | 2011-03-29 | Eastman Kodak Company | Backside illuminated image sensor with reduced dark current |
US7859033B2 (en) | 2008-07-09 | 2010-12-28 | Eastman Kodak Company | Wafer level processing for backside illuminated sensors |
US20100006908A1 (en) * | 2008-07-09 | 2010-01-14 | Brady Frederick T | Backside illuminated image sensor with shallow backside trench for photodiode isolation |
JP5185206B2 (ja) | 2009-02-24 | 2013-04-17 | 浜松ホトニクス株式会社 | 半導体光検出素子 |
JP5185208B2 (ja) * | 2009-02-24 | 2013-04-17 | 浜松ホトニクス株式会社 | フォトダイオード及びフォトダイオードアレイ |
JP5185207B2 (ja) * | 2009-02-24 | 2013-04-17 | 浜松ホトニクス株式会社 | フォトダイオードアレイ |
JP5185205B2 (ja) | 2009-02-24 | 2013-04-17 | 浜松ホトニクス株式会社 | 半導体光検出素子 |
JP5805680B2 (ja) * | 2009-02-24 | 2015-11-04 | 浜松ホトニクス株式会社 | フォトダイオード及びフォトダイオードアレイ |
US8237831B2 (en) * | 2009-05-28 | 2012-08-07 | Omnivision Technologies, Inc. | Four-channel color filter array interpolation |
JP2010283223A (ja) * | 2009-06-05 | 2010-12-16 | Hamamatsu Photonics Kk | 半導体光検出素子及び半導体光検出素子の製造方法 |
ITVI20100110A1 (it) * | 2010-04-22 | 2011-10-23 | Fond Bruno Kessler | Dispositivo fotomoltiplicatore a stato solido perfezionato |
EP2549536B1 (de) * | 2011-07-22 | 2020-08-19 | Espros Photonics AG | Halbleiterstruktur zur Photonendetektion |
US8941204B2 (en) * | 2012-04-27 | 2015-01-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for reducing cross talk in image sensors |
JP5984617B2 (ja) | 2012-10-18 | 2016-09-06 | 浜松ホトニクス株式会社 | フォトダイオードアレイ |
US9160949B2 (en) * | 2013-04-01 | 2015-10-13 | Omnivision Technologies, Inc. | Enhanced photon detection device with biased deep trench isolation |
GB201311055D0 (en) | 2013-06-21 | 2013-08-07 | St Microelectronics Res & Dev | Single-photon avalanche diode and an array thereof |
JP2015056622A (ja) * | 2013-09-13 | 2015-03-23 | 株式会社リコー | 半導体装置 |
CN104752340B (zh) * | 2013-12-31 | 2018-05-01 | 上海丽恒光微电子科技有限公司 | 雪崩光电二极管阵列装置及形成方法、激光三维成像装置 |
JP2016092178A (ja) * | 2014-11-04 | 2016-05-23 | 株式会社リコー | 固体撮像素子 |
CN105842706B (zh) * | 2015-01-14 | 2019-02-22 | 上海丽恒光微电子科技有限公司 | 激光三维成像装置及其制造方法 |
US9450007B1 (en) | 2015-05-28 | 2016-09-20 | Stmicroelectronics S.R.L. | Integrated circuit with reflective material in trenches and related methods |
JP6738129B2 (ja) * | 2015-07-28 | 2020-08-12 | 株式会社東芝 | 光検出器およびこれを用いたライダー装置 |
KR101762431B1 (ko) * | 2015-12-22 | 2017-07-28 | 한국과학기술원 | 크로스톡 방지 구조를 가지는 실리콘 광전자 증배센서 |
JP6701135B2 (ja) | 2016-10-13 | 2020-05-27 | キヤノン株式会社 | 光検出装置および光検出システム |
EP3309847B1 (en) | 2016-10-13 | 2024-06-05 | Canon Kabushiki Kaisha | Photo-detection apparatus and photo-detection system |
JP6712215B2 (ja) * | 2016-11-11 | 2020-06-17 | 浜松ホトニクス株式会社 | 光検出装置 |
WO2018123112A1 (ja) | 2016-12-27 | 2018-07-05 | 株式会社島津製作所 | 光検出器 |
JP2018148183A (ja) * | 2017-03-09 | 2018-09-20 | 株式会社東芝 | 光検出器および放射線検出器 |
JP6884948B2 (ja) * | 2017-03-17 | 2021-06-09 | 国立研究開発法人情報通信研究機構 | 高速フォトディテクターアレー |
JP2018078304A (ja) * | 2017-12-07 | 2018-05-17 | 株式会社東芝 | 光検出器 |
JP6874714B2 (ja) | 2018-02-22 | 2021-05-19 | 株式会社豊田中央研究所 | 光検出器及び光学測距装置 |
JP6878338B2 (ja) * | 2018-03-14 | 2021-05-26 | 株式会社東芝 | 受光装置および受光装置の製造方法 |
JP2019165181A (ja) * | 2018-03-20 | 2019-09-26 | 株式会社東芝 | 光検出装置 |
CN113851499A (zh) * | 2018-03-30 | 2021-12-28 | 松下知识产权经营株式会社 | 光检测器 |
US10332732B1 (en) * | 2018-06-01 | 2019-06-25 | Eagle Technology, Llc | Image intensifier with stray particle shield |
JP7178819B2 (ja) | 2018-07-18 | 2022-11-28 | 浜松ホトニクス株式会社 | 半導体光検出装置 |
JP7182978B2 (ja) * | 2018-09-28 | 2022-12-05 | キヤノン株式会社 | 光検出装置、光検出システム |
EP3936839A4 (en) * | 2019-03-07 | 2022-05-04 | Sony Semiconductor Solutions Corporation | LIGHT RECEPTION DEVICE AND RANGE MEASURING DEVICE |
RU2732694C1 (ru) * | 2019-03-12 | 2020-09-21 | Общество С Ограниченной Ответственностью "Детектор Фотонный Аналоговый" (Ооо "Дефан") | Лавинный фотодетектор (варианты) и способ его изготовления (варианты) |
CN113632244B (zh) * | 2019-03-29 | 2024-04-09 | 松下知识产权经营株式会社 | 光检测器 |
JP7222851B2 (ja) * | 2019-08-29 | 2023-02-15 | 株式会社東芝 | 光検出器、光検出システム、ライダー装置、及び車 |
JP7328868B2 (ja) * | 2019-10-30 | 2023-08-17 | 株式会社東芝 | 光検出器、光検出システム、ライダー装置、及び車 |
JP2021100057A (ja) * | 2019-12-23 | 2021-07-01 | 浜松ホトニクス株式会社 | 半導体光検出素子 |
JP7441086B2 (ja) * | 2020-03-23 | 2024-02-29 | 株式会社東芝 | 光検出器、光検出システム、ライダー装置、及び車 |
CN112033529B (zh) * | 2020-08-14 | 2024-01-02 | 桂林电子科技大学 | 高填充因子低串扰的单光子探测器阵列及系统 |
JP2022039524A (ja) * | 2020-08-28 | 2022-03-10 | 株式会社東芝 | 半導体装置 |
JP2022109009A (ja) * | 2021-01-14 | 2022-07-27 | 株式会社東芝 | 光検出器、光検出システム、ライダー装置、及び移動体 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63124458A (ja) * | 1986-11-12 | 1988-05-27 | Mitsubishi Electric Corp | 受光素子 |
JP2003086826A (ja) * | 2001-09-12 | 2003-03-20 | Hamamatsu Photonics Kk | ホトダイオードアレイ、固体撮像装置、及び、放射線検出器 |
WO2003096427A1 (en) * | 2002-05-10 | 2003-11-20 | Hamamatsu Photonics K.K. | Rear surface irradiation photodiode array and method for producing the same |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2762939B2 (ja) * | 1994-03-22 | 1998-06-11 | 日本電気株式会社 | 超格子アバランシェフォトダイオード |
JPH09237913A (ja) * | 1995-12-28 | 1997-09-09 | Fuji Xerox Co Ltd | 半導体受光素子及びその製造方法 |
US5844291A (en) * | 1996-12-20 | 1998-12-01 | Board Of Regents, The University Of Texas System | Wide wavelength range high efficiency avalanche light detector with negative feedback |
JP3284986B2 (ja) * | 1998-12-04 | 2002-05-27 | 日本電気株式会社 | 光電変換素子およびそれを用いた固体撮像装置 |
JP4767396B2 (ja) * | 2000-07-31 | 2011-09-07 | 浜松ホトニクス株式会社 | アバランシェホトダイオードのバイアス回路 |
JP4342142B2 (ja) * | 2002-03-22 | 2009-10-14 | 富士通マイクロエレクトロニクス株式会社 | 半導体受光素子 |
US6933489B2 (en) * | 2002-05-10 | 2005-08-23 | Hamamatsu Photonics K.K. | Back illuminated photodiode array and method of manufacturing the same |
EP1835539B1 (en) * | 2002-08-09 | 2012-10-31 | Hamamatsu Photonics K.K. | Photodiode array and method of manufacturing the same |
US7810740B2 (en) * | 2002-11-18 | 2010-10-12 | Hamamatsu Photonics K.K. | Back illuminated photodiode array, manufacturing method and semiconductor device thereof |
WO2004100200A2 (en) * | 2003-05-01 | 2004-11-18 | Yale University | Solid state microchannel plate photodetector |
-
2004
- 2004-12-24 JP JP2004374062A patent/JP4841834B2/ja active Active
-
2005
- 2005-12-21 EP EP19201786.1A patent/EP3627555A1/en active Pending
- 2005-12-21 US US11/793,651 patent/US20090121306A1/en not_active Abandoned
- 2005-12-21 EP EP05820225.0A patent/EP1840967B1/en active Active
- 2005-12-21 WO PCT/JP2005/023503 patent/WO2006068184A1/ja active Application Filing
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63124458A (ja) * | 1986-11-12 | 1988-05-27 | Mitsubishi Electric Corp | 受光素子 |
JP2003086826A (ja) * | 2001-09-12 | 2003-03-20 | Hamamatsu Photonics Kk | ホトダイオードアレイ、固体撮像装置、及び、放射線検出器 |
WO2003096427A1 (en) * | 2002-05-10 | 2003-11-20 | Hamamatsu Photonics K.K. | Rear surface irradiation photodiode array and method for producing the same |
Non-Patent Citations (3)
Title |
---|
OTTE A N ET AL.: "New results from a test of silicon photomultiplier as readout for PET", 2004 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, 16 October 2004 (2004-10-16) |
P. BUZHAN ET AL.: "Silicon Photomultiplier And Its Possible Applications", NUCLEAR INSTRUMENTS AND METHODS IN PHYSICS RESEARCH A, vol. 504, 2003, pages 48 - 52 |
See also references of EP1840967A4 |
Cited By (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7759623B2 (en) | 2004-05-05 | 2010-07-20 | Max-Planck-Gesellschaft Zur Foerderung Der Wissenschaften E.V. | Silicon photoelectric multiplier (variants) and a cell for silicon photoelectric multiplier |
EP3002794A1 (en) * | 2006-07-03 | 2016-04-06 | Hamamatsu Photonics K.K. | Photodiode array |
JP2014225714A (ja) * | 2006-07-03 | 2014-12-04 | 浜松ホトニクス株式会社 | フォトダイオードアレイ |
JP2016187041A (ja) * | 2006-07-03 | 2016-10-27 | 浜松ホトニクス株式会社 | フォトダイオードアレイ |
EP2040308A4 (en) * | 2006-07-03 | 2012-03-07 | Hamamatsu Photonics Kk | PHOTODIODES GROUP |
US9484366B2 (en) | 2006-07-03 | 2016-11-01 | Hamamatsu Phonotics K.K. | Photodiode array |
JP2013048278A (ja) * | 2006-07-03 | 2013-03-07 | Hamamatsu Photonics Kk | フォトダイオードアレイ |
JP5183471B2 (ja) * | 2006-07-03 | 2013-04-17 | 浜松ホトニクス株式会社 | フォトダイオードアレイ |
EP2040308A1 (en) * | 2006-07-03 | 2009-03-25 | Hamamatsu Photonics K.K. | Photodiode array |
JP2014143443A (ja) * | 2006-07-03 | 2014-08-07 | Hamamatsu Photonics Kk | フォトダイオードアレイ |
US10050069B2 (en) | 2006-07-03 | 2018-08-14 | Hamamatsu Photonics K.K. | Photodiode array |
US10396107B2 (en) | 2006-07-03 | 2019-08-27 | Hamamatsu Photonics K.K. | Photodiode array |
WO2008004547A1 (fr) * | 2006-07-03 | 2008-01-10 | Hamamatsu Photonics K.K. | Ensemble photodiode |
US8008741B2 (en) | 2006-07-03 | 2011-08-30 | Hamamatsu Photonics K.K. | Photodiode array |
JP2017135412A (ja) * | 2006-07-03 | 2017-08-03 | 浜松ホトニクス株式会社 | フォトダイオードアレイ |
US8610231B2 (en) | 2006-07-03 | 2013-12-17 | Hamamatsu Photonics K.K. | Photodiode array including channel surrounding part |
JP2012099580A (ja) * | 2010-10-29 | 2012-05-24 | Hamamatsu Photonics Kk | フォトダイオードアレイ |
US9184190B2 (en) | 2010-10-29 | 2015-11-10 | Hamamatsu Photonics K.K. | Photodiode array |
WO2017043068A1 (ja) * | 2015-09-09 | 2017-03-16 | パナソニックIpマネジメント株式会社 | 固体撮像素子 |
CN107949913A (zh) * | 2015-09-09 | 2018-04-20 | 松下知识产权经营株式会社 | 固体摄像元件 |
US10192920B2 (en) | 2015-09-09 | 2019-01-29 | Panasonic Intellectual Property Management Co., Ltd. | Solid-state imaging device |
CN107949913B (zh) * | 2015-09-09 | 2019-04-19 | 松下知识产权经营株式会社 | 固体摄像元件 |
JPWO2017043068A1 (ja) * | 2015-09-09 | 2018-02-15 | パナソニックIpマネジメント株式会社 | 固体撮像素子 |
JPWO2019098035A1 (ja) * | 2017-11-15 | 2020-10-01 | ソニーセミコンダクタソリューションズ株式会社 | 光検出素子およびその製造方法 |
JP7242527B2 (ja) | 2017-11-15 | 2023-03-20 | ソニーセミコンダクタソリューションズ株式会社 | 光検出素子およびその製造方法 |
US11791359B2 (en) | 2017-11-15 | 2023-10-17 | Sony Semiconductor Solutions Corporation | Light detecting element and method of manufacturing same |
Also Published As
Publication number | Publication date |
---|---|
EP1840967A1 (en) | 2007-10-03 |
US20090121306A1 (en) | 2009-05-14 |
JP4841834B2 (ja) | 2011-12-21 |
EP1840967A4 (en) | 2010-12-01 |
EP1840967B1 (en) | 2019-11-13 |
JP2006179828A (ja) | 2006-07-06 |
EP3627555A1 (en) | 2020-03-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4841834B2 (ja) | ホトダイオードアレイ | |
JP6454373B2 (ja) | フォトダイオードアレイ | |
JP5185207B2 (ja) | フォトダイオードアレイ | |
JP5805681B2 (ja) | フォトダイオードアレイ | |
JP5726434B2 (ja) | 半導体光検出素子 | |
KR100898621B1 (ko) | 향상된 감도를 가진 광반도체장치 | |
JP3967083B2 (ja) | 半導体受光素子 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS KE KG KM KN KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005820225 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2005820225 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11793651 Country of ref document: US |