WO2005059983A1 - Gallium nitride material devices including an electrode-defining layer and methods of forming the same - Google Patents

Gallium nitride material devices including an electrode-defining layer and methods of forming the same Download PDF

Info

Publication number
WO2005059983A1
WO2005059983A1 PCT/US2004/042260 US2004042260W WO2005059983A1 WO 2005059983 A1 WO2005059983 A1 WO 2005059983A1 US 2004042260 W US2004042260 W US 2004042260W WO 2005059983 A1 WO2005059983 A1 WO 2005059983A1
Authority
WO
WIPO (PCT)
Prior art keywords
electrode
gallium nitride
nitride material
defining layer
material region
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/US2004/042260
Other languages
English (en)
French (fr)
Inventor
Jerry W. Johnson
Robert J. Therrien
Andrei Vescan
Jeffrey D. Brown
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nitronex Corp
Original Assignee
Nitronex Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=34677862&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=WO2005059983(A1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Nitronex Corp filed Critical Nitronex Corp
Priority to JP2006545431A priority Critical patent/JP2007516615A/ja
Publication of WO2005059983A1 publication Critical patent/WO2005059983A1/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/20Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28575Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising AIIIBV compounds
    • H01L21/28587Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising AIIIBV compounds characterised by the sectional shape, e.g. T, inverted T
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/015Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D8/00Diodes
    • H10D8/01Manufacture or treatment
    • H10D8/051Manufacture or treatment of Schottky diodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D8/00Diodes
    • H10D8/60Schottky-barrier diodes 
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/80Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
    • H10D62/85Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
    • H10D62/8503Nitride Group III-V materials, e.g. AlN or GaN

Definitions

  • the invention relates generally to gallium nitride materials and, more particularly, to gallium nitride material devices including an electrode-defining layer and methods of forming the same.
  • Gallium nitride materials include gallium nitride (GaN) and its alloys such as aluminum gallium nitride (AlGaN), indium gallium nitride (InGaN), and aluminum indium gallium nitride (AlInGaN). These materials are semiconductor compounds that have a relatively wide, direct bandgap which permits highly energetic electronic transitions to occur. Gallium nitride materials have a number of attractive properties including high electron mobility, the ability to efficiently emit blue light, the ability to transmit signals at high frequency, and others. Accordingly, gallium nitride materials are being widely investigated in many microelectronic applications such as transistors, field emitters, and optoelectronic devices.
  • a semiconductor structure comprising a gallium nitride material region and an electrode-defining layer formed over the gallium nitride material region.
  • the electrode-defining layer includes a via formed therein. A cross-sectional area at a top of the via is greater than a cross- sectional area at a bottom of the via.
  • the structure further comprises an electrode formed on the gallium nitride material region and in the via, wherein the electrode length is defined at the bottom of the via.
  • a transistor is provided.
  • the transistor comprises a gallium nitride material region and an electrode-defining layer formed on the gallium nitride material region.
  • the electrode-defining layer includes a via formed therein. A cross-sectional area of the via is greater at a top of the via than at a bottom of the via. A sidewall of the via extends upward from the bottom of the via at an angle between about 5 degrees and about 85 degrees and downward from the top of the via at an angle between about 90 degrees and about 160 degrees.
  • the transistor further comprises a source electrode formed on the gallium nitride material region, a drain electrode formed on the gallium nitride material region; and a gate electrode formed on the gallium nitride material region and in the via.
  • a length of the gate electrode is defined at the bottom of the via and the ratio of the gate electrode length to a cross- sectional dimension at the top of the via is between about 0.50 and 0.95.
  • a Schottky diode is provided.
  • the Schottky diode comprises a gallium nitride material region and an electrode-defining layer formed over the gallium nitride material region.
  • the electrode-defining layer includes a via formed therein.
  • a cross-sectional area at a top of the via is greater than a cross- sectional area at a bottom of the via.
  • a sidewall of the via extends upward from the bottom of the via at an angle between about 5 degrees and about 85 degrees and downward from the top of the via at an angle between about 90 degrees and about 160 degrees.
  • the Schottky diode further comprises a Schottky electrode formed on the gallium nitride material region and in the via, wherein the electrode length is defined at the bottom of the via.
  • the Schottky diode further comprises an ohmic electrode formed on the gallium nitride material region.
  • a method of forming a semiconductor structure comprises forming an electrode-defining layer on a gallium nitride material region and forming a via in the electrode-defining layer such that a cross-sectional dimension at a top of the via is greater than a cross-sectional dimension at a bottom of the via.
  • the method further comprises forming an electrode on the gallium nitride material region and in the via, wherein a length of the electrode is defined by the bottom of the via.
  • a method of forming a transistor comprises forming an electrode-defining layer on a gallium nitride material region and forming a via in the electrode-defining layer.
  • a cross-sectional dimension at a top of the via is greater than a cross-sectional dimension at a bottom of the via and a sidewall of the via extends upward from the bottom of the via at an angle between about 5 degrees and about 85 degrees and downward from the top of the via at an angle between about 90 degrees and about 160 degrees.
  • the method further comprises forming a source electrode on the gallium nitride material region, forming a drain electrode on the gallium nitride material region, and forming a gate electrode on the gallium nitride material region and in the via.
  • a length of the gate electrode is defined at the bottom of the via and the ratio of the gate electrode length to a cross- sectional dimension at the top of the via is between about 0.50 and 0.95.
  • a method of forming a Schottky diode is provided.
  • the method comprises forming an electrode-defining layer on a gallium nitride material region and forming a via in the electrode-defining layer.
  • a cross-sectional dimension at a top of the via is greater than a cross-sectional dimension at a bottom of the via.
  • a sidewall of the via extends upward from the bottom of the via at an angle between about 5 degrees and about 85 degrees and downward from the top of the via at an angle between about 90 degrees and about 160 degrees.
  • the method further comprises forming an ohmic electrode on the gallium nitride material region and forming a Schottky electrode on the gallium nitride material region and in the via, wherein the electrode length is defined at the bottom of the via.
  • FIG. 1A is a cross-section of a gallium nitride material device including an electrode-defining layer according to an embodiment of the invention.
  • FIG. IB is a top view of the gallium nitride material device of FIG. 1 A.
  • FIG. 2 shows the profile of an electrode-defining layer according to an embodiment of the invention.
  • FIG. 3 is a cross-section of a gallium nitride material device including an electrode-defining layer that includes a via that extends only a portion through the thickness of the electrode-defining layer according to an embodiment of the invention.
  • FIG. 4 is a cross-section of a gallium nitride material device including a passivating layer formed between the electrode-defining layer and gallium nitride material region according to an embodiment of the invention.
  • FIG. 5 A and 5B respectively are a top view and a cross-section of a Schottky diode according to an embodiment of the invention.
  • FIG. 6 is a cross-section of a semiconductor structure after a metallization step according to a method of the invention.
  • FIG. 7 is a cross-section of a semiconductor structure after deposition of an electrode-defining layer according to a method of the invention.
  • FIG. 8 is a cross-section of a semiconductor structure during an implantation step according to a method of the invention.
  • FIG. 9 is a cross-section of a semiconductor structure after a photoresist patterning step according to a method of the invention.
  • FIG. 10 is a cross-section of a semiconductor structure after a electrode- defining layer etching step according to a method of the invention.
  • FIG. 11 is a cross-section of a semiconductor structure after a metallization step according to a method of the invention.
  • FIG. 12 is a cross-section of a semiconductor structure after an encapsulation step according to a method of the invention.
  • FIG. 13A shows the cross-section of a T-shaped gate electrode of a FET device of the present invention as described in Example 1.
  • FIG. 13B shows the cross-section a trapezoidal-shaped gate electrode of a conventional FET device as described in Example 1.
  • FIGS 10A and 10B are two-dimensional electric field simulations at the drain edge of the gate electrodes of FIGS 10A and 10B, respectively, as described in Example 1.
  • FIG. 14 shows drain leakage current as a function of drain-source voltage for the devices described in Example 2.
  • FIG. 15 is a cross-section of a gallium nitride material device that includes a gate electrode height that is less than the thickness of the passivating layer according to an embodiment of the invention.
  • the invention provides gallium nitride material devices and methods of forming the same.
  • the devices include an electrode-defining layer.
  • the electrode- defining layer typically has a via formed therein in which an electrode is formed (at least in part).
  • the via defines (at least in part) dimensions of the electrode.
  • the electrode-defining layer is a passivating layer that is formed on a gallium nitride material region.
  • FIGS. 1 A and IB illustrate a semiconductor device 10 that includes a gallium nitride material region 12 according to one embodiment of the invention.
  • device 10 is a field effect transistor (FET) that includes a source electrode 14, a drain electrode 16 and a gate electrode 18 formed on the gallium nitride material region.
  • the gallium nitride material region is formed on a substrate 20 and, as shown, a transition layer 22 may be formed between the substrate and the gallium nitride material region.
  • the device includes an electrode-defining layer 24 which, as shown, is a passivating layer that protects and passivates the surface of the gallium nitride material region.
  • a via 26 is formed within layer 24 in which the gate electrode is, in part, formed. As described further below, the shape and dimensions of the via and, thus the gate electrode, can be controlled to improve properties of the device.
  • the invention encompasses other types of devices as described further below.
  • the electrode- defining layer may define other types of electrode than gate electrodes, such as Schottky contacts.
  • the electrode-defining layer in FIGS. 1 A and IB functions as a passivating layer, in other embodiments the electrode-defining layer may not function as a passivating layer (e.g., see FIG. 4).
  • a layer that is "directly on” another layer or substrate means that no intervening layer is present. It should also be understood that when a layer is referred to as being “on” or “over” another layer or substrate, it may cover the entire layer or substrate, or a portion of the layer or substrate.
  • the term "passivating layer” refers to any layer that when grown on an underlying layer (e.g. gallium nitride material region 12) reduces the number and/or prevents formation of surface/interface states in the bandgap of the underlying layer, or reduces the number and/or prevents formation of free carrier (e.g., electron or hole) trapping states at the surface/interface of the underlying layer.
  • the trapping states may be associated with surface states created by unterminated chemical bonds, threading dislocations at the surface or ions adsorbed to the surface from the environment.
  • the trapping states may capture free carriers or may create undesired depletion regions during DC or RF operation. These effects may cause a decrease in the amount of current that otherwise would flow in a channel of the FET during operation, thus, impairing the performance of the device.
  • the passivating layer may substantially reduce these effects thereby improving electrical performance of the device such as increased output power or efficiency.
  • the passivating layer may also increase the breakdown voltage of the device. It should be understood that a passivating layer may also protect the underlying layer (e.g.
  • a passivating layer may limit or eliminate reactions and/or interactions of other processing species (e.g., liquids, ions, plasmas, gaseous species) with the surface of the gallium nitride material. These reactions and/or interactions can be detrimental to the electrical properties of the device by changing surface morphology, the number of surface states, the amount of surface charge, the polarity of surface charge, or any combination of these.
  • processing species e.g., liquids, ions, plasmas, gaseous species
  • Suitable compositions for electrode-defining layer 24 include, but are not limited to, nitride-based compounds (e.g., silicon nitride compounds), oxide-based compounds (e.g., silicon oxide compounds), polyimides, other dielectric materials, or combinations of these compositions (e.g., silicon oxide and silicon nitride).
  • nitride-based compounds e.g., silicon nitride compounds
  • oxide-based compounds e.g., silicon oxide compounds
  • polyimides e.g., other dielectric materials, or combinations of these compositions (e.g., silicon oxide and silicon nitride).
  • the electrode-defining layer it may be preferable for the electrode-defining layer to be a silicon nitride compound (e.g., Si 3 N 4 ) or non-stoichiometric silicon nitride compounds. It should be understood that these compositions are suitable when the electrode-defining layer functions as a passivating layer (as shown in FIGS.
  • electrode-defining layer 24 depends on the design of the device. In some cases, the electrode-defining layer may have a thickness of between about 50 Angstroms and 1.0 micron. In some cases, the thickness may be between about 700 Angstroms and about 1200 Angstroms. As shown, electrode-defining layer 24 covers the entire surface of gallium nitride material region 12 with the exception of the electrode regions (source 14, drain 16 and gate 18). The following designations are used in FIGS.
  • FIG. 2 illustrates the profile of the via and corresponding gate electrode.
  • An angle Z is the angle that a sidewall 28 of the electrode-defining layer extends upward from a bottom surface 30 of the electrode-defining layer and an angle Y is the angle that the sidewall extends downward from a top surface 32 of the electrode-defining layer. It should be understood that angles Y and Z are respectively measured at bottom and top surfaces 30, 32 and that sidewall 28 may deviate from these angles at distances away from the bottom and top surfaces. Though the above-noted dimensions and angles are shown relative to the gate electrode in the FET embodiments of FIGS. 1 and 2, some of these dimensions and angles may also be applied to other types of electrodes in non-FET embodiments as described further below.
  • methods of forming devices of the invention allow definition of gate electrode dimensions (e.g., a) entirely within the electrode-defining layer.
  • This is to be distinguished from processes that form gate electrodes prior to electrode-defining layer deposition, or processes that define a portion of the gate electrode within a electrode-defining layer but not gate length (a).
  • the entire via (or, at least, regions of the via at bottom surface 30) is filled with the gate electrode material so that the dimensions of the via precisely correspond to gate dimensions and, in particular, the gate length.
  • critical electrode dimensions e.g., gate length
  • One aspect of the invention is the discovery that certain gate electrode dimensions (including the gate electrode profile) lead to performance improvements in FET device 10. It should be understood that in certain methods of the invention regions of the via at or proximate top surface 32 may not be filled with gate electrode material if gate electrode height (h) is less than the electrode-defining layer thickness (c) (See FIG. 15). In the illustrative embodiment of FIGS.
  • gate length (a) is smaller than cross-sectional dimension at the top of the via (b).
  • Via 26 (and, thus, gate electrode 18) also has a larger cross-sectional area at the top of the via than a cross- sectional area at the bottom of the via. As shown, the cross-sectional area of the via (and, thus gate electrode) decreases from the top of the via to the bottom of the via. It may be preferable for sidewalls 28 to have a straight (uncurved) slope. In some cases, it may be preferable for sidewalls 28 to have a curved slope.
  • the sidewalls may have a concave-up shape in relation to gallium nitride material region 12 as shown.
  • the electrode-defining layer etching step may be controlled to provide the desired gate profile. It should be understood that the cross-sectional areas of the via (and electrodes) are measured in planes that are parallel to the plane defined by the electrode-defining layer as shown. It has been discovered that the ratio of (a)/(b) can be an important design parameter for device 10 that affects the breakdown voltage. In some embodiments of the invention, the ratio of (a)/(b) is controlled to be between about 0.50 and about 0.95.
  • the ratio may be between about 0.75 and about 0.90. Values of (a)/(b) ratios within these ranges can improve the breakdown voltage.
  • the optimal value of the (a)/(b) ratio depends on the specific device and also can depend on other design parameters. As described further below, parameters of the electrode-defining layer etching step may be controlled to provide the desired (a)/(b) ratio.
  • the absolute value of gate length (a) depends on the particular device design. For example, (a) may be between about 0.1 micron and about 5.0 micron. However, it should be understood that other values for (a) may also be suitable. It has also been discovered that angles Y and Z have preferred ranges for device operation.
  • angle Z may be less than 90 degrees.
  • angle Z may be between about 5 degrees and about 85 degrees; in some cases, between about 10 degrees and about 60 degrees; and, in some cases, between about 15 degrees and about 40 degrees.
  • angle Y may be greater than 90 degrees.
  • Angle Y typically is between about 90 degrees and about 160 degrees. It may be preferred for angle Y to be between about 90 degrees and about 135 degrees; and, in some cases, between about 90 degrees and about 110 degrees. It has been determined that angles Y and Z affect the location and strength of electrical fields generated by the device. By controlling the values of Y and Z within the above ranges, the peak electric field established near the drain edge of the gate electrode during device operation can be reduced.
  • angles Y and Z are also important in promoting complete filling of the via with gate electrode material.
  • the optimal value(s) of angles Y and Z depend on the specific device and also can depend on other design parameters.
  • the electrode-defining layer etching step may be controlled to provide the desired values of angles Y and Z, as described further below. As described further below, angles Y and Z may also be important in non-FET devices such as Schottky diodes (e.g., See FIGS.
  • the angles referred to herein are to be measured on a microscopic scale (e.g., dimensions of greater than about 50 or 100 Angstroms), for example using an SEM (as shown in FIG. 13 A).
  • the angles are not intended to be measured on an atomic scale, for example using a TEM, which indicates the presence surface effects (e.g., monolayers of atoms) that may distort values of the angles.
  • the gate electrode it is also preferred for the gate electrode to have a T-shape design which includes portions that overhang underlying electrode-defining layer 24. It has been determined that drain electrode side overhang distance (e) is particularly important in effecting the breakdown voltage of the device.
  • the portion of the gate electrode that overhangs the electrode-defining layer in the direction of the drain electrode can function as a field plate which increases the breakdown voltage of the device, amongst other beneficial effects. It has been observed that the breakdown voltage may be increased, for example, when (e) is between about 2 percent and about 60 percent of the gate drain spacing (g). In some cases, it may be preferred for (e) to be between about 10 percent and about 50 percent of (g) to further optimize the breakdown voltage of the device. The optimal value(s) of (e) depend on the specific device and also can depend on other design parameters. It has also been observed that it is advantageous to control the source electrode side overhang distance (d) to be less than drain electrode side overhang distance (e).
  • (d) be less than 50 percent of (e), or even less than 20% of (e). In some cases, it is advantageous to minimize (d) while ensuring that the entire via is filled. Reducing the value of (d) limits, or prevents, unwanted gate- source capacitance.
  • the values of (d) and (e) are controlled, in part, by the metal deposition and patterning steps described further below.
  • the absolute values of the source electrode side overhang distance (d), drain electrode side overhang distance (e), gate-source spacing (f) and gate-drain spacing (g) depend on the device design. Typical values of (f) and (g) are between about 0.1 micron and about 10 micron, though other values are possible.
  • the value of the gate electrode height (h) is greater than the value of the electrode-defining layer thickness (c) (See FIG. 1 A). In other embodiments, the value of the gate electrode height (h) is less than the value of the electrode-defining layer thickness (c) (See FIG. 15).
  • preferred values of (h) depend on the specific device and also can depend on other design parameters. For example, (h) may be between about 100 Angstroms and 2.0 micron. The value of (h) may be controlled by processing conditions used to deposit the gate electrode material as described further below.
  • Gate electrode 18 may be formed of any suitable conductive material such as metals (e.g., Au, Ni), metal compounds (e.g., WSi, WSiN), alloys, semiconductors, polysilicon, nitrides, or combinations of these materials.
  • the gate electrode may be formed of gold, nickel or both.
  • forming the gate electrode in via 26 enables formation of gate electrodes that include a single conductive material component (e.g., nickel) in direct contact with the gallium nitride material region across the entire gate length, even in cases when the gate electrode also includes a second conductive material component.
  • the gate electrode when the gate electrode is formed of nickel and gold, the nickel layer may be in direct contact with the gallium nitride material region across the entire gate length and the gold layer may be formed over the nickel layer (e.g., see FIG. 13 A).
  • prior art techniques for forming gate electrodes that include multiple metal compositions may have a first component (e.g., nickel) that is in direct contact with interior portions of the gate length and a second component (e.g., gold) in direct contact with edge portions of the gate length (e.g., see FIG. 13B).
  • Providing a single component in direct contact with the gallium nitride material region across the entire gate length can improve electrical properties, such as reducing gate leakage current, by eliminating losses that may occur when a second component is in direct contact with portions of the gate length.
  • the Schottky barrier height of the gate electrode may not be controlled by material composition.
  • the source and drain electrodes 14 and 16 may also be formed of any suitable conducting material including the same materials described above in connection with the gate electrode, as well as Ti, Al, Pt or Si.
  • substrate 20 is a silicon substrate.
  • a silicon substrate refers to any substrate that includes a silicon surface.
  • suitable silicon substrates include substrates that are composed entirely of silicon (e.g., bulk silicon wafers), silicon-on-insulator (SOI) substrates, silicon-on- sapphire substrate (SOS), and SIMOX substrates, amongst others.
  • Suitable silicon substrates also include substrates that have a silicon wafer bonded to another material such as diamond, A1N, or other polycrystalline materials. Silicon substrates having different crystallographic orientations may be used. In some cases, silicon (111) substrates are preferred. In other cases, silicon (100) substrates are preferred. It should be understood that other types of substrates may also be used including sapphire, silicon carbide, gallium nitride and aluminum nitride substrates.
  • Substrate 20 may have any suitable dimensions and its particular dimensions are dictated by the application. Suitable diameters include, but are not limited to, 2 inches (50 mm), 4 inches (100 mm), 6 inches (150 mm), and 8 inches (200 mm). In some embodiments, substrate 20 is relatively thick, for example, greater than 250 microns. Thicker substrates are generally able to resist bending which can occur, in some cases, in thinner substrates. In other embodiments, thinner substrates (e.g., less than 250 microns) are used. Transition layer 22 may be formed on substrate 20 prior to the deposition of gallium nitride material region 12.
  • the transition layer may accomplish one or more of the following: reducing crack formation in the gallium nitride material region 12 by lowering thermal stresses arising from differences between the thermal expansion rates of gallium nitride materials and the substrate; reducing defect formation in gallium nitride material region by lowering lattice stresses arising from differences between the lattice constants of gallium nitride materials and the substrate; and, increasing conduction between the substrate and gallium nitride material region by reducing differences between the band gaps of substrate and gallium nitride materials.
  • the presence of the transition layer may be particularly preferred when utilizing silicon substrates because of the large differences in thermal expansion rates and lattice constant between gallium nitride materials and silicon.
  • the transition layer also may be formed between substrate 20 and gallium nitride material region for a variety of other reasons.
  • the device may not include a transition layer.
  • the composition of transition layer 22 depends, at least in part, on the type of substrate and the composition of gallium nitride material region 12.
  • the transition layer may preferably comprise a compositionally-graded transition layer having a composition that is varied across at least a portion of the layer. Suitable compositionally-graded transition layers, for example, have been described in commonly-owned U.S. Patent No.
  • compositionally-graded transition layers are particularly effective in reducing crack formation in the gallium nitride material region by lowering thermal stresses that result from differences in thermal expansion rates between the gallium nitride material and the substrate (e.g., silicon).
  • the substrate e.g., silicon
  • transition layer is fom ed of an alloy of gallium nitride such as Al x In y Ga( 1 - x-y )N, Al x Ga( 1 - ⁇ )N, or y) N, wherein 0 ⁇ x ⁇ l, 0 ⁇ y ⁇ l.
  • the concentration of at least one of the elements (e.g., Ga, Al, In) of the alloy is typically varied across at least a portion of the cross-sectional thickness of the layer.
  • the transition layer has a monocrystalline structure.
  • transition layer 22 has a constant (i.e., non-varying) composition across its thickness.
  • Such transition layers may also be referred to as buffer layers.
  • device 10 may also optionally include other layers that are not depicted in the figures.
  • device 10 may include one or more intermediate layers. An intermediate layer may be formed, for example, between the substrate and the transition layer (e.g., a compositionally-graded transition layer) and/or between the transition layer and the gallium nitride material region.
  • the intermediate layer may have a constant composition of a gallium nitride alloy (such as Al x InyGa( 1-x .y)N, Al x Ga( 1-X )N, or In y Ga( 1-y )N), aluminum nitride, or an aluminum nitride alloy.
  • the intermediate layer(s) have a monocrystalline structure.
  • Gallium nitride material region 12 comprises at least one gallium nitride material layer.
  • gallium nitride material refers to gallium nitride (GaN) and any of its alloys, such as aluminum gallium nitride (Al x Ga( 1-x )N), indium gallium nitride (InyGa ⁇ N), aluminum indium gallium nitride (Al x In y Ga (1-x .
  • gallium arsenide phosporide nitride GaAs a Pb N( 1-a- b)
  • aluminum indium gallium arsenide phosporide nitride Al x In y Ga( 1-x- y)As a Pb N(i- a -b)
  • arsenic and/or phosphorous are at low concentrations (i.e., less than 5 weight percent).
  • the gallium nitride material has a high concentration of gallium and includes little or no amounts of aluminum and/or indium.
  • the sum of (x + y) may be less than 0.4, less than 0.2, less than 0.1, or even less.
  • Gallium nitride materials may be doped n-type or p-type, or may be intrinsic. Suitable gallium nitride materials have been described in U.S. Patent No. 6,649,287, incorporated by reference above.
  • gallium nitride material region 12 includes only one gallium nitride material layer.
  • gallium nitride material region 12 includes more than one gallium nitride material layer. The different layers can form different regions of the semiconductor device. Gallium nitride material region 12 also may include one or more layers that do not have a gallium nitride material composition such as other III-V compounds or alloys, oxide layers, and metallic layers. Gallium nitride material region 12 is of high enough quality so as to permit the formation of devices therein. Preferably, gallium nitride material region 12 has a low crack level and a low defect level. As described above, transition layer 22 (particularly when compositionally-graded) may reduce crack and/or defect formation.
  • the gallium nitride material region has about 10 9 defects/cm 2 .
  • Gallium nitride materials having low crack levels have been described in U.S. Patent No. 6,649,287 incorporated by reference above.
  • the gallium nitride material region a crack level of less than 0.005 ⁇ m/ ⁇ m .
  • the gallium nitride material region has a very low crack level of less than 0.001 ⁇ m/ ⁇ m 2 .
  • gallium nitride material region 12 includes a layer or layers which have a monocrystalline structure. In some cases, the gallium nitride material region includes one or more layers having a Wurtzite (hexagonal) structure. The thickness of gallium nitride material region 12 and the number of different layers are dictated, at least in part, by the requirements of the specific device. At a minimum, the thickness of gallium nitride material region 12 is sufficient to permit formation of the desired device. Gallium nitride material region 12 generally has a thickness of greater than 0.1 micron, though not always.
  • gallium nitride material region 12 has a thickness of greater than 0.5 micron, greater than 0.75 micron, greater than 1.0 microns, greater than 2.0 microns, or even greater than 5.0 microns.
  • FIG. 3 illustrates a semiconductor device 40 according to another embodiment of the invention. In the embodiment of FIG. 3, via 26 extends only a portion of the way through the thickness of electrode-defining layer 24. Thus, a portion of the electrode-defining layer remains between gate electrode 18 and gallium nitride material region 12.
  • the electrode-defining layer is formed of an insulating material such as silicon oxide, silicon nitride, polyimides, other dielectric materials, or combinations of these compositions (e.g., silicon oxide and silicon nitride).
  • device 40 forms a MISFET (metal-insulator- semiconductor).
  • FIG. 4 illustrates a semiconductor device 42 according to another embodiment of the invention.
  • Device 42 includes a layer 43 formed between electrode-defining layer 24 and gallium nitride material region 12.
  • Layer 43 has a different composition than electrode-defining layer 24.
  • layer 43 is a passivating layer. Suitable passivating layer compositions have been described above.
  • FIGS. 5 A and 5B illustrate a semiconductor device 44 according to another embodiment of the invention.
  • device 44 is a Schottky diode that includes a Schottky electrode (i.e., Schottky contact) 46 defined (in part) within via 26.
  • Device 44 also includes an ohmic electrode 48 that is formed around the diameter of the structure.
  • the above-noted ranges of angles Y and Z in connection with the FET embodiment are also important in Schottky diode embodiments (and other devices).
  • values of Y and Z within the above-noted ranges promote complete filling of the via with electrode material, amongst other advantages.
  • the optimal value(s) of angles Y and Z depend on the specific device and also can depend on other design parameters.
  • the electrode-defining layer etching step may be controlled to provide the desired values of angles Y and Z, as described further below.
  • Schottky electrode 46 it is also preferred for Schottky electrode 46 to have a T-shape design which includes portions that overhang underlying electrode-defining layer 24, as described in connection with the FET embodiment of FIGS. 1 A and IB. It has been determined that overhang distance (i) is particularly important in affecting the breakdown voltage of the device.
  • the portion of the Schottky electrode that overhangs the electrode- defining layer in the direction of the ohmic electrode can function as a field plate which increases the breakdown voltage of the device, amongst other beneficial effects. It has been observed that the breakdown voltage may be increased, for example, when (i) is between about 2 percent and about 60 percent of a distance (j) between the Schottky electrode and the ohmic electrode. In some cases, it may be preferred for (i) to be between about 10 percent and about 50 percent of (j) to further optimize the breakdown voltage of the device. The optimal value(s) of (j) depend on the specific device and also can depend on other design parameters. It should be understood that Schottky diodes of the invention may also have a non-circular layout.
  • FIGS. 6-11 show cross-sections of the resulting semiconductor structure after different processing steps according to one illustrative method of the present invention. Though FIGS.
  • FIG. 6 shows a cross-section of the structure after deposition of gallium nitride material region 12 and transition layer 22 on substrate 20 and deposition of source and drain electrodes 14 and 16.
  • Transition layer 22 and gallium nitride material region 12 may be deposited on substrate 20, for example, using metalorganic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), and hydride vapor phase epitaxy (HVPE), amongst other techniques. In some cases, an MOCVD process may be preferred.
  • MOCVD metalorganic chemical vapor deposition
  • MBE molecular beam epitaxy
  • HVPE hydride vapor phase epitaxy
  • a suitable MOCVD process to form a compositionally-graded transition layer and gallium nitride material region over a silicon substrate has been described in U.S. Patent No. 6,649,287 incorporated by reference above.
  • gallium nitride material region 12 has different layers, in some cases it is preferable to use a single deposition step (e.g., an MOCVD step) to form the entire region 12.
  • a single deposition step e.g., an MOCVD step
  • the processing parameters are suitably changed at the appropriate time to form the different layers.
  • a single growth step may be used to form the transition layer and gallium nitride material region.
  • gallium nitride material region 12 it is possible to grow gallium nitride material region 12 using a lateral epitaxial overgrowth (LEO) technique that involves growing an underlying gallium nitride layer through mask openings and then laterally over the mask to form the gallium nitride material region, for example, as described in U.S. Patent No. 6,051,849, which is incorporated herein by reference.
  • LEO lateral epitaxial overgrowth
  • region 12 it is possible to grow region 12 using a pendeoepitaxial technique that involves growing sidewalls of gallium nitride material posts into trenches until growth from adjacent sidewalls coalesces to form a gallium nitride material region, for example, as described in U.S. Patent No. 6,177,688, which is incorporated herein by reference.
  • gallium nitride material regions with very low defect densities are achievable.
  • at least a portion of the gallium nitride material region may have a defect density of less than about 10 defects/cm .
  • Source and drain electrodes 14, 16 may be deposited on the gallium nitride material region using known techniques such as an evaporation technique. In cases when the electrodes include two metals, then the metals are typically deposited in successive steps. The deposited metal layer may be patterned using conventional methods to form the electrodes.
  • the structure shown in FIG. 6 may be subjected to a rapid thermal annealing (RTA) step in which, for example, the structure is heated to temperatures of between about 500 degrees C and 1000 degrees C. In some cases, the temperature may be between about 800 degrees C and 900 degrees C.
  • the annealing step is performed to promote alloying of the different materials in the source and drain electrodes and to promote formation of intimate contact between these electrodes and the underlying gallium nitride material region.
  • FIG. 7 shows a cross-section of the semiconductor structure after the deposition of electrode-defining layer 24.
  • electrode-defining layer 24 covers gallium nitride material region 12 conformally.
  • the electrode-defining layer may be deposited using any suitable technique. The technique used, in part, depends on the composition of the electrode-defining layer. Suitable techniques include, but are not limited to CVD, PECVD, LP-CVD, ECR-CVD, ICP-CVD, evaporation and sputtering. When the electrode-defining layer is formed of a silicon nitride material, it may be preferable to use PECVD to deposit the layer.
  • FIG. 8 illustrates a cross-section of the structure during an ion implantation step.
  • a photoresist layer 34a is patterned to expose regions on respective sides of the drain and source electrodes.
  • nitrogen ions are implanted in the exposed regions to form amorphized gallium nitride material regions 35 underlying the regions.
  • the amorphized regions electrically isolate the devices from adjacent devices formed on the same wafer.
  • other types of ions may also be used in the implantation step or other techniques for isolating adjacent devices may be utilized.
  • adjacent devices may be isolated using an etching step that removes the electrode-defining layer, as well as a portion of the gallium nitride material region. The optimal value of the etch depth depends on the specific device and also can depend on other design parameters. In other cases, it may not be necessary to isolate adjacent devices and, thus, the implant step is not required.
  • FIG. 9 illustrates a cross-section of the structure after the photoresist layer 34a has been stripped and a second photoresist layer 34b has been patterned.
  • FIG. 10 illustrates a cross-section of the semiconductor structure after photoresist layer 34b has been stripped and after electrode-defining layer 24 has been etched. This etching step forms via 26.
  • a plasma etching technique is preferably used to form the via with controlled dimensions. It has been discovered that certain conventional wet chemical etching techniques do not sufficiently control the critical via dimensions. In some methods, a high density plasma technique (e.g., ICP or ECR) is used to generate the plasma. In other methods, RIE or CAIBE techniques may be used.
  • Suitable gases that may be ionized to form the plasma include fluorinated hydrocarbons, fluorinated sulfur-based gases, oxygen and argon.
  • an oxygen-based or argon-based plasma treatment may be used to remove any residual hydrocarbon species on the surface of the electrode-defining layer.
  • Etching conditions may be controlled to form via 26 with the desired dimensions and profile, as described above.
  • One important processing parameter is the pressure conditions in the plasma which largely determines the mean free path of the plasma species and, consequently, controls the directionality of the etching.
  • the directionality, or anisotropy, of the etching controls the profile of the via, angle Y, and angle Z, amongst other via dimensions (e.g., a, b). It has been discovered that suitable pressure conditions for producing a via having angles Y and Z may be between about 1-100 mTorr.
  • RF power is another important process parameter for dry etching processes.
  • the RF power affects the ion energy of species that impinge on the surface of the structure being processed.
  • the ion energy affects anisotropy of the etching and, therefore, controls the profile of the via, angles Y and Z, amongst other via dimensions (e.g., a, b). It has been discovered that, in some cases, it may be preferable to maintain RF power at less than about 50 Watts. In some cases, it may be preferable to maintain RF power at less than about 10 Watts. Using RF power within the above ranges may limit, or prevent, plasma-induced damage to the gallium nitride material region which may otherwise be caused when forming the via. ICP power is another important processing parameter for etching processes that utilize ICP plasmas.
  • ICP power is measured as the power applied to inductive coils outside the walls of a plasma chamber. This power creates a magnetic field that confines and creates a dense plasma.
  • the ICP power therefore, controls the plasma density (relatively independent of the ion energy) which in turn can be used to control the etch rate of electrode-defining layer, amongst other parameters. In this way, the etch rate can be substantially decoupled from the profile of the via which allows via dimensions to be tailored. It has been discovered that, in some cases, it is preferable to maintain ICP power between about 5 W and about 300 W. In some cases, it may be preferable to maintain ICP power between about 10 W and about 100 W.
  • FIG. 11 illustrates a cross-section of the semiconductor structure after the gate electrode and interconnect patterning and deposition steps.
  • the patterning step is controlled to provide the desired source electrode side overhang distance (d) and drain electrode side overhang distance (e). Conventional patterning and deposition steps may be used.
  • FIG. 12 illustrates a cross-section of the semiconductor structure after deposition of an encapsulation layer 52. It should be understood that the invention encompasses other methods than those specifically described herein. Also, variations to the method described above would be known to those of ordinary skill in the art and are within the scope of the invention. The following examples are meant to be illustrative and are not limiting.
  • FIG. 13 A shows the cross-section of a T-shaped gate electrode of a FET device of the present invention.
  • the gate electrode is formed in a via that decreases in cross-sectional area from the top of the via to the bottom of the via.
  • the electrode is formed of a nickel component and a gold component.
  • the nickel component is in direct contact with the gallium nitride material region across the entire gate length including its edge portions.
  • FIG. 13B shows the cross-section a trapezoidal-shaped gate electrode of a conventional FET device.
  • the electrode is formed of a nickel component and a gold component.
  • FIG. 10D The reduced peak electric field for the FET device of the present invention compared to the conventional FET device results from reduced field crowding at the drain edge of the gate electrode. This reduction is attributable to the shape of the gate electrode and, in particular, the shape of the via sidewalls which causes the cross- sectional area of the via to decrease from the top of the via to the bottom of the via.
  • FET devices of the present invention can have improved electrical properties compared to conventional FET devices.
  • EXAMPLE 2 This example shows the affect of varying the drain electrode side overhang distance (e) on FET devices of the present invention. Drain leakage current was measured as a function of drain-source voltage for two FET devices (Device 1 and Device 2) having the same general design as the device shown in FIGS. 1 A and IB. During the measurements, the gate voltage was maintained constant at a value of -8 Volts.
  • Device 1 included a drain electrode side overhang distance (e) of 0.15 micron which is 5% of the gate drain spacing (g).
  • Device 2 included a drain electrode side overhang distance (e) of 0.60 micron which is 20% of the gate drain spacing (g).
  • FIG. 14 shows the drain leakage currents of Devices 1 and 2 as a function of drain-source voltage.
  • the drain leakage current was less than 10 mA at all drain-source voltages which is generally for FET devices having this gate periphery.
  • the drain leakage current in Device 2 is significantly lower than the drain leakage current in Device 1.
  • increasing the overhang distance (e) from 5% of the gate drain spacing (g) to 20% of the gate drain spacing resulted in the reduction of the drain leakage current.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Junction Field-Effect Transistors (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
PCT/US2004/042260 2003-12-17 2004-12-16 Gallium nitride material devices including an electrode-defining layer and methods of forming the same Ceased WO2005059983A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2006545431A JP2007516615A (ja) 2003-12-17 2004-12-16 電極規定層を包含する窒化ガリウム材料デバイスおよびその形成方法

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/740,376 US7071498B2 (en) 2003-12-17 2003-12-17 Gallium nitride material devices including an electrode-defining layer and methods of forming the same
US10/740,376 2003-12-17

Publications (1)

Publication Number Publication Date
WO2005059983A1 true WO2005059983A1 (en) 2005-06-30

Family

ID=34677862

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/042260 Ceased WO2005059983A1 (en) 2003-12-17 2004-12-16 Gallium nitride material devices including an electrode-defining layer and methods of forming the same

Country Status (4)

Country Link
US (2) US7071498B2 (enExample)
JP (2) JP2007516615A (enExample)
KR (1) KR20060126712A (enExample)
WO (1) WO2005059983A1 (enExample)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008288289A (ja) * 2007-05-16 2008-11-27 Oki Electric Ind Co Ltd 電界効果トランジスタとその製造方法
JP2009503815A (ja) * 2005-07-20 2009-01-29 クリー インコーポレイテッド 窒化物ベースのトランジスタおよびエッチストップ層を用いた製造方法
JP2009071058A (ja) * 2007-09-13 2009-04-02 Oki Electric Ind Co Ltd Mis型fet及びその製造方法
JP2009524242A (ja) * 2006-01-17 2009-06-25 クリー インコーポレイテッド 支持されたゲート電極を備えるトランジスタの作製方法およびそれに関連するデバイス
WO2012121952A3 (en) * 2011-03-04 2012-12-06 Transphorm Inc. Electrode configurations for semiconductor devices
JP2013084976A (ja) * 2006-03-29 2013-05-09 Cree Inc 高効率および/または高電力密度のワイドバンドギャップトランジスタ

Families Citing this family (124)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2267783B1 (en) * 2001-07-24 2017-06-21 Cree, Inc. Insulating gate algan/gan hemt
US7501669B2 (en) 2003-09-09 2009-03-10 Cree, Inc. Wide bandgap transistor devices with field plates
US7071498B2 (en) * 2003-12-17 2006-07-04 Nitronex Corporation Gallium nitride material devices including an electrode-defining layer and methods of forming the same
US20050145851A1 (en) * 2003-12-17 2005-07-07 Nitronex Corporation Gallium nitride material structures including isolation regions and methods
US8174048B2 (en) * 2004-01-23 2012-05-08 International Rectifier Corporation III-nitride current control device and method of manufacture
WO2005081304A1 (ja) * 2004-02-20 2005-09-01 Nec Corporation 電界効果トランジスタ
US7573078B2 (en) * 2004-05-11 2009-08-11 Cree, Inc. Wide bandgap transistors with multiple field plates
US7550783B2 (en) * 2004-05-11 2009-06-23 Cree, Inc. Wide bandgap HEMTs with source connected field plates
US9773877B2 (en) * 2004-05-13 2017-09-26 Cree, Inc. Wide bandgap field effect transistors with source connected field plates
US7339205B2 (en) * 2004-06-28 2008-03-04 Nitronex Corporation Gallium nitride materials and methods associated with the same
US7566917B2 (en) * 2004-09-28 2009-07-28 Sharp Kabushiki Kaisha Electronic device and heterojunction FET
US8441030B2 (en) * 2004-09-30 2013-05-14 International Rectifier Corporation III-nitride multi-channel heterojunction interdigitated rectifier
WO2006050403A2 (en) * 2004-10-28 2006-05-11 Nitronex Corporation Gallium nitride/silicon based monolithic microwave integrated circuit
US7247889B2 (en) 2004-12-03 2007-07-24 Nitronex Corporation III-nitride material structures including silicon substrates
KR100620967B1 (ko) * 2005-02-21 2006-09-14 삼성전자주식회사 누설전류 발생이 감소된 쇼트키 다이오드 및 그 제조방법
US7821030B2 (en) * 2005-03-02 2010-10-26 Panasonic Corporation Semiconductor device and method for manufacturing the same
US11791385B2 (en) * 2005-03-11 2023-10-17 Wolfspeed, Inc. Wide bandgap transistors with gate-source field plates
US7365374B2 (en) * 2005-05-03 2008-04-29 Nitronex Corporation Gallium nitride material structures including substrates and methods associated with the same
JP4730529B2 (ja) * 2005-07-13 2011-07-20 サンケン電気株式会社 電界効果トランジスタ
EP1938385B1 (en) * 2005-09-07 2014-12-03 Cree, Inc. Transistors with fluorine treatment
KR20080072833A (ko) * 2005-10-04 2008-08-07 니트로넥스 코오포레이션 광대역 애플리케이션을 위한 갈륨 나이트라이드 물질트랜지스터 및 방법
US7566913B2 (en) 2005-12-02 2009-07-28 Nitronex Corporation Gallium nitride material devices including conductive regions and methods associated with the same
US9608102B2 (en) 2005-12-02 2017-03-28 Infineon Technologies Americas Corp. Gallium nitride material devices and associated methods
US8435879B2 (en) * 2005-12-12 2013-05-07 Kyma Technologies, Inc. Method for making group III nitride articles
WO2007122790A1 (ja) * 2006-03-28 2007-11-01 Nec Corporation 電界効果トランジスタ
JP5231719B2 (ja) * 2006-03-30 2013-07-10 富士通株式会社 電界効果トランジスタの製造方法
US20080035143A1 (en) * 2006-08-14 2008-02-14 Sievers Robert E Human-powered dry powder inhaler and dry powder inhaler compositions
US8283699B2 (en) * 2006-11-13 2012-10-09 Cree, Inc. GaN based HEMTs with buried field plates
US7692263B2 (en) * 2006-11-21 2010-04-06 Cree, Inc. High voltage GaN transistors
US8212290B2 (en) 2007-03-23 2012-07-03 Cree, Inc. High temperature performance capable gallium nitride transistor
US7745848B1 (en) 2007-08-15 2010-06-29 Nitronex Corporation Gallium nitride material devices and thermal designs thereof
US7875537B2 (en) * 2007-08-29 2011-01-25 Cree, Inc. High temperature ion implantation of nitride based HEMTs
JP5446161B2 (ja) * 2007-08-31 2014-03-19 住友電気工業株式会社 ショットキーバリアダイオードおよびその製造方法
JP2009076866A (ja) * 2007-08-31 2009-04-09 Sumitomo Electric Ind Ltd ショットキーバリアダイオード
US7915643B2 (en) 2007-09-17 2011-03-29 Transphorm Inc. Enhancement mode gallium nitride power devices
US7750370B2 (en) 2007-12-20 2010-07-06 Northrop Grumman Space & Mission Systems Corp. High electron mobility transistor having self-aligned miniature field mitigating plate on a protective dielectric layer
US8026581B2 (en) * 2008-02-05 2011-09-27 International Rectifier Corporation Gallium nitride material devices including diamond regions and methods associated with the same
US8519438B2 (en) 2008-04-23 2013-08-27 Transphorm Inc. Enhancement mode III-N HEMTs
US8343824B2 (en) * 2008-04-29 2013-01-01 International Rectifier Corporation Gallium nitride material processing and related device structures
JPWO2010001607A1 (ja) * 2008-07-03 2011-12-15 パナソニック株式会社 窒化物半導体装置
US8289065B2 (en) 2008-09-23 2012-10-16 Transphorm Inc. Inductive load power switching circuits
US8816356B2 (en) * 2008-09-30 2014-08-26 Youngstown State University Silicon carbide barrier diode
KR101103775B1 (ko) * 2008-11-21 2012-01-06 페어차일드코리아반도체 주식회사 질화물계 반도체 소자 및 그 제조방법
US7898004B2 (en) 2008-12-10 2011-03-01 Transphorm Inc. Semiconductor heterostructure diodes
US8742459B2 (en) 2009-05-14 2014-06-03 Transphorm Inc. High voltage III-nitride semiconductor devices
JP5595685B2 (ja) * 2009-07-28 2014-09-24 パナソニック株式会社 半導体装置
US8390000B2 (en) 2009-08-28 2013-03-05 Transphorm Inc. Semiconductor devices with field plates
JP5521447B2 (ja) * 2009-09-07 2014-06-11 富士通株式会社 半導体装置の製造方法
US20110075392A1 (en) * 2009-09-29 2011-03-31 Astec International Limited Assemblies and Methods for Directly Connecting Integrated Circuits to Electrically Conductive Sheets
US8389977B2 (en) 2009-12-10 2013-03-05 Transphorm Inc. Reverse side engineered III-nitride devices
US8492773B2 (en) * 2010-04-23 2013-07-23 Intersil Americas Inc. Power devices with integrated protection devices: structures and methods
KR101214742B1 (ko) 2010-12-09 2012-12-21 삼성전기주식회사 질화물계 반도체 소자 및 그 제조 방법
KR101193357B1 (ko) 2010-12-09 2012-10-19 삼성전기주식회사 질화물계 반도체 소자 및 그 제조 방법
US8742460B2 (en) 2010-12-15 2014-06-03 Transphorm Inc. Transistors with isolation regions
KR101219441B1 (ko) * 2010-12-27 2013-01-11 전자부품연구원 미세 게이트 컨택홀을 갖는 질화물계 반도체 소자 및 그의 제조 방법
US8643062B2 (en) 2011-02-02 2014-02-04 Transphorm Inc. III-N device structures and methods
US8772842B2 (en) 2011-03-04 2014-07-08 Transphorm, Inc. Semiconductor diodes with low reverse bias currents
JP5872810B2 (ja) * 2011-07-21 2016-03-01 サンケン電気株式会社 窒化物半導体装置及びその製造方法
US8901604B2 (en) 2011-09-06 2014-12-02 Transphorm Inc. Semiconductor devices with guard rings
US9257547B2 (en) 2011-09-13 2016-02-09 Transphorm Inc. III-N device structures having a non-insulating substrate
US8698163B2 (en) 2011-09-29 2014-04-15 Toshiba Techno Center Inc. P-type doping layers for use with light emitting devices
US20130082274A1 (en) 2011-09-29 2013-04-04 Bridgelux, Inc. Light emitting devices having dislocation density maintaining buffer layers
US9178114B2 (en) 2011-09-29 2015-11-03 Manutius Ip, Inc. P-type doping layers for use with light emitting devices
US8664679B2 (en) 2011-09-29 2014-03-04 Toshiba Techno Center Inc. Light emitting devices having light coupling layers with recessed electrodes
US9012921B2 (en) 2011-09-29 2015-04-21 Kabushiki Kaisha Toshiba Light emitting devices having light coupling layers
US8853668B2 (en) 2011-09-29 2014-10-07 Kabushiki Kaisha Toshiba Light emitting regions for use with light emitting devices
US8598937B2 (en) 2011-10-07 2013-12-03 Transphorm Inc. High power semiconductor electronic components with increased reliability
US9601638B2 (en) 2011-10-19 2017-03-21 Nxp Usa, Inc. GaN-on-Si switch devices
US8530978B1 (en) * 2011-12-06 2013-09-10 Hrl Laboratories, Llc High current high voltage GaN field effect transistors and method of fabricating same
US9165766B2 (en) 2012-02-03 2015-10-20 Transphorm Inc. Buffer layer structures suited for III-nitride devices with foreign substrates
TWI484626B (zh) * 2012-02-21 2015-05-11 璨圓光電股份有限公司 半導體發光元件及具有此半導體發光元件的發光裝置
WO2013155108A1 (en) 2012-04-09 2013-10-17 Transphorm Inc. N-polar iii-nitride transistors
US9136341B2 (en) 2012-04-18 2015-09-15 Rf Micro Devices, Inc. High voltage field effect transistor finger terminations
JP6090764B2 (ja) * 2012-05-24 2017-03-08 ローム株式会社 窒化物半導体装置およびその製造方法
US9184275B2 (en) 2012-06-27 2015-11-10 Transphorm Inc. Semiconductor devices with integrated hole collectors
US9917080B2 (en) * 2012-08-24 2018-03-13 Qorvo US. Inc. Semiconductor device with electrical overstress (EOS) protection
US9147632B2 (en) 2012-08-24 2015-09-29 Rf Micro Devices, Inc. Semiconductor device having improved heat dissipation
JP6085442B2 (ja) 2012-09-28 2017-02-22 トランスフォーム・ジャパン株式会社 化合物半導体装置及びその製造方法
KR20140066015A (ko) * 2012-11-22 2014-05-30 삼성전자주식회사 이종 접합 전계 효과 트랜지스터 및 제조 방법
US9171730B2 (en) 2013-02-15 2015-10-27 Transphorm Inc. Electrodes for semiconductor devices and methods of forming the same
US9087718B2 (en) 2013-03-13 2015-07-21 Transphorm Inc. Enhancement-mode III-nitride devices
US9245993B2 (en) 2013-03-15 2016-01-26 Transphorm Inc. Carbon doping semiconductor devices
US9679981B2 (en) 2013-06-09 2017-06-13 Cree, Inc. Cascode structures for GaN HEMTs
US9755059B2 (en) 2013-06-09 2017-09-05 Cree, Inc. Cascode structures with GaN cap layers
US9847411B2 (en) 2013-06-09 2017-12-19 Cree, Inc. Recessed field plate transistor structures
US9443938B2 (en) 2013-07-19 2016-09-13 Transphorm Inc. III-nitride transistor including a p-type depleting layer
CN103646968B (zh) * 2013-11-27 2017-01-11 西安电子科技大学 一种基于电容结构的hemt栅泄漏电流分离结构与方法
US10276712B2 (en) 2014-05-29 2019-04-30 Hrl Laboratories, Llc III-nitride field-effect transistor with dual gates
US9455327B2 (en) 2014-06-06 2016-09-27 Qorvo Us, Inc. Schottky gated transistor with interfacial layer
CN104062485B (zh) * 2014-07-04 2016-08-17 西安电子科技大学 Hemt器件栅泄漏电流中台面泄漏电流的测试方法
US9318593B2 (en) 2014-07-21 2016-04-19 Transphorm Inc. Forming enhancement mode III-nitride devices
JP6562222B2 (ja) * 2014-07-29 2019-08-21 パナソニックIpマネジメント株式会社 窒化物半導体装置
US9536803B2 (en) 2014-09-05 2017-01-03 Qorvo Us, Inc. Integrated power module with improved isolation and thermal conductivity
US9536967B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Recessed ohmic contacts in a III-N device
US9536966B2 (en) 2014-12-16 2017-01-03 Transphorm Inc. Gate structures for III-N devices
US10615158B2 (en) 2015-02-04 2020-04-07 Qorvo Us, Inc. Transition frequency multiplier semiconductor device
US10062684B2 (en) 2015-02-04 2018-08-28 Qorvo Us, Inc. Transition frequency multiplier semiconductor device
US9812532B1 (en) 2015-08-28 2017-11-07 Hrl Laboratories, Llc III-nitride P-channel transistor
US10211294B2 (en) 2015-09-08 2019-02-19 Macom Technology Solutions Holdings, Inc. III-nitride semiconductor structures comprising low atomic mass species
US9627473B2 (en) 2015-09-08 2017-04-18 Macom Technology Solutions Holdings, Inc. Parasitic channel mitigation in III-nitride material semiconductor structures
US9704705B2 (en) 2015-09-08 2017-07-11 Macom Technology Solutions Holdings, Inc. Parasitic channel mitigation via reaction with active species
US9673281B2 (en) 2015-09-08 2017-06-06 Macom Technology Solutions Holdings, Inc. Parasitic channel mitigation using rare-earth oxide and/or rare-earth nitride diffusion barrier regions
US9773898B2 (en) 2015-09-08 2017-09-26 Macom Technology Solutions Holdings, Inc. III-nitride semiconductor structures comprising spatially patterned implanted species
US9799520B2 (en) 2015-09-08 2017-10-24 Macom Technology Solutions Holdings, Inc. Parasitic channel mitigation via back side implantation
US20170069721A1 (en) 2015-09-08 2017-03-09 M/A-Com Technology Solutions Holdings, Inc. Parasitic channel mitigation using silicon carbide diffusion barrier regions
US9806182B2 (en) 2015-09-08 2017-10-31 Macom Technology Solutions Holdings, Inc. Parasitic channel mitigation using elemental diboride diffusion barrier regions
US9806159B2 (en) 2015-10-08 2017-10-31 Macom Technology Solutions Holdings, Inc. Tuned semiconductor amplifier
WO2017087197A1 (en) 2015-11-19 2017-05-26 Hrl Laboratories, Llc Iii-nitride field-effect transistor with dual gates
CN108604597B (zh) 2016-01-15 2021-09-17 创世舫电子有限公司 具有al(1-x)sixo栅极绝缘体的增强模式iii-氮化物器件
US20170302245A1 (en) 2016-04-15 2017-10-19 Macom Technology Solutions Holdings, Inc. Ultra-broad bandwidth matching technique
US10651317B2 (en) 2016-04-15 2020-05-12 Macom Technology Solutions Holdings, Inc. High-voltage lateral GaN-on-silicon Schottky diode
US10541323B2 (en) 2016-04-15 2020-01-21 Macom Technology Solutions Holdings, Inc. High-voltage GaN high electron mobility transistors
WO2017210323A1 (en) 2016-05-31 2017-12-07 Transphorm Inc. Iii-nitride devices including a graded depleting layer
KR101936790B1 (ko) 2017-02-20 2019-01-09 광주과학기술원 메탈-반도체-메탈 이차원 전자 가스 버랙터 및 그 제조방법
US11056483B2 (en) 2018-01-19 2021-07-06 Macom Technology Solutions Holdings, Inc. Heterolithic microwave integrated circuits including gallium-nitride devices on intrinsic semiconductor
US10950598B2 (en) 2018-01-19 2021-03-16 Macom Technology Solutions Holdings, Inc. Heterolithic microwave integrated circuits including gallium-nitride devices formed on highly doped semiconductor
US11233047B2 (en) 2018-01-19 2022-01-25 Macom Technology Solutions Holdings, Inc. Heterolithic microwave integrated circuits including gallium-nitride devices on highly doped regions of intrinsic silicon
US11158575B2 (en) 2018-06-05 2021-10-26 Macom Technology Solutions Holdings, Inc. Parasitic capacitance reduction in GaN-on-silicon devices
WO2020018915A1 (en) 2018-07-19 2020-01-23 Macom Technology Solutions Holdings, Inc. Iii-nitride material semiconductor structures on conductive substrates
US11038023B2 (en) 2018-07-19 2021-06-15 Macom Technology Solutions Holdings, Inc. III-nitride material semiconductor structures on conductive silicon substrates
JP6752304B2 (ja) * 2019-01-17 2020-09-09 三菱電機株式会社 電界効果型トランジスタ
CN112531025B (zh) * 2019-09-17 2024-01-30 联华电子股份有限公司 高电子迁移率晶体管
US11600614B2 (en) 2020-03-26 2023-03-07 Macom Technology Solutions Holdings, Inc. Microwave integrated circuits including gallium-nitride devices on silicon
CN119836021A (zh) * 2024-12-24 2025-04-15 西安电子科技大学芜湖研究院 基于底电极控制的GaN基紫外光电探测器及其制备方法

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4865952A (en) * 1986-09-20 1989-09-12 Mitsubishi Denki Kabushiki Kaisha Method of forming a T-shaped control electrode through an X-ray mask
US5994753A (en) * 1997-03-18 1999-11-30 Oki Electric Industry Co., Ltd. Semiconductor device and method for fabricating the same
JP2001085670A (ja) * 1999-09-14 2001-03-30 Nec Corp 電界効果型トランジスタ及びその製造方法
US6406965B1 (en) * 2001-04-19 2002-06-18 Trw Inc. Method of fabricating HBT devices
US20020117681A1 (en) * 2001-02-23 2002-08-29 Weeks T. Warren Gallium nitride material devices and methods including backside vias
US6521961B1 (en) * 2000-04-28 2003-02-18 Motorola, Inc. Semiconductor device using a barrier layer between the gate electrode and substrate and method therefor

Family Cites Families (90)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4843440A (en) * 1981-12-04 1989-06-27 United States Of America As Represented By The Administrator Of The National Aeronautics & Space Administration Microwave field effect transistor
JPS61177781A (ja) * 1985-02-02 1986-08-09 Sony Corp 電界効果トランジスタの製造方法
JPS63136575A (ja) * 1986-11-27 1988-06-08 Sumitomo Electric Ind Ltd シヨツトキゲ−ト電界効果トランジスタ、およびその製造方法
JPH0225040A (ja) * 1988-07-13 1990-01-26 Fujitsu Ltd 半導体装置の製造方法
JP2751935B2 (ja) * 1989-06-14 1998-05-18 富士通株式会社 半導体装置の製造方法
US5290393A (en) * 1991-01-31 1994-03-01 Nichia Kagaku Kogyo K.K. Crystal growth method for gallium nitride-based compound semiconductor
US5633192A (en) * 1991-03-18 1997-05-27 Boston University Method for epitaxially growing gallium nitride layers
US5192987A (en) * 1991-05-17 1993-03-09 Apa Optics, Inc. High electron mobility transistor with GaN/Alx Ga1-x N heterojunctions
JP3352712B2 (ja) * 1991-12-18 2002-12-03 浩 天野 窒化ガリウム系半導体素子及びその製造方法
EP0569745A1 (de) * 1992-05-14 1993-11-18 Siemens Aktiengesellschaft Verfahren zur Herstellung eines Feldeffekttransistoren mit asymmetrischer Gate-Struktur
JP3109279B2 (ja) * 1992-09-30 2000-11-13 日本電気株式会社 半導体装置の製造方法
JPH06342811A (ja) * 1993-06-01 1994-12-13 Nec Corp 電界効果型トランジスタ及びその製造方法
US5393993A (en) * 1993-12-13 1995-02-28 Cree Research, Inc. Buffer structure between silicon carbide and gallium nitride and resulting semiconductor devices
US6440823B1 (en) * 1994-01-27 2002-08-27 Advanced Technology Materials, Inc. Low defect density (Ga, Al, In)N and HVPE process for making same
US5679152A (en) * 1994-01-27 1997-10-21 Advanced Technology Materials, Inc. Method of making a single crystals Ga*N article
US5838029A (en) * 1994-08-22 1998-11-17 Rohm Co., Ltd. GaN-type light emitting device formed on a silicon substrate
US5592501A (en) * 1994-09-20 1997-01-07 Cree Research, Inc. Low-strain laser structures with group III nitride active layers
US5523589A (en) * 1994-09-20 1996-06-04 Cree Research, Inc. Vertical geometry light emitting diode with group III nitride active layer and extended lifetime
US5679965A (en) * 1995-03-29 1997-10-21 North Carolina State University Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact, non-nitride buffer layer and methods of fabricating same
US5739554A (en) * 1995-05-08 1998-04-14 Cree Research, Inc. Double heterojunction light emitting diode with gallium nitride active layer
WO1996041906A1 (en) 1995-06-13 1996-12-27 Advanced Technology Materials, Inc. Bulk single crystal gallium nitride and method of making same
JP2795226B2 (ja) * 1995-07-27 1998-09-10 日本電気株式会社 半導体発光素子及びその製造方法
DE69633203T2 (de) * 1995-09-18 2005-09-01 Hitachi, Ltd. Halbleiterlaservorrichtungen
JP3396356B2 (ja) * 1995-12-11 2003-04-14 三菱電機株式会社 半導体装置,及びその製造方法
JP3409958B2 (ja) * 1995-12-15 2003-05-26 株式会社東芝 半導体発光素子
US5915164A (en) * 1995-12-28 1999-06-22 U.S. Philips Corporation Methods of making high voltage GaN-A1N based semiconductor devices
US5874747A (en) * 1996-02-05 1999-02-23 Advanced Technology Materials, Inc. High brightness electroluminescent device emitting in the green to ultraviolet spectrum and method of making the same
US5929467A (en) * 1996-12-04 1999-07-27 Sony Corporation Field effect transistor with nitride compound
US5741724A (en) * 1996-12-27 1998-04-21 Motorola Method of growing gallium nitride on a spinel substrate
JPH10209177A (ja) * 1997-01-23 1998-08-07 Nec Corp 電界効果トランジスタ及びそのゲート電極の形成方法
JP3546634B2 (ja) * 1997-03-19 2004-07-28 ソニー株式会社 窒化物系化合物半導体の選択エッチング方法および半導体装置の製造方法
JP3491492B2 (ja) * 1997-04-09 2004-01-26 松下電器産業株式会社 窒化ガリウム結晶の製造方法
EP0942459B1 (en) * 1997-04-11 2012-03-21 Nichia Corporation Method of growing nitride semiconductors
US6069021A (en) * 1997-05-14 2000-05-30 Showa Denko K.K. Method of growing group III nitride semiconductor crystal layer and semiconductor device incorporating group III nitride semiconductor crystal layer
JPH10335637A (ja) * 1997-05-30 1998-12-18 Sony Corp ヘテロ接合電界効果トランジスタ
US6261931B1 (en) * 1997-06-20 2001-07-17 The Regents Of The University Of California High quality, semi-insulating gallium nitride and method and system for forming same
US6146457A (en) * 1997-07-03 2000-11-14 Cbl Technologies, Inc. Thermal mismatch compensation to produce free standing substrates by epitaxial deposition
JPH11135522A (ja) * 1997-08-28 1999-05-21 Nec Corp 化合物半導体装置の製造方法
US6201262B1 (en) * 1997-10-07 2001-03-13 Cree, Inc. Group III nitride photonic devices on silicon carbide substrates with conductive buffer interlay structure
JP3517867B2 (ja) * 1997-10-10 2004-04-12 豊田合成株式会社 GaN系の半導体素子
JP3225902B2 (ja) * 1997-10-31 2001-11-05 日本電気株式会社 半導体装置の製造方法
JP3036495B2 (ja) * 1997-11-07 2000-04-24 豊田合成株式会社 窒化ガリウム系化合物半導体の製造方法
US6051849A (en) * 1998-02-27 2000-04-18 North Carolina State University Gallium nitride semiconductor structures including a lateral gallium nitride layer that extends from an underlying gallium nitride layer
US6180270B1 (en) * 1998-04-24 2001-01-30 The United States Of America As Represented By The Secretary Of The Army Low defect density gallium nitride epilayer and method of preparing the same
US6064078A (en) * 1998-05-22 2000-05-16 Xerox Corporation Formation of group III-V nitride films on sapphire substrates with reduced dislocation densities
US6265289B1 (en) * 1998-06-10 2001-07-24 North Carolina State University Methods of fabricating gallium nitride semiconductor layers by lateral growth from sidewalls into trenches, and gallium nitride semiconductor structures fabricated thereby
US6316793B1 (en) * 1998-06-12 2001-11-13 Cree, Inc. Nitride based transistors on semi-insulating silicon carbide substrates
JP3450713B2 (ja) * 1998-07-21 2003-09-29 富士通カンタムデバイス株式会社 半導体装置およびその製造方法、マイクロストリップ線路の製造方法
SG94712A1 (en) * 1998-09-15 2003-03-18 Univ Singapore Method of fabricating group-iii nitride-based semiconductor device
US6177688B1 (en) * 1998-11-24 2001-01-23 North Carolina State University Pendeoepitaxial gallium nitride semiconductor layers on silcon carbide substrates
US6255198B1 (en) * 1998-11-24 2001-07-03 North Carolina State University Methods of fabricating gallium nitride microelectronic layers on silicon layers and gallium nitride microelectronic structures formed thereby
US6329063B2 (en) * 1998-12-11 2001-12-11 Nova Crystals, Inc. Method for producing high quality heteroepitaxial growth using stress engineering and innovative substrates
US20010042503A1 (en) * 1999-02-10 2001-11-22 Lo Yu-Hwa Method for design of epitaxial layer and substrate structures for high-quality epitaxial growth on lattice-mismatched substrates
TW449937B (en) * 1999-02-26 2001-08-11 Matsushita Electronics Corp Semiconductor device and the manufacturing method thereof
US6426512B1 (en) * 1999-03-05 2002-07-30 Toyoda Gosei Co., Ltd. Group III nitride compound semiconductor device
TW474024B (en) 1999-08-16 2002-01-21 Cornell Res Foundation Inc Passivation of GaN based FETs
US6441393B2 (en) * 1999-11-17 2002-08-27 Lumileds Lighting U.S., Llc Semiconductor devices with selectively doped III-V nitride layers
US6521514B1 (en) * 1999-11-17 2003-02-18 North Carolina State University Pendeoepitaxial methods of fabricating gallium nitride semiconductor layers on sapphire substrates
US6291319B1 (en) * 1999-12-17 2001-09-18 Motorola, Inc. Method for fabricating a semiconductor structure having a stable crystalline interface with silicon
US6380108B1 (en) * 1999-12-21 2002-04-30 North Carolina State University Pendeoepitaxial methods of fabricating gallium nitride semiconductor layers on weak posts, and gallium nitride semiconductor structures fabricated thereby
US6586781B2 (en) * 2000-02-04 2003-07-01 Cree Lighting Company Group III nitride based FETs and HEMTs with reduced trapping and method for producing the same
US6403451B1 (en) * 2000-02-09 2002-06-11 Noerh Carolina State University Methods of fabricating gallium nitride semiconductor layers on substrates including non-gallium nitride posts
US6261929B1 (en) * 2000-02-24 2001-07-17 North Carolina State University Methods of forming a plurality of semiconductor layers using spaced trench arrays
US6498111B1 (en) * 2000-08-23 2002-12-24 Cree Lighting Company Fabrication of semiconductor materials and devices with controlled electrical conductivity
FR2810159B1 (fr) * 2000-06-09 2005-04-08 Centre Nat Rech Scient Couche epaisse de nitrure de gallium ou de nitrure mixte de gallium et d'un autre metal, procede de preparation, et dispositif electronique ou optoelectronique comprenant une telle couche
JP4186032B2 (ja) * 2000-06-29 2008-11-26 日本電気株式会社 半導体装置
US6610144B2 (en) * 2000-07-21 2003-08-26 The Regents Of The University Of California Method to reduce the dislocation density in group III-nitride films
US6624452B2 (en) * 2000-07-28 2003-09-23 The Regents Of The University Of California Gallium nitride-based HFET and a method for fabricating a gallium nitride-based HFET
AU2001279163A1 (en) * 2000-08-04 2002-02-18 The Regents Of The University Of California Method of controlling stress in gallium nitride films deposited on substrates
JP2002076023A (ja) * 2000-09-01 2002-03-15 Nec Corp 半導体装置
US6391748B1 (en) * 2000-10-03 2002-05-21 Texas Tech University Method of epitaxial growth of high quality nitride layers on silicon substrates
JP2002118122A (ja) * 2000-10-06 2002-04-19 Nec Corp ショットキゲート電界効果トランジスタ
US6583034B2 (en) * 2000-11-22 2003-06-24 Motorola, Inc. Semiconductor structure including a compliant substrate having a graded monocrystalline layer and methods for fabricating the structure and semiconductor devices including the structure
US6548333B2 (en) * 2000-12-01 2003-04-15 Cree, Inc. Aluminum gallium nitride/gallium nitride high electron mobility transistors having a gate contact on a gallium nitride based cap segment
US6649287B2 (en) * 2000-12-14 2003-11-18 Nitronex Corporation Gallium nitride materials and methods
US6956250B2 (en) * 2001-02-23 2005-10-18 Nitronex Corporation Gallium nitride materials including thermally conductive regions
US6849882B2 (en) * 2001-05-11 2005-02-01 Cree Inc. Group-III nitride based high electron mobility transistor (HEMT) with barrier/spacer layer
JP2003203930A (ja) * 2002-01-08 2003-07-18 Nec Compound Semiconductor Devices Ltd ショットキーゲート電界効果型トランジスタ
US6841409B2 (en) * 2002-01-17 2005-01-11 Matsushita Electric Industrial Co., Ltd. Group III-V compound semiconductor and group III-V compound semiconductor device using the same
US6903385B2 (en) * 2002-10-09 2005-06-07 Sensor Electronic Technology, Inc. Semiconductor structure having a textured nitride-based layer
JP2004253620A (ja) * 2003-02-20 2004-09-09 Nec Compound Semiconductor Devices Ltd 電界効果型トランジスタおよびその製造方法
US7135720B2 (en) * 2003-08-05 2006-11-14 Nitronex Corporation Gallium nitride material transistors and methods associated with the same
US6867078B1 (en) * 2003-11-19 2005-03-15 Freescale Semiconductor, Inc. Method for forming a microwave field effect transistor with high operating voltage
US20050145851A1 (en) * 2003-12-17 2005-07-07 Nitronex Corporation Gallium nitride material structures including isolation regions and methods
US7071498B2 (en) * 2003-12-17 2006-07-04 Nitronex Corporation Gallium nitride material devices including an electrode-defining layer and methods of forming the same
US7339205B2 (en) * 2004-06-28 2008-03-04 Nitronex Corporation Gallium nitride materials and methods associated with the same
US7361946B2 (en) * 2004-06-28 2008-04-22 Nitronex Corporation Semiconductor device-based sensors
US7687827B2 (en) * 2004-07-07 2010-03-30 Nitronex Corporation III-nitride materials including low dislocation densities and methods associated with the same
US7238560B2 (en) * 2004-07-23 2007-07-03 Cree, Inc. Methods of fabricating nitride-based transistors with a cap layer and a recessed gate
US7247889B2 (en) * 2004-12-03 2007-07-24 Nitronex Corporation III-nitride material structures including silicon substrates

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4865952A (en) * 1986-09-20 1989-09-12 Mitsubishi Denki Kabushiki Kaisha Method of forming a T-shaped control electrode through an X-ray mask
US5994753A (en) * 1997-03-18 1999-11-30 Oki Electric Industry Co., Ltd. Semiconductor device and method for fabricating the same
JP2001085670A (ja) * 1999-09-14 2001-03-30 Nec Corp 電界効果型トランジスタ及びその製造方法
US6521961B1 (en) * 2000-04-28 2003-02-18 Motorola, Inc. Semiconductor device using a barrier layer between the gate electrode and substrate and method therefor
US20020117681A1 (en) * 2001-02-23 2002-08-29 Weeks T. Warren Gallium nitride material devices and methods including backside vias
US6406965B1 (en) * 2001-04-19 2002-06-18 Trw Inc. Method of fabricating HBT devices

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
ATKINSON G M ET AL: "SELF-ALIGNED HIGH ELECTRON MOBILITY TRANSISTOR GATE FABRICATION USING FOCUSED ION BEAMS", JOURNAL OF VACUUM SCIENCE AND TECHNOLOGY: PART B, AMERICAN INSTITUTE OF PHYSICS. NEW YORK, US, vol. 9, no. 6, 1 November 1991 (1991-11-01), pages 3506 - 3510, XP000268566, ISSN: 1071-1023 *
PATENT ABSTRACTS OF JAPAN vol. 2000, no. 20 10 July 2001 (2001-07-10) *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009503815A (ja) * 2005-07-20 2009-01-29 クリー インコーポレイテッド 窒化物ベースのトランジスタおよびエッチストップ層を用いた製造方法
US9142636B2 (en) 2005-07-20 2015-09-22 Cree, Inc. Methods of fabricating nitride-based transistors with an ETCH stop layer
JP2009524242A (ja) * 2006-01-17 2009-06-25 クリー インコーポレイテッド 支持されたゲート電極を備えるトランジスタの作製方法およびそれに関連するデバイス
JP2013084976A (ja) * 2006-03-29 2013-05-09 Cree Inc 高効率および/または高電力密度のワイドバンドギャップトランジスタ
JP2008288289A (ja) * 2007-05-16 2008-11-27 Oki Electric Ind Co Ltd 電界効果トランジスタとその製造方法
JP2009071058A (ja) * 2007-09-13 2009-04-02 Oki Electric Ind Co Ltd Mis型fet及びその製造方法
WO2012121952A3 (en) * 2011-03-04 2012-12-06 Transphorm Inc. Electrode configurations for semiconductor devices
US9142659B2 (en) 2011-03-04 2015-09-22 Transphorm Inc. Electrode configurations for semiconductor devices

Also Published As

Publication number Publication date
US20050133818A1 (en) 2005-06-23
JP2012089867A (ja) 2012-05-10
US7071498B2 (en) 2006-07-04
KR20060126712A (ko) 2006-12-08
US20060249750A1 (en) 2006-11-09
JP2007516615A (ja) 2007-06-21

Similar Documents

Publication Publication Date Title
US7071498B2 (en) Gallium nitride material devices including an electrode-defining layer and methods of forming the same
US11699748B2 (en) Normally-off HEMT transistor with selective generation of 2DEG channel, and manufacturing method thereof
US7479669B2 (en) Current aperture transistors and methods of fabricating same
KR100955249B1 (ko) 질화물 반도체 소자 및 그 제조 방법
JP5203220B2 (ja) 支持されたゲート電極を備えるトランジスタの作製方法およびそれに関連するデバイス
US20050145851A1 (en) Gallium nitride material structures including isolation regions and methods
US8987075B2 (en) Method for manufacturing a compound semiconductor device
CN112368843B (zh) 具有后场板的复合器件
US10424643B2 (en) Diamond air bridge for thermal management of high power devices
US20250040175A1 (en) A vertical hemt, an electrical circuit, and a method for producing a vertical hemt
WO2008116046A1 (en) High voltage gan-based heterojunction transistor structure and method of forming same
JP5248743B2 (ja) 半導体装置および半導体装置の製造方法
JP4748501B2 (ja) 高電子移動度トランジスタ
WO2023019436A1 (en) Semiconductor device and method for manufacturing the same
US20130146885A1 (en) Vertical GaN-Based Metal Insulator Semiconductor FET
CN223246958U (zh) 一种半导体器件
US20240021724A1 (en) GaN TRENCH MOSFET AND FABRICATION METHOD
WO2024103199A1 (en) Nitride-based semiconductor device and method for manufacturing the same
Ben-Yaacov et al. Analysis of Leakage Currents in AlGaN/GaN Current Aperture Vertical Electron Transistors (CAVETs)

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2006545431

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWW Wipo information: withdrawn in national office

Country of ref document: DE

WWE Wipo information: entry into national phase

Ref document number: 1020067014242

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1020067014242

Country of ref document: KR

122 Ep: pct application non-entry in european phase