TWI745359B - 半導體封裝件及半導體封裝件之製造方法 - Google Patents
半導體封裝件及半導體封裝件之製造方法 Download PDFInfo
- Publication number
- TWI745359B TWI745359B TW106107950A TW106107950A TWI745359B TW I745359 B TWI745359 B TW I745359B TW 106107950 A TW106107950 A TW 106107950A TW 106107950 A TW106107950 A TW 106107950A TW I745359 B TWI745359 B TW I745359B
- Authority
- TW
- Taiwan
- Prior art keywords
- semiconductor device
- semiconductor package
- recess
- opening
- resin insulating
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 321
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 108
- 239000000758 substrate Substances 0.000 claims abstract description 138
- 229920005989 resin Polymers 0.000 claims abstract description 134
- 239000011347 resin Substances 0.000 claims abstract description 134
- 238000000034 method Methods 0.000 claims abstract description 120
- 239000000463 material Substances 0.000 claims abstract description 14
- 229910000679 solder Inorganic materials 0.000 claims description 34
- 239000010949 copper Substances 0.000 claims description 15
- 239000000126 substance Substances 0.000 claims description 13
- 238000007788 roughening Methods 0.000 claims description 9
- 229910052802 copper Inorganic materials 0.000 claims description 6
- 238000001039 wet etching Methods 0.000 claims description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 4
- 239000004020 conductor Substances 0.000 claims description 4
- 239000010935 stainless steel Substances 0.000 claims description 3
- 229910001220 stainless steel Inorganic materials 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 247
- 238000010586 diagram Methods 0.000 description 44
- 239000010408 film Substances 0.000 description 27
- 238000005530 etching Methods 0.000 description 21
- 229920002120 photoresistant polymer Polymers 0.000 description 19
- 238000007747 plating Methods 0.000 description 18
- 238000005520 cutting process Methods 0.000 description 13
- 239000000945 filler Substances 0.000 description 11
- 239000007788 liquid Substances 0.000 description 11
- 229910052751 metal Inorganic materials 0.000 description 11
- 239000002184 metal Substances 0.000 description 11
- 238000009832 plasma treatment Methods 0.000 description 10
- 238000011282 treatment Methods 0.000 description 9
- CURLTUGMZLYLDI-UHFFFAOYSA-N Carbon dioxide Chemical compound O=C=O CURLTUGMZLYLDI-UHFFFAOYSA-N 0.000 description 8
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 7
- 238000007772 electroless plating Methods 0.000 description 7
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 6
- 238000000206 photolithography Methods 0.000 description 6
- 239000003822 epoxy resin Substances 0.000 description 5
- 229920000647 polyepoxide Polymers 0.000 description 5
- 229910002092 carbon dioxide Inorganic materials 0.000 description 4
- 239000001569 carbon dioxide Substances 0.000 description 4
- 239000011651 chromium Substances 0.000 description 4
- 238000009713 electroplating Methods 0.000 description 4
- 238000010438 heat treatment Methods 0.000 description 4
- 238000009413 insulation Methods 0.000 description 4
- 229910052759 nickel Inorganic materials 0.000 description 4
- 238000005240 physical vapour deposition Methods 0.000 description 4
- 239000011135 tin Substances 0.000 description 4
- LYCAIKOWRPUZTN-UHFFFAOYSA-N Ethylene glycol Chemical compound OCCO LYCAIKOWRPUZTN-UHFFFAOYSA-N 0.000 description 3
- 229910001128 Sn alloy Inorganic materials 0.000 description 3
- 229910052804 chromium Inorganic materials 0.000 description 3
- 238000000576 coating method Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 230000003472 neutralizing effect Effects 0.000 description 3
- 239000003960 organic solvent Substances 0.000 description 3
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 3
- 229910052709 silver Inorganic materials 0.000 description 3
- 239000002356 single layer Substances 0.000 description 3
- 238000004528 spin coating Methods 0.000 description 3
- 230000008961 swelling Effects 0.000 description 3
- JYLNVJYYQQXNEK-UHFFFAOYSA-N 3-amino-2-(4-chlorophenyl)-1-propanesulfonic acid Chemical compound OS(=O)(=O)CC(CN)C1=CC=C(Cl)C=C1 JYLNVJYYQQXNEK-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 239000004760 aramid Substances 0.000 description 2
- 229920003235 aromatic polyamide Polymers 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000007598 dipping method Methods 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- -1 fluororesin Polymers 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 239000007789 gas Substances 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 229910052742 iron Inorganic materials 0.000 description 2
- XEEYBQQBJWHFJM-UHFFFAOYSA-N iron Substances [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 2
- 230000001678 irradiating effect Effects 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 229910052763 palladium Inorganic materials 0.000 description 2
- 239000002245 particle Substances 0.000 description 2
- 229920000728 polyester Polymers 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 229920000098 polyolefin Polymers 0.000 description 2
- 239000012286 potassium permanganate Substances 0.000 description 2
- 239000010948 rhodium Substances 0.000 description 2
- 238000007789 sealing Methods 0.000 description 2
- 239000010944 silver (metal) Substances 0.000 description 2
- 229910052718 tin Inorganic materials 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 2
- KXGFMDJXCMQABM-UHFFFAOYSA-N 2-methoxy-6-methylphenol Chemical compound [CH]OC1=CC=CC([CH])=C1O KXGFMDJXCMQABM-UHFFFAOYSA-N 0.000 description 1
- ZNBNBTIDJSKEAM-UHFFFAOYSA-N 4-[7-hydroxy-2-[5-[5-[6-hydroxy-6-(hydroxymethyl)-3,5-dimethyloxan-2-yl]-3-methyloxolan-2-yl]-5-methyloxolan-2-yl]-2,8-dimethyl-1,10-dioxaspiro[4.5]decan-9-yl]-2-methyl-3-propanoyloxypentanoic acid Chemical compound C1C(O)C(C)C(C(C)C(OC(=O)CC)C(C)C(O)=O)OC11OC(C)(C2OC(C)(CC2)C2C(CC(O2)C2C(CC(C)C(O)(CO)O2)C)C)CC1 ZNBNBTIDJSKEAM-UHFFFAOYSA-N 0.000 description 1
- 239000004925 Acrylic resin Substances 0.000 description 1
- 229920000178 Acrylic resin Polymers 0.000 description 1
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 1
- 229910021578 Iron(III) chloride Inorganic materials 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 239000004696 Poly ether ether ketone Substances 0.000 description 1
- 229930182556 Polyacetal Natural products 0.000 description 1
- 239000004952 Polyamide Substances 0.000 description 1
- 239000004962 Polyamide-imide Substances 0.000 description 1
- 239000004695 Polyether sulfone Substances 0.000 description 1
- 239000004697 Polyetherimide Substances 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 239000004721 Polyphenylene oxide Substances 0.000 description 1
- 239000004734 Polyphenylene sulfide Substances 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229920010524 Syndiotactic polystyrene Polymers 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 238000002679 ablation Methods 0.000 description 1
- 238000010306 acid treatment Methods 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910052787 antimony Inorganic materials 0.000 description 1
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 1
- 229910052797 bismuth Inorganic materials 0.000 description 1
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 description 1
- 239000007767 bonding agent Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 239000000084 colloidal system Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- XLJMAIOERFSOGZ-UHFFFAOYSA-M cyanate Chemical compound [O-]C#N XLJMAIOERFSOGZ-UHFFFAOYSA-M 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 229940028356 diethylene glycol monobutyl ether Drugs 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000005566 electron beam evaporation Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 229940093476 ethylene glycol Drugs 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- FFUAGWLWBBFQJT-UHFFFAOYSA-N hexamethyldisilazane Chemical compound C[Si](C)(C)N[Si](C)(C)C FFUAGWLWBBFQJT-UHFFFAOYSA-N 0.000 description 1
- 230000005661 hydrophobic surface Effects 0.000 description 1
- 229910000378 hydroxylammonium sulfate Inorganic materials 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- 239000011256 inorganic filler Substances 0.000 description 1
- 229910003475 inorganic filler Inorganic materials 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 239000011147 inorganic material Substances 0.000 description 1
- RBTARNINKXHZNM-UHFFFAOYSA-K iron trichloride Chemical compound Cl[Fe](Cl)Cl RBTARNINKXHZNM-UHFFFAOYSA-K 0.000 description 1
- 239000003550 marker Substances 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 239000010445 mica Substances 0.000 description 1
- 229910052618 mica group Inorganic materials 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 238000006386 neutralization reaction Methods 0.000 description 1
- 150000002825 nitriles Chemical class 0.000 description 1
- 239000012766 organic filler Substances 0.000 description 1
- JCGNDDUYTRNOFT-UHFFFAOYSA-N oxolane-2,4-dione Chemical compound O=C1COC(=O)C1 JCGNDDUYTRNOFT-UHFFFAOYSA-N 0.000 description 1
- 229920001568 phenolic resin Polymers 0.000 description 1
- 239000005011 phenolic resin Substances 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 229920002492 poly(sulfone) Polymers 0.000 description 1
- 229920002647 polyamide Polymers 0.000 description 1
- 229920002312 polyamide-imide Polymers 0.000 description 1
- 229920001230 polyarylate Polymers 0.000 description 1
- 229920002577 polybenzoxazole Polymers 0.000 description 1
- 229920001707 polybutylene terephthalate Polymers 0.000 description 1
- 239000004417 polycarbonate Substances 0.000 description 1
- 229920000515 polycarbonate Polymers 0.000 description 1
- 229920000570 polyether Polymers 0.000 description 1
- 229920006393 polyether sulfone Polymers 0.000 description 1
- 229920002530 polyetherether ketone Polymers 0.000 description 1
- 229920001601 polyetherimide Polymers 0.000 description 1
- 239000009719 polyimide resin Substances 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229920006324 polyoxymethylene Polymers 0.000 description 1
- 229920001955 polyphenylene ether Polymers 0.000 description 1
- 229920000069 polyphenylene sulfide Polymers 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 229910052703 rhodium Inorganic materials 0.000 description 1
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 229920002050 silicone resin Polymers 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000000859 sublimation Methods 0.000 description 1
- 230000008022 sublimation Effects 0.000 description 1
- 238000004381 surface treatment Methods 0.000 description 1
- 239000000454 talc Substances 0.000 description 1
- 229910052623 talc Inorganic materials 0.000 description 1
- JBQYATWDVHIOAR-UHFFFAOYSA-N tellanylidenegermanium Chemical compound [Te]=[Ge] JBQYATWDVHIOAR-UHFFFAOYSA-N 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 238000007738 vacuum evaporation Methods 0.000 description 1
- 238000005406 washing Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4871—Bases, plates or heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76873—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76874—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroless plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/142—Metallic substrates having insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/293—Organic, e.g. plastic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/293—Organic, e.g. plastic
- H01L23/295—Organic, e.g. plastic containing a filler
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3142—Sealing arrangements between parts, e.g. adhesion promotors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
- H01L23/3178—Coating or filling in grooves made in the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/544—Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/27—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/5442—Marks applied to semiconductor devices or parts comprising non digital, non alphanumeric information, e.g. symbols
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54426—Marks applied to semiconductor devices or parts for alignment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54453—Marks applied to semiconductor devices or parts for use prior to dicing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54473—Marks applied to semiconductor devices or parts for use after dicing
- H01L2223/54486—Located on package parts, e.g. encapsulation, leads, package substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13113—Bismuth [Bi] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/13118—Zinc [Zn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13139—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/2901—Shape
- H01L2224/29011—Shape comprising apertures or cavities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8312—Aligning
- H01L2224/83121—Active alignment, i.e. by apparatus steering, e.g. optical alignment using marks or sensors
- H01L2224/83132—Active alignment, i.e. by apparatus steering, e.g. optical alignment using marks or sensors using marks formed outside the semiconductor or solid-state body, i.e. "off-chip"
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92244—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/492—Bases or plates or solder therefor
- H01L23/4924—Bases or plates or solder therefor characterised by the materials
- H01L23/4926—Bases or plates or solder therefor characterised by the materials the materials containing semiconductor material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1431—Logic devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1434—Memory
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/146—Mixed devices
- H01L2924/1461—MEMS
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Structure Of Printed Boards (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Led Device Packages (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
Abstract
在此提供一種半導體封裝件之製造方法,為用以於將半導體裝置配置於基材時獲得高對準精確度。半導體封裝件包含基材、半導體裝置及樹脂絕緣層。基材設置有凹部。半導體裝置配置於基材之設置有凹部之表面。樹脂絕緣層覆蓋半導體裝置。半導體封裝件亦可更包含位於基材與半導體裝置之間之接合層。接合層亦可具有露出凹部之開口部,樹脂絕緣層亦可接觸於開口部之側壁。
Description
本發明為關於一種半導體封裝件及半導體封裝件之製造方法。本發明特別為關於將半導體裝置裝設於基材上之裝設技術。
以往,攜帶電話或智慧型手機等之電子儀器中,已知有使用一種半導體封裝件構造,其為於支撐基板上搭載IC晶片等之半導體裝置(例如參照日本專利公開案第2010-278334號公報)。一般而言,如此之半導體封裝件中,所採用之結構為經由接合層將IC晶片等之半導體裝置接合於支撐基材上,且藉由使用密封體(密封用樹脂材料)覆蓋此半導體裝置,以保護半導體裝置。
使用於半導體裝置之支撐基材,可使用印刷基材、陶瓷基材等各種基材。特別是近年來,使用金屬基材之半導體封裝件之開發獲得了進展。於金屬基材上搭載半導體裝置再藉由配線扇出之半導體封裝件,由於其具有優良電磁屏蔽性及散熱特性等優點,故以做為具有高可靠度之半導體封裝件而受到注目。如此之半導體封裝件具有高封裝件設計自由度之優點。
於支撐基材上搭載半導體裝置之構造之場合中,藉由將多個半導體裝置搭載於大型的支撐基材上,而能夠於同一流程中製造多個半導體封裝件。此場合中,於製造流程終了後,單片化形成於支撐基材上之多個半導體封裝件,以完成各個半導體封裝件。如此將半導體裝置搭載於支撐基材上之半導體封裝件構造,具有高量產性之優點。
如上所述,於考量使用大型金屬基材做為支撐基材之量產方法之場合中,會要求將半導體裝置配置於此金屬基材時要具備高對準精確度,要求半導體裝置與配線間要具備良好接觸,或要求單片化半導體封裝件時要具備高良率。
有鑑於如此之課題,本發明之一目的在於提供一種半導體封裝件之製造方法,為用以於將半導體裝置配置於基材時獲得高對準精確度。
關於本發明之一實施型態之半導體封裝件包含基材、半導體裝置及樹脂絕緣層。基材設置有至少一個凹部。半導體裝置配置於前述基材之設置有前述凹部之表面。樹脂絕緣層覆蓋前樹半導體裝置。
半導體封裝件亦可更包含位於前述基材與前述半導體裝置之間之接合層。
前述接合層亦可具有露出前述凹部之開口部,前述樹脂絕緣層亦可接觸於前述開口部之側壁。
前述凹部亦可設置二個以上,且亦能以對應前述半導體裝置之各個對角之位置設置。
前述樹脂絕緣層亦可接觸於前述凹部之側壁。
前述樹脂絕緣層亦可填滿前述凹部之內部。
前述凹部之尺寸亦可為0.05 mm以上且為1.0 mm以下。
前述凹部之尺寸亦可為0.1 mm以上且為0.3 mm以下。
前述凹部與前述半導體裝置間之距離亦可為0.05 mm以上且為0.5 mm以下。
關於本發明之一實施型態之半導體封裝件之製造方法包含以下步驟。於基材之第一表面形成至少一凹部。根據凹部進行位置配合步驟,以將半導體裝置配置於基材之第一表面。形成覆蓋半導體裝置之樹脂絕緣層。
亦可於前述第一表面上形成接合層,且將半導體裝置配置於接合層上。
亦可於接合層形成露出凹部之開口部,且以接觸於開口部之側壁之方式形成樹脂絕緣層。
凹部亦可形成二個以上,且根據二個以上之凹部進行位置配合步驟。
前述接合層亦可為片狀接合層,前述片狀接合層亦可形成於前述第一表面上,且以前述凹部與前述片狀接合層間形成空洞之方式覆蓋前述凹部。
再者,亦可藉由濕蝕刻以表面粗糙化前述基材之第二表面及第三表面,第二表面相反於第一表面,第三表面連接前述第一表面及前述第二表面,且於表面粗糙化前述第二表面及前述第三表面之後,於前述接合層形成前述開口部。
前述基材亦可為不鏽鋼,且使用含銅之藥液進行前述濕蝕刻。
關於本發明之一實施型態之半導體封裝件之製造方法包含以下步驟。於基材形成第一凹部、第二凹部及第三凹部。根據第一凹部及第二凹部進行位置配合,以將第一半導體裝置配置於基材之形成有第一凹部及第二凹部之表面。根據第二凹部及第三凹部進行位置配合,以將第二半導體裝置配置於基材之形成有第二凹部及第三凹部之表面。形成覆蓋第一半導體裝置及第二半導體裝置之樹脂絕緣層。
亦可於形成有第一凹部、第二凹部及第三凹部之基材上更形成接合層,且將第一半導體裝置及第二半導體裝置配置於接合層上。
亦可於接合層形成露出第一凹部之第一開口部、露出第二凹部之第二開口部及露出第三凹部之第三開口部,且以接觸於第一開口部之側壁、第二開口部之側壁及第三開口部之側壁之方式形成樹脂絕緣層。
根據關於本發明之半導體封裝件之製造方法,所能夠提供之半導體封裝件之製造方法為用以於將半導體裝置配置於基材時獲得高對準精確度。
以下,將參照圖式詳細說明關於本發明之一實施型態之半導體封裝件之構造及其製造方法。以下所示之實施型態為本發明之實施型態之一範例,而並非解釋成將本發明限定於此些實施型態。於本實施型態所參照之圖式中,相同部分或具有相同功能之部分將標示相同之符號,且將省略其反覆之說明。為了便於說明,而有圖式之尺寸比例與實際比例相異之場合,且有結構之一部分自圖式省略之場合。為了說明上的方便,雖使用所謂之上方或下方之用語進行說明,但例如第一元件與第二元件之上下關係亦能以相反於圖式之方式配置。以下說明中,基板之第一表面及第二表面並非指示基板之特定表面。但基板之正面方向或背面方向則屬於特定,亦即為用以對於基板特定上下方向之名稱。
以下將說明實施型態1。
關於本發明之實施型態1之半導體封裝件之概要,以下將參照圖1A及圖1B詳細說明。圖1A為關於本發明之一實施型態之半導體封裝件之剖面示意圖。圖1B為繪示關於本發明之一實施型態之對準標記與半導體裝置間之位置關係之俯視示意圖。於圖1B中,為了說明上的方便,而例如省略了於半導體裝置120上層之配線140及焊料球160。
以下將說明半導體封裝件10之構造。
如圖1A所示,半導體封裝件10包含支撐基材100、接合層110、半導體裝置120、第一樹脂絕緣層130、配線140、第二樹脂絕緣層150及焊料球160。如圖1B所示,於支撐基材100上設置位於半導體裝置120之周圍之對準標記(alignment marker)102。於圖1B中,以對應半導體裝置120之對角之位置設置二個對準標記102。
於支撐基材100設置對準標記102(凹部),對準標記102為令支撐基材100之一部分凹陷之形狀。換言之,於半導體封裝件10中使用不平坦的支撐基材100。接合層110配置於支撐基材100之正面,且以露出對準標記102之方式於接合層110之一部分開設開口。支撐基材100之正面指的是支撐基材100之設置有對準標記102之表面。於接合層110開設範圍大於對準標記102之開口部112。開口部112露出對準標記102及其周邊之支撐基材100之正面。
對準標記102之尺寸(最大徑位置之尺寸)能夠於0.05 mm以上且1.0 mm以下之範圍中選擇。對準標記102之尺寸亦可為0.1 mm以上且為0.3 mm以下。對準標記102與半導體裝置120間之距離能夠於0.05 mm以上且0.5 mm以下之範圍中選擇。對準標記102之尺寸為對準標記讀取裝置能夠辨識之尺寸即可。於圖1B中,雖例示對準標記102之形狀為圓形,但亦可為其他形狀。對準標記102亦可為數字或文字。對準標記102之尺寸意味著單一個對準標記102中之最大徑位置之尺寸。對準標記102與半導體裝置120間之距離意味著二者間距中最短位置之距離。
半導體裝置120配置於接合層110上。於半導體裝置120之上部設置有外部端子122,外部端子122連接於半導體裝置120所含有之電子迴路。圖1A中雖例示接合層110為單層之構造,但並非限定於此構造,接合層110亦可為多層。圖1B中雖例示對單一個半導體裝置120設置二個對準標記102之結構,但並非限定於此結構。舉例而言,對單一個半導體裝置120亦可設置至少一個以上之對準標記102。對單一個半導體裝置120亦可設置三個以上之對準標記102。
第一樹脂絕緣層130以覆蓋半導體裝置120之方式配置於支撐基材100上。第一樹脂絕緣層130以嵌入開口部112及對準標記102之凹部之方式配置。換言之,第一樹脂絕緣層130接觸於開口部112之側壁。同樣地,第一樹脂絕緣層130亦接觸於對準標記102之凹部之側壁。於第一樹脂絕緣層130開設開口部132。開口部132到達外部端子122。換言之,開口部132以露出外部端子122之方式開設。
圖1A中雖例示開口部112之側壁之形狀為垂直且此側壁與接合層110之表面呈現直角之構造,但並非限定於此構造。舉例而言,開口部112之側壁亦可為傾斜於接合層110之表面垂直線之錐狀。此錐狀可為自開口部112之下方朝向上方擴大開口部112之口徑之正錐狀,另亦可為自開口部112之下方朝向上方縮小開口部112之口徑之反錐狀。開口部112之側壁與接合層110之表面間亦可為彎曲狀。換言之,開口部112之側壁與接合層110之表面間之角隅部(二者邊界附近)亦可為圓角形狀。
配線140包含第一導電層142及第二導電層144。第一導電層142配置於第一樹脂絕緣層130之上表面。第二導電層144配置於第一導電層142上及開口部132內部,且連接於外部端子122。圖1A中雖例示第一導電層142僅配置於第一樹脂絕緣層130之上表面而完全未配置於開口部132之內部之構造,但並非限定於此構造。舉例而言,第一導電層142之一部分亦可配置於開口部132內部。第一導電層142及第二導電層144可如圖1A所示分別為單層,第一導電層142及第二導電層144亦可其中一者或二者皆為多層。
第二樹脂絕緣層150以覆蓋配線140之方式配置於第一樹脂絕緣層130上。於第二樹脂絕緣層150開設開口部152。開口部152到達配線140。換言之,開口部152以露出配線140之方式開設。
焊料球160配置於開口部152內部及第二樹脂絕緣層150之上表面,且連接於配線140。焊料球160之上表面自第二樹脂絕緣層150之上表面朝上方凸出。焊料球160之凸出部具有向上凸起之彎曲形狀。焊料球160之彎曲形狀於剖面視角可為圓弧形,亦可為拋物線形。
如上所述,根據關於實施型態1之半導體封裝件,藉由第一樹脂絕緣層130接觸於對準標記102之凹部之側壁,而能夠提升接合層110與第一樹脂絕緣層130間之密合性。舉例而言,於支撐基材100設置對準標記102時,於設置有對準標記102之區域中,接合層110所帶來之接合效果可能會有所減弱。因此,可能會有局部第一樹脂絕緣層130自支撐基材100剝離,而此剝離現象可能會導致第一樹脂絕緣層130自接合層110剝離。然而,如上所述,藉由第一樹脂絕緣層130接觸於對準標記102之凹部之側壁,而能夠抑制局部第一樹脂絕緣層130自支撐基材100剝離之現象。
以下將說明半導體封裝件10之各個元件之材質。
關於圖1A及圖1B所示之半導體封裝件10所包含之各個元件(各層)之材料,以下將詳細說明。
支撐基材100能夠使用金屬基材。金屬基材能夠使用不鏽鋼(SUS)基材、鋁(Al)基材、鈦(Ti)基材、銅(Cu)等之金屬材料。支撐基材100能夠使用金屬基材以外之矽基板、碳化矽基板、化合物半導體基板等之半導體基材。由於SUS基材之熱膨脹率低且價格低廉,故支撐基材100可使用SUS基材。
接合層110能夠使用含有環氧(epoxy)系樹脂或丙烯酸系樹脂之接合劑。
半導體裝置120能夠使用中央處理單元(Central Processing Unit,CPU)、記憶體、微機電系統(Micro Electro Mechanical Systems,MEMS)、電力用半導體元件(power device)等。
第一樹脂絕緣層130及第二樹脂絕緣層150能夠使用聚醯亞胺(polyimide)、環氧樹脂、聚醯亞胺樹脂、苯並環丁烯(benzocyclobutene)樹脂、聚醯胺(polyamide)、酚醛(phenol)樹脂、矽(silicone)樹脂、氟樹脂、液晶聚合物(polymer)、聚醯胺醯亞胺(polyamide imide)、聚苯並噁唑(polybenzoxazole)、氰酸酯(cyanate)樹脂、芳香族聚醯胺(aramid)、聚烯烴(polyolefin)、聚酯(polyester)、BT樹脂、FR-4、FR-5、聚縮醛(polyacetal)、聚對苯二甲酸丁二酯(polybutylene terephthalate)、間規聚苯乙烯(syndiotactic polystyrene)、聚苯硫醚(polyphenylene sulfide)、聚醚醚酮(polyetheretherketone)、聚醚腈(polyether nitrile)、聚碳酸酯(polycarbonate)、聚苯醚(polyphenylene ether)、聚碸(polysulfone)、聚醚碸(polyethersulfone)、聚芳酯(polyarylate)、聚醚醯亞胺(polyetherimide)等材料。由於環氧系樹脂具有優良之電性特性及加工特性,故第一樹脂絕緣層130及第二樹脂絕緣層150可使用環氧系樹脂。
使用於本實施型態第一樹脂絕緣層130可含有填充物。填充物可使用玻璃、滑石、雲母、二氧化矽、氧化鋁等之無機填充物。填充物亦可使用氟樹脂填充物等之有機填充物。然而,第一樹脂絕緣層130並非限定為必須含有填充物之樹脂。於本實施型態中,第二樹脂絕緣層150雖未含有填充物,但第二樹脂絕緣層150亦可含有填充物。
第一導電層142及第二導電層144能夠選自銅(Cu)、金(Au)、銀(Ag)、鉑(Pt)、銠(Rh)、錫(Sn)、鋁(Al)、鎳(Ni)、鈀(Pd)、鉻(Cr)等金屬或使用其之合金。第一導電層142及第二導電層144可使用相同材料,亦可使用相異材料。
焊料球160能夠例如使用由Sn合金形成之球狀物體,此Sn合金為將少量之Ag、Cu、Ni、鉍(Bi)或鋅(Zn)添加於Sn之Sn合金。除了焊料球以外,亦能夠使用一般的導電性粒子。導電性粒子能夠例如使用於粒子狀樹脂周圍形成導電性膜體之物質。除了焊料球以外,亦能夠使用焊料膏。焊料膏能夠使用Sn、Ag、Cu、Ni、Bi、磷(P)、鍺(Ge)、銦(In)、銻(Sb)、鈷(Co)、鉛(Pb)。
以下將說明半導體封裝件10之製造方法。
以下使用圖2至圖23說明關於本發明之實施型態1之半導體封裝件10之製造方法。於圖2至圖23中,與圖1A及圖1B所示之元件相同之元件標示著相同符號。於以下之說明中,支撐基材100使用SUS基材,第一樹脂絕緣層130使用環氧系樹脂,第一導電層142及第二導電層144使用Cu,焊料球160使用上述Sn合金,以說明製作半導體封裝件之製造方法。
圖2為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於支撐基材形成對準標記之工程之圖。藉由光微影及蝕刻形成對準標記102(凹部)。對準標記102之位置及俯視形狀能夠依據目的而適當決定。對準標記102所設置之段差,為使用光學顯微鏡等工具自支撐基材100之上表面觀察時能夠辨識之程度即可。
圖2中雖例示對於後續工程中配置半導體裝置120之區域形成二個對準標記102之製造方法,但不限定於此製造方法。舉例而言,對於配置單一個半導體裝置120之區域設置至少一個以上之對準標記102即可。對於配置單一個半導體裝置120之區域亦可設置三個以上之對準標記102。
對準標記102之形成方法,亦能夠使用上述光微影及蝕刻以外之形成方法。舉例而言,亦可自支撐基材100之正面進行雷射照射,以形成對準標記102。雷射照射之一種情況中,能夠藉由不使用遮罩而以掃描雷射光之方式,使用雷射直接描繪裝置對支撐基材100進行直接描繪。另亦能夠使用具有對應於對準標記102之形狀之模具形成支撐基材100。
圖3為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於支撐基材形成接合層之工程之圖。於形成有對準標記102之支撐基材100之上表面形成接合層110。可貼附做為接合層110之片狀接合層。亦可藉由塗布法塗布溶解有做為接合層110之接合層材料之溶液,而形成接合層110。圖3中,雖然於對準標記102之凹部形成有空洞,但因於後續工程中將去除位於形成有對準標記102之區域之接合層110,故於此工程中接合層110亦可嵌入對準標記102之凹部。
圖4為繪示關於本發明之一實施型態之半導體封裝件之製造方法中粗糙化支撐基材之背面及側面之工程之圖。後續工程中,可藉由非電解鍍覆法形成之鍍覆層,為了抑制此鍍覆層剝離之目的,故而粗糙化(或表面粗糙化)支撐基材100之背面及側面。支撐基材100之粗糙化能夠使用含有Cu之藥液(蝕刻劑)而進行。於圖4中,以虛線表示粗糙化區域104。
以下將更詳細說明關於支撐基材100之粗糙化。支撐基材使用SUS基材之場合中,令SUS基材之正面非導體化。上述蝕刻劑所含有之Cu離子可置換SUS基材中之Fe、Cr、Ni之至少一個。藉由Cu離子與Fe、Cr、Ni之至少一個間之置換,以蝕刻SUS。然而,由於為局部進行SUS之蝕刻,故會不均勻地蝕刻SUS。因此,蝕刻後可擴大SUS表面之凹凸情形。換言之,藉由以圖4所示之狀態浸漬於蝕刻劑,而能夠於相同處理中粗糙化SUS基材之背面及側面。
於此,雖例示於貼附接合層110之後進行SUS基材之粗糙化之製造方法,但並非限定於此製造方法。舉例而言,亦可於貼附接合層110之前或於形成對準標記102之前進行SUS基材之粗糙化。
圖5為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除接合層之一部分之工程之圖。為了更為精確地讀取對準標記102,去除對準標記102上方之接合層110而形成開口部112。能夠例如使用二氧化碳雷射照射雷射光而造成昇華或消融(ablation),藉以進行接合層110之去除。亦能夠藉由光微影及蝕刻而形成開口部112。為了確實露出對準標記102,而形成範圍大於對準標記102之開口部112。亦即,開口部112可露出支撐基材100之上表面(形成有對準標記102之表面)。換言之,於俯視時,以開口部112之外緣圍繞對準標記102之外緣之方式形成開口部112。
圖6為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於支撐基材上配置半導體裝置之工程之圖。根據如上所述而露出之對準標記102進行位置配合,而經由接合層110將上表面具有外部端子122之半導體裝置120配置於支撐基材100。舉例而言,能夠藉由光學顯微鏡、CCD相機、電子顯微鏡等方法進行對準標記102之讀取。藉此方法,能夠實現以高對準精確度裝設半導體裝置120之技術內容。
圖7為繪示關於本發明之一實施型態之半導體封裝件之製造方法中形成樹脂絕緣層之工程之圖。藉由貼附絕緣性片狀膜,而形成第一樹脂絕緣層130。具體而言,將此片狀膜貼附於裝設有半導體裝置120之支撐基材100之後,藉由加熱處理以溶化此片狀膜。藉由加壓處理而將溶化之片狀膜嵌入對準標記102之凹部。藉由此加熱處理及加壓處理,而自上述片狀膜獲得圖7所示之第一樹脂絕緣層130。第一樹脂絕緣層130以嵌入於開口部112及對準標記102之凹部之方式而形成。換言之,第一樹脂絕緣層130以接觸於開口部112之側壁之方式而形成。同樣地,第一樹脂絕緣層130以接觸於對準標記102之凹部之側壁之方式而形成。第一樹脂絕緣層130之膜厚以第一樹脂絕緣層130可覆蓋半導體裝置120之方式設定。換言之,第一樹脂絕緣層130之膜厚大於半導體裝置120之厚度(高度)。第一樹脂絕緣層130因可緩和(平坦化)由半導體裝置120、接合層110等所形成之段差,故亦可稱之為平坦化膜。
第一樹脂絕緣層130可防止半導體裝置120及外部端子122與配線140導通。換言之,半導體裝置120及外部端子122與配線140間設置有間隔(gap)。若第一樹脂絕緣層130可配置於半導體裝置120及外部端子122之至少上表面及側面,則第一樹脂絕緣層130之厚度亦可小於半導體裝置120之厚度。於圖7之說明中,雖例示藉由貼附片狀膜而形成第一樹脂絕緣層130之製造方法,但並非限定於此方法。舉例而言,能夠藉由旋塗法、浸漬法、噴墨法、蒸鍍法等多種方法形成第一樹脂絕緣層130。
圖8為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層上形成導電層之工程之圖。於第一樹脂絕緣層130之上表面貼附具有導電性之片狀膜。此導電性膜體可為第一導電層142之一部分。於此,雖例示藉由膜體貼附而形成第一導電層142之製造方法,但並非限定於此方法。舉例而言,第一導電層142亦可藉由鍍覆法或物理蒸鍍法(Physical Vapor Deposition,PVD法)而形成。PVD法能夠使用濺射法、真空蒸鍍法、電子束蒸鍍法及分子束磊晶(epitaxy)法等方法。第一導電層142亦可藉由塗布溶解有具導電性樹脂材料之溶液而形成。
圖9為繪示關於本發明之一實施型態之半導體封裝件之製造方法中粗糙化導電層表面之工程之圖。如圖9所示,粗糙化形成於第一樹脂絕緣層130上之第一導電層142之表面。第一導電層142表面之粗糙化能夠藉由使用氯化鐵(FeCl3
)藥液之蝕刻而進行。於圖9中,以虛線表示粗糙化區域146。
圖10為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層形成開口部之工程之圖。如圖10所示,藉由對於第一導電層142表面之粗糙化區域146之於對應外部端子122之位置照射雷射,而形成露出外部端子122之開口部132。開口部132之形成步驟能夠一併對於第一導電層142及第一樹脂絕緣層130進行。用以形成開口部132之雷射能夠使用二氧化碳雷射。二氧化碳雷射可配合開口部132之尺寸而調整光點直徑及能量,且能以多次脈衝照射。藉由於第一導電層142之表面形成粗糙化區域146,而使第一導電層142能夠有效率地吸收所照射之雷射光之能量。雷射光可照射於外部端子122之內側。換言之,雷射光以不超出外部端子122圖案之方式照射。於企圖加工半導體裝置120之一部分之場合中,雷射光之一部分亦可特意地以超出外部端子122之外側之方式照射。
於圖10中雖例示所開口之第一導電層142之側壁與第一樹脂絕緣層130之側壁為連續之構造,但並非限定於此構造。舉例而言,藉由雷射照射而開口之場合中,相較於第一導電層142,第一樹脂絕緣層130有沿支撐基材100之平面方向(擴大開口徑之方向)後退較多之場合。亦即,其構造亦可為第一導電層142之端部比第一樹脂絕緣層130之端部更為朝向開口部132之內側方向凸出之構造。換言之,第一導電層142亦可為凸出之屋簷形狀。再換言之,於形成開口部132之時間點,第一導電層142之一部分之下表面亦可露出於開口部132之內部。此時,凸出之第一導電層142亦可為朝向開口部132內部之外部端子122之方向彎折之形狀。
圖11為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除導電層表面之粗糙化區域且去除開口底部殘渣之工程之圖。首先,於形成開口部132之後去除第一導電層142表面之粗糙化區域146。粗糙化區域146之去除步驟能夠藉由酸處理而進行。接續粗糙化區域146之去除步驟,而去除開口部132之底部之殘渣(smear)。去除殘渣(desmear)之步驟將以二階段之工程進行。
以下將詳細說明關於去除開口部132底部殘渣之方法。首先,對開口部132之底部進行電漿處理。電漿處理能夠使用含有氟(CF4
)氣體及氧(O2
)氣體之電漿處理。藉由電漿處理,而可主要去除於開口部132形成時並未去除乾淨之第一樹脂絕緣層130。此時,能夠去於形成開口部132時所產生之第一樹脂絕緣層130之變質層。舉例而言,以雷射照射形成開口部132之場合中,因雷射能量而變質之第一樹脂絕緣層130可能會殘留於開口部132之底部。藉由進行如上所述之電漿處理,而能夠有效率地去除上述之變質層。
接續上述之電漿處理,進行藥液處理。藥液處理能夠使用過錳酸鈉或過錳酸鉀。藉由藥液處理,而能夠去除藉由上述電漿處理仍未去除乾淨之殘渣。舉例而言,能夠去除第一樹脂絕緣層130所含有且上述電漿處理未能夠去除之填充物。過錳酸鈉或過錳酸鉀為具有蝕刻殘渣之作用之蝕刻液。於以上述蝕刻液進行處理之前,能夠使用膨潤液以令第一樹脂絕緣層130膨潤。於以上述蝕刻液進行處理之後,能夠使用中和液以中和蝕刻液。
藉由使用膨潤液,可提升用以擴張樹脂環之液體之濕潤性。藉此,能夠抑制不蝕刻之區域受到蝕刻之情形。藉由使用中和液,因能夠有效率地去除蝕刻液,而能夠抑制非預期之蝕刻之進行。舉例而言,使用鹼性藥液做為蝕刻液之場合中,因鹼性藥液難以藉由水洗而去除,故可能會有非預期之蝕刻持續進行之情形。若於蝕刻後使用中和液,即使於如此之場合中,亦能夠抑制非預期之蝕刻之進行。
膨潤液能夠使用二甘醇單丁基醚(diethyleneglycol monobutylether)、乙二醇(ethyleneglycol)等之有機溶劑。中和液能夠使用硫酸羥胺(hydroxylamine)等之硫酸系藥液。
舉例而言,於第一樹脂絕緣層130使用無機材料之填充物之場合中,填充物無法藉由電漿處理而去除,而有成為殘渣之場合。藉由於電漿處理之後進行藥液處理,即使於如此之場合中,亦能夠去除由填充物造成之殘渣。
圖12為繪示關於本發明之一實施型態之半導體封裝件之製造方法中藉由非電解鍍覆法形成導電層之工程之圖。藉由非電解鍍覆法可形成鍍覆層200(導電體),以連接至上述去除殘渣工程後所露出之外部端子122。非電解鍍覆法之一種方法,可為令鈀(Pd)膠體吸附於樹脂上,並浸漬於含Cu之藥液中,且藉由Pd與Cu置換以析出Cu之方法。因去除了粗糙化區域146,故藉由非電解鍍覆法形成鍍覆層200能夠提升鍍覆層200對於第一導電層142之密合性。
圖13為繪示關於本發明之一實施型態之半導體封裝件之製造方法中形成感光性光阻劑之工程之圖。如圖13所示,於鍍覆層200上形成感光性光阻劑210。光阻劑能夠藉由旋塗法等塗布法而形成。於形成光阻劑之前,亦可進行用以提升鍍覆層200與光阻劑210間之密合性之處理(HMDS處理等之疏水化表面處理)。光阻劑210亦能夠使用感光區域對於顯像液難以蝕刻之負型光阻劑,另亦能夠使用感光區域可藉由顯像液蝕刻之正型光阻劑。
圖14為繪示關於本發明之一實施型態之半導體封裝件之製造方法中藉由光微影去除感光性光阻劑之一部分之工程之圖。對於所塗布之光阻劑210進行曝光及顯影,而去除位於用以形成圖1所示之配線140之區域之光阻劑210,且形成如圖14所示之阻劑圖案220。其中,於進行用以形成阻劑圖案220之曝光步驟時,可使用形成於支撐基材100之對準標記102進行位置配合。
圖15為繪示關於本發明之一實施型態之半導體封裝件之製造方法中藉由電解鍍覆法形成導電層之工程之圖。於形成阻劑圖案220之後,可對於由非電解鍍覆法而形成之鍍覆層200通電以進行電解鍍覆法,且進一步成長自阻劑圖案220露出之鍍覆層200,以令其厚膜化而形成第二導電層144。因會藉由全面蝕刻而去除阻劑圖案220下之第一導電層142及鍍覆層200,故厚膜化之第二導電層144亦會減少膜厚。因此,可考量上述之減少膜厚之量而調整厚膜化之第二導電層144之量。
圖16為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除感光性光阻劑之工程之圖。如圖16所示,厚膜化鍍覆層200而形成第二導電層144之後,可藉由有機溶劑去除構成阻劑圖案220之光阻劑。光阻劑之去除步驟能夠不使用有機溶劑,而能夠改為使用藉由氧電漿之灰化(ashing)步驟。藉由去除光阻劑,而能夠得到形成第二導電層144之厚膜區域230及僅形成鍍覆層200之薄膜區域240。其中,因厚膜區域230為於鍍覆層200上藉由電解鍍覆法而厚膜化之鍍覆層,故嚴格來說為以二層形成第二導電層144,但此圖中以並未區別此二層之方式繪示。
圖17為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除導電層之一部分以形成配線之工程之圖。如圖17所示,去除(蝕刻)由阻劑圖案220覆蓋而未厚膜化之區域之鍍覆層200及第一導電層142,以電性分離各個配線140。藉由蝕刻鍍覆層200及第一導電層142,因厚膜區域230之第二導電層144之表面亦受到蝕刻而薄膜化,故可考量此薄膜化之影響而設定第二導電層144之膜厚。此工程中之蝕刻步驟能夠使用濕蝕刻或乾蝕刻。圖17中雖例示形成單一層配線140之製造方法,但並非限定於此方法。配線140之上方亦可堆疊絕緣層及導電層,而可形成堆疊多層配線層之多層配線。此時,每次形成配線層時亦可形成新的對準標記,而於形成上層配線層時之位置配合時亦可加以利用。
圖18為繪示關於本發明之一實施型態之半導體封裝件之製造方法中形成覆蓋配線之樹脂絕緣層之工程之圖。第二樹脂絕緣層150與第一樹脂絕緣層130同樣地,可貼附絕緣性之片狀膜且藉由進行加熱、加壓處理而形成。第二樹脂絕緣層150之膜厚能以第二樹脂絕緣層150覆蓋配線140之方式設定。換言之,第二樹脂絕緣層150之膜厚大於配線140之厚度。第二樹脂絕緣層150因可緩和(平坦化)由配線140等所形成之段差,故亦可稱之為平坦化膜。
第二樹脂絕緣層150可防止配線140與焊料球160導通。換言之,配線140與焊料球160間設置有間隔。若第二樹脂絕緣層150可配置於配線140之至少上表面及側面,則第二樹脂絕緣層150之厚度亦可小於配線140之厚度。於圖18之說明中,雖例示藉由貼附片狀膜而形成第二樹脂絕緣層150之製造方法,但並非限定於此方法。舉例而言,能夠藉由旋塗法、浸漬法、噴墨法、蒸鍍法等多種方法形成第二樹脂絕緣層150。
圖19為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層形成露出配線之開口部之工程之圖。如圖19所示,於第二樹脂絕緣層150形成露出配線140之開口部152。開口部152亦可藉由光微影及蝕刻而形成。第二樹脂絕緣層150使用感光性樹脂之場合中,亦可藉由曝光及顯影而形成開口部152。對於第一樹脂絕緣層130之開口部132所進行之去除殘渣處理亦可對於開口部152進行。以與配線140相同工程而形成對準標記,藉由根據此對準標記所進行之位置配合,而能夠形成開口部152。
圖20為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於對應露出配線之位置配置焊料球之工程之圖。如圖20所示,對於開口部152配置焊料球160。圖20中雖例示對於單一個開口部152配置單一個焊料球160之製造方法,但並非限定於此方法。舉例而言,亦可於單一個開口部152配置多個焊料球160。圖20中雖例示於將焊料球160配置於開口部152之階段中焊料球160接觸於配線140之製造方法,但並非限定於此方法。舉例而言,於圖20所示之階段中,焊料球160亦可不接觸於配線140。以與配線140相同工程而形成對準標記,藉由根據此對準標記所進行之位置配合,而能夠配置焊料球160。
圖21為繪示關於本發明之一實施型態之半導體封裝件之製造方法中回焊(reflow)焊料球之工程之圖。於圖20所示之狀態下進行熱處理,以使焊料球160回焊。所謂之回焊為藉由令固體對象物之至少一部分液態化而持有流動性,以令對象物流入凹部之內部。藉由回焊焊料球160,而能夠於開口部152之內部所露出之配線140之上表面之整個區域令焊料球160與配線140彼此接觸。
圖22為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層形成到達支撐基材之溝槽之工程之圖。於此,使用切割刀片(dicing blade,例如為鑽石製之圓形旋轉刀)對於接合層110、第一樹脂絕緣層130及第二樹脂絕緣層150切入切口250。藉由高速旋轉切割刀片進行切割且同時流動純水以冷卻並清洗切削屑,藉以形成切口250。圖22中於接合層110、第一樹脂絕緣層130及第二樹脂絕緣層150形成切口250。然而,亦能以到達支撐基材100之方式切割而形成切口250。換言之,亦可藉由切割而於支撐基材100之上表面附近形成凹部。另外,亦能以殘留接合層110之一部分或殘留接合層110及第一樹脂絕緣層130之一部分之方式切割。
圖23為繪示關於本發明之一實施型態之半導體封裝件之製造方法中切斷支撐基材以單片化半導體封裝件之工程之圖。如圖23所示,藉由自支撐基材100之背面方向(與配置有半導體裝置120之方向相反之方向)照射雷射,以單片化半導體封裝件。照射至支撐基材100之雷射能夠使用二氧化碳雷射。藉由根據支撐基材100之對準標記102所進行之位置配合,而能夠進行雷射照射。此雷射為對於俯視時較切口250更為狹窄之區域照射之雷射。
於此雖例示自支撐基材100之背面方向進行雷射照射之製造方法,但並非限定於此方法。舉例而言,亦可自支撐基材100之正面方向經過切口250,而自支撐基材100之正面方向進行雷射照射。上述雖例示對於俯視時較切口250更為狹窄之區域照射雷射之製造方法,但並非限定於此方法。舉例而言,亦可對於俯視時與形成切口250之區域相同之區域照射雷射,亦可對於範圍更大之區域照射雷射。
於此支撐基材100使用金屬基材之場合中,若一併加工接合層110、第一樹脂絕緣層130、第二樹脂絕緣層150及支撐基材100,則可能會增加切割刀片之消耗,而可能會縮短切割刀片之使用壽命。此外,若藉由切割刀片機械加工金屬基材,於加工端之角隅形狀可能會產生銳利的「毛邊」,作業員於操作時可能會受傷而有其危險性。然而,藉由雷射加工支撐基材100,則能夠抑制切割刀片之消耗,還能夠使支撐基材100加工端之形狀滑順。因此,特別是於使用金屬基材做為支撐基材100之場合中,可如上所述,以切割刀片加工支撐基材100上之構造物,且以雷射加工支撐基材100。
如上所述,若根據關於實施型態1之半導體封裝件之製造方法,則能夠藉由於支撐基材100配置半導體裝置120之前於支撐基材100形成對準標記,而能夠提升半導體裝置120之配置時之對準精確度。因此,若根據關於實施型態1之半導體封裝件之製造方法,則能夠提供一種半導體封裝件之製造方法,其能夠於將半導體裝置配置於基材時獲得高對準精確度。
以下將說明實施型態2。
關於本發明之實施型態2之半導體封裝件之製造方法中配置半導體裝置時之對準方法,以下將參照圖24詳細說明。圖24為繪示關於本發明之一實施型態之對準標記與半導體裝置間之位置關係之俯視示意圖。圖24中雖為了說明上的方便而僅標示支撐基材(300)、半導體裝置(320、322)及對準標記(302、304、306),但其能夠具有與圖1A同樣之構造。
以下將說明半導體封裝件20之構造。
如圖24所示,半導體封裝件20於支撐基材300上設置位於第一半導體裝置320及第二半導體裝置322之周圍之第一對準標記302(第一凹部)、第二對準標記304(第二凹部)及第三對準標記306(第三凹部)。以對應第一半導體裝置320之對角之位置設置第一對準標記302及第二對準標記304,且以對應第二半導體裝置322之對角之位置設置第二對準標記304及第三對準標記306。換言之,第一半導體裝置320與第二半導體裝置322之間設置有第二對準標記304。
以下將說明半導體封裝件20之製造工程中之對準方法。
關於第一半導體裝置320及第二半導體裝置322之對準方法,以下將使用圖24進行詳細說明。首先,藉由與圖2所示之方法同樣之方法,於支撐基材300形成第一對準標記302、第二對準標記304及第三對準標記306。接下來,藉由與圖6所示之方法同樣之方法,根據第一對準標記302及第二對準標記304進行位置配合以配置第一半導體裝置320,且根據第二對準標記304及第三對準標記306進行位置配合以配置第二半導體裝置322。再接下來,形成第一樹脂絕緣層130以覆蓋第一半導體裝置320及第二半導體裝置322。上述以外之製造工程,能夠藉由與圖2~圖23同樣之方法而進行製造。
如上所述,於半導體封裝件20之製造工程中,第一半導體裝置320與第二半導體裝置322共有相同的對準標記。換言之,於半導體封裝件20之製造工程中用來配置半導體裝置(320、322)時之對準標記之數量,可少於實施型態1之半導體封裝件10之製造工程中用來配置半導體裝置120時之對準標記之數量。再換言之,於實施型態1之半導體封裝件10之製造方法中配置單一個半導體裝置120時雖使用二個對準標記102,但於半導體封裝件20之製造方法中配置二個半導體裝置(320、322)時則可使用三個對準標記(302、304、306)。亦即,於半導體封裝件20之製造方法中配置單一個半導體裝置時能夠使用1.5個對準標記進行位置配合。換言之,於半導體封裝件20之製造方法中配置單一個半導體裝置時能夠使用未滿二個之對準標記進行位置配合。
半導體封裝件20之製造工程中,於單片化各個半導體封裝件20時,亦能以第二對準標記304包含於接近第一半導體裝置320之位置或接近第二半導體裝置322之位置之任一者之方式切斷支撐基材300。於單片化各個半導體封裝件20時,亦可切斷第二對準標記304,而以第二對準標記304之一部分包含於接近第一半導體裝置320之位置且第二對準標記304之剩餘部分包含於接近第二半導體裝置322之位置之方式切斷支撐基材300。於單片化各個半導體封裝件20時,第二對準標記304亦可皆不包含於第一半導體裝置320及第二半導體裝置322之任一者。換言之,經過單片化之半導體封裝件20所含有之對準標記之數量亦可未滿二個。
如上所述,若根據關於實施型態2之半導體封裝件20,則能夠降低用以配置半導體裝置之對準標記之數量。因此,於個別形成對準標記之製造方法之場合中,能夠縮短形成對準標記之工程。上述之結構中,即使於難以充分確保用以配置對準標記之區域亦有其效果。
以下將說明實施型態3。
關於本發明之實施型態3之半導體封裝件之製造方法中配置半導體裝置時之對準方法,以下將參照圖25詳細說明。圖25為繪示關於本發明之一實施型態之對準標記與半導體裝置間之位置關係之俯視示意圖。圖25中雖為了說明上的方便而僅標示支撐基材(400)、半導體裝置(420、422、424、426)及對準標記(401、403、405、407、409),但其能夠具有與圖1A同樣之構造。
以下將說明半導體封裝件30之構造。
如圖25所示,半導體封裝件30於支撐基材400上設置位於第一半導體裝置420、第二半導體裝置422、第三半導體裝置424及第四半導體裝置426之周圍之第一對準標記401、第二對準標記403、第三對準標記405、第四對準標記407及第五對準標記409。
以對應第一半導體裝置420之對角之位置設置第一對準標記401及第三對準標記405。以對應第二半導體裝置422之對角之位置設置第二對準標記403及第三對準標記405。以對應第三半導體裝置424之對角之位置設置第三對準標記405及第四對準標記407。以對應第四半導體裝置426之對角之位置設置第三對準標記405及第五對準標記409。換言之,第一半導體裝置420、第二半導體裝置422、第三半導體裝置424與第四半導體裝置426之間設置有第三對準標記405。
以下將說明半導體封裝件30之製造工程中之對準方法。關於第一半導體裝置420、第二半導體裝置422、第三半導體裝置424及第四半導體裝置426之對準方法,以下將使用圖25進行詳細說明。首先,藉由與圖2所示之方法同樣之方法,於支撐基材400形成第一對準標記401、第二對準標記403、第三對準標記405、第四對準標記407及第五對準標記409。接下來,藉由與圖6所示之方法同樣之方法,根據第一對準標記401及第三對準標記405進行位置配合以配置第一半導體裝置420,根據第二對準標記403及第三對準標記405進行位置配合以配置第二半導體裝置422,根據第三對準標記405及第四對準標記407進行位置配合以配置第三半導體裝置424,且根據第三對準標記405及第五對準標記409進行位置配合以配置第四半導體裝置426。再接下來,形成第一樹脂絕緣層130以覆蓋第一半導體裝置420、第二半導體裝置422、第三半導體裝置424及第四半導體裝置426。上述以外之製造工程,能夠藉由與圖2~圖23同樣之方法而進行製造。
如上所述,於半導體封裝件30之製造工程中,第一半導體裝置420、第二半導體裝置422、第三半導體裝置424與第四半導體裝置426分別共有相同的對準標記。換言之,於半導體封裝件30之製造工程中用來配置半導體裝置(420、422、424、426)時之對準標記之數量,可少於實施型態1之半導體封裝件10之製造工程中用來配置半導體裝置120時之對準標記之數量。再換言之,於實施型態1之半導體封裝件10之製造方法中配置單一個半導體裝置120時雖使用二個對準標記102,但於半導體封裝件30之製造方法中配置四個半導體裝置(420、422、424、426)時則可使用五個對準標記(401、403、405、407、409)。亦即,於半導體封裝件30之製造方法中配置單一個半導體裝置時能夠使用1.25個對準標記進行位置配合。換言之,於半導體封裝件30之製造方法中配置單一個半導體裝置時能夠使用未滿二個之對準標記進行位置配合。
半導體封裝件30之製造工程中,於單片化各個半導體封裝件30時,亦能以第三對準標記405包含於接近第一半導體裝置420之位置、接近第二半導體裝置422之位置、接近第三半導體裝置424之位置或接近第四半導體裝置426之位置之任一者之方式切斷支撐基材400。於單片化各個半導體封裝件30時,亦可將第三對準標記405切斷成二個~四個。於單片化各個半導體封裝件30時,第三對準標記405亦可皆不包含於第一半導體裝置420、第二半導體裝置422、第三半導體裝置424及第四半導體裝置426之任一者。換言之,經過單片化之半導體封裝件30所含有之對準標記之數量亦可未滿二個。
如上所述,若根據關於實施型態3之半導體封裝件30,則能夠降低用以配置半導體裝置之對準標記之數量。因此,於個別形成對準標記之製造方法之場合中,能夠縮短形成對準標記之工程。
另外,本發明並非限定於上述之實施型態,於未脫離要旨之範圍中亦能夠進行適當變更。
10、20、30‧‧‧半導體封裝件
100、300、400‧‧‧支撐基材
102、302、304、306、401、403、405、407、409‧‧‧對準標記
104‧‧‧粗糙化區域
110‧‧‧接合層
112‧‧‧開口部
120、320、322、420、422、424、426‧‧‧半導體裝置
122‧‧‧外部端子
130‧‧‧第一樹脂絕緣層
132、152‧‧‧開口部
140‧‧‧配線
142‧‧‧第一導電層
144‧‧‧第二導電層
146‧‧‧粗糙化區域
150‧‧‧第二樹脂絕緣層
160‧‧‧焊料球
200‧‧‧鍍覆層
210‧‧‧光阻劑
220‧‧‧阻劑圖案
230‧‧‧厚膜區域
240‧‧‧薄膜區域
250‧‧‧切口
圖1A為關於本發明之一實施型態之半導體封裝件之剖面示意圖。 圖1B為繪示關於本發明之一實施型態之對準標記與半導體裝置間之位置關係之俯視示意圖。 圖2為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於支撐基材形成對準標記之工程之圖。 圖3為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於支撐基材形成接合層之工程之圖。 圖4為繪示關於本發明之一實施型態之半導體封裝件之製造方法中粗糙化支撐基材之背面及側面之工程之圖。 圖5為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除接合層之一部分之工程之圖。 圖6為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於支撐基材上配置半導體裝置之工程之圖。 圖7為繪示關於本發明之一實施型態之半導體封裝件之製造方法中形成樹脂絕緣層之工程之圖。 圖8為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層上形成導電層之工程之圖。 圖9為繪示關於本發明之一實施型態之半導體封裝件之製造方法中粗糙化導電層表面之工程之圖。 圖10為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層形成開口部之工程之圖。 圖11為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除導電層表面之粗糙化區域且去除開口底部殘渣之工程之圖。 圖12為繪示關於本發明之一實施型態之半導體封裝件之製造方法中藉由非電解鍍覆法形成導電層之工程之圖。 圖13為繪示關於本發明之一實施型態之半導體封裝件之製造方法中形成感光性光阻劑之工程之圖。 圖14為繪示關於本發明之一實施型態之半導體封裝件之製造方法中藉由光微影去除感光性光阻劑之一部分之工程之圖。 圖15為繪示關於本發明之一實施型態之半導體封裝件之製造方法中藉由電解鍍覆法形成導電層之工程之圖。 圖16為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除感光性光阻劑之工程之圖。 圖17為繪示關於本發明之一實施型態之半導體封裝件之製造方法中去除導電層之一部分以形成配線之工程之圖。 圖18為繪示關於本發明之一實施型態之半導體封裝件之製造方法中形成覆蓋配線之樹脂絕緣層之工程之圖。 圖19為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層形成露出配線之開口部之工程之圖。 圖20為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於對應露出配線之位置配置焊料球之工程之圖。 圖21為繪示關於本發明之一實施型態之半導體封裝件之製造方法中回焊焊料球之工程之圖。 圖22為繪示關於本發明之一實施型態之半導體封裝件之製造方法中於樹脂絕緣層形成到達支撐基材之溝槽之工程之圖。 圖23為繪示關於本發明之一實施型態之半導體封裝件之製造方法中切斷支撐基材以單片化半導體封裝件之工程之圖。 圖24為繪示關於本發明之一實施型態之對準標記與半導體裝置間之位置關係之俯視示意圖。 圖25為繪示關於本發明之一實施型態之對準標記與半導體裝置間之位置關係之俯視示意圖。
10‧‧‧半導體封裝件
100‧‧‧支撐基材
102‧‧‧對準標記
110‧‧‧接合層
112‧‧‧開口部
120‧‧‧半導體裝置
122‧‧‧外部端子
130‧‧‧第一樹脂絕緣層
132、152‧‧‧開口部
140‧‧‧配線
142‧‧‧第一導電層
144‧‧‧第二導電層
150‧‧‧第二樹脂絕緣層
160‧‧‧焊料球
Claims (21)
- 一種半導體封裝件,包括:一基材,設置有至少一凹部;一半導體裝置,記置於該基材之設置有該至少一凹部之表面;一樹脂絕緣層,覆蓋該半導體裝置;以及一接合層,位於該基材與該半導體裝置之間,其中:該接合層具有露出該至少一凹部之一開口部,在平面圖中,該開口部的邊緣圍繞該至少一凹部,並且包含導電材料並連接至該半導體裝置的任何結構均未位於該開口部處。
- 如請求項1所述之半導體封裝件,更包括:一配線,連接該半導體裝置,其中:該樹脂絕緣層位在該半導體裝置上方,並且該配線位在該半導體裝置和該樹脂絕緣層上方。
- 如請求項1所述之半導體封裝件,其中該樹脂絕緣層接觸於該開口部之側壁。
- 如請求項1所述之半導體封裝件,其中該至少一凹部之數量為二個以上,並且在平面圖中,至少兩個以上的凹部以對應該半導體裝置之各個對角之位置而設置。
- 如請求項3所述之半導體封裝件,其中該樹脂絕緣層接觸於該至少一凹部之側壁。
- 如請求項5所述之半導體封裝件,其中該樹脂絕緣層填滿該至少一凹部之內部。
- 如請求項6所述之半導體封裝件,其中該至少一凹部之數量為二個以上,並且在平面圖中,至少兩個以上的凹部以對應該半導體裝置之各個對角之位置而設置。
- 如請求項7所述之半導體封裝件,其中該些凹部之尺寸為0.05mm以上且為1.0mm以下。
- 如請求項7所述之半導體封裝件,其中該些凹部之尺寸為0.1mm以上且為0.3mm以下。
- 如請求項9所述之半導體封裝件,其中該些凹部與該半導體裝置間之距離為0.05mm以上且為0.5mm以下。
- 如請求項2所述之半導體封裝件,更包括:一焊料球,連接到該配線,其中該焊料球位在該配線上方。
- 一種半導體封裝件之製造方法,包括:於一基材之一第一表面形成第一凹部;於該基材的該第一表面上形成接合層;在該接合層中形成一第一開口來曝露在該接合層中的該第一凹部;根據該第一凹部進行一位置配合步驟,以將一半導體裝置配置於該接合層之第一表面;以及形成覆蓋該半導體裝置之一樹脂絕緣層,其中:在平面視圖中,該第一開口的邊緣圍繞該第一凹部;並且包含導電材料並且連接到該半導體裝置的任何結構不會被設置在該第一開口處。
- 如請求項12所述之半導體封裝件之製造方法,更包括:在該樹脂絕緣層中形成第二開口以曝露該半導體裝置的外部端子;以及在該樹脂絕緣層上方以及在該樹脂絕緣層的該第二開口中形成導體層,使 得該導電層耦接到該外部端子。
- 如請求項12所述之半導體封裝件之製造方法,其中:該樹脂絕緣層在遠離該半導體裝置的位置處接觸該第一開口的側壁。
- 如請求項12所述之半導體封裝件之製造方法,其進一步包括:在該基材的該第一表面中形成第二凹部;以及在該接合層中形成第二開口,其將該第二凹部從該接合層曝露,其中:該位置配合步驟藉由使用該第一凹部和該第二凹部來執行。
- 如請求項12所述之半導體封裝件之製造方法,其中該接合層之形狀為片狀,片狀的該接合層形成於該基材的該第一表面上,使得一空洞形成在該第一凹部與片狀的該接合層之間。
- 如請求項16所述之半導體封裝件之製造方法,更包括:藉由一濕蝕刻步驟以表面粗糙化該基材之一第二表面及一第三表面,該第二表面相反於該第一表面,該第三表面連接該第一表面及該第二表面;以及於表面粗糙化該第二表面及該第三表面之後,於該接合層形成該第一開口。
- 如請求項17所述之半導體封裝件之製造方法,其中該基材之材質為不鏽鋼,且使用含銅之藥液進行該濕蝕刻步驟。
- 一種半導體封裝件之製造方法,包括:於一基材的表面形成一第一凹部、一第二凹部及一第三凹部;在該基材的該表面上方形成接合層,其中:該接合層包括:第一開口,其將在該接合層中的該第一凹部曝露;第二開口,其將在該接合層中的該第二凹部曝露;以及第三開口,其將在該接合層中的該第三凹部曝露;在平面視圖中,該第一開口的邊緣圍繞該第一凹部;並且 該第一凹部被設置為插置在該邊緣,使得該基材的該表面的一部分被介置在該邊緣和該第一凹部之間;根據該第一凹部及該第二凹部進行位置配合,以將一第一半導體裝置配置於該接合層上;根據該第二凹部及該第三凹部進行位置配合,以將一第二半導體裝置配置於該接合層上;以及形成覆蓋該第一半導體裝置及該第二半導體裝置之一樹脂絕緣層,其中該樹脂絕緣層在遠離該第一半導體裝置的位置處接觸該第一開口的側壁。
- 如請求項19所述之半導體封裝件之製造方法,更包括:在該樹脂絕緣層中形成第四開口以曝露該第一半導體裝置的外部端子;以及將導電層形成在該樹脂絕緣層上方以及在該樹脂絕緣層中的該第四開口之中,使得該導電層耦接到該外部端子。
- 如請求項20所述之半導體封裝件之製造方法,更包括:將第二樹脂絕緣層形成在該導電層上方;將第五開口形成在該第二樹脂絕緣層中以曝露該導電層;以及提供焊料結構,該焊料結構經由該第五開口而耦接到該導電層。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2016-090189 | 2016-04-28 | ||
JP2016090189A JP6678506B2 (ja) | 2016-04-28 | 2016-04-28 | 半導体パッケージ及び半導体パッケージの製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201803036A TW201803036A (zh) | 2018-01-16 |
TWI745359B true TWI745359B (zh) | 2021-11-11 |
Family
ID=60159087
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW106107950A TWI745359B (zh) | 2016-04-28 | 2017-03-10 | 半導體封裝件及半導體封裝件之製造方法 |
TW110137066A TWI784738B (zh) | 2016-04-28 | 2017-03-10 | 半導體封裝件及半導體封裝件之製造方法 |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW110137066A TWI784738B (zh) | 2016-04-28 | 2017-03-10 | 半導體封裝件及半導體封裝件之製造方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US10553456B2 (zh) |
JP (1) | JP6678506B2 (zh) |
KR (1) | KR20170123238A (zh) |
CN (2) | CN114823629A (zh) |
TW (2) | TWI745359B (zh) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6691835B2 (ja) * | 2016-06-17 | 2020-05-13 | 株式会社アムコー・テクノロジー・ジャパン | 半導体パッケージの製造方法 |
KR102138012B1 (ko) * | 2018-08-28 | 2020-07-27 | 삼성전자주식회사 | 팬-아웃 반도체 패키지 |
CN111415908B (zh) | 2019-01-07 | 2022-02-22 | 台达电子企业管理(上海)有限公司 | 电源模块、芯片嵌入式封装模块及制备方法 |
WO2021111517A1 (ja) * | 2019-12-03 | 2021-06-10 | 太陽誘電株式会社 | 部品モジュールおよびその製造方法 |
US20220139792A1 (en) * | 2020-10-30 | 2022-05-05 | Intel Corporation | Electronic substrates having heterogeneous dielectric layers |
US20220238473A1 (en) * | 2021-01-25 | 2022-07-28 | Stmicroelectronics S.R.L. | Method of manufacturing semiconductor devices and corresponding semiconductor device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6713849B2 (en) * | 2000-12-28 | 2004-03-30 | Hitachi, Ltd. | Semiconductor utilizing grooves in lead and tab portions of lead frame to prevent peel off between the lead frame and the resin |
TWI544586B (zh) * | 2014-08-12 | 2016-08-01 | 台灣積體電路製造股份有限公司 | 微機電系統晶圓以及特殊應用積體電路晶片透過線接合的封裝方法 |
TWI549232B (zh) * | 2012-06-15 | 2016-09-11 | 台灣積體電路製造股份有限公司 | 半導體裝置及其製造方法 |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS62163962A (ja) | 1986-01-14 | 1987-07-20 | Nec Corp | 超音波顕微鏡 |
JPS62163962U (zh) * | 1986-04-08 | 1987-10-17 | ||
JP3516592B2 (ja) * | 1998-08-18 | 2004-04-05 | 沖電気工業株式会社 | 半導体装置およびその製造方法 |
US6426565B1 (en) * | 2000-03-22 | 2002-07-30 | International Business Machines Corporation | Electronic package and method of making same |
JP5183583B2 (ja) * | 2000-12-28 | 2013-04-17 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
JP2003179193A (ja) * | 2001-12-12 | 2003-06-27 | Matsushita Electric Ind Co Ltd | リードフレームおよびその製造方法ならびに樹脂封止型半導体装置およびその製造方法ならびに樹脂封止型半導体装置の検査方法 |
US8148803B2 (en) * | 2002-02-15 | 2012-04-03 | Micron Technology, Inc. | Molded stiffener for thin substrates |
JP4093818B2 (ja) * | 2002-08-07 | 2008-06-04 | 三洋電機株式会社 | 半導体装置の製造方法 |
JP3988679B2 (ja) * | 2003-05-26 | 2007-10-10 | カシオ計算機株式会社 | 半導体基板 |
TWI249209B (en) * | 2004-12-22 | 2006-02-11 | Siliconware Precision Industries Co Ltd | Semiconductor package with support structure and fabrication method thereof |
JP5017977B2 (ja) * | 2006-09-14 | 2012-09-05 | 富士通セミコンダクター株式会社 | 半導体装置およびその製造方法 |
US20080083994A1 (en) * | 2006-10-06 | 2008-04-10 | Choon Hiang Lim | Method for producing a semiconductor component and substrate for carrying out the method |
WO2008078746A1 (ja) * | 2006-12-26 | 2008-07-03 | Panasonic Corporation | 半導体素子の実装構造体及び半導体素子の実装方法 |
US8084299B2 (en) * | 2008-02-01 | 2011-12-27 | Infineon Technologies Ag | Semiconductor device package and method of making a semiconductor device package |
US8481368B2 (en) * | 2008-03-31 | 2013-07-09 | Alpha & Omega Semiconductor, Inc. | Semiconductor package of a flipped MOSFET and its manufacturing method |
JP5458517B2 (ja) * | 2008-07-02 | 2014-04-02 | オムロン株式会社 | 電子部品 |
JP2010278334A (ja) | 2009-05-29 | 2010-12-09 | Elpida Memory Inc | 半導体装置 |
JP2011171644A (ja) * | 2010-02-22 | 2011-09-01 | On Semiconductor Trading Ltd | 半導体装置及びその製造方法 |
JP2013069741A (ja) * | 2011-09-21 | 2013-04-18 | Renesas Electronics Corp | リードフレーム、半導体装置、リードフレームの製造方法及び半導体装置の製造方法 |
JP2013211407A (ja) * | 2012-03-30 | 2013-10-10 | J Devices:Kk | 半導体モジュール |
JP5566433B2 (ja) * | 2012-09-24 | 2014-08-06 | ルネサスエレクトロニクス株式会社 | 半導体装置の製造方法 |
CN105280567B (zh) * | 2014-06-19 | 2018-12-28 | 株式会社吉帝伟士 | 半导体封装件及其制造方法 |
-
2016
- 2016-04-28 JP JP2016090189A patent/JP6678506B2/ja active Active
-
2017
- 2017-03-10 TW TW106107950A patent/TWI745359B/zh active
- 2017-03-10 TW TW110137066A patent/TWI784738B/zh active
- 2017-03-29 US US15/472,387 patent/US10553456B2/en active Active
- 2017-04-10 CN CN202210347036.1A patent/CN114823629A/zh active Pending
- 2017-04-10 CN CN201710227962.4A patent/CN107424980B/zh active Active
- 2017-04-13 KR KR1020170047733A patent/KR20170123238A/ko unknown
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6713849B2 (en) * | 2000-12-28 | 2004-03-30 | Hitachi, Ltd. | Semiconductor utilizing grooves in lead and tab portions of lead frame to prevent peel off between the lead frame and the resin |
TWI549232B (zh) * | 2012-06-15 | 2016-09-11 | 台灣積體電路製造股份有限公司 | 半導體裝置及其製造方法 |
TWI544586B (zh) * | 2014-08-12 | 2016-08-01 | 台灣積體電路製造股份有限公司 | 微機電系統晶圓以及特殊應用積體電路晶片透過線接合的封裝方法 |
Also Published As
Publication number | Publication date |
---|---|
TW201803036A (zh) | 2018-01-16 |
JP6678506B2 (ja) | 2020-04-08 |
KR20170123238A (ko) | 2017-11-07 |
CN107424980B (zh) | 2022-04-15 |
US10553456B2 (en) | 2020-02-04 |
CN114823629A (zh) | 2022-07-29 |
TWI784738B (zh) | 2022-11-21 |
TW202207380A (zh) | 2022-02-16 |
US20170316996A1 (en) | 2017-11-02 |
CN107424980A (zh) | 2017-12-01 |
JP2017199823A (ja) | 2017-11-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI745359B (zh) | 半導體封裝件及半導體封裝件之製造方法 | |
TW201739027A (zh) | 半導體封裝件及半導體封裝件之製造方法 | |
JP6691835B2 (ja) | 半導体パッケージの製造方法 | |
JP2017162876A (ja) | 半導体パッケージの製造方法 | |
TW201810454A (zh) | 半導體封裝件之製造方法 | |
TW201802967A (zh) | 半導體封裝件之製造方法 | |
KR102667583B1 (ko) | 반도체 패키지의 제조 방법 및 그것에 사용되는 점착 시트 | |
JP2007184658A (ja) | 半導体装置 | |
JP5101074B2 (ja) | 電子相互接続の製作方法 | |
JP2006038457A (ja) | フィルムプローブの製造方法 | |
JP2022050595A (ja) | 貫通電極基板 | |
JP2022189979A (ja) | 半導体装置用基板、半導体装置 | |
JP2005011918A (ja) | 配線基板及びその製造方法 | |
JP2002092567A (ja) | 半導体モジュールとその製造方法、および非接触型icカード | |
JP2017069411A (ja) | 貫通電極基板並びに貫通電極基板を用いたインターポーザ及び半導体装置 | |
TW201340815A (zh) | 印刷電路板之製造方法、印刷電路板及半導體裝置 | |
JPH10321976A (ja) | 接点部を有する回路基板およびその製造方法 |