JP4916300B2 - 多層配線基板 - Google Patents
多層配線基板 Download PDFInfo
- Publication number
- JP4916300B2 JP4916300B2 JP2006341778A JP2006341778A JP4916300B2 JP 4916300 B2 JP4916300 B2 JP 4916300B2 JP 2006341778 A JP2006341778 A JP 2006341778A JP 2006341778 A JP2006341778 A JP 2006341778A JP 4916300 B2 JP4916300 B2 JP 4916300B2
- Authority
- JP
- Japan
- Prior art keywords
- wiring
- electrode
- signal
- layer
- power supply
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0216—Reduction of cross-talk, noise or electromagnetic interference
- H05K1/0218—Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
- H05K1/0219—Printed shielding conductors for shielding around or between signal conductors, e.g. coplanar or coaxial printed shielding conductors
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
- H05K1/112—Pads for surface mounting, e.g. lay-out directly combined with via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09218—Conductive traces
- H05K2201/09227—Layout details of a plurality of traces, e.g. escape layout for Ball Grid Array [BGA] mounting
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09218—Conductive traces
- H05K2201/09236—Parallel layout
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/0929—Conductive planes
- H05K2201/093—Layout of power planes, ground planes or power supply conductors, e.g. having special clearance holes therein
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09609—Via grid, i.e. two-dimensional array of vias or holes in a single plane
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
- H05K2201/09672—Superposed layout, i.e. in different planes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10674—Flip chip
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Electromagnetism (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Structure Of Printed Boards (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2006341778A JP4916300B2 (ja) | 2006-12-19 | 2006-12-19 | 多層配線基板 |
| KR1020070129551A KR20080057153A (ko) | 2006-12-19 | 2007-12-13 | 다층 배선 기판 |
| US12/000,730 US8076588B2 (en) | 2006-12-19 | 2007-12-17 | Multilayer wiring board |
| TW096148386A TWI423753B (zh) | 2006-12-19 | 2007-12-18 | 多層佈線基板 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2006341778A JP4916300B2 (ja) | 2006-12-19 | 2006-12-19 | 多層配線基板 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2008153542A JP2008153542A (ja) | 2008-07-03 |
| JP2008153542A5 JP2008153542A5 (enExample) | 2009-11-19 |
| JP4916300B2 true JP4916300B2 (ja) | 2012-04-11 |
Family
ID=39640156
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2006341778A Active JP4916300B2 (ja) | 2006-12-19 | 2006-12-19 | 多層配線基板 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US8076588B2 (enExample) |
| JP (1) | JP4916300B2 (enExample) |
| KR (1) | KR20080057153A (enExample) |
| TW (1) | TWI423753B (enExample) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4586820B2 (ja) | 2007-05-07 | 2010-11-24 | ソニー株式会社 | 巻回型非水電解質二次電池 |
| US8350375B2 (en) * | 2008-05-15 | 2013-01-08 | Lsi Logic Corporation | Flipchip bump patterns for efficient I-mesh power distribution schemes |
| JP5311653B2 (ja) * | 2009-04-28 | 2013-10-09 | 京セラSlcテクノロジー株式会社 | 配線基板 |
| US9099340B2 (en) | 2011-10-07 | 2015-08-04 | Volterra Semiconductor Corporation | Power management applications of interconnect substrates |
| US20140034376A1 (en) * | 2012-08-01 | 2014-02-06 | Samtec, Inc. | Multi-layer transmission lines |
| US9545003B2 (en) * | 2012-12-28 | 2017-01-10 | Fci Americas Technology Llc | Connector footprints in printed circuit board (PCB) |
| JP6429647B2 (ja) | 2015-01-26 | 2018-11-28 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| JP6853774B2 (ja) * | 2017-12-21 | 2021-03-31 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| JP7145068B2 (ja) * | 2018-12-28 | 2022-09-30 | 新光電気工業株式会社 | 配線基板及びその製造方法 |
| US11234325B2 (en) * | 2019-06-20 | 2022-01-25 | Infinera Corporation | Printed circuit board having a differential pair routing topology with negative plane routing and impedance correction structures |
| US11950357B2 (en) * | 2019-11-27 | 2024-04-02 | Qing Ding Precision Electronics (Huaian) Co., Ltd | Circuit board for transmitting high-frequency signal and method for manufacturing the same |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH023631Y2 (enExample) * | 1984-12-28 | 1990-01-29 | ||
| JPS63136694A (ja) * | 1986-11-28 | 1988-06-08 | 日本電気株式会社 | 多層配線基板 |
| JP3617073B2 (ja) | 1994-03-25 | 2005-02-02 | イビデン株式会社 | 電子部品搭載用基板及びその製造方法 |
| JPH1041637A (ja) * | 1996-07-23 | 1998-02-13 | Nec Corp | 高密度多層配線基板 |
| JP3201345B2 (ja) * | 1998-05-13 | 2001-08-20 | 日本電気株式会社 | 多層プリント配線板 |
| JP3669219B2 (ja) * | 1999-08-10 | 2005-07-06 | 日本電気株式会社 | 多層プリント配線板 |
| JP3539331B2 (ja) * | 2000-02-28 | 2004-07-07 | 日本電気株式会社 | 多層プリント配線板 |
| JP3792472B2 (ja) | 2000-03-28 | 2006-07-05 | 京セラ株式会社 | 多層配線基板 |
| JP2002093940A (ja) | 2000-09-14 | 2002-03-29 | Kyocera Corp | 多層配線基板 |
| JP3745276B2 (ja) * | 2001-01-17 | 2006-02-15 | キヤノン株式会社 | 多層プリント配線板 |
| US6900992B2 (en) * | 2001-09-18 | 2005-05-31 | Intel Corporation | Printed circuit board routing and power delivery for high frequency integrated circuits |
| JP2004140295A (ja) | 2002-10-21 | 2004-05-13 | Shinko Electric Ind Co Ltd | 高周波素子用基板及び電子装置 |
| JP4371766B2 (ja) * | 2003-10-20 | 2009-11-25 | Necインフロンティア株式会社 | プリント配線板 |
| US7478472B2 (en) * | 2004-03-03 | 2009-01-20 | Endicott Interconnect Technologies, Inc. | Method of making circuitized substrate with signal wire shielding |
-
2006
- 2006-12-19 JP JP2006341778A patent/JP4916300B2/ja active Active
-
2007
- 2007-12-13 KR KR1020070129551A patent/KR20080057153A/ko not_active Withdrawn
- 2007-12-17 US US12/000,730 patent/US8076588B2/en active Active
- 2007-12-18 TW TW096148386A patent/TWI423753B/zh active
Also Published As
| Publication number | Publication date |
|---|---|
| TWI423753B (zh) | 2014-01-11 |
| US8076588B2 (en) | 2011-12-13 |
| TW200833213A (en) | 2008-08-01 |
| US20080173469A1 (en) | 2008-07-24 |
| KR20080057153A (ko) | 2008-06-24 |
| JP2008153542A (ja) | 2008-07-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI423753B (zh) | 多層佈線基板 | |
| JP5904856B2 (ja) | プリント配線板、半導体パッケージ及びプリント回路板 | |
| CN103260339A (zh) | 多层布线板和电子装置 | |
| JP5919872B2 (ja) | 多層配線基板及び電子機器 | |
| JP2008010859A (ja) | 半導体装置 | |
| JP2011192715A (ja) | プリント配線基板 | |
| JP5660137B2 (ja) | 配線基板及び電子装置 | |
| JP2012039073A (ja) | 半導体装置 | |
| JP2010219498A (ja) | 半導体装置 | |
| JP2009111132A (ja) | 多層配線基板 | |
| CN103889145A (zh) | 线路板及电子总成 | |
| US8736079B2 (en) | Pad structure, circuit carrier and integrated circuit chip | |
| JP2011066223A (ja) | 回路基板 | |
| JP4927993B2 (ja) | 複合配線基板 | |
| JP6019367B2 (ja) | 半導体装置 | |
| JP2006073625A (ja) | 電子部品 | |
| JP3878795B2 (ja) | 多層配線基板 | |
| JP4606776B2 (ja) | 半導体装置 | |
| JP4830539B2 (ja) | 多層プリント回路基板 | |
| US7869225B2 (en) | Shielding structures for signal paths in electronic devices | |
| JP2007520888A (ja) | 回路基板のための経路指定密度を増大する方法及びそのような回路基板 | |
| JP6419022B2 (ja) | 高周波回路モジュール | |
| JP3798978B2 (ja) | 多層配線基板 | |
| JP6535788B2 (ja) | 半導体装置 | |
| JP2011100871A (ja) | 配線基板及び電子装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20091001 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20091001 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110823 |
|
| A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20111020 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20120117 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20120124 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20150203 Year of fee payment: 3 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 4916300 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |