DE112017001617T5 - Halbleiter-auf-lsolator-Substrat für HF-Anwendungen - Google Patents
Halbleiter-auf-lsolator-Substrat für HF-Anwendungen Download PDFInfo
- Publication number
- DE112017001617T5 DE112017001617T5 DE112017001617.7T DE112017001617T DE112017001617T5 DE 112017001617 T5 DE112017001617 T5 DE 112017001617T5 DE 112017001617 T DE112017001617 T DE 112017001617T DE 112017001617 T5 DE112017001617 T5 DE 112017001617T5
- Authority
- DE
- Germany
- Prior art keywords
- layer
- semiconductor
- substrate
- penetration
- insulator substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 146
- 239000012212 insulator Substances 0.000 title claims abstract description 47
- 238000002161 passivation Methods 0.000 claims abstract description 50
- 230000035515 penetration Effects 0.000 claims abstract description 49
- 239000004065 semiconductor Substances 0.000 claims abstract description 27
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 25
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 24
- 239000010703 silicon Substances 0.000 claims abstract description 24
- 238000000034 method Methods 0.000 claims abstract description 20
- 238000004519 manufacturing process Methods 0.000 claims description 21
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 20
- 229910052760 oxygen Inorganic materials 0.000 claims description 20
- 239000001301 oxygen Substances 0.000 claims description 20
- 239000000463 material Substances 0.000 claims description 14
- 230000000149 penetrating effect Effects 0.000 claims description 13
- 230000008569 process Effects 0.000 claims description 6
- 238000012546 transfer Methods 0.000 claims description 4
- 238000007373 indentation Methods 0.000 claims 2
- 230000005012 migration Effects 0.000 abstract description 7
- 238000013508 migration Methods 0.000 abstract description 7
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 20
- 230000003071 parasitic effect Effects 0.000 description 13
- 235000012239 silicon dioxide Nutrition 0.000 description 10
- 239000000377 silicon dioxide Substances 0.000 description 10
- 238000010438 heat treatment Methods 0.000 description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 6
- 238000000926 separation method Methods 0.000 description 5
- 229910004298 SiO 2 Inorganic materials 0.000 description 4
- 230000008901 benefit Effects 0.000 description 4
- 206010040844 Skin exfoliation Diseases 0.000 description 3
- 238000001459 lithography Methods 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- WSMQKESQZFQMFW-UHFFFAOYSA-N 5-methyl-pyrazole-3-carboxylic acid Chemical compound CC1=CC(C(O)=O)=NN1 WSMQKESQZFQMFW-UHFFFAOYSA-N 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- GQYHUHYESMUTHG-UHFFFAOYSA-N lithium niobate Chemical compound [Li+].[O-][Nb](=O)=O GQYHUHYESMUTHG-UHFFFAOYSA-N 0.000 description 2
- 239000002244 precipitate Substances 0.000 description 2
- 238000011282 treatment Methods 0.000 description 2
- GNFTZDOKVXKIBK-UHFFFAOYSA-N 3-(2-methoxyethoxy)benzohydrazide Chemical compound COCCOC1=CC=CC(C(=O)NN)=C1 GNFTZDOKVXKIBK-UHFFFAOYSA-N 0.000 description 1
- FGUUSXIOTUKUDN-IBGZPJMESA-N C1(=CC=CC=C1)N1C2=C(NC([C@H](C1)NC=1OC(=NN=1)C1=CC=CC=C1)=O)C=CC=C2 Chemical compound C1(=CC=CC=C1)N1C2=C(NC([C@H](C1)NC=1OC(=NN=1)C1=CC=CC=C1)=O)C=CC=C2 FGUUSXIOTUKUDN-IBGZPJMESA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 239000000370 acceptor Substances 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 230000005489 elastic deformation Effects 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 230000002045 lasting effect Effects 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/0245—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02488—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/02505—Layer structure consisting of more than two layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76256—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques using silicon etch back techniques, e.g. BESOI, ELTRAN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Formation Of Insulating Films (AREA)
- Semiconductor Integrated Circuits (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
- Thin Film Transistor (AREA)
- Element Separation (AREA)
- Recrystallisation Techniques (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR1652782 | 2016-03-31 | ||
| FR1652782A FR3049763B1 (fr) | 2016-03-31 | 2016-03-31 | Substrat semi-conducteur sur isolant pour applications rf |
| PCT/EP2017/057614 WO2017167923A1 (en) | 2016-03-31 | 2017-03-30 | Semiconductor on insulator substrate for rf applications |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| DE112017001617T5 true DE112017001617T5 (de) | 2018-12-20 |
Family
ID=56511678
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE112017001617.7T Pending DE112017001617T5 (de) | 2016-03-31 | 2017-03-30 | Halbleiter-auf-lsolator-Substrat für HF-Anwendungen |
Country Status (8)
| Country | Link |
|---|---|
| US (3) | US10886162B2 (enExample) |
| JP (1) | JP6657516B2 (enExample) |
| KR (1) | KR102172705B1 (enExample) |
| CN (1) | CN109075120B (enExample) |
| DE (1) | DE112017001617T5 (enExample) |
| FR (1) | FR3049763B1 (enExample) |
| TW (1) | TWI720161B (enExample) |
| WO (1) | WO2017167923A1 (enExample) |
Families Citing this family (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR3049763B1 (fr) * | 2016-03-31 | 2018-03-16 | Soitec | Substrat semi-conducteur sur isolant pour applications rf |
| WO2018080772A1 (en) * | 2016-10-26 | 2018-05-03 | Sunedison Semiconductor Limited | High resistivity silicon-on-insulator substrate having enhanced charge trapping efficiency |
| FR3079662B1 (fr) * | 2018-03-30 | 2020-02-28 | Soitec | Substrat pour applications radiofrequences et procede de fabrication associe |
| WO2020072212A1 (en) * | 2018-10-01 | 2020-04-09 | Applied Materials, Inc. | Method of forming an rf silicon on insulator device |
| TWI815970B (zh) | 2018-11-09 | 2023-09-21 | 日商日本碍子股份有限公司 | 壓電性材料基板與支持基板的接合體、及其製造方法 |
| FR3103631B1 (fr) | 2019-11-25 | 2022-09-09 | Commissariat Energie Atomique | Dispositif électronique integré comprenant une bobine et procédé de fabrication d’un tel dispositif |
| CN110890418B (zh) * | 2019-12-02 | 2021-11-05 | 中国科学院上海微系统与信息技术研究所 | 一种具有双埋氧层的晶体管结构及其制备方法 |
| FR3104322B1 (fr) | 2019-12-05 | 2023-02-24 | Soitec Silicon On Insulator | Procédé de formation d'un substrat de manipulation pour une structure composite ciblant des applications rf |
| JP7392578B2 (ja) * | 2020-06-05 | 2023-12-06 | 信越半導体株式会社 | 高周波半導体装置の製造方法及び高周波半導体装置 |
| FR3119046B1 (fr) * | 2021-01-15 | 2022-12-23 | Applied Materials Inc | Substrat support en silicium adapte aux applications radiofrequences et procede de fabrication associe |
| CN114823903A (zh) * | 2021-01-27 | 2022-07-29 | 中国科学院微电子研究所 | 一种单结晶体管结构及其制造方法 |
| TWI761255B (zh) | 2021-07-08 | 2022-04-11 | 環球晶圓股份有限公司 | 晶圓及晶圓的製造方法 |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2001168308A (ja) * | 1999-09-30 | 2001-06-22 | Canon Inc | シリコン薄膜の製造方法、soi基板の作製方法及び半導体装置 |
| JP2004537161A (ja) * | 2001-04-11 | 2004-12-09 | エムイーエムシー・エレクトロニック・マテリアルズ・インコーポレイテッド | 高抵抗率czシリコンにおけるサーマルドナー生成の制御 |
| US7529433B2 (en) * | 2007-01-12 | 2009-05-05 | Jds Uniphase Corporation | Humidity tolerant electro-optic device |
| US8078565B2 (en) * | 2007-06-12 | 2011-12-13 | Kana Software, Inc. | Organically ranked knowledge categorization in a knowledge management system |
| US7883990B2 (en) * | 2007-10-31 | 2011-02-08 | International Business Machines Corporation | High resistivity SOI base wafer using thermally annealed substrate |
| FR2953640B1 (fr) * | 2009-12-04 | 2012-02-10 | S O I Tec Silicon On Insulator Tech | Procede de fabrication d'une structure de type semi-conducteur sur isolant, a pertes electriques diminuees et structure correspondante |
| EP2686878B1 (en) * | 2011-03-16 | 2016-05-18 | MEMC Electronic Materials, Inc. | Silicon on insulator structures having high resistivity regions in the handle wafer and methods for producing such structures |
| FR2973158B1 (fr) * | 2011-03-22 | 2014-02-28 | Soitec Silicon On Insulator | Procédé de fabrication d'un substrat de type semi-conducteur sur isolant pour applications radiofréquences |
| US8536035B2 (en) * | 2012-02-01 | 2013-09-17 | International Business Machines Corporation | Silicon-on-insulator substrate and method of forming |
| FR2999801B1 (fr) * | 2012-12-14 | 2014-12-26 | Soitec Silicon On Insulator | Procede de fabrication d'une structure |
| WO2015112308A1 (en) | 2014-01-23 | 2015-07-30 | Sunedison Semiconductor Limited | High resistivity soi wafers and a method of manufacturing thereof |
| US9853133B2 (en) * | 2014-09-04 | 2017-12-26 | Sunedison Semiconductor Limited (Uen201334164H) | Method of manufacturing high resistivity silicon-on-insulator substrate |
| FR3049763B1 (fr) * | 2016-03-31 | 2018-03-16 | Soitec | Substrat semi-conducteur sur isolant pour applications rf |
-
2016
- 2016-03-31 FR FR1652782A patent/FR3049763B1/fr active Active
-
2017
- 2017-03-23 TW TW106109658A patent/TWI720161B/zh active
- 2017-03-30 US US16/090,349 patent/US10886162B2/en active Active
- 2017-03-30 JP JP2018550442A patent/JP6657516B2/ja active Active
- 2017-03-30 DE DE112017001617.7T patent/DE112017001617T5/de active Pending
- 2017-03-30 KR KR1020187030528A patent/KR102172705B1/ko active Active
- 2017-03-30 WO PCT/EP2017/057614 patent/WO2017167923A1/en not_active Ceased
- 2017-03-30 CN CN201780026817.8A patent/CN109075120B/zh active Active
-
2020
- 2020-11-05 US US17/090,608 patent/US11626319B2/en active Active
-
2023
- 2023-03-29 US US18/192,016 patent/US20230238274A1/en active Pending
Also Published As
| Publication number | Publication date |
|---|---|
| KR102172705B1 (ko) | 2020-11-02 |
| TW201803015A (zh) | 2018-01-16 |
| WO2017167923A1 (en) | 2017-10-05 |
| US20210057269A1 (en) | 2021-02-25 |
| FR3049763A1 (enExample) | 2017-10-06 |
| TWI720161B (zh) | 2021-03-01 |
| FR3049763B1 (fr) | 2018-03-16 |
| CN109075120A (zh) | 2018-12-21 |
| CN109075120B (zh) | 2023-04-07 |
| US10886162B2 (en) | 2021-01-05 |
| JP2019514202A (ja) | 2019-05-30 |
| US20190115248A1 (en) | 2019-04-18 |
| JP6657516B2 (ja) | 2020-03-04 |
| US11626319B2 (en) | 2023-04-11 |
| KR20180127436A (ko) | 2018-11-28 |
| US20230238274A1 (en) | 2023-07-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE112017001617T5 (de) | Halbleiter-auf-lsolator-Substrat für HF-Anwendungen | |
| DE4229628C2 (de) | Halbleitereinrichtung mit Stapelstruktur und Verfahren zur Herstellung einer solchen | |
| EP1697998B1 (de) | Feldeffekttransistor mit heteroschichtstruktur sowie zugehöriges herstellungsverfahren | |
| DE69332511T2 (de) | Verfahren zur Herstellung eines Halbleitersubstrats | |
| DE112006002055B4 (de) | Verfahren zur Herstellung eines verspannten MOS-Bauelements | |
| DE69317800T2 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
| DE69826053T2 (de) | Halbleitersubstrat und Verfahren zu dessen Herstellung | |
| DE10219107A1 (de) | SOI-Transistorelement mit einem verbesserten Rückseitenkontakt und ein Verfahren zur Herstellung desselben | |
| WO2011051499A1 (de) | Verfahren zur herstellung von silizium-halbleiterscheiben mit einer schicht zur integration von iii-v halbleiterbauelementen | |
| DE68920657T2 (de) | Verfahren zur Herstellung einer Halbleiter-auf-Isolator-Struktur mit Einfangplätzen. | |
| DE112010000953T5 (de) | Verfahren zum Herstellen einer Siliziumkarbid-Halbleitervorrichtung | |
| DE2808257A1 (de) | Halbleitervorrichtung und verfahren zu ihrer herstellung | |
| DE112007003116T5 (de) | Verspannter Transistor und Verfahren zu dessen Herstellung | |
| DE2546314A1 (de) | Feldeffekt-transistorstruktur und verfahren zur herstellung | |
| DE102008016426B4 (de) | Verfahren zum Erzeugen einer Zugverformung durch Anwenden von Verspannungsgedächtnistechniken in unmittelbarer Nähe zu der Gateelektrode | |
| DE102004004555A1 (de) | Verfahren zur Herstellung von hoch dotierten Halbleiterscheiben und versetzungsfreie, hoch dotierte Halbleiterscheiben | |
| DE102015204411B4 (de) | Transistor und Verfahren zur Herstellung eines Transistors | |
| DE19853432A1 (de) | Halbleiteranordnung und Verfahren zum Herstellen derselben | |
| WO2011051500A1 (de) | Verfahren zur herstellung von halbleiterscheiben für die integration von silizium-bauelementen mit hemts sowie eine entsprechende halbleiterschichtanordnung | |
| DE4445344C2 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung | |
| DE102020105644B4 (de) | Halbleiterbauelement und herstellungsverfahren | |
| DE3131875A1 (de) | "verfahren zum herstellen einer halbleiterstruktur und halbleiterstruktur" | |
| DE102020110778B4 (de) | Halbleiterwafer mit vorrichtungen mit unterschiedlicher dicke der oberen schicht | |
| DE102011079499B4 (de) | Verfahren zum Herstellen einer Gate-Graben-Struktur | |
| DE102009014507B4 (de) | Verfahren zur Bildung eines elektrischen Kontakts zwischen einem Trägerwafer und der Oberfläche einer oberen Siliziumschicht eines Silizium-auf-Isolator-Wafers und elektrische Vorrichtung mit einem solchen elektrischen Kontakt |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| R012 | Request for examination validly filed |