CN107978569B - 芯片封装结构及其制造方法 - Google Patents
芯片封装结构及其制造方法 Download PDFInfo
- Publication number
- CN107978569B CN107978569B CN201710905860.3A CN201710905860A CN107978569B CN 107978569 B CN107978569 B CN 107978569B CN 201710905860 A CN201710905860 A CN 201710905860A CN 107978569 B CN107978569 B CN 107978569B
- Authority
- CN
- China
- Prior art keywords
- metal layer
- chip package
- patterned metal
- chip
- sealing body
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 16
- 238000004806 packaging method and process Methods 0.000 title abstract description 13
- 239000010410 layer Substances 0.000 claims abstract description 75
- 239000002184 metal Substances 0.000 claims abstract description 55
- 229910052751 metal Inorganic materials 0.000 claims abstract description 55
- 239000000758 substrate Substances 0.000 claims abstract description 43
- 238000007789 sealing Methods 0.000 claims abstract description 42
- 239000012790 adhesive layer Substances 0.000 claims abstract description 21
- 238000000034 method Methods 0.000 claims description 22
- 229910000679 solder Inorganic materials 0.000 abstract description 19
- 238000010586 diagram Methods 0.000 description 13
- 230000002093 peripheral effect Effects 0.000 description 4
- 238000009713 electroplating Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000010295 mobile communication Methods 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 230000001788 irregular Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
- H01L21/2885—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4803—Insulating or insulated parts, e.g. mountings, containers, diamond heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4817—Conductive parts for containers, e.g. caps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/52—Mounting semiconductor bodies in containers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/04—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
- H01L23/053—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
- H01L23/055—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body the leads having a passage through the base
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3142—Sealing arrangements between parts, e.g. adhesion promotors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49861—Lead-frames fixed on or encapsulated in insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/562—Protection against mechanical damage
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/20—Structure, shape, material or disposition of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
- H01L2021/60007—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
- H01L2021/60022—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
- H01L2021/60007—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
- H01L2021/60022—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting
- H01L2021/6006—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process using bump connectors, e.g. for flip chip mounting with temporary supporting member not part of an apparatus, e.g. removable coating, film or substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48105—Connecting bonding areas at different heights
- H01L2224/48106—Connecting bonding areas at different heights the connector being orthogonal to a side surface of the semiconductor or solid-state body, e.g. parallel layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/171—Frame
- H01L2924/1715—Shape
- H01L2924/17151—Frame comprising an aperture, e.g. for pressure control, encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/182—Disposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
- H01L2924/3511—Warping
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Wire Bonding (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Packaging Frangible Articles (AREA)
Abstract
本发明提供一种芯片封装结构及其制造方法,其包括基板、芯片、密封体、多个焊球以及图案化金属层。基板具有彼此相对的第一表面以及第二表面。芯片设置于第一表面上且电连接至基板。密封体密封芯片且覆盖于第一表面。焊球位于第二表面上且与基板电连接。图案化金属层位于密封体上。图案化金属层包括至少一凸出部以及由至少一凸出部所定义的至少一凹陷部。凸出部面向密封体。黏着层位于图案化金属层以及密封体之间。黏着层填充于凹陷部中。
Description
技术领域
本发明涉及一种封装结构及其制造方法,尤其涉及一种芯片封装结构及其制造方法。
背景技术
现今的电子元件需要小尺寸、大的存储容量以及高性能,以作为例如行动通讯等应用。因此,用于例如行动通讯设备等现代电子设备的半导体芯片封装,也必须具备小尺寸、大的存储容量以及高性能。
一般而言,印刷电路板(printed circuit board;PCB)通常包括由聚酰亚胺(polyimide;PI)材料制成的绝缘基板以及由铜(Cu)制成的导电图案。导电图案可以位于基板的层与层之间,或者可以位于基板的一个表面之上。当芯片封装用于电子系统时,例如:用于行动通讯设备的主机板中,封装件可能因结合所需而须经由高热工艺。在形成焊球或于将芯片封装连接到电路板的高热工艺中,由于芯片封装中的不同组成之间的热膨胀系数(coefficient of thermal expansion;CTE)不匹配(mismatch),可能导致芯片封装的翘曲(warpage)。而翘曲可能导致芯片封装与电路板之间的接点分离而损坏。这种翘曲在安装期间也会导致焊球相对于主机板的高度不均匀,从而导致接触损坏。
发明内容
本发明提供一种芯片封装结构及其制造方法,其芯片封装结构的翘曲可以被改善,且可以提升芯片封装结构的可靠性(reliability)。
本发明提供一种芯片封装结构,其包括基板、芯片、密封体、多个焊球以及图案化金属层。基板具有彼此相对的第一表面以及第二表面。芯片设置于第一表面上且电连接至基板。密封体密封芯片且覆盖于第一表面。焊球位于第二表面上且与基板电连接。图案化金属层位于密封体上,且图案化金属层包括凸向密封体的至少一凸出部。凸出部面向密封体。黏着层位于图案化金属层以及密封体之间。黏着层填充于凹陷部中。
在本发明的一实施例中,芯片封装结构还包括多个焊球,位于第二表面上且与基板电连接。
在本发明的一实施例中,基板包括重布线路层,且重布线路层与芯片以及多个焊球电连接。
在本发明的一实施例中,基板包括多个图案化线路层以及多个贯孔,多个图案化线路层位于第一表面以及第二表面上,多个贯孔贯穿基板且电连接多个图案化线路层。
在本发明的一实施例中,芯片通过倒装芯片接合或引线焊接技术设置于基板上。
本发明提供一种芯片封装结构的制造方法,所述方法包括以下步骤。设置芯片于基板的第一表面上,其中芯片电连接至基板。形成密封体以密封芯片并覆盖第一表面。形成多个焊球于基板的第二表面上,其中第二表面相对于第一表面,且焊球电连接至基板。形成图案化金属层,其中图案化金属层包括凸向密封体的至少一凸出部。形成黏着层以将图案化金属层黏着于密封体,其中凸出部面向密封体,且黏着层填充于凹陷部中。
在本发明的一实施例中,芯片封装结构的制造方法还包括形成多个焊球于基板的第二表面上,其中第二表面相对于第一表面,且多个焊球电连接至基板。
在本发明的一实施例中,其中图案化金属层通过电镀工艺形成。
在本发明的一实施例中,其中凹陷部通过蚀刻工艺形成。
基于上述,在芯片封装结构及其制造方法中,芯片封装可能在形成焊球的高热工艺之后产生翘曲。因此,在本发明中,包括至少一个凸出部的图案化金属层通过黏着层黏着于芯片封装。图案化金属层的凸出部的位置对应于芯片封装的翘曲,以将翘曲向下压。如此一来,可以改善芯片封装结构的翘曲,且提升了芯片封装结构的可靠性。
为让本发明的上述特征和优点能更明显易懂,下文特举实施例,并配合附图作详细说明如下。
附图说明
图1是依据本发明一实施例的芯片封装的示意图。
图2是依据本发明另一实施例的芯片封装的示意图。
图3是依据本发明又一实施例的芯片封装的示意图。
图4至图5是依据本发明第一实施例的芯片封装结构的部分制造方法的示意图。
图6是依据本发明第二实施例的芯片封装结构的示意图。
图7是依据本发明第三实施例的芯片封装结构的示意图。
图8是依据本发明第四实施例的芯片封装结构的示意图。
图9是依据本发明第五实施例的芯片封装结构的示意图。
图10是依据本发明第六实施例的芯片封装结构的示意图。
附图标号说明
100、100a、100b、100c、100d、100e:芯片封装结构
105:芯片封装
110:基板
112:第一表面
114:第二表面
116:图案化线路层
118:通孔
119:线路层
120:芯片
122:主动面
124:接垫
126:导线
130:密封体
140:焊球
150:图案化金属层
152:凸出部
154:凹陷部
156:通气孔
160:黏着层
具体实施方式
图1是依据本发明一实施例的芯片封装的示意图。本实施例中,芯片封装结构的制造方法可以包括以下步骤。首先,提供如图1所示的芯片封装105。在本实施例中,芯片120可以先设置于基板110上。基板110包括第一表面112、相对于第一表面112的第二表面114、分别设置在第一表面112与第二表面114上的多个图案化电路层116以及贯穿基板110且电连接至图案化线路层116的多个通孔118。芯片120设置于基板110的第一表面112上,且通过引线焊接(wire bonding)技术电连接至基板110。在本实施例中,芯片120可以包括主动面122以及位于主动面122上的多个接垫124。主动面122面离基板110,且芯片120的接垫124可以通过多个导线126电连接至图案化线路层116。
接着,形成密封体130以密封芯片120以及导线126。密封体130覆盖基板110的第一表面112。接着,形成多个焊球140于基板110的第二表面114上以电连接至基板110。此时,基本上完成了如图1所示的芯片封装105的制造过程。在本实施例中,芯片封装105可以为引线接合细间距球栅阵列(wire-bonding Fine-pitch Ball Grid Array;WB FBGA)封装,但本发明不限于此。芯片封装105可用于如图2及图3所示出的一些实施例中作为说明。
请参照图2,在本实施例中,芯片封装105与图1所示出的芯片封装结构100类似,其相同或类似的构件以相同或类似的标号表示,且具有相同或类似的功能,并省略描述。如图2所示的芯片封装105以及如图1所示的芯片封装105之间的主要差异如下所述。在本实施例中,芯片120通过倒装芯片(flip-chip)接合技术设置于基板110上。在本实施例中,芯片120的主动面122面向基板110,且芯片120的接垫124电连接至基板110的图案化线路层116。也就是说,图2所示的芯片封装105可以为倒装芯片级封装(Flip-Chip Chip Scale Package;FCCSP),但本发明不限于此。
请参照图3,在本实施例中,芯片封装105与图2所示出的芯片封装结构100类似,其相同或类似的构件以相同或类似的标号表示,且具有相同或类似的功能,并省略描述。如图3所示的芯片封装105以及如图2所示的芯片封装105之间的主要差异如下所述。在本实施例中,基板110可以包括重布线路层,重布线路层的线路层119电连接芯片120以及焊球140。也就是说,图3所示的芯片封装105可以为扇出晶圆级芯片级封装(Fan-Out Wafer LevelChip Scale Package;FO WLCSP),但本发明不限于此。
本发明的芯片封装105可通过高热工艺以形成焊球140于基板110上及/或将芯片封装105连接至电路板。由于芯片封装105中的不同组成之间的热膨胀系数不匹配,高热处理可能导致芯片封装105的翘曲。因此,可以形成如图4所示的图案化金属层150。在本实施例中,图案化金属层150包括至少一个凸出部152。凸出部152的位置为依据芯片封装105的翘曲来设计。举例而言,在本实施方式中,芯片封装105可能在中心区域发生翘曲,因此如图4所示,凸出部152可以设置于图案化金属层150的中央区域。接着,图案化金属层150通过黏着层160黏着于密封体130上。凸出部152可以面向且朝向密封体130凸出。可以向下按压密封体130以减少芯片封装105的翘曲。如图5所示,黏着层160填充于图案化金属层150以及密封体130之间的间隙中。此时,基本上形成了芯片封装结构100的制造方法。
在本实施例中,如图5所示,图案化金属层150还包括由凸出部152所定义出的至少一个凹陷部154,且黏着层160填充于凹陷部154以及密封体130之间的间隙中。在本实施例中,凸出部152设置于图案化金属层150的中央区域且与密封体130接触。因此,由凸出部152所定义的凹陷部154围绕中央区域。因此,当图案化金属层150通过黏着层160黏着于密封体130时,凸出部152凸向密封体130并与密封体130接触,以向下挤压密封体130以减少芯片封装105的翘曲。在图6所示的实施例中,凸出部152可以具有曲面。图案化金属层150的整个表面面向密封体130且可以具有朝向密封体130凸出的曲面。黏着层160填充于图案化金属层150以及密封体130之间的间隙中。
在本实施例中,可以先通过电镀工艺(electroplating process)形成金属层,然后通过蚀刻工艺(etching process)形成凹陷部154,但本发明对于图案化金属层150的制造方法并不加以限制。此外,值得注意的是,芯片封装结构100采用如图2所示的芯片封装105,但本发明不限于此。图案化金属层150也可以黏着于其他类型的芯片封装,例如:图1及图3所示的芯片封装105,以减少其翘曲。在一些实施例中,凸出部152的至少一部分,例如:凸出部152的峰,可以与密封体130接触。
图7是依据本发明第三实施例的芯片封装结构的示意图。图8是依据本发明第四实施例的芯片封装结构的示意图。请参照图7及图8,在本实施例中,芯片封装结构100b、100c与图5及图6所示出的芯片封装结构100、100a类似,其相同或类似的构件以相同或类似的标号表示,且具有相同或类似的功能,并省略描述。如图7及图8所示的芯片封装结构100b、100c与如图5及图6所示的芯片封装结构100、100a之间的主要差异如下所述。
在本实施方式中,在形成焊球140的高热工艺之后,芯片封装可能在周边区域产生翘曲。也就是说,芯片封装的周边区域可以自焊球弯曲。因此,如图7所示,在本实施方式中,凸出部152位于围绕图案化金属层150的中央区域的周边区域,凹陷部154位于图案化金属层150的中央区域。凸出部152与密封体130接触,以向下挤压芯片封装的周边区域。如此一来,可以改善芯片封装结构100a的翘曲。在图8所示的实施例中,凹陷部154可以具有曲面。
在本实施例中,图案化金属层150可以还包括至少一个通气孔156。通气孔156自凹陷部154的内表面延伸至图案化金属层150的外表面。如此一来,凹陷部154可以通过通气孔156与外部环境连通,以通过通气孔156排出空气。此外,当图案化金属层150被压在黏着层160上以黏着于密封体130上时,填充于凹陷部154中的部分黏着层160可以填充至通气孔156中,以避免黏着层160的溢出。此外,值得注意的是,芯片封装结构100a采用如图2所示的芯片封装105。然而,本发明不限于此。在本实施例中,图案化金属层150也可以黏着于其他类型的芯片封装,例如:图1及图3所示的芯片封装105,以减少其翘曲。
图9是依据本发明第五实施例的芯片封装结构的示意图。图10是依据本发明第六实施例的芯片封装结构的示意图。请参照图9及图10,在本实施例中,芯片封装结构100d、100e与图5及图6所示出的芯片封装结构100、100a类似,其相同或类似的构件以相同或类似的标号表示,且具有相同或类似的功能,并省略描述。如图9及图10所示的芯片封装结构100d、100e与如图5及图6所示的芯片封装结构100、100a之间的主要差异如下所述。
在本实施方式中,在形成焊球140的高热工艺之后,芯片封装可能产生具有多个凸出部以及多格凹陷部的不规则翘曲。因此,如图9以及图10所示,在本实施例中,图案化金属层150可以包括多个凸出部152以及由凸出部152所定义的多个凹陷部154。凸出部152的位置可以对应于翘曲的芯片封装的凸出部,以将翘曲的芯片封装向下压。如此一来,可以改善芯片封装结构100d的翘曲。在图9所示的实施例中,凹陷部154可以具有曲面。
请参照图10,在本实施例中,图案化金属层150可以还包括至少一个通气孔156。通气孔156自至少一个凹陷部154的内表面延伸至图案化金属层150的外表面。在本实施例中,图案化金属层150包括多个通气孔156。各个通气孔156自各个凹陷部154的内表面延伸至图案化金属层150的外表面。如此一来,凹陷部154可以通过通气孔156与外部环境连通,以通过通气孔156排出空气。此外,当图案化金属层150被压在黏着层160上以黏着于密封体130上时,填充于凹陷部154中的部分黏着层160可以填充至通气孔156中,以避免黏着层160的溢出。此外,值得注意的是,芯片封装结构100a采用如图2所示的芯片封装100d,100e。然而,本发明不限于此。在本实施例中,图案化金属层150也可以黏着于其他类型的芯片封装,例如:图1及图3所示的芯片封装105,以减少其翘曲。在其他实施例中,在图9及图10中的至少一凸出部152可以与密封体130接触。
综上所述,在芯片封装结构及其制造方法中,芯片封装可能在形成焊球的高热工艺之后产生翘曲。因此,在本发明中,包括至少一个凸出部的图案化金属层通过黏着层黏着于芯片封装。图案化金属层的凸出部的位置对应于芯片封装的翘曲,以将翘曲向下压。如此一来,可以改善芯片封装结构的翘曲,且提升了芯片封装结构的可靠性。
虽然本发明已以实施例揭示如上,然其并非用以限定本发明,任何所属技术领域中技术人员,在不脱离本发明的精神和范围内,当可作些许的更动与润饰,故本发明的保护范围当视权利要求所界定者为准。
Claims (6)
1.一种芯片封装结构,其特征在于,包括:
芯片封裝,包括:
基板;
芯片,设置于所述基板上且电连接至所述基板;以及
密封体,密封所述芯片且覆盖于所述基板;
图案化金属层,位于所述密封体上,且所述图案化金属层包括凸向所述密封体的至少一凸出部,其中所述至少一凸出部是对应所述芯片封装的翘曲位置;以及
黏着层,填充于所述图案化金属层以及所述密封体之间的间隙中,其中所述图案化金属层还包括由所述至少一凸出部所定义的至少一凹陷部,且所述黏着层填充于所述至少一凹陷部,其中所述至少一凸出部位于所述图案化金属层的中心区域并与所述密封体接触,且所述至少一凹陷部围绕所述中心区域。
2.根据权利要求1所述的芯片封装结构,其特征在于,其中所述图案化金属层还包括至少一通气孔,所述至少一通气孔从所述至少一凹陷部的内表面延伸至所述图案化金属层的外表面。
3.根据权利要求1所述的芯片封装结构,其特征在于,其中填充于所述至少一凹陷部中的所述黏着层被填充至部分的所述至少一通气孔中。
4.根据权利要求1所述的芯片封装结构,其特征在于,其中所述至少一凸出部或所述至少一凹陷部具有弯曲表面。
5.根据权利要求1所述的芯片封装结构,其特征在于,其中所述至少一凹陷部的数量为多个,所述至少一凸出部的数量为多个,且所述图案化金属层还包括至少一通气孔,所述至少一通气孔从所述至少一凹陷部的内表面延伸至所述图案化金属层的外表面。
6.一种芯片封装结构的制造方法,其特征在于,包括:
提供芯片封装,包括:
设置芯片于基板上,其中所述芯片电连接至所述基板;以及
形成密封体,以密封所述芯片并覆盖所述基板;
形成图案化金属层,其中所述图案化金属层包括凸向所述密封体的至少一凸出部,其中所述至少一凸出部是对应所述芯片封装的翘曲位置;以及
形成黏着层,以将所述图案化金属层黏着于所述密封体,其中所述至少一凸出部面向且凸向所述密封体,所述黏着层填充于所述图案化金属层以及所述密封体之间的间隙中,其中所述图案化金属层还包括由所述至少一凸出部所定义的至少一凹陷部,且所述黏着层填充于所述至少一凹陷部,其中所述至少一凸出部位于所述图案化金属层的中心区域并与所述密封体接触,且所述至少一凹陷部围绕所述中心区域。
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201662410853P | 2016-10-21 | 2016-10-21 | |
US62/410,853 | 2016-10-21 | ||
US15/644,839 | 2017-07-10 | ||
US15/644,839 US10177060B2 (en) | 2016-10-21 | 2017-07-10 | Chip package structure and manufacturing method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
CN107978569A CN107978569A (zh) | 2018-05-01 |
CN107978569B true CN107978569B (zh) | 2020-03-13 |
Family
ID=61969893
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201710905860.3A Active CN107978569B (zh) | 2016-10-21 | 2017-09-29 | 芯片封装结构及其制造方法 |
CN201710975918.1A Active CN107978570B (zh) | 2016-10-21 | 2017-10-19 | 芯片封装结构及其制造方法 |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201710975918.1A Active CN107978570B (zh) | 2016-10-21 | 2017-10-19 | 芯片封装结构及其制造方法 |
Country Status (3)
Country | Link |
---|---|
US (2) | US10177060B2 (zh) |
CN (2) | CN107978569B (zh) |
TW (2) | TWI646642B (zh) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10170339B2 (en) * | 2016-10-25 | 2019-01-01 | Nanya Technology Corporation | Semiconductor structure and a manufacturing method thereof |
US10797007B2 (en) * | 2017-11-28 | 2020-10-06 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method thereof |
KR20190088810A (ko) * | 2018-01-19 | 2019-07-29 | 삼성전자주식회사 | 팬-아웃 반도체 패키지 |
DE102018125127A1 (de) * | 2018-10-11 | 2020-04-16 | Osram Opto Semiconductors Gmbh | Optoelektronisches Bauelement und Verfahren zu seiner Herstellung |
TWI691041B (zh) * | 2019-01-29 | 2020-04-11 | 矽品精密工業股份有限公司 | 電子封裝件及其封裝基板與製法 |
US11393746B2 (en) * | 2020-03-19 | 2022-07-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reinforcing package using reinforcing patches |
CN111402734A (zh) * | 2020-03-26 | 2020-07-10 | 武汉华星光电半导体显示技术有限公司 | 柔性显示模组及其制备方法与柔性显示装置 |
CN113174307B (zh) * | 2021-01-15 | 2022-02-15 | 北京中科生仪科技有限公司 | 基于核酸检测芯片安装仓的上盖 |
US11830859B2 (en) * | 2021-08-30 | 2023-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structures and method for forming the same |
TWI797790B (zh) * | 2021-10-21 | 2023-04-01 | 友達光電股份有限公司 | 電子裝置 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101728340A (zh) * | 2008-10-22 | 2010-06-09 | 索尼株式会社 | 半导体装置及其制造方法 |
CN202996814U (zh) * | 2012-11-30 | 2013-06-12 | 华东科技股份有限公司 | 散热型半导体封装构造 |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10150117A (ja) * | 1996-11-20 | 1998-06-02 | Hitachi Ltd | テープ式ボールグリッドアレイ型半導体装置 |
JP3219043B2 (ja) * | 1998-01-07 | 2001-10-15 | 日本電気株式会社 | 半導体装置のパッケージ方法および半導体装置 |
US6570259B2 (en) | 2001-03-22 | 2003-05-27 | International Business Machines Corporation | Apparatus to reduce thermal fatigue stress on flip chip solder connections |
JP2003092376A (ja) * | 2001-09-17 | 2003-03-28 | Sony Corp | 半導体装置の実装方法及びその実装構造、並びに半導体装置及びその製造方法 |
KR100447867B1 (ko) | 2001-10-05 | 2004-09-08 | 삼성전자주식회사 | 반도체 패키지 |
TWI236077B (en) | 2002-12-31 | 2005-07-11 | Unisemicon Co Ltd | Stack package and fabricating method thereof |
JP4390541B2 (ja) * | 2003-02-03 | 2009-12-24 | Necエレクトロニクス株式会社 | 半導体装置及びその製造方法 |
US20060118969A1 (en) * | 2004-12-03 | 2006-06-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Flip chip ball grid array package assemblies and electronic devices with heat dissipation capability |
US20070152326A1 (en) * | 2005-12-29 | 2007-07-05 | Lim Chia N | Encapsulated external stiffener for flip chip package |
US20080099910A1 (en) | 2006-08-31 | 2008-05-01 | Ati Technologies Inc. | Flip-Chip Semiconductor Package with Encapsulant Retaining Structure and Strip |
JP5224784B2 (ja) | 2007-11-08 | 2013-07-03 | 新光電気工業株式会社 | 配線基板及びその製造方法 |
KR20090056044A (ko) | 2007-11-29 | 2009-06-03 | 삼성전자주식회사 | 반도체 소자 패키지 및 이를 제조하는 방법 |
US7906857B1 (en) | 2008-03-13 | 2011-03-15 | Xilinx, Inc. | Molded integrated circuit package and method of forming a molded integrated circuit package |
US8283777B2 (en) | 2010-03-05 | 2012-10-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Compressive ring structure for flip chip packaging |
US8610286B2 (en) | 2011-12-08 | 2013-12-17 | Stats Chippac, Ltd. | Semiconductor device and method of forming thick encapsulant for stiffness with recesses for stress relief in Fo-WLCSP |
US20140167243A1 (en) | 2012-12-13 | 2014-06-19 | Yuci Shen | Semiconductor packages using a chip constraint means |
US8772913B1 (en) * | 2013-04-04 | 2014-07-08 | Freescale Semiconductor, Inc. | Stiffened semiconductor die package |
KR20150091886A (ko) * | 2014-02-04 | 2015-08-12 | 삼성전자주식회사 | 방열부재를 구비하는 반도체 패키지 |
US9330999B2 (en) * | 2014-06-05 | 2016-05-03 | Intel Corporation | Multi-component integrated heat spreader for multi-chip packages |
TWI578454B (zh) | 2014-10-31 | 2017-04-11 | 尼克森微電子股份有限公司 | 扇出晶圓級晶片封裝結構及其製造方法 |
US9899238B2 (en) | 2014-12-18 | 2018-02-20 | Intel Corporation | Low cost package warpage solution |
US9653373B2 (en) | 2015-04-09 | 2017-05-16 | Samsung Electronics Co., Ltd. | Semiconductor package including heat spreader and method for manufacturing the same |
-
2017
- 2017-07-10 US US15/644,839 patent/US10177060B2/en not_active Expired - Fee Related
- 2017-09-27 TW TW106133054A patent/TWI646642B/zh active
- 2017-09-29 CN CN201710905860.3A patent/CN107978569B/zh active Active
- 2017-10-13 TW TW106135088A patent/TWI641086B/zh active
- 2017-10-13 US US15/782,857 patent/US10424526B2/en not_active Expired - Fee Related
- 2017-10-19 CN CN201710975918.1A patent/CN107978570B/zh active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101728340A (zh) * | 2008-10-22 | 2010-06-09 | 索尼株式会社 | 半导体装置及其制造方法 |
CN202996814U (zh) * | 2012-11-30 | 2013-06-12 | 华东科技股份有限公司 | 散热型半导体封装构造 |
Also Published As
Publication number | Publication date |
---|---|
US20180114736A1 (en) | 2018-04-26 |
TWI646642B (zh) | 2019-01-01 |
TW201830608A (zh) | 2018-08-16 |
US10424526B2 (en) | 2019-09-24 |
TW201816950A (zh) | 2018-05-01 |
CN107978570B (zh) | 2020-08-11 |
TWI641086B (zh) | 2018-11-11 |
US20180114734A1 (en) | 2018-04-26 |
CN107978570A (zh) | 2018-05-01 |
US10177060B2 (en) | 2019-01-08 |
CN107978569A (zh) | 2018-05-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN107978569B (zh) | 芯片封装结构及其制造方法 | |
US10431556B2 (en) | Semiconductor device including semiconductor chips mounted over both surfaces of substrate | |
US6816385B1 (en) | Compliant laminate connector | |
US7884486B2 (en) | Chip-stacked package structure and method for manufacturing the same | |
US7902650B2 (en) | Semiconductor package and method for manufacturing the same | |
KR20130076899A (ko) | 상부 ic 패키지와 결합하여 패키지-온-패키지 (pop) 어셈블리를 형성하는 하부 ic 패키지 구조체 및 그러한 하부 ic 패키지 구조체를 포함하는 pop 어셈블리 | |
KR20080014004A (ko) | 인터포저 및 반도체 장치 | |
KR20070045929A (ko) | 전자 부품 내장 기판 및 그 제조 방법 | |
KR20120091691A (ko) | 휨 방지용 접합패턴을 갖는 반도체 소자 및 그 제조방법 | |
US20060157865A1 (en) | Circuit board and manufacturing method therefor and semiconductor package and manufacturing method therefor | |
US7755203B2 (en) | Circuit substrate and semiconductor device | |
JP2006339596A (ja) | インタポーザおよび半導体装置 | |
TWI670824B (zh) | 封裝結構 | |
CN105321908A (zh) | 半导体器件及半导体器件的制造方法 | |
KR102561718B1 (ko) | 인터포저 지지 구조 메커니즘을 갖는 집적 회로 패키징 시스템 및 그 제조 방법 | |
US7714417B2 (en) | Substrate for mounting semiconductor element and method of manufacturing the same | |
JP4919689B2 (ja) | モジュール基板 | |
TW417265B (en) | Low-cost surface-mount compatible land-grid array (lga) chips cale package (csp) for packaging solder-bumped flip chips | |
US20020093089A1 (en) | Compliant mounting interface for electronic devices | |
KR20130050077A (ko) | 스택 패키지 및 이의 제조 방법 | |
JP2010287859A (ja) | 貫通電極を有する半導体チップ及びそれを用いた半導体装置 | |
JP2006196734A (ja) | 半導体装置及びその製造方法 | |
US11670574B2 (en) | Semiconductor device | |
JPH10154768A (ja) | 半導体装置及びその製造方法 | |
JP2013110264A (ja) | 半導体装置及び半導体装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant |