WO2002043157A1 - Dispositif a semi-conducteur et procede de fabrication associe - Google Patents
Dispositif a semi-conducteur et procede de fabrication associe Download PDFInfo
- Publication number
- WO2002043157A1 WO2002043157A1 PCT/JP2001/007810 JP0107810W WO0243157A1 WO 2002043157 A1 WO2002043157 A1 WO 2002043157A1 JP 0107810 W JP0107810 W JP 0107810W WO 0243157 A1 WO0243157 A1 WO 0243157A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- region
- semiconductor layer
- semiconductor device
- semiconductor
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims description 138
- 238000004519 manufacturing process Methods 0.000 title claims description 16
- 239000000758 substrate Substances 0.000 claims abstract description 74
- 230000000694 effects Effects 0.000 claims abstract description 22
- 239000010410 layer Substances 0.000 claims description 382
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 112
- 239000012535 impurity Substances 0.000 claims description 76
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 68
- 150000001875 compounds Chemical class 0.000 claims description 24
- 238000000034 method Methods 0.000 claims description 14
- 230000004913 activation Effects 0.000 claims description 9
- 238000011065 in-situ storage Methods 0.000 claims description 3
- 239000002356 single layer Substances 0.000 claims description 3
- 238000010030 laminating Methods 0.000 claims description 2
- 238000002386 leaching Methods 0.000 claims description 2
- 235000012745 brilliant blue FCF Nutrition 0.000 claims 1
- 239000002019 doping agent Substances 0.000 claims 1
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 abstract description 27
- 229910052757 nitrogen Inorganic materials 0.000 abstract description 14
- 230000007423 decrease Effects 0.000 abstract description 3
- 238000009413 insulation Methods 0.000 abstract 1
- 239000010408 film Substances 0.000 description 59
- 239000007789 gas Substances 0.000 description 49
- PXHVJJICTQNCMI-UHFFFAOYSA-N nickel Substances [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 21
- 229910052782 aluminium Inorganic materials 0.000 description 17
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 17
- 230000015556 catabolic process Effects 0.000 description 17
- 230000001965 increasing effect Effects 0.000 description 14
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 10
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 10
- 229910052759 nickel Inorganic materials 0.000 description 10
- 239000000969 carrier Substances 0.000 description 9
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 8
- 238000002513 implantation Methods 0.000 description 8
- 238000005468 ion implantation Methods 0.000 description 8
- 238000000137 annealing Methods 0.000 description 7
- 238000001020 plasma etching Methods 0.000 description 7
- 239000013078 crystal Substances 0.000 description 6
- 230000007547 defect Effects 0.000 description 6
- 239000003085 diluting agent Substances 0.000 description 6
- 238000005530 etching Methods 0.000 description 6
- 229910052786 argon Inorganic materials 0.000 description 5
- 230000005428 wave function Effects 0.000 description 5
- ATUOYWHBWRKTHZ-UHFFFAOYSA-N Propane Chemical compound CCC ATUOYWHBWRKTHZ-UHFFFAOYSA-N 0.000 description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 4
- 229910045601 alloy Inorganic materials 0.000 description 4
- 239000000956 alloy Substances 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 4
- 238000010790 dilution Methods 0.000 description 4
- 239000012895 dilution Substances 0.000 description 4
- 230000005684 electric field Effects 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 239000010936 titanium Substances 0.000 description 4
- 229910052719 titanium Inorganic materials 0.000 description 4
- IAZDPXIOMUYVGZ-UHFFFAOYSA-N Dimethylsulphoxide Chemical compound CS(C)=O IAZDPXIOMUYVGZ-UHFFFAOYSA-N 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 238000004969 ion scattering spectroscopy Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- DDFHBQSCUXNBSA-UHFFFAOYSA-N 5-(5-carboxythiophen-2-yl)thiophene-2-carboxylic acid Chemical compound S1C(C(=O)O)=CC=C1C1=CC=C(C(O)=O)S1 DDFHBQSCUXNBSA-UHFFFAOYSA-N 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 229910000990 Ni alloy Inorganic materials 0.000 description 2
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000009825 accumulation Methods 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- 239000007864 aqueous solution Substances 0.000 description 2
- 230000006378 damage Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000005566 electron beam evaporation Methods 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 239000001294 propane Substances 0.000 description 2
- 229910000077 silane Inorganic materials 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 239000002344 surface layer Substances 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 238000001771 vacuum deposition Methods 0.000 description 2
- 229910002704 AlGaN Inorganic materials 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229910003811 SiGeC Inorganic materials 0.000 description 1
- 229910004298 SiO 2 Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011982 device technology Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 230000005674 electromagnetic induction Effects 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 238000010849 ion bombardment Methods 0.000 description 1
- -1 nitrogen ions Chemical class 0.000 description 1
- 239000003960 organic solvent Substances 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000002040 relaxant effect Effects 0.000 description 1
- 238000012552 review Methods 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 229910052717 sulfur Inorganic materials 0.000 description 1
- 238000003786 synthesis reaction Methods 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/739—Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
- H01L29/7393—Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
- H01L29/7395—Vertical transistors, e.g. vertical IGBT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66053—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
- H01L29/66068—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/739—Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
- H01L29/7391—Gated diode structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7827—Vertical transistors
- H01L29/7828—Vertical transistors without inversion channel, e.g. vertical ACCUFETs, normally-on vertical MISFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/1608—Silicon carbide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/36—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the concentration or distribution of impurities in the bulk material
- H01L29/365—Planar doping, e.g. atomic-plane doping, delta-doping
Definitions
- the present invention relates to a semiconductor device functioning as a high-breakdown-voltage semiconductor power element arranged in a room or the like, and more particularly to a measure for improving current driving capability and breakdown voltage.
- an insulated gate electrode and a source electrode are provided on an upper surface side of a semiconductor substrate, and a drain electrode is provided on a lower surface side. It is known that a large current is supplied to the power supply.
- FIG. 1 is a cross-sectional view of a disclosed semiconductor power device called a DMOS device.
- the semiconductor power device is formed on a SiC substrate 111 (6H—SiC substrate) containing a high concentration of n-type impurities and a SiC substrate 111.
- N-SiC layer 112 drift region
- a source electrode 119 provided on the epitaxial layer to surround the gate electrode 118
- a drain electrode provided on the lower surface of the SiC substrate 111
- the layer 113 and the region of the epitaxial layer located below the end of the source electrode 119 are doped with high-concentration n-type impurities. And an n + S i C layer 1 14 that is.
- the n + SiC layer 114 Functions as a source region, and a region near the boundary with the gate insulating film 1 16 of the 3: 1 layer 113 functions as a channel region, and the SiC substrates 1 1 1 and n—
- the SiC layer 112 functions as a drain region.
- the n-SiC layer 112 is generally called a drift region because the carrier moves by drift diffusion.
- this semiconductor device is formed by forming the pattern of the gate electrode 118 and the source electrode 119 over a wide range of the SiC substrate 111. It is configured so that a large current can flow vertically through a wide area. In particular, since SiC has a large band gap, this semiconductor power element can exhibit higher withstand voltage characteristics than a semiconductor power element using an Si substrate.
- IGBT is a power device that allows current to flow in the vertical direction.
- the basic structure of the IGBT is almost the same as the basic structure of the DMOS device, except that the drift region and the semiconductor substrate are of opposite conductivity types.
- a DMOS device for example, an n-type epitaxial layer is grown on an n-type substrate.
- an IGBT for example, an n-type epitaxial layer is grown on a p-type substrate.
- SiC substrate 111 shown in FIG. 4 uses a p-type substrate instead of an n-type substrate, an IGBT is formed. Solution issues
- a wide depletion layer 115 is formed in the n-SiC layer 112 (drift region) as shown by the broken line in Fig. 4. .
- the width of the depletion layer 115 becomes narrower on the surface portion of the 11-3; 1 ⁇ layer 112 below the gate electrode 118.
- the drift layer The electric field applied to the depletion layer 115 at the surface of the 1 ⁇ layer 112 increases, and dielectric breakdown easily occurs at this portion.
- An object of the present invention is to provide a semiconductor device which functions as a semiconductor power element having a large current driving force and a high withstand voltage by relaxing a trade-off between a low resistance and a high withstand voltage. .
- a semiconductor device includes a semiconductor substrate, a compound semiconductor layer provided on a main surface of the semiconductor substrate, a gate insulating film provided on the compound semiconductor layer, and a gate insulating film provided on the gate insulating film.
- a gate electrode provided, a source electrode provided on the compound semiconductor layer beside the gate electrode, a drain electrode provided on a surface of the semiconductor substrate facing the main surface, A source region including a first conductivity type impurity extending from below a part of the source electrode to below an end of the gate electrode in the compound semiconductor layer; and a source region in the compound semiconductor layer below the gate electrode.
- An active region provided and functioning as a carrier transit region containing a first conductivity type impurity; a drift region provided below the gate electrode in the compound semiconductor layer and containing the first conductivity type impurity; A reverse doping region provided between the drift region and the source region in the compound semiconductor layer and including a second conductivity type impurity, wherein the active region includes at least one first semiconductor At least one layer containing a carrier impurity at a higher concentration than the first semiconductor layer and having a thickness smaller than that of the first semiconductor layer and capable of leaching the carrier into the first semiconductor layer by a quantum effect. And two second semiconductor layers.
- the active region a quantum level occurs in the second semiconductor layer due to the quantum effect, and the carrier wave function localized in the second semiconductor layer expands to some extent.
- the carriers are distributed not only in the second semiconductor layer but also in the first semiconductor layer. That is, carriers spread from the second semiconductor layer to the first semiconductor layer due to the quantum effect.
- the potential of the active region is increased, carriers are constantly supplied to the first and second semiconductor layers. Since carriers flow through the first semiconductor layer having a low impurity concentration, high channel mobility can be obtained by reducing impurity ion scattering.
- the off state the entire active region is depleted, and the carrier does not exist in the active region.
- the withstand voltage is defined by the first semiconductor layer having a low impurity concentration, and the high withstand voltage in the entire active region is increased. Will be obtained. Therefore, in a semiconductor device configured to flow a large current between the source and the drain using the active region of the first conductivity type, it is possible to simultaneously achieve high channel mobility and high withstand voltage. .
- the semiconductor substrate is of the first conductivity type, the above-described effects can be obtained in a semiconductor device functioning as ACCUFET.
- the semiconductor substrate is of the second conductivity type, the above-described operation and effect can be obtained in a semiconductor device that functions as an IGBT.
- the active region is provided by laminating a plurality of the first semiconductor layers and the plurality of the second semiconductor layers, the above-described effects can be surely exerted.
- the second semiconductor layer is a silicon carbide layer, and the thickness of the second semiconductor layer is at least one monolayer and less than 20 nm.
- the first semiconductor layer is a silicon carbide layer, and the thickness of the first semiconductor layer is not less than 100 ⁇ m and not more than 100 nm.
- a depletion layer in the lateral direction is provided by further comprising at least one high-concentration doping layer provided across the drift region and containing a first-conductivity-type impurity at a higher concentration than the drift region.
- the source electrode is provided on a wall surface of the opening, and each of the source region and the reverse doping region is provided.
- the source electrode can be provided avoiding the area with many defects and the area with a rough surface. Characteristics are obtained.
- the method of manufacturing a semiconductor device includes a step (a) of forming a compound semiconductor layer of the first conductivity type on the main surface of the semiconductor substrate; (B) forming a reverse doped region by introducing a substance; and forming at least one first semiconductor layer on the compound semiconductor layer and the reverse doped region; At least one second semiconductor containing a carrier impurity at a higher concentration than the body layer and having a thickness smaller than that of the first semiconductor layer and capable of exuding the carrier into the first semiconductor layer by a quantum effect; (C) forming an active region having a layer, and forming a source region by introducing a first conductivity type impurity into at least a region of the active region located above the reverse doped region (d).
- the source electrode and the reverse-doped region can be brought into contact with each other without injecting impurities of the same conductivity type as the reverse-doped region into the source region in step (e).
- a semiconductor device functioning as a semiconductor device is formed.
- the compound semiconductor layer is preferably formed by an epitaxial growth method involving in-situ doping of the first conductivity type impurity.
- a SiC layer is formed as the compound semiconductor layer and the active region, thereby functioning as a power element using the SiC layer having a wide band gap and high withstand voltage. Is formed.
- the activation rate of the ion-implanted impurities is low in the SiC layer, so that a defect is likely to occur in the region formed by the ion implantation, but the defect is formed by forming the source electrode in the opening. It is possible to avoid generation of a region including a large amount.
- FIG. 1 is a sectional view of a DMOS device according to the first embodiment of the present invention.
- FIG. 2 is a top view showing a cell arrangement of the DMOS device according to the first embodiment of the present invention.
- FIG. 3 is a cross-sectional view showing an enlarged state of a depletion layer when the cell is off in the DMOS device according to the first embodiment of the present invention.
- FIG. 4 is a cross-sectional view of a DMOS device disclosed in a conventional document.
- FIG. 5 is a cross-sectional view showing an enlarged state of a depletion layer when the DMOS device using the conventional SiC substrate shown in FIG. 4 is turned off.
- FIG. 6 is a cross-sectional view of a DMOS device according to the second embodiment of the present invention.
- FIGS. 7A to 7D are cross-sectional views showing the first half of the manufacturing process of the DMOS device according to the second embodiment of the present invention.
- FIGS. 8A to 8D are cross-sectional views illustrating the latter half of the manufacturing process of the DMOS device according to the second embodiment of the present invention.
- FIGS. 9 (a) and 9 (b) are cross-sectional views respectively showing the difference in current component between the DMOS device and the IGBT.
- FIG. 10 is a top view showing a cell arrangement of a DMOS device according to a modification of the second embodiment of the present invention.
- FIG. 11 is a diagram showing current (I) -voltage (V) characteristics of the DMOS device according to the second embodiment of the present invention. Best Embodiment
- FIG. 1 is a sectional view showing a structure of a DMOS device alone according to the first embodiment of the present invention.
- FIG. 2 is a top view of the DMOS device of the present embodiment.
- the SiC substrate 2 (6H-) in which the main surface containing the high-concentration n-type impurity is the (001) off surface is used.
- a gate insulating film 6 provided on the epitaxial layer and a gate electrode 7a thereon, and a source electrode 7b provided on the epitaxial layer so as to surround the gate electrode 7a.
- a high concentration n-type impurity is doped into the p-SiC layer 4 and the region of the epitaxial layer located below the end of the source electrode 7b and below the end of the gate electrode 7a. And an n + S i C layer 5 formed as described above.
- the first feature of the present embodiment is that the ⁇ + dove layer 10 (active region) is formed in a region of the surface of the epitaxial layer other than the portion where the ⁇ + SiC layer 5 is formed. Is provided.
- the DMOS device of the present embodiment functions as a so-called AC CUFET (Accumulation Mode FET).
- the multiple (5-doped layer 10) has a high concentration (for example, 1 ⁇ 10 18 atoms ⁇ cm 3 ) of nitrogen having a thickness of about 10 nm.
- the lowermost layer is constituted by an AND layer 10b, that is, the total thickness is about 350 nm.
- the n + S i C layer 5 functions as a source region
- the multiplex (the five-doped layer 10 functions as a channel region
- the 31 ⁇ substrate 2 and 1 — S i C layer 3 Function as a drain region.
- a quantum level is generated in the n-type doped layer 10 a by the quantum effect, and the wave function of the electrons localized in the n-type doped layer 10 a is expanded to some extent. Become a member. As a result, the distribution state is such that electrons exist not only in the n-type doped layer 10a but also in the and-doped layer 10b.
- this semiconductor power element When this semiconductor power element is turned on, a voltage of about 5 V is applied to the gate electrode 7a, the source electrode 7b is grounded, and a voltage of about 600 V is applied to the drain electrode 7c. At this time, the potential of the multi-layer (5 doped layer 10) is increased, and the quantum effect spreads the electron wave function from the n-type doped layer 10a to the AND layer 10b. Electrons are constantly supplied to the 10 a and the amplifying layer 10 b. Since the electrons flow through the undoped layer 10 b having a low impurity concentration, a high channel mobility can be obtained by reducing impurity ion scattering. When a current flows, the drain voltage drops to several volts.
- the entire active region (the region corresponding to the multiply-doped layer 10 in the present embodiment) except the source / drain regions has a substantially uniform impurity concentration.
- increasing the impurity concentration increases the amount of supplied electrons.
- the impurity concentration of the active region except the source 'drain region is made from approximately 1 X 1 0 16 cm one 3 1 X 1 0 17 cm one 3.
- the doped layer has a high impurity concentration but a very thin layer thickness, so that the undoped layer has a large thickness and a low impurity concentration. This suppresses the decrease in breakdown voltage.
- the drain voltage drops to several volts.
- a current flows in a wide range through the entire multiple ⁇ -doped layer 10 below the gate electrode 7a, and a particularly high current value is obtained.
- the entire multi-layer (the five-doped layer 10 is depleted, and no electrons are present in the multi-layer (the five-doped layer 10).
- the withstand voltage is defined by the low AND layer 10b, and a high withstand voltage value can be obtained in the entire multiple (5 doped layer 10).
- a high channel mobility and a high withstand voltage are simultaneously realized in the ACCUFET configured to allow a large current to flow between the source and drain regions using the multiplexed (5-doped layer 10). It becomes possible to do.
- the multi-layer (the gate insulating film 6 ⁇ the gate insulating film—the multi-layer (in the vicinity of the interface between the five-doped layers)
- the multi-layer it is possible to improve the channel mobility by reducing the charges trapped in the semiconductor device, improve the channel mobility by reducing the impurity ion scattering, and improve the breakdown voltage.
- ACCUFET is characterized by a large saturation current value and a small on-resistance.
- One of the major reasons that ACC FET has not yet been put to practical use is that it has a poor breakdown voltage in the off state.
- the off-state is achieved while further improving the current driving force by using the laminated structure of the five-doped layer and the In this embodiment, a high concentration doped layer ( ⁇ 5 doped layer) and a low concentration doped layer (AND layer) are alternately stacked.
- the doped layer 10 may have only one high-concentration doped layer and one low-concentration doped layer.
- One low-concentration doping layer (undoped layer) may be disposed above and below the one high-concentration doping layer, respectively.
- the number of layers and the number of lightly doped layers may be different.
- the part is preferably an undoped layer.
- the second feature of the present embodiment is that the n-SiC layer 3 contains two high-concentration (eg, IX 10 18 atoms ⁇ cm 3 ) nitrogen layers having a thickness of about 100 nm.
- the point is that the doped layers 8a and 8b are provided. And these two highly doped layers 8 The interval between a and 8b is about 500 nm.
- FIG. 5 is a cross-sectional view showing an enlarged state of a depletion layer at the time of off in the DMSO device using the conventional SiC substrate shown in FIG.
- the gate electrode 118 for example, 0 V
- the source electrode 119 is grounded
- a voltage of about 600 V is applied to the drain electrode 117.
- the depletion layer 109 expands in the vertical and horizontal directions in the n-SiC layer 112.
- the spread of the depletion layer in the horizontal direction indicated by the arrow X in the figure is smaller than that in the vertical direction (thickness direction) indicated by the arrow y in the figure.
- the interval between the equipotential surfaces 109a in the horizontal direction is narrower than the interval between the equipotential surfaces 109a in the vertical direction.
- the electric field in the depletion layer 109 becomes largest near the edge of the lower end face of the gate electrode 118, and dielectric breakdown (breakdown) tends to occur in this portion.
- FIG. 3 shows a DM of this embodiment in which a heavily doped layer is provided in the n-SiC layer 112.
- FIG. 4 is a cross-sectional view showing an enlarged state of a depletion layer in a single cell of the 0S device when the cell is off.
- an off voltage is applied to the gate electrode 7a (for example, 0 V) and the source electrode 7b is grounded and a voltage of about 600 V is applied to the drain electrode 7c, n ⁇ S
- the depletion layer 9 spreads in the vertical and horizontal directions.
- the heavily doped layer functions like an electrode inserted in the drift region (here, n-SiC layer 3). Therefore, when the depletion layer 9 spreads in the vertical direction (thickness direction) indicated by the arrow y in the figure and comes into contact with the high-concentration doped layers 8a and 8b, the further downward depletion of the depletion layer 9 increases. Since the depletion layer 9 is once suppressed by 8a and 8b, the expansion of the depletion layer 9 in the horizontal direction indicated by the arrow X in the figure is larger than that in the vertical direction.
- the interval between the equipotential surfaces 9a in the horizontal direction is wider than the interval between the equipotential surfaces 9a in the vertical direction.
- the concentration of the electric field near the edge of the lower end face of the gate electrode 7a is almost eliminated.
- the equipotential lines 9a in the depletion layer 9 are formed almost parallel to the high-concentration doped layers 8a and 8b, the vertical electric field in the depletion layer 9 is wide without being locally concentrated. Occurs uniformly in the range. Therefore, dielectric breakdown (breakdown) is unlikely to occur. Therefore, the DMOS device of the present invention has a higher withstand voltage (at least about 600 V) than the conventional DMOS device shown in FIG.
- the multiple (5 doped layers 10 and the high concentration doped layers 8 a and 8 b are provided, but by providing only one of them, the DMOS device The withstand voltage value can be increased.
- a multiplexed (5-doped layer 10)
- it functions as ACCUFET, so that a characteristic with a high saturation current value can be obtained.
- the high concentration dove layer is not limited to only one layer as in the present embodiment, but may be only one layer or two or more layers. In general, it can be said that the larger the number of high-concentration doped layers, the higher the breakdown voltage of the DMOS device.
- an n + type SiC substrate 2 whose main surface has an orientation deviated from the (00001) plane (C plane) by several degrees is prepared.
- the diameter of the SiC substrate 2 is 25 mm.
- silane gas with a flow rate of 3 (ml / min.) Introduce within.
- the source gas is diluted with a hydrogen gas at a flow rate of 50 (m 1 / min.).
- a low-concentration (about 1 ⁇ 10 16 atoms ⁇ cm— 3 ) nitrogen is formed on the main surface of the SiC substrate 2.
- An nSiC layer 3 having a thickness of about 10 ⁇ m and made of an n-type SiC single crystal containing that time , N- to S i C layer 3 in the middle of second force plants, the impurity concentration of, for example 1 x 1 0 18 atoms - cm one 3 about two high concentration de one flop layer 8 a, to form a 8 b.
- a doping gas is used.
- a pulse valve is provided between the high-pressure cylinder and the doping gas supply pipe.
- a multi-doped layer 10 is formed by the following procedure.
- the n-type doped layer 10a is formed by simultaneously opening and closing the pulse valve and introducing the doping gas (nitrogen) while supplying the source gas and the diluent gas, and closing the pulse valve.
- the formation of the AND layer 10b by supplying only the source gas and the diluent gas without supplying the doping gas is repeated five times each.
- an AND layer 10b having a thickness of 5 O nm is formed on the uppermost layer.
- a multi-doped layer 10 having a thickness of about 350 nm is formed.
- the thickness of the undoped layer 10b occupying the uppermost layer of the multiple doped layer 10 may be about 50 nm thicker than the other doped layers 10b.
- the threshold voltage of the DMOS device is increased. Therefore, the channel mobility and the threshold voltage due to the adverse effect of the interface state at the interface between the gate insulating film and the multi-doped layer are adjusted to desired conditions.
- the thickness of the uppermost AND layer 10b can be determined.
- n + S i C layer 5 of 0 ⁇ m is formed, and a p-type impurity is ion-implanted into a portion below the source electrode 7 b to form an upper portion 4 a of the p—S i C layer 4.
- the source electrode 7b is brought into direct contact with the p-SiC layer 4 to control the potential of the reversely doped region and to reduce the DMO S when a reverse current flows. It is necessary to prevent the destruction of the device.In terms of the latter, usually, the load of a DMOS device is often an inductive load (a load containing a large amount of an L component such as a motor coil).
- a reverse voltage is applied between the source and drain by electromagnetic induction. That is, for a moment, the drain potential is lower than the source potential, so that a voltage is applied in the forward direction to the PN diode composed of the p-SiC layer 4 and the n-SiC layer 3, and a large current ⁇ Flow between the drains If there is the same n-type surface layer as the active region between the source electrode 7b and the p-SiC layer 4, the n-type surface layer and p-Si Since a reverse bias is applied to the surface PN junction between the C layer and the surface PN junction, the surface PN junction becomes a resistor and generates heat, which may cause the device to be destroyed.
- the surface PN junction is prevented from forming.
- a gate insulating film 6 made of a silicon oxide film or the like is formed on the substrate.
- a source electrode 7b and a drain electrode 7c made of a Ni alloy film formed by a vacuum evaporation method are formed. Further, annealing is performed at 100 ° C. for 3 minutes to obtain an ohmic contact between the source / drain electrodes 7 a and 7 b and the underlying layer. Then, a gate electrode 7a made of a Ni film and having a gate length of about 5 ⁇ m is formed.
- the gate voltage dependence of the current-voltage characteristics (the relationship between the drain current and the drain voltage) of the DMOS device (AC CUFE T) formed by the above process was compared with the conventional DMOS device. It was found that the saturation current was further increased. In addition, a stable drain current is obtained without blurring one Kudaun in the drain voltage 40 0 V or more, the dielectric breakdown voltage in the off state is a 6 0 0 V or higher, as low as even on resistance 1 ⁇ . Cm 2 The value has been realized.
- the thickness of the doping layer does not need to be unnecessarily thick as long as the wave function of electrons from the doped layer to the undoped layer is effectively leached.
- the thickness of the n-type doped layer 10a is 20 monolayers or more when the SiC layer is used. It has been found that a value of less than nm is preferable.
- the thickness of the undoped layer 10b may be about 10 nm, as long as the wave function of electrons from the upper and lower doped layers in contact with the undoped layer extends over the range. The thickness is preferably about 100 nm or less.
- a compound semiconductor layer other than the SiC layer may be used.
- the thickness of the highly doped layer (5-doped layer) depends on the material. The appropriate thickness is determined according to the conditions. For example, when a GaAs layer is used, one monolayer and one doping layer can be provided. In general, as long as the carrier supply capacity can be maintained properly, it can be said that the thinner the high-concentration doped layer ((5 doped layer), the better) in order to improve the breakdown voltage with the same thickness. .
- the uppermost layer of the layer 10 is preferably an undoped layer, and its thickness must be at least not less than a thickness that changes into an oxide film. For example, to form a thermal oxide film having a thickness of 40 nm, an AND layer having a thickness of at least 20 nm is required.
- the following second embodiment can be performed by the same manufacturing method as the present embodiment. It is possible to prototype IGBT (see Fig. 9 (b)) as described in the form. In this case, instead of nickel, the drain electrode 7c may be replaced with nickel by a metal film (for example, an aluminum film, a laminated film of an aluminum film and a nickel film or a titanium film, Alloy film made of an alloy of aluminum and nickel or titanium). I GB T obtained by this manufacturing method The on-resistance of was further lowered 0. 7 mQ 'cm 2. Modification 1 regarding one plane shape
- the planar shape of the AC CUFET cell of the present invention is not necessarily limited to a square, and various shapes may be used. Can be taken.
- the planar shape of the AC CUFET (or IGBT) cell can be made hexagonal. Since the SiC crystal is hexagonal, by forming an ACCUFET (or IGBT) having a hexagonal planar shape with six sides parallel to the direction of its crystal axis (A axis), the carrier The mobility can be improved.
- the source electrode 7b is brought into direct contact with the p-SiC layer 4, which is a reverse-doped region, the multiple 6-doped layer provided on the P-SiC layer 4 is formed.
- P-type impurities are ion-implanted into the layer 10 or a part of the n + SiC layer 5 to form the upper part 4a of the pSiC layer 4.
- a source electrode 7b that comes into contact with the p-SiC layer 4 is provided.
- n-type doped layer 10a or n + SiC layer 5 a highly doped n-type layer (n-type doped layer 10a or n + SiC layer 5) is obtained.
- Type impurities must be implanted. Aluminum or boron is used as the p-type impurity in the SiC layer, but the activation rate of these impurities after ion implantation is from several percent to several ten percent, so an extremely high implantation dose is required. Becomes However, in the SiC layer where it is difficult to recover implantation defects, the ion-implanted region containing such a high-dose impurity becomes a high-resistance region, so that a large resistance loss occurs when a current flows through this region.
- FIG. 6 is a cross-sectional view of the DMOS device according to the present embodiment. Also in the present embodiment, the planar shape of the DMOS device is as shown in FIG. Shown in the figure
- the DMOS device according to the present embodiment includes the S i C substrate 2 (6H-S i C substrate) in which the main surface containing the high-concentration n-type impurity is the (001) off surface, n—SiC layer 3 (drift region) containing low-concentration n-type impurities provided in an epitaxial layer formed on iC substrate 2, and a gate provided on the epitaxial layer An insulating film 6 and a gate electrode 7a thereon, a source electrode 7b provided on the epitaxial layer so as to surround the gate electrode 7a, and a source electrode 7b provided on the lower surface of the SiC substrate 2.
- S i C substrate 2 (6H-S i C substrate) in which the main surface containing the high-concentration n-type impurity is the (001
- the feature of the DMOS device of the present embodiment is different from the DMOS device of the first embodiment in that an opening is formed in a part of the multiplex ⁇ 5 doping layer 10 and the n + SiC layer 5. This is that a part of the p-SiC layer 4 is exposed at the bottom of the opening, and the source electrode 7b is in contact with the exposed part of the p-SiC layer 4.
- the multi-layer (5 doped layer 10 (active region) is provided in the region of the surface portion of the epitaxial layer other than the portion where the n + S i C layer 5 is formed.
- the point that the MOS device functions as an ACCUFET (Accumulation Mode FET) is the same as the DMOS device of the first embodiment, and the structure of the multiplexed 6-doped layer 10 is the same as that of the first embodiment.
- the multi-doped layer 10 of the present embodiment has an undoped layer 10 b (low Concentration doped layer) (impurity concentration is about 5 ⁇ 10 15 cm 3 ) and 11-type doped layer with thickness of about 11011111 10 & (high concentration doped layer) (impurity concentration is about 1 ⁇ 10 18 cm 3 ) alternately, and then an undoped layer 10 b with a thickness of 40 nm is provided on the uppermost layer, for a total thickness of about 240 nm.
- an undoped layer 10 b low Concentration doped layer
- impurity concentration is about 5 ⁇ 10 15 cm 3
- 11-type doped layer with thickness of about 11011111 10 & high concentration doped layer
- impurity concentration is about 1 ⁇ 10 18 cm 3
- the n + SiC layer 5 functions as a source region
- the multiple d-doped layer 10 functions as a channel region
- the 310 substrates 2 and 11—SiC layers 3 Functions as a drain region.
- an n + -type SiC substrate 2 whose main surface has an orientation shifted from the (001) plane (C plane) by several degrees is prepared.
- the diameter of the SiC substrate 2 is 50 mm, and the concentration of the n-type impurity is 1 ⁇ 10 18 cm— 3 .
- the SiC substrate 2 is set in the chamber of the CVD apparatus, and the pressure in the chamber is reduced to a degree of vacuum of about 10 to 6 Pa (10 to 8 Torr).
- hydrogen gas at a flow rate of 2 (1 / min.) And argon gas at a flow rate of 1 (1 / min.) are supplied as dilution gases into the chamber, and the pressure in the chamber is reduced to 0.093.
- the substrate temperature is controlled to about 160 ° C. as MPa.
- a propane gas with a flow rate of 2 (m1 / min.) And a silane gas with a flow rate of 3 (m1 / min.) Introduce within one.
- the source gas is diluted with a hydrogen gas at a flow rate of 50 (ml / min.).
- a pulse valve for supplying a driving gas and in-situ doping with nitrogen By opening a pulse valve for supplying a driving gas and in-situ doping with nitrogen, a low concentration (110 16 atoms ⁇ cm— 3 11-3; 1 ⁇ layer 3 composed of n-type S i C single crystal containing nitrogen (about 1). '
- the doping is performed so that a hydrogen gas containing about 10% of nitrogen can be supplied as a doping gas.
- the gas is stored in a high-pressure cylinder, and a pulse valve is provided between the high-pressure cylinder and the doping gas supply pipe.
- n- S i after forming an implantation mask consisting of S i 0 2 on the C layer 3 (not shown), S i C substrate 2 5 0 0
- ions of aluminum (A 1) which is a p-type impurity
- a 1 ions of aluminum
- the non-implanted area on the surface is removed by reactive ion etching (RIE), and then in an argon gas atmosphere, at a temperature of 170 ° C.
- annealing for activation is performed to form a P-SiC layer 4 which is a reverse doped region.
- annealing for activation is performed after RIE, but RIE may be performed after annealing for activation.
- RIE reactive ion etching
- a multiplexed lead layer 10 is formed by the following procedure.
- the pulse valve is closed without changing the conditions such as the supply amount of the source gas and the dilution gas and the temperature when the n-SiC layer 3 is formed.
- the pulse valve is opened and the gas (doping gas) containing aluminum, which is a p-type impurity, is supplied in a pulsed manner without changing the conditions such as the supply amount of diluent gas, source gas, and temperature in the chamber.
- an n-type doped layer 10a (highly doped layer) with a thickness of about 10 nm (impurity concentration of about 1 ⁇ 10 1 B cm 3 ) is formed on the AND layer 10b.
- the n-type doped layer 10a is formed by simultaneously opening and closing the pulse valve and introducing the doping gas (nitrogen) while supplying the source gas and the diluent gas, and closing the pulse valve.
- the formation of the AND layer 10b by supplying only the source gas and the dilution gas without supplying the doping gas is repeated four times each.
- an AND layer 10b having a thickness of 4 O nm is formed on the uppermost layer.
- a multiple 5-doped layer 10 having a thickness of about 24 O nm is formed.
- the thickness of the undoped layer 10b occupying the uppermost layer of the multiple undoped layer 10 may be made about 50 nm thicker than the other undoped layers 10b. Since the threshold voltage of the DMOS device is increased, the channel mobility and the threshold voltage due to the adverse effect of the interface state at the interface between the gate insulating film and the multi-doped layer should be adjusted to the desired conditions. The thickness of the upper undoped layer 10b can be determined.
- an implantation mask made of SiO 2 shown in FIG. After forming
- a high concentration of n-type impurity which is an n-type impurity, is introduced into the multiple doped layers 10 from above the implantation mask.
- the ion implantation of nitrogen (N) is performed so that the implantation depth becomes 300 nm.
- annealing for activation is performed at 160 ° C. in a SiC petri dish to form an n + SiC layer 5 serving as a source region.
- n + SiC layer 5 penetrates the multi-doped layer 10 and its lower end is in contact with the pSiC layer 4. Since the n + S i C layer 5 as the source region preferably contacts all the semiconductor layers of the multiple ⁇ -doped layer 10, the depth of the n + S i C layer 5 is It is preferable that the thickness is larger than the thickness.
- a part of the n + Sic layer 5 (source region) is removed to expose the surface of the p-SiC layer 4.
- an aluminum thin film is deposited on the substrate by vapor deposition, and the aluminum thin film is patterned by photolithography and dry etching to form an etching mask (not shown).
- the depth of the opening 20 needs to be at least deeper than the depth of the n + SiC layer 5 (source region).
- the etch rate is 67 nm / min.
- the etch rate is almost the same as when etching layer 4, and can be regarded as almost constant. Therefore, the depth of the opening 20 can be controlled by the etching time.
- a thermal oxide film to be the gate insulating film 6 was formed on the substrate.
- the surface area of each layer on the SiC substrate 2 is thermally oxidized at 110 ° C for 3 hours in a steam atmosphere bubbled with oxygen at a flow rate of 2.5 (1 / min.).
- a thermal oxide film having a thickness of about 40 nm is formed on the surface of the substrate.
- an opening is formed on the thermal oxide film serving as the gate insulating film 6.
- a region of the thermal oxide film located in the opening portion 20 of the resist mask is removed by buffered hydrofluoric acid.
- the surface of each of the p-SiC layer 4 and the n + SiC layer 5 is exposed in the opening 20 and the periphery thereof.
- a source electrode 7b is formed on the surface of each of the exposed p-SiC layer 4 and n + SiC layer 5 by a lift-off method.
- the source electrode 7b is formed by the lift-off method in the following procedure.
- a nickel film with a thickness of about 200 nm is deposited on the substrate by electron beam evaporation, and the entire substrate is immersed in an organic solvent to form the p-SiC layer of the nickel film. Except for the part in contact with each part of 4 and n + SiC layer 5, the other part is peeled off from the substrate.
- a Ni alloy film having a thickness of about 200 nm is deposited on the rear surface of the SiC substrate 2 by a vacuum evaporation method, thereby forming a drain electrode 7c made of: Further, annealing is performed in N 2 gas at 100 ° C. for 3 minutes at a temperature of 100 ° C. in order to obtain an ohmic contact between the source and drain electrodes 7 b and 7 c and the underlying layer.
- an aluminum film (not shown) having a thickness of about 200 nm is formed on the substrate by electron beam evaporation, and then photolithography and drying are performed.
- the aluminum film is patterned to form a gate electrode 7a having a gate length of about 10 / zm.
- FIG. 11 is a diagram showing a current (I) -voltage (V) characteristic of the DMOS device (AC CUFET) of the present embodiment. As shown in the figure, the saturation current is further increased compared to the conventional DMOS device.
- the DMOS device of the present embodiment basically the same operational effects as the DMOS device of the first embodiment can be exerted.
- the source electrode 7b is formed above the opening 20 formed in the n + SiC layer 5, it can be used for high dose ion implantation. Therefore, it is in contact with the P—SiC layer 4 without generating a region whose surface is roughened or a region where many defects exist due to high dose ion implantation. As a result, there is an advantage that the resistance under the source electrode 7b when the reverse current flows through the multiplexed (5-doped layer 10) is low, and the resistance loss due to the reverse current is lower than in the first embodiment.
- the drain electrode 7c may be replaced with nickel by a metal film (for example, an aluminum film, a laminated film of an aluminum film and a nickel film or a titanium film, Alloy film made of an alloy of aluminum and nickel or titanium).
- a metal film for example, an aluminum film, a laminated film of an aluminum film and a nickel film or a titanium film, Alloy film made of an alloy of aluminum and nickel or titanium.
- FIG. 9 (a) and 9 (b) are cross-sectional views showing the currents flowing through the DMOS device and the IGBT in order.
- the SiC substrate 2 and the drift region (n—SiC layer 3) are both n-type layers, the DMOS device When is turned on, only electron current flows.
- the SiC substrate 2 is a p-type layer and the drift region (n—SiC layer 3) is an n-type layer.
- the IGBT of the present embodiment can be said to be a structure suitable for a high withstand voltage type device having a withstand voltage design value of about several kV.
- planar shape of the AC CUFET cell of the present invention is not necessarily limited to a square. It can take various shapes.
- FIG. 10 is a plan view of a modification of the present embodiment in which the planar shape of the AC CUF ET (or I GB T) cell is hexagonal. Each cell is arranged at equal intervals, and a honeycomb-shaped gate electrode ⁇ ⁇ ⁇ a is provided.
- ACCUFETs or IGBTs
- ACCUFETs are less susceptible to dielectric breakdown when depletion layers extending from adjacent cells are connected to each other.
- the distance between adjacent vertices in the diagonal direction is larger than the distance between sides of adjacent cells. That is, even if the depletion layer is connected between the sides of adjacent cells, a region that is not connected between the adjacent vertices may remain. As a result, dielectric breakdown is likely to occur.
- the planar shape of the AC CUFET (or IGBT) cell of the present invention is not necessarily limited to a square or a hexagon, and may take various shapes.
- the gate electrode 7a can be formed first.
- an aluminum film in this example, coincident with the gate electrode
- n-type impurities is performed. Thereafter, an opening is formed to reach the p-SiC layer 4 through the n + SiC layer 5, and a source electrode 7b is formed.
- the source region (n + SiC layer 5) can be formed in a self-aligned manner with the gate electrode 7a, so that the semiconductor device functioning as a fine AC CUFET or IGBT. Is obtained.
- a portion functioning as a channel region below a gate electrode is formed by a first semiconductor layer and a first semiconductor.
- the first semiconductor layer contains a carrier impurity at a higher concentration than the first semiconductor layer, is thinner than the first semiconductor layer, and is capable of exuding carriers into the first semiconductor layer by a quantum effect.
- Carriers are supplied from the first semiconductor layer including the high-concentration impurity layer, and the carrier travels through the second semiconductor layer, which is low in impurities and has good crystallinity. It can be realized.
- the semiconductor device of the present invention is used for devices such as an AC CUFET, a vertical MOS FET, a DMOS device, and an IGBT mounted on an electronic device, particularly, a device that handles a high-frequency signal and a power device. .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2002544789A JP3773489B2 (ja) | 2000-11-21 | 2001-09-07 | 半導体装置およびその製造方法 |
EP01963539A EP1315212A4 (en) | 2000-11-21 | 2001-09-07 | SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME |
US10/204,097 US6580125B2 (en) | 2000-11-21 | 2001-09-07 | Semiconductor device and method for fabricating the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000353700 | 2000-11-21 | ||
JP2000-353700 | 2000-11-21 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2002043157A1 true WO2002043157A1 (fr) | 2002-05-30 |
Family
ID=18826414
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2001/007810 WO2002043157A1 (fr) | 2000-11-21 | 2001-09-07 | Dispositif a semi-conducteur et procede de fabrication associe |
Country Status (6)
Country | Link |
---|---|
US (1) | US6580125B2 (ja) |
EP (1) | EP1315212A4 (ja) |
JP (1) | JP3773489B2 (ja) |
KR (1) | KR100454199B1 (ja) |
CN (1) | CN1173411C (ja) |
WO (1) | WO2002043157A1 (ja) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1450394A1 (en) * | 2002-07-11 | 2004-08-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for manufacturing same |
WO2010044226A1 (ja) * | 2008-10-17 | 2010-04-22 | パナソニック株式会社 | 半導体装置およびその製造方法 |
WO2011021413A1 (ja) | 2009-08-18 | 2011-02-24 | 住友電気工業株式会社 | 半導体装置 |
DE112011102787T5 (de) | 2010-08-24 | 2013-07-04 | Mitsubishi Electric Corp. | Epitaxialwafer und Halbleitereinrichtung |
CN110137240A (zh) * | 2018-02-08 | 2019-08-16 | 松下知识产权经营株式会社 | 碳化硅半导体装置 |
Families Citing this family (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1532943B (zh) * | 2003-03-18 | 2011-11-23 | 松下电器产业株式会社 | 碳化硅半导体器件及其制造方法 |
US7473929B2 (en) * | 2003-07-02 | 2009-01-06 | Panasonic Corporation | Semiconductor device and method for fabricating the same |
JP3809168B2 (ja) * | 2004-02-03 | 2006-08-16 | 株式会社東芝 | 半導体モジュール |
JP4610207B2 (ja) * | 2004-02-24 | 2011-01-12 | 三洋電機株式会社 | 半導体装置およびその製造方法 |
DE112005000441B4 (de) * | 2004-02-27 | 2020-03-26 | Rohm Co. Ltd. | Halbleiterbauteil und Verfahren zur Herstellung desselben |
US8390131B2 (en) * | 2004-06-03 | 2013-03-05 | International Rectifier Corporation | Semiconductor device with reduced contact resistance |
US7678680B2 (en) * | 2004-06-03 | 2010-03-16 | International Rectifier Corporation | Semiconductor device with reduced contact resistance |
JP4064436B2 (ja) | 2004-06-11 | 2008-03-19 | 松下電器産業株式会社 | パワー素子 |
CN100555657C (zh) * | 2005-03-04 | 2009-10-28 | 住友电气工业株式会社 | 垂直氮化镓半导体器件和外延衬底 |
US7791700B2 (en) * | 2005-09-16 | 2010-09-07 | Kent Displays Incorporated | Liquid crystal display on a printed circuit board |
US20070235877A1 (en) * | 2006-03-31 | 2007-10-11 | Miriam Reshotko | Integration scheme for semiconductor photodetectors on an integrated circuit chip |
US7700975B2 (en) * | 2006-03-31 | 2010-04-20 | Intel Corporation | Schottky barrier metal-germanium contact in metal-germanium-metal photodetectors |
EP1842940A1 (en) * | 2006-04-06 | 2007-10-10 | Interuniversitair Microelektronica Centrum ( Imec) | Method for forming a group III nitride material on a silicon substrate |
KR100766668B1 (ko) * | 2006-06-01 | 2007-10-11 | 닛산 지도우샤 가부시키가이샤 | 반도체 장치 및 그 제조 방법 |
EP2631951B1 (en) * | 2006-08-17 | 2017-10-11 | Cree, Inc. | High power insulated gate bipolar transistors |
US9209246B2 (en) | 2007-04-12 | 2015-12-08 | The Penn State University | Accumulation field effect microelectronic device and process for the formation thereof |
US8569834B2 (en) * | 2007-04-12 | 2013-10-29 | The Penn State Research Foundation | Accumulation field effect microelectronic device and process for the formation thereof |
CN101652835B (zh) * | 2007-04-20 | 2012-03-21 | 佳能安内华股份有限公司 | 具有碳化硅基板的半导体器件的退火方法和半导体器件 |
CN100463124C (zh) * | 2007-08-31 | 2009-02-18 | 江苏宏微科技有限公司 | 增加mos栅控制晶体管原胞密度的制作方法 |
WO2009050871A1 (ja) * | 2007-10-15 | 2009-04-23 | Panasonic Corporation | 半導体装置およびその製造方法 |
JP2009239111A (ja) * | 2008-03-27 | 2009-10-15 | Sanyo Electric Co Ltd | 半導体装置 |
FR2934716B1 (fr) * | 2008-07-31 | 2010-09-10 | Commissariat Energie Atomique | Diode electroluminescente en materiau semiconducteur et son procede de fabrication |
JP2010087397A (ja) * | 2008-10-02 | 2010-04-15 | Sumitomo Electric Ind Ltd | 炭化珪素半導体装置 |
JP4822292B2 (ja) * | 2008-12-17 | 2011-11-24 | 三菱電機株式会社 | 半導体装置 |
SG10201600407SA (en) * | 2009-02-20 | 2016-02-26 | Semiconductor Energy Lab | Semiconductor device and manufacturing method of the same |
JP5452062B2 (ja) * | 2009-04-08 | 2014-03-26 | 三菱電機株式会社 | 炭化珪素半導体装置の製造方法 |
TWI402985B (zh) * | 2009-06-02 | 2013-07-21 | Anpec Electronics Corp | 絕緣閘雙極電晶體與二極體之整合結構及其製作方法 |
WO2011027540A1 (ja) * | 2009-09-02 | 2011-03-10 | パナソニック株式会社 | 半導体素子およびその製造方法 |
US8754422B2 (en) | 2009-10-23 | 2014-06-17 | Panasonic Corporation | Semiconductor device and process for production thereof |
JP5557581B2 (ja) * | 2010-04-08 | 2014-07-23 | 株式会社日立製作所 | 半導体装置および電力変換装置 |
CN101834202B (zh) * | 2010-04-13 | 2011-11-16 | 东南大学 | 降低热载流子效应的n型横向绝缘栅双极型器件 |
CN102280474B (zh) * | 2010-06-09 | 2014-02-19 | 尹海洲 | 一种igbt器件及其制造方法 |
WO2012032735A1 (ja) | 2010-09-06 | 2012-03-15 | パナソニック株式会社 | 半導体装置およびその製造方法 |
WO2012145147A2 (en) * | 2011-04-18 | 2012-10-26 | Ss Sc Ip, Llc | Vertical junction field effect transistors with improved thermal characteristics and methods of making |
WO2013035845A1 (ja) * | 2011-09-08 | 2013-03-14 | 株式会社タムラ製作所 | Ga2O3系半導体素子 |
JP2014013813A (ja) * | 2012-07-04 | 2014-01-23 | Mitsubishi Electric Corp | 半導体装置 |
CN105051868B (zh) | 2012-10-30 | 2016-06-08 | 松下知识产权经营株式会社 | 半导体装置 |
CN104347710B (zh) * | 2013-08-09 | 2017-03-15 | 无锡华润华晶微电子有限公司 | 一种vdmos器件的条形元胞结构及其制作方法 |
US9231064B1 (en) * | 2014-08-12 | 2016-01-05 | Raytheon Company | Double heterojunction group III-nitride structures |
CN106060742A (zh) * | 2016-06-08 | 2016-10-26 | 钰太芯微电子科技(上海)有限公司 | 一种麦克风电路及其中的mos管 |
US10553494B2 (en) * | 2016-11-29 | 2020-02-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Breakdown resistant semiconductor apparatus and method of making same |
US11489069B2 (en) | 2017-12-21 | 2022-11-01 | Wolfspeed, Inc. | Vertical semiconductor device with improved ruggedness |
US10615274B2 (en) * | 2017-12-21 | 2020-04-07 | Cree, Inc. | Vertical semiconductor device with improved ruggedness |
CN112038234B (zh) * | 2020-08-13 | 2022-11-22 | 杭州芯迈半导体技术有限公司 | SiC MOSFET器件及其制造方法 |
JP7187620B1 (ja) * | 2021-07-13 | 2022-12-12 | 昭和電工株式会社 | SiCエピタキシャルウェハ及びSiCエピタキシャルウェハの製造方法 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6127681A (ja) * | 1984-07-17 | 1986-02-07 | Res Dev Corp Of Japan | 超格子構造のチヤネル部をもつ電界効果トランジスタ |
JPS61230374A (ja) * | 1985-04-05 | 1986-10-14 | Seiko Epson Corp | 電界効果型トランジスタ及びその製造方法 |
EP0700093A1 (en) * | 1994-08-25 | 1996-03-06 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method of manufacturing the same |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2586053B2 (ja) * | 1987-09-25 | 1997-02-26 | 日本電気株式会社 | 電界効果トランジスタ |
JP3285997B2 (ja) * | 1993-03-12 | 2002-05-27 | 株式会社東芝 | 絶縁ゲート型電力用半導体素子 |
JP3393956B2 (ja) * | 1995-06-08 | 2003-04-07 | 松下電器産業株式会社 | 縦型電界効果トランジスタ及びその製造方法、並びに相補型の縦型電界効果トランジスタ |
KR100194661B1 (ko) * | 1995-10-10 | 1999-07-01 | 윤종용 | 전력용 트랜지스터 |
JP3216804B2 (ja) * | 1998-01-06 | 2001-10-09 | 富士電機株式会社 | 炭化けい素縦形fetの製造方法および炭化けい素縦形fet |
JP4192353B2 (ja) * | 1999-09-21 | 2008-12-10 | 株式会社デンソー | 炭化珪素半導体装置及びその製造方法 |
WO2001093339A1 (fr) * | 2000-05-31 | 2001-12-06 | Matsushita Electric Industrial Co. Ltd. | Transistor misfet |
-
2001
- 2001-09-07 KR KR10-2002-7009350A patent/KR100454199B1/ko not_active IP Right Cessation
- 2001-09-07 EP EP01963539A patent/EP1315212A4/en not_active Ceased
- 2001-09-07 JP JP2002544789A patent/JP3773489B2/ja not_active Expired - Lifetime
- 2001-09-07 WO PCT/JP2001/007810 patent/WO2002043157A1/ja active IP Right Grant
- 2001-09-07 US US10/204,097 patent/US6580125B2/en not_active Expired - Lifetime
- 2001-09-07 CN CNB01803862XA patent/CN1173411C/zh not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6127681A (ja) * | 1984-07-17 | 1986-02-07 | Res Dev Corp Of Japan | 超格子構造のチヤネル部をもつ電界効果トランジスタ |
JPS61230374A (ja) * | 1985-04-05 | 1986-10-14 | Seiko Epson Corp | 電界効果型トランジスタ及びその製造方法 |
EP0700093A1 (en) * | 1994-08-25 | 1996-03-06 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method of manufacturing the same |
Non-Patent Citations (1)
Title |
---|
See also references of EP1315212A4 * |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1450394A1 (en) * | 2002-07-11 | 2004-08-25 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for manufacturing same |
EP1968104A3 (en) * | 2002-07-11 | 2008-11-05 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for manufacturing same |
EP1450394B1 (en) * | 2002-07-11 | 2009-01-07 | Panasonic Corporation | Semiconductor device and method for manufacturing same |
US7507999B2 (en) | 2002-07-11 | 2009-03-24 | Panasonic Corporation | Semiconductor device and method for manufacturing same |
WO2010044226A1 (ja) * | 2008-10-17 | 2010-04-22 | パナソニック株式会社 | 半導体装置およびその製造方法 |
WO2011021413A1 (ja) | 2009-08-18 | 2011-02-24 | 住友電気工業株式会社 | 半導体装置 |
US8648349B2 (en) | 2009-08-18 | 2014-02-11 | Sumitomo Electric Industries, Ltd. | Semiconductor device |
DE112011102787T5 (de) | 2010-08-24 | 2013-07-04 | Mitsubishi Electric Corp. | Epitaxialwafer und Halbleitereinrichtung |
US8916880B2 (en) | 2010-08-24 | 2014-12-23 | Mitsubishi Electric Corporation | Silicon carbide epitaxial wafer and semiconductor device |
DE112011102787B4 (de) | 2010-08-24 | 2022-02-10 | Mitsubishi Electric Corp. | Epitaxialwafer und Halbleitereinrichtung |
CN110137240A (zh) * | 2018-02-08 | 2019-08-16 | 松下知识产权经营株式会社 | 碳化硅半导体装置 |
Also Published As
Publication number | Publication date |
---|---|
KR100454199B1 (ko) | 2004-10-26 |
EP1315212A4 (en) | 2008-09-03 |
JP3773489B2 (ja) | 2006-05-10 |
JPWO2002043157A1 (ja) | 2004-04-02 |
US6580125B2 (en) | 2003-06-17 |
US20030020136A1 (en) | 2003-01-30 |
KR20020071954A (ko) | 2002-09-13 |
EP1315212A1 (en) | 2003-05-28 |
CN1173411C (zh) | 2004-10-27 |
CN1395746A (zh) | 2003-02-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3773489B2 (ja) | 半導体装置およびその製造方法 | |
US8460994B2 (en) | Bipolar semiconductor device and manufacturing method thereof | |
JP4903439B2 (ja) | 電界効果トランジスタ | |
JP4777676B2 (ja) | 接合型半導体装置および接合型半導体装置の製造方法 | |
US7118970B2 (en) | Methods of fabricating silicon carbide devices with hybrid well regions | |
JP3527496B2 (ja) | 半導体装置 | |
JP3502371B2 (ja) | 半導体素子 | |
JP6658137B2 (ja) | 半導体装置及びその製造方法 | |
US7544552B2 (en) | Method for manufacturing junction semiconductor device | |
JP2011103482A (ja) | 制御されたアニールによる炭化シリコンパワーデバイスの製造方法 | |
KR20060050861A (ko) | 에피택셜 기판 및 반도체 소자 | |
CN106158950A (zh) | 一种提高增强型GaN MOS沟道迁移率的器件结构及实现方法 | |
CN116995099A (zh) | 一种电压钳位型碳化硅槽栅mosfet器件及其制造方法 | |
CN107681001B (zh) | 一种碳化硅开关器件及制作方法 | |
JP3975992B2 (ja) | 半導体装置及びその製造方法 | |
JP6648852B1 (ja) | 炭化珪素半導体装置および炭化珪素半導体装置の製造方法 | |
JP3637052B2 (ja) | SiC−MISFET及びその製造方法 | |
JP2000228528A (ja) | 炭化けい素縦形fetおよびその製造方法 | |
CN107895738A (zh) | 一种阱局部高掺的mos型器件及制备方法 | |
JP2004221263A (ja) | 半導体装置およびその製造方法 | |
CN113555443A (zh) | 一种pin肖特基二极管的氧化镓mosfet及制备方法 | |
CN116635984A (zh) | 半导体装置及其制造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 2002 544789 Kind code of ref document: A Format of ref document f/p: F |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): CN JP KR US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 01803862X Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020027009350 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10204097 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 1020027009350 Country of ref document: KR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2001963539 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2001963539 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1020027009350 Country of ref document: KR |