TW531789B - A pattern-sensitive deposition for damascene processing - Google Patents
A pattern-sensitive deposition for damascene processing Download PDFInfo
- Publication number
- TW531789B TW531789B TW089112999A TW89112999A TW531789B TW 531789 B TW531789 B TW 531789B TW 089112999 A TW089112999 A TW 089112999A TW 89112999 A TW89112999 A TW 89112999A TW 531789 B TW531789 B TW 531789B
- Authority
- TW
- Taiwan
- Prior art keywords
- photoresist
- sacrificial material
- sacrificial
- hole
- light
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76808—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving intermediate temporary filling with material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/345,586 US6406995B1 (en) | 1998-09-30 | 1999-06-30 | Pattern-sensitive deposition for damascene processing |
Publications (1)
Publication Number | Publication Date |
---|---|
TW531789B true TW531789B (en) | 2003-05-11 |
Family
ID=23355627
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW089112999A TW531789B (en) | 1999-06-30 | 2000-08-19 | A pattern-sensitive deposition for damascene processing |
Country Status (8)
Country | Link |
---|---|
EP (1) | EP1192656A1 (ja) |
JP (1) | JP4675534B2 (ja) |
KR (1) | KR100452418B1 (ja) |
AU (1) | AU5790800A (ja) |
HK (1) | HK1042380A1 (ja) |
IL (2) | IL147301A0 (ja) |
TW (1) | TW531789B (ja) |
WO (1) | WO2001001480A1 (ja) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW519725B (en) * | 2000-06-30 | 2003-02-01 | Infineon Technologies Corp | Via first dual damascene process for copper metallization |
US6576550B1 (en) | 2000-06-30 | 2003-06-10 | Infineon, Ag | ‘Via first’ dual damascene process for copper metallization |
KR100393974B1 (ko) * | 2001-01-12 | 2003-08-06 | 주식회사 하이닉스반도체 | 듀얼 다마신 형성 방법 |
KR100419901B1 (ko) * | 2001-06-05 | 2004-03-04 | 삼성전자주식회사 | 듀얼 다마신 배선을 가지는 반도체 소자의 제조방법 |
JP2002373936A (ja) * | 2001-06-14 | 2002-12-26 | Nec Corp | デュアルダマシン法による配線形成方法 |
KR100545220B1 (ko) | 2003-12-31 | 2006-01-24 | 동부아남반도체 주식회사 | 반도체 소자의 듀얼 다마신 배선 형성 방법 |
JP5096669B2 (ja) | 2005-07-06 | 2012-12-12 | ルネサスエレクトロニクス株式会社 | 半導体集積回路装置の製造方法 |
KR100691105B1 (ko) * | 2005-09-28 | 2007-03-09 | 동부일렉트로닉스 주식회사 | 듀얼 다마신 공정을 이용한 구리 배선 형성 방법 |
JP2009016596A (ja) * | 2007-07-05 | 2009-01-22 | Elpida Memory Inc | 半導体装置及び半導体装置の製造方法 |
JP4891296B2 (ja) * | 2008-07-03 | 2012-03-07 | ルネサスエレクトロニクス株式会社 | 半導体集積回路装置の製造方法 |
JP5641681B2 (ja) * | 2008-08-08 | 2014-12-17 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | 半導体装置の製造方法 |
JP6737991B2 (ja) * | 2015-04-12 | 2020-08-12 | 東京エレクトロン株式会社 | オープンフィーチャ内に誘電体分離構造を作成するサブトラクティブ法 |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE59308407D1 (de) * | 1993-01-19 | 1998-05-20 | Siemens Ag | Verfahren zur Herstellung einer Kontakte und diese verbindende Leiterbahnen umfassenden Metallisierungsebene |
US5705430A (en) * | 1995-06-07 | 1998-01-06 | Advanced Micro Devices, Inc. | Dual damascene with a sacrificial via fill |
JPH08335634A (ja) * | 1995-06-08 | 1996-12-17 | Toshiba Corp | 半導体装置の製造方法 |
US5702982A (en) * | 1996-03-28 | 1997-12-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for making metal contacts and interconnections concurrently on semiconductor integrated circuits |
JPH10223755A (ja) * | 1997-02-03 | 1998-08-21 | Hitachi Ltd | 半導体集積回路装置の製造方法 |
JP3183238B2 (ja) * | 1997-11-27 | 2001-07-09 | 日本電気株式会社 | 半導体装置の製造方法 |
US6057239A (en) * | 1997-12-17 | 2000-05-02 | Advanced Micro Devices, Inc. | Dual damascene process using sacrificial spin-on materials |
US6387819B1 (en) * | 1998-04-29 | 2002-05-14 | Applied Materials, Inc. | Method for etching low K dielectric layers |
US6245662B1 (en) * | 1998-07-23 | 2001-06-12 | Applied Materials, Inc. | Method of producing an interconnect structure for an integrated circuit |
JP3734390B2 (ja) * | 1998-10-21 | 2006-01-11 | 東京応化工業株式会社 | 埋込材およびこの埋込材を用いた配線形成方法 |
JP2000150644A (ja) * | 1998-11-10 | 2000-05-30 | Mitsubishi Electric Corp | 半導体デバイスの製造方法 |
JP4082812B2 (ja) * | 1998-12-21 | 2008-04-30 | 富士通株式会社 | 半導体装置の製造方法および多層配線構造の形成方法 |
-
2000
- 2000-06-05 IL IL14730100A patent/IL147301A0/xx active IP Right Grant
- 2000-06-05 KR KR10-2001-7016608A patent/KR100452418B1/ko not_active IP Right Cessation
- 2000-06-05 AU AU57908/00A patent/AU5790800A/en not_active Abandoned
- 2000-06-05 JP JP2001506606A patent/JP4675534B2/ja not_active Expired - Fee Related
- 2000-06-05 EP EP00943434A patent/EP1192656A1/en not_active Ceased
- 2000-06-05 WO PCT/US2000/040108 patent/WO2001001480A1/en active IP Right Grant
- 2000-08-19 TW TW089112999A patent/TW531789B/zh not_active IP Right Cessation
-
2001
- 2001-12-25 IL IL147301A patent/IL147301A/en not_active IP Right Cessation
-
2002
- 2002-05-31 HK HK02104146.3A patent/HK1042380A1/zh unknown
Also Published As
Publication number | Publication date |
---|---|
KR20020020921A (ko) | 2002-03-16 |
IL147301A (en) | 2006-07-05 |
IL147301A0 (en) | 2002-08-14 |
WO2001001480A1 (en) | 2001-01-04 |
KR100452418B1 (ko) | 2004-10-12 |
EP1192656A1 (en) | 2002-04-03 |
HK1042380A1 (zh) | 2002-08-09 |
JP4675534B2 (ja) | 2011-04-27 |
JP2003528442A (ja) | 2003-09-24 |
AU5790800A (en) | 2001-01-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW531789B (en) | A pattern-sensitive deposition for damascene processing | |
TWI273671B (en) | Method of manufacturing a semiconductor device having damascene structures with air gaps | |
US7364836B2 (en) | Dual damascene process | |
TWI280987B (en) | Structure comprising amorphous carbon film and method of forming thereof | |
US6406995B1 (en) | Pattern-sensitive deposition for damascene processing | |
JP5382990B2 (ja) | 相互接続構造体を形成する方法 | |
TW200306616A (en) | Tri-layer masking architecture for patterning dual damascene interconnects | |
TWI292933B (en) | Method of manufacturing a semiconductor device having damascene structures with air gaps | |
JP2000299293A (ja) | デュアルダマシン法により半導体デバイスに導電性コンタクトを形成する方法 | |
TWI288459B (en) | A dual-damascene process for manufacturing semiconductor device | |
TW479313B (en) | Interim oxidation of silsesquioxane dielectric for dual damascene process | |
TW401601B (en) | The method of improving the photolithography and via integration | |
CN101312170B (zh) | 线路组件 | |
TW507324B (en) | Method for forming an electrically conductive interconnection between two semiconductor layers, and multilayer semiconductor device | |
US6812129B2 (en) | Reticle for creating resist-filled vias in a dual damascene process | |
TW536738B (en) | Multi-layer photoresist lithography and method for forming dual damascene openings by the same | |
KR100798275B1 (ko) | 반도체 소자의 가드링 및 그 형성방법 | |
TWI779677B (zh) | 半導體結構及其製備方法 | |
TW465033B (en) | Dual damascene process of low dielectric constant | |
TW497216B (en) | Dual damascene process of applying compound mask layer | |
TWI278064B (en) | Methods for forming dual damascene wiring using porogen containing sacrificial via filler material | |
TW200931490A (en) | Semiconductor structure having alignment marks and method of forming the same | |
TW418496B (en) | Method of protecting sidewall of photosensitive low-dielectric interlayer via | |
TW548526B (en) | Method for controlling the topography of energy sensitive layer | |
TW457677B (en) | Manufacturing method for protection film of organic polymer dielectric |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GD4A | Issue of patent certificate for granted invention patent | ||
MM4A | Annulment or lapse of patent due to non-payment of fees |