TW367613B - Semiconductor integrated circuit device - Google Patents
Semiconductor integrated circuit deviceInfo
- Publication number
- TW367613B TW367613B TW086115333A TW86115333A TW367613B TW 367613 B TW367613 B TW 367613B TW 086115333 A TW086115333 A TW 086115333A TW 86115333 A TW86115333 A TW 86115333A TW 367613 B TW367613 B TW 367613B
- Authority
- TW
- Taiwan
- Prior art keywords
- circuit
- delay
- input buffer
- buffer circuit
- semiconductor integrated
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title abstract 2
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/135—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1072—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0331—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop with a digital phase-locked loop [PLL] processing binary samples, e.g. add/subtract logic for correction of receiver clock
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Dram (AREA)
- Pulse Circuits (AREA)
- Semiconductor Memories (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP31422596A JP3607439B2 (ja) | 1996-11-11 | 1996-11-11 | 半導体集積回路装置 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW367613B true TW367613B (en) | 1999-08-21 |
Family
ID=18050798
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW086115333A TW367613B (en) | 1996-11-11 | 1997-10-17 | Semiconductor integrated circuit device |
Country Status (4)
Country | Link |
---|---|
US (2) | US5955905A (zh) |
JP (1) | JP3607439B2 (zh) |
KR (1) | KR100499817B1 (zh) |
TW (1) | TW367613B (zh) |
Families Citing this family (52)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6310821B1 (en) * | 1998-07-10 | 2001-10-30 | Kabushiki Kaisha Toshiba | Clock-synchronous semiconductor memory device and access method thereof |
JP3607439B2 (ja) * | 1996-11-11 | 2005-01-05 | 株式会社日立製作所 | 半導体集積回路装置 |
US6229367B1 (en) * | 1997-06-26 | 2001-05-08 | Vitesse Semiconductor Corp. | Method and apparatus for generating a time delayed signal with a minimum data dependency error using an oscillator |
US5999481A (en) | 1997-08-22 | 1999-12-07 | Micron Technology, Inc. | Method and apparatus for controlling the operation of an integrated circuit responsive to out-of-synchronism control signals |
KR100269316B1 (ko) * | 1997-12-02 | 2000-10-16 | 윤종용 | 동기지연회로가결합된지연동기루프(dll)및위상동기루프(pll) |
KR100444309B1 (ko) * | 1997-12-27 | 2004-10-14 | 주식회사 하이닉스반도체 | 동기식 램의 내부클럭버퍼 스트로빙신호 발생회로 |
US6236251B1 (en) * | 1998-03-04 | 2001-05-22 | Matsushita Electric Industrial Co., Ltd. | Semiconductor integrated circuit with multiple selectively activated synchronization circuits |
JP4297552B2 (ja) * | 1998-07-06 | 2009-07-15 | 富士通マイクロエレクトロニクス株式会社 | セルフ・タイミング制御回路 |
JP4190662B2 (ja) * | 1999-06-18 | 2008-12-03 | エルピーダメモリ株式会社 | 半導体装置及びタイミング制御回路 |
US6407963B1 (en) * | 1999-10-19 | 2002-06-18 | Hitachi, Ltd. | Semiconductor memory device of DDR configuration having improvement in glitch immunity |
JP3790076B2 (ja) * | 1999-11-15 | 2006-06-28 | 株式会社東芝 | アナログ同期回路 |
US6621760B1 (en) * | 2000-01-13 | 2003-09-16 | Intel Corporation | Method, apparatus, and system for high speed data transfer using source synchronous data strobe |
JP3681611B2 (ja) * | 2000-04-06 | 2005-08-10 | Necエレクトロニクス株式会社 | マイクロコンピュータ |
KR100355232B1 (ko) * | 2000-06-30 | 2002-10-11 | 삼성전자 주식회사 | 지연펄스발생회로를 구비하는 반도체 메모리 장치 |
JP2002056680A (ja) | 2000-08-08 | 2002-02-22 | Mitsubishi Electric Corp | 半導体集積回路 |
DE10117891A1 (de) * | 2001-04-10 | 2002-10-24 | Infineon Technologies Ag | Integrierter Taktgenerator, insbesondere zum Ansteuern eines Halbleiterspeichers mit einem Testsignal |
US6617894B2 (en) | 2001-05-14 | 2003-09-09 | Samsung Electronics Co., Ltd. | Circuits and methods for generating internal clock signal of intermediate phase relative to external clock |
KR100412131B1 (ko) * | 2001-05-25 | 2003-12-31 | 주식회사 하이닉스반도체 | 반도체 메모리 장치의 셀 데이타 보호회로 |
US6657917B2 (en) | 2001-07-02 | 2003-12-02 | Micron Technology, Inc. | Selective adjustment of voltage controlled oscillator gain in a phase-locked loop |
US6798259B2 (en) * | 2001-08-03 | 2004-09-28 | Micron Technology, Inc. | System and method to improve the efficiency of synchronous mirror delays and delay locked loops |
US6930524B2 (en) | 2001-10-09 | 2005-08-16 | Micron Technology, Inc. | Dual-phase delay-locked loop circuit and method |
US6759911B2 (en) | 2001-11-19 | 2004-07-06 | Mcron Technology, Inc. | Delay-locked loop circuit and method using a ring oscillator and counter-based delay |
US6621316B1 (en) | 2002-06-20 | 2003-09-16 | Micron Technology, Inc. | Synchronous mirror delay (SMD) circuit and method including a counter and reduced size bi-directional delay line |
US7075284B2 (en) * | 2002-07-08 | 2006-07-11 | Kabushiki Kaisha Toshiba | Time limit function utilization |
KR100474203B1 (ko) * | 2002-07-18 | 2005-03-10 | 주식회사 하이닉스반도체 | 비트 카운터 및 이를 이용한 반도체 소자의 프로그램 회로및 프로그램방법 |
US6727740B2 (en) | 2002-08-29 | 2004-04-27 | Micron Technology, Inc. | Synchronous mirror delay (SMD) circuit and method including a ring oscillator for timing coarse and fine delay intervals |
JP2004152348A (ja) * | 2002-10-29 | 2004-05-27 | Renesas Technology Corp | 信号生成回路 |
US6891355B2 (en) * | 2002-11-14 | 2005-05-10 | Fyre Storm, Inc. | Method for computing an amount of energy taken from a battery |
KR100528473B1 (ko) * | 2003-03-13 | 2005-11-15 | 삼성전자주식회사 | 동기 미러 지연 회로 및 그것을 포함한 반도체 집적 회로장치 |
US6937076B2 (en) * | 2003-06-11 | 2005-08-30 | Micron Technology, Inc. | Clock synchronizing apparatus and method using frequency dependent variable delay |
US7453769B2 (en) * | 2003-09-29 | 2008-11-18 | General Dynamics Information Technology, Inc. | Cavitating body sonar system and process |
US7098714B2 (en) * | 2003-12-08 | 2006-08-29 | Micron Technology, Inc. | Centralizing the lock point of a synchronous circuit |
TWI245178B (en) * | 2004-01-16 | 2005-12-11 | Realtek Semiconductor Corp | Clock generation method and apparatus |
DE102004009958B3 (de) * | 2004-03-01 | 2005-09-22 | Infineon Technologies Ag | Schaltungsanordnung zur Latenzregelung |
US7043858B2 (en) * | 2004-04-27 | 2006-05-16 | Cnh America Llc | Backhoe pivot joint |
US6958943B1 (en) * | 2004-05-12 | 2005-10-25 | International Business Machines Corporation | Programmable sense amplifier timing generator |
US7200062B2 (en) * | 2004-08-31 | 2007-04-03 | Micron Technology, Inc. | Method and system for reducing the peak current in refreshing dynamic random access memory devices |
US7130226B2 (en) * | 2005-02-09 | 2006-10-31 | Micron Technology, Inc. | Clock generating circuit with multiple modes of operation |
US7423919B2 (en) * | 2005-05-26 | 2008-09-09 | Micron Technology, Inc. | Method and system for improved efficiency of synchronous mirror delays and delay locked loops |
JP4928097B2 (ja) * | 2005-07-29 | 2012-05-09 | 株式会社アドバンテスト | タイミング発生器及び半導体試験装置 |
JP4560819B2 (ja) | 2005-09-21 | 2010-10-13 | エルピーダメモリ株式会社 | 半導体装置 |
KR101125018B1 (ko) * | 2005-12-12 | 2012-03-28 | 삼성전자주식회사 | 디지털 지연셀 및 이를 구비하는 지연 라인 회로 |
US20070147115A1 (en) * | 2005-12-28 | 2007-06-28 | Fong-Long Lin | Unified memory and controller |
US7519754B2 (en) * | 2005-12-28 | 2009-04-14 | Silicon Storage Technology, Inc. | Hard disk drive cache memory and playback device |
JP4757065B2 (ja) * | 2006-03-14 | 2011-08-24 | ルネサスエレクトロニクス株式会社 | スペクトラム拡散クロック制御装置及びスペクトラム拡散クロック発生装置 |
US7652512B2 (en) * | 2008-02-07 | 2010-01-26 | Macronix International Co., Ltd. | Clock synchronizing circuit |
JP2013042353A (ja) | 2011-08-16 | 2013-02-28 | Elpida Memory Inc | 半導体装置 |
US9488530B2 (en) * | 2013-10-23 | 2016-11-08 | National Kaohsiung First University Of Science And Technology | Time-domain temperature sensing system with a digital output and method thereof |
US9979395B2 (en) * | 2016-07-21 | 2018-05-22 | Andapt, Inc. | Precision modulation timer (PMT) integrated in a programmable logic device |
US10373670B1 (en) | 2018-03-16 | 2019-08-06 | Micron Technology, Inc. | Memory device with an array timer mechanism |
KR102635689B1 (ko) * | 2019-08-30 | 2024-02-14 | 에스케이하이닉스 주식회사 | 메모리 시스템, 메모리 컨트롤러 및 동작 방법 |
CN113204262B (zh) * | 2020-12-23 | 2024-10-11 | 杭州起盈科技有限公司 | 一种低倍频采集数据的装置及方法 |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2945331C2 (de) * | 1979-11-09 | 1984-05-30 | Nixdorf Computer Ag, 4790 Paderborn | Vorrichtung in einer Signal-oder Datenverarbeitungsanlage zur Einstellung einer Signalverarbeitungsschaltung |
JPS57173230A (en) * | 1981-04-17 | 1982-10-25 | Hitachi Ltd | Phase synchronizing circuit |
US5245637A (en) * | 1991-12-30 | 1993-09-14 | International Business Machines Corporation | Phase and frequency adjustable digital phase lock logic system |
JP3007475B2 (ja) * | 1992-06-05 | 2000-02-07 | 三菱電機株式会社 | メモリ装置 |
US5500627A (en) * | 1994-01-19 | 1996-03-19 | Alliedsignal Inc. | Precision duty cycle phase lock loop |
US5554946A (en) * | 1994-04-08 | 1996-09-10 | International Business Machines Corporation | Timing signal generator |
US5506878A (en) * | 1994-07-18 | 1996-04-09 | Xilinx, Inc. | Programmable clock having programmable delay and duty cycle based on a user-supplied reference clock |
JP3338744B2 (ja) * | 1994-12-20 | 2002-10-28 | 日本電気株式会社 | 遅延回路装置 |
US5808952A (en) * | 1996-10-28 | 1998-09-15 | Silicon Magic Corporation | Adaptive auto refresh |
JP3607439B2 (ja) * | 1996-11-11 | 2005-01-05 | 株式会社日立製作所 | 半導体集積回路装置 |
-
1996
- 1996-11-11 JP JP31422596A patent/JP3607439B2/ja not_active Expired - Fee Related
-
1997
- 1997-10-17 TW TW086115333A patent/TW367613B/zh not_active IP Right Cessation
- 1997-11-10 US US08/967,612 patent/US5955905A/en not_active Expired - Lifetime
- 1997-11-10 KR KR1019970058985A patent/KR100499817B1/ko not_active IP Right Cessation
-
1999
- 1999-07-01 US US09/345,738 patent/US6128248A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
JP3607439B2 (ja) | 2005-01-05 |
KR100499817B1 (ko) | 2005-11-03 |
US5955905A (en) | 1999-09-21 |
JPH10144074A (ja) | 1998-05-29 |
US6128248A (en) | 2000-10-03 |
KR19980042247A (ko) | 1998-08-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW367613B (en) | Semiconductor integrated circuit device | |
TW331677B (en) | Digital delay locked loop circuit using synchronous delay line | |
TW200505140A (en) | Low-to-high level shift circuit | |
KR900005264A (ko) | 클럭신호스위칭회로와 그 스위칭방법 | |
US5929684A (en) | Feedback pulse generators | |
KR0151261B1 (ko) | 펄스폭 변조 회로 | |
KR920000179A (ko) | 샘플링 레이트 변환장치 | |
KR940016816A (ko) | 반도체 집적 회로 장치 | |
US3870962A (en) | Means to control pulse width and repetition rate of binary counter means | |
US3586878A (en) | Sample,integrate and hold circuit | |
KR970055240A (ko) | 클럭 입력신호의 주파수 채배장치 및 그 구성방법 | |
KR960018829A (ko) | 시스템 클럭으로 부터 내부 클럭 신호를 발생시키는 방법 및 장치 | |
IL154899A0 (en) | Dual-edge m/n counter | |
JPS5679524A (en) | Conversion circuit for duty cycle | |
SU1739363A1 (ru) | Многостоповый преобразователь врем - код | |
WO2002099443A3 (de) | Vorrichtung zur frequenzmessung | |
SU1661979A1 (ru) | Устройство дл выделени первого и последнего импульсов в пачке | |
JP2545010B2 (ja) | ゲ―ト装置 | |
SU455468A1 (ru) | Формирователь импульсов по переднему и заднему фронту входного импульса | |
FR2246123A1 (en) | Logical selective electronic filter - gives first logic output function when its input receives precise frequency | |
SU1195437A1 (ru) | Устройство выделени первого и последнего импульсов в пачке | |
SU1221726A1 (ru) | Устройство дл задержки импульсов | |
SU449441A1 (ru) | Селектор импульсов по длительнос и | |
SU579698A1 (ru) | Дискретный интегратор | |
SU1695389A1 (ru) | Устройство дл сдвига импульсов |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |