KR870000767A - 반도체장치 제조방법 - Google Patents
반도체장치 제조방법 Download PDFInfo
- Publication number
- KR870000767A KR870000767A KR1019860004697A KR860004697A KR870000767A KR 870000767 A KR870000767 A KR 870000767A KR 1019860004697 A KR1019860004697 A KR 1019860004697A KR 860004697 A KR860004697 A KR 860004697A KR 870000767 A KR870000767 A KR 870000767A
- Authority
- KR
- South Korea
- Prior art keywords
- heat treatment
- slice
- oxidation
- oxidation heat
- mask
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 5
- 239000004065 semiconductor Substances 0.000 title claims 4
- 239000010410 layer Substances 0.000 claims description 12
- 238000000034 method Methods 0.000 claims description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 2
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 2
- 239000002344 surface layer Substances 0.000 claims description 2
- 230000003647 oxidation Effects 0.000 claims 11
- 238000007254 oxidation reaction Methods 0.000 claims 11
- 238000010438 heat treatment Methods 0.000 claims 8
- 238000005530 etching Methods 0.000 claims 3
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 claims 2
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 claims 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims 1
- 229910052581 Si3N4 Inorganic materials 0.000 claims 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 claims 1
- 229910021529 ammonia Inorganic materials 0.000 claims 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims 1
- 238000009792 diffusion process Methods 0.000 claims 1
- 239000007789 gas Substances 0.000 claims 1
- 239000001257 hydrogen Substances 0.000 claims 1
- 229910052739 hydrogen Inorganic materials 0.000 claims 1
- 239000000203 mixture Substances 0.000 claims 1
- 229910052757 nitrogen Inorganic materials 0.000 claims 1
- 239000001301 oxygen Substances 0.000 claims 1
- 229910052760 oxygen Inorganic materials 0.000 claims 1
- -1 scavenge Chemical compound 0.000 claims 1
- 229910000077 silane Inorganic materials 0.000 claims 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 239000004922 lacquer Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76202—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
- H01L21/76213—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose
- H01L21/76216—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose introducing electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Local Oxidation Of Silicon (AREA)
- Element Separation (AREA)
- Formation Of Insulating Films (AREA)
Abstract
내용 없음.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제1도 내지 제3도는 본 발명에 따른방법으로 MOS 트랜지스터의 연속적인 제조단계를 도시.
* 도면의 주요부분에 대한 부호의 설명
1 : 실리콘 슬라이스 4 : 실리콘 산화물층
6 : 포토래커 7 : 산화마스크
9 : 표면층 10,11,30,31 : 필드 산화물층
12 : 채널스토퍼 영역 20 : 게이트 산화물층
42 : 창 43,44 : 알미루늄도체
Claims (8)
- 실리콘슬라이스의 표면상에 산화마스크가 국부적으로 제공되어진 후, 연속적으로 산화 마스크에 측방향으로 인접하는 슬라이스의 표면층이 도핑 원자를 갖으며, 슬라이스가 제1산화 열처리를 받고, 산화마스크로 피복되지 않은 슬라이스부의 산화로 인해 필드산화물층이 형성되며 도핑원자의 확산에 의해 필드 산화물층 아래서 채널스토퍼 영역이 형성위치되며, 산화 마스크가 에칭되고 슬라이스가 제2산화 열 처리를 받게 되는 반도체 장치를 제조하는 방법에 있어서, 산화 마스크가 에칭되어진 후에, 슬라이스가 또한 에칭처리를 받아 형성된 필드 산화물층의 일부도 역시에 칭되며, 제1산화 열 처리는 에칭 처리에 의해 감소된 필드 산화물층과 동일한 거리상에 실제로 측방향으로 연재하는 채널 스토퍼 영역이 형성되는 온도로 실행되는 것을 특징으로 하는 반도체 장치 제조방법.
- 제2항에 있어서, 제1산화 열처리 동안 형성된 필드 산화물층은 필드 산화물층이 원래 두께의 50 내지 70%의 두께를 유지하는 정도로 에칭되는 것을 특징으로 하는 반도체장치 제조방법.
- 제1항 또는 제1항에 있어서, 제2 및 제1산화 열처리 사이에 슬라이스는 또다른 산화 열처리 및 후속 에칭처리를 받아 형성된 산화실리콘이 다시 에칭되어지는 것을 특징으로 하는 반도체장치 제조방법.
- 제1항 또는 제2항에 있어서, 산화 마스크는 실리콘 니트라이드의 상단층으로 피복된 실리콘 옥시니트라이드의 하단층으로 형성되는 것을 특징으로 하는 반도체장치 제조방법.
- 제4항에 있어서, 제1산화 열처리는 85 내지 875℃의 온도에서 실행되는 것을 특징으로 하는 반도체장치 제조방법.
- 제5항에 있어서, 제1산화 열처리는 산소, 질소 및 수소를 함유하는 건성가스 혼합물로 실행되는 것을 특징으로 하는 반도체장치 제조방법.
- 제4항에 있어서, 실리콘 옥시니트라이드층은 LPCVD 공정에 의해 시레인, 소기 및 암모니아로 증착되는 것을 특징으로 하는 반도체장치 제조방법.
- 제7항에 있어서, LPCVD 공정은 실리콘 옥시니트라이드가 1.6 내지 1.8의 굴질율을 갖도록 실행되는 것을 특징으로 하는 반도체 장치 제조방법.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
NL8501720A NL8501720A (nl) | 1985-06-14 | 1985-06-14 | Werkwijze voor het vervaardigen van een halfgeleiderinrichting waarbij een siliciumplak plaatselijk wordt voorzien van veldoxide met kanaalonderbreker. |
NL8501720 | 1985-06-14 | ||
NL8511720 | 1987-06-14 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR870000767A true KR870000767A (ko) | 1987-02-20 |
KR950001151B1 KR950001151B1 (ko) | 1995-02-11 |
Family
ID=19846146
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019860004697A KR950001151B1 (ko) | 1985-06-14 | 1986-06-13 | 반도체 장치 제조방법 |
Country Status (8)
Country | Link |
---|---|
US (1) | US4743566A (ko) |
EP (1) | EP0208356B1 (ko) |
JP (1) | JPH07118504B2 (ko) |
KR (1) | KR950001151B1 (ko) |
CA (1) | CA1269593A (ko) |
DE (1) | DE3668396D1 (ko) |
IE (1) | IE57557B1 (ko) |
NL (1) | NL8501720A (ko) |
Families Citing this family (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
NL8603111A (nl) * | 1986-12-08 | 1988-07-01 | Philips Nv | Werkwijze voor het vervaardigen van een halfgeleiderinrichting waarbij een siliciumplak aan zijn oppervlak wordt voorzien van veldoxidegebieden. |
US4983537A (en) * | 1986-12-29 | 1991-01-08 | General Electric Company | Method of making a buried oxide field isolation structure |
JP2545527B2 (ja) * | 1987-01-23 | 1996-10-23 | 沖電気工業株式会社 | 半導体装置 |
NL8700541A (nl) * | 1987-03-06 | 1988-10-03 | Philips Nv | Werkwijze voor het vervaardigen van een halfgeleiderinrichting waarbij een plak silicium plaatselijk wordt voorzien van veldoxidegebieden. |
JP2573218B2 (ja) * | 1987-04-17 | 1997-01-22 | シチズン時計株式会社 | 不揮発性記憶素子の製造方法 |
US4942449A (en) * | 1988-03-28 | 1990-07-17 | General Electric Company | Fabrication method and structure for field isolation in field effect transistors on integrated circuit chips |
NL8800903A (nl) * | 1988-04-08 | 1989-11-01 | Koninkl Philips Electronics Nv | Werkwijze voor het vervaardigen van een halfgeleiderinrichting met een siliciumsubstraat met geheel of gedeeltelijk verzonken veldoxide-gebieden. |
GB2238658B (en) * | 1989-11-23 | 1993-02-17 | Stc Plc | Improvements in integrated circuits |
US5049520A (en) * | 1990-06-06 | 1991-09-17 | Micron Technology, Inc. | Method of partially eliminating the bird's beak effect without adding any process steps |
JPH04247663A (ja) * | 1991-02-04 | 1992-09-03 | Mitsubishi Electric Corp | 電界効果素子およびその製造方法 |
US5132241A (en) * | 1991-04-15 | 1992-07-21 | Industrial Technology Research Institute | Method of manufacturing minimum counterdoping in twin well process |
US5134089A (en) * | 1991-09-30 | 1992-07-28 | Motorola, Inc. | MOS transistor isolation method |
US5348910A (en) * | 1991-12-24 | 1994-09-20 | Seiko Epson Corporation | Method of manufacturing a semiconductor device and the product thereby |
US5254495A (en) * | 1993-05-07 | 1993-10-19 | United Microelectronics Corporation | Salicide recessed local oxidation of silicon |
JP2626513B2 (ja) * | 1993-10-07 | 1997-07-02 | 日本電気株式会社 | 半導体装置の製造方法 |
US5672539A (en) * | 1994-01-14 | 1997-09-30 | Micron Technology, Inc. | Method for forming an improved field isolation structure using ozone enhanced oxidation and tapering |
US5374585A (en) * | 1994-05-09 | 1994-12-20 | Motorola, Inc. | Process for forming field isolation |
GB2291261B (en) * | 1994-07-06 | 1999-03-24 | Hyundai Electronics Ind | Method of forming a field oxide film in a semiconductor device |
FR2734403B1 (fr) * | 1995-05-19 | 1997-08-01 | Sgs Thomson Microelectronics | Isolement plan dans des circuits integres |
KR100197656B1 (ko) * | 1995-12-29 | 1999-07-01 | 김영환 | 반도체 에스.오.아이.소자의 제조방법 |
US5861339A (en) * | 1995-10-27 | 1999-01-19 | Integrated Device Technology, Inc. | Recessed isolation with double oxidation |
US5672538A (en) * | 1995-12-04 | 1997-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd | Modified locus isolation process in which surface topology of the locos oxide is smoothed |
US5882993A (en) | 1996-08-19 | 1999-03-16 | Advanced Micro Devices, Inc. | Integrated circuit with differing gate oxide thickness and process for making same |
US5714414A (en) * | 1996-08-19 | 1998-02-03 | Micron Technology, Inc. | Semiconductor processing method of forming field isolation oxide relative to a semiconductor substrate |
US6033943A (en) * | 1996-08-23 | 2000-03-07 | Advanced Micro Devices, Inc. | Dual gate oxide thickness integrated circuit and process for making same |
US5962914A (en) * | 1998-01-14 | 1999-10-05 | Advanced Micro Devices, Inc. | Reduced bird's beak field oxidation process using nitrogen implanted into active region |
US6531364B1 (en) | 1998-08-05 | 2003-03-11 | Advanced Micro Devices, Inc. | Advanced fabrication technique to form ultra thin gate dielectric using a sacrificial polysilicon seed layer |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5286083A (en) * | 1976-01-12 | 1977-07-16 | Hitachi Ltd | Production of complimentary isolation gate field effect transistor |
JPS5529116A (en) * | 1978-08-23 | 1980-03-01 | Hitachi Ltd | Manufacture of complementary misic |
JPS5821842A (ja) * | 1981-07-30 | 1983-02-08 | インタ−ナシヨナル・ビジネス・マシ−ンズ・コ−ポレ−シヨン | 分離領域の形成方法 |
US4574465A (en) * | 1982-04-13 | 1986-03-11 | Texas Instruments Incorporated | Differing field oxide thicknesses in dynamic memory device |
JPS5984436A (ja) * | 1982-11-04 | 1984-05-16 | Sanyo Electric Co Ltd | 半導体装置の製造方法 |
US4407696A (en) * | 1982-12-27 | 1983-10-04 | Mostek Corporation | Fabrication of isolation oxidation for MOS circuit |
JPS59171138A (ja) * | 1983-03-17 | 1984-09-27 | Nec Corp | 半導体装置の製造方法 |
JPS60106142A (ja) * | 1983-11-15 | 1985-06-11 | Nec Corp | 半導体素子の製造方法 |
JPS60128635A (ja) * | 1983-12-15 | 1985-07-09 | Toshiba Corp | 素子分離領域の形成方法 |
US4569117A (en) * | 1984-05-09 | 1986-02-11 | Texas Instruments Incorporated | Method of making integrated circuit with reduced narrow-width effect |
NL8401711A (nl) * | 1984-05-29 | 1985-12-16 | Philips Nv | Werkwijze voor het vervaardigen van een halfgeleiderinrichting met een siliciumlichaam waarin plaatselijk een verzonken oxidelaag is aangebracht. |
US4577394A (en) * | 1984-10-01 | 1986-03-25 | National Semiconductor Corporation | Reduction of field oxide encroachment in MOS fabrication |
US4551910A (en) * | 1984-11-27 | 1985-11-12 | Intel Corporation | MOS Isolation processing |
-
1985
- 1985-06-14 NL NL8501720A patent/NL8501720A/nl not_active Application Discontinuation
-
1986
- 1986-06-02 US US06/869,482 patent/US4743566A/en not_active Expired - Fee Related
- 1986-06-10 CA CA000511260A patent/CA1269593A/en not_active Expired - Lifetime
- 1986-06-11 DE DE8686201016T patent/DE3668396D1/de not_active Expired - Lifetime
- 1986-06-11 EP EP86201016A patent/EP0208356B1/en not_active Expired - Lifetime
- 1986-06-11 IE IE1550/86A patent/IE57557B1/en not_active IP Right Cessation
- 1986-06-12 JP JP61135111A patent/JPH07118504B2/ja not_active Expired - Lifetime
- 1986-06-13 KR KR1019860004697A patent/KR950001151B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
IE861550L (en) | 1986-12-14 |
IE57557B1 (en) | 1992-12-16 |
JPS61289644A (ja) | 1986-12-19 |
EP0208356A1 (en) | 1987-01-14 |
KR950001151B1 (ko) | 1995-02-11 |
US4743566A (en) | 1988-05-10 |
JPH07118504B2 (ja) | 1995-12-18 |
CA1269593A (en) | 1990-05-29 |
NL8501720A (nl) | 1987-01-02 |
EP0208356B1 (en) | 1990-01-17 |
DE3668396D1 (de) | 1990-02-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR870000767A (ko) | 반도체장치 제조방법 | |
KR890012402A (ko) | 반도체 장치의 제조방법 | |
KR900019171A (ko) | 나이트라이드 층으로 전도층을 덮어 반도체 소자를 제조하는 방법 | |
US3761327A (en) | Planar silicon gate mos process | |
EP0241059A3 (en) | Method for manufacturing a power mos transistor | |
EP0081226A3 (en) | Method of making semiconductor device | |
KR880006789A (ko) | 고신뢰성 반도체 장치와 그 제조 방법 | |
KR950015593A (ko) | 반도체 소자의 확산방지용 티타늄나이트라이드 박막 형성방법 | |
KR930018676A (ko) | 게이트절연막 형성방법 | |
KR960026588A (ko) | 반도체소자의 소자분리 방법 | |
KR980005455A (ko) | 반도체 소자의 게이트 전극 형성 방법 | |
KR970077321A (ko) | 반도체장치의 다층 절연막 형성방법 | |
KR930003278A (ko) | 완만한 프로화일을 갖는 개구부의 형성방법 | |
KR940010234A (ko) | 반도체 장치의 제조 방법 | |
KR980005836A (ko) | 반도체 소자의 층간 절연막 형성방법 | |
KR970054387A (ko) | 모스트랜지스터 제조 방법 | |
KR980005837A (ko) | 반도체 소자의 비피에스지막 형성방법 | |
KR980006429A (ko) | 반도체장치의 제조방법 | |
KR970052921A (ko) | 반도체 소자의 금속층 형성 방법 | |
KR900002449A (ko) | 반도체 소자의 콘택 배선방법 | |
JPS5736865A (ja) | Handotaisochi | |
KR940016891A (ko) | 트랜지스터 및 이의 제조방법 | |
KR980006081A (ko) | 반도체 소자분리막 형성방법 | |
KR920010752A (ko) | 반도체 소자의 격리막 형성방법 | |
KR980005840A (ko) | 게이트산화막 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
LAPS | Lapse due to unpaid annual fee |