JP5743907B2 - スルーシリコンビア(tsv)内にチップ−チップ間、チップ−ウェハー間及びウェハー−ウェハー間の銅インターコネクトを電着するプロセス - Google Patents
スルーシリコンビア(tsv)内にチップ−チップ間、チップ−ウェハー間及びウェハー−ウェハー間の銅インターコネクトを電着するプロセス Download PDFInfo
- Publication number
- JP5743907B2 JP5743907B2 JP2011549685A JP2011549685A JP5743907B2 JP 5743907 B2 JP5743907 B2 JP 5743907B2 JP 2011549685 A JP2011549685 A JP 2011549685A JP 2011549685 A JP2011549685 A JP 2011549685A JP 5743907 B2 JP5743907 B2 JP 5743907B2
- Authority
- JP
- Japan
- Prior art keywords
- copper
- tsv
- wafer
- ions
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D21/00—Processes for servicing or operating cells for electrolytic coating
- C25D21/16—Regeneration of process solutions
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D3/00—Electroplating: Baths therefor
- C25D3/02—Electroplating: Baths therefor from solutions
- C25D3/38—Electroplating: Baths therefor from solutions of copper
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D5/00—Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
- C25D5/02—Electroplating of selected surface areas
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D5/00—Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
- C25D5/18—Electroplating using modulated, pulsed or reversing current
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D5/00—Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
- C25D5/60—Electroplating characterised by the structure or texture of the layers
- C25D5/605—Surface topography of the layers, e.g. rough, dendritic or nodular layers
- C25D5/611—Smooth layers
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D5/00—Electroplating characterised by the process; Pretreatment or after-treatment of workpieces
- C25D5/60—Electroplating characterised by the structure or texture of the layers
- C25D5/615—Microstructure of the layers, e.g. mixed structure
- C25D5/617—Crystalline layers
-
- C—CHEMISTRY; METALLURGY
- C25—ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
- C25D—PROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
- C25D7/00—Electroplating characterised by the article coated
- C25D7/12—Semiconductors
- C25D7/123—Semiconductors first coated with a seed layer or a conductive layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
- H01L21/2885—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13025—Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16245—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
Landscapes
- Chemical & Material Sciences (AREA)
- Engineering & Computer Science (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Electrochemistry (AREA)
- Materials Engineering (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electroplating Methods And Accessories (AREA)
- Electrodes Of Semiconductors (AREA)
- Electroplating And Plating Baths Therefor (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/372,113 | 2009-02-17 | ||
| US12/372,113 US20100206737A1 (en) | 2009-02-17 | 2009-02-17 | Process for electrodeposition of copper chip to chip, chip to wafer and wafer to wafer interconnects in through-silicon vias (tsv) |
| PCT/IB2009/007793 WO2010094998A1 (en) | 2009-02-17 | 2009-12-16 | Process for electrodeposition of copper chip to chip, chip to wafer and wafer to wafer interconnects in through-silicon vias (tsv) |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2012518084A JP2012518084A (ja) | 2012-08-09 |
| JP2012518084A5 JP2012518084A5 (enExample) | 2013-01-31 |
| JP5743907B2 true JP5743907B2 (ja) | 2015-07-01 |
Family
ID=42126356
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2011549685A Expired - Fee Related JP5743907B2 (ja) | 2009-02-17 | 2009-12-16 | スルーシリコンビア(tsv)内にチップ−チップ間、チップ−ウェハー間及びウェハー−ウェハー間の銅インターコネクトを電着するプロセス |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US20100206737A1 (enExample) |
| EP (1) | EP2399281B1 (enExample) |
| JP (1) | JP5743907B2 (enExample) |
| CN (1) | CN102318041B (enExample) |
| TW (1) | TW201034120A (enExample) |
| WO (1) | WO2010094998A1 (enExample) |
Families Citing this family (63)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7816181B1 (en) * | 2009-06-30 | 2010-10-19 | Sandisk Corporation | Method of under-filling semiconductor die in a die stack and semiconductor device formed thereby |
| US9714474B2 (en) * | 2010-04-06 | 2017-07-25 | Tel Nexx, Inc. | Seed layer deposition in microscale features |
| US20120024713A1 (en) * | 2010-07-29 | 2012-02-02 | Preisser Robert F | Process for electrodeposition of copper chip to chip, chip to wafer and wafer to wafer interconnects in through-silicon vias (tsv) with heated substrate and cooled electrolyte |
| US20120056331A1 (en) * | 2010-09-06 | 2012-03-08 | Electronics And Telecommunications Research Institute | Methods of forming semiconductor device and semiconductor devices formed by the same |
| US8786066B2 (en) * | 2010-09-24 | 2014-07-22 | Intel Corporation | Die-stacking using through-silicon vias on bumpless build-up layer substrates including embedded-dice, and processes of forming same |
| JP5981455B2 (ja) * | 2011-01-26 | 2016-08-31 | エンソン インコーポレイテッド | マイクロ電子工業におけるビアホール充填方法 |
| US8970043B2 (en) | 2011-02-01 | 2015-03-03 | Maxim Integrated Products, Inc. | Bonded stacked wafers and methods of electroplating bonded stacked wafers |
| JP5754209B2 (ja) * | 2011-03-31 | 2015-07-29 | 大日本印刷株式会社 | 半導体装置の製造方法 |
| US8753981B2 (en) | 2011-04-22 | 2014-06-17 | Micron Technology, Inc. | Microelectronic devices with through-silicon vias and associated methods of manufacturing |
| EP2518187A1 (en) * | 2011-04-26 | 2012-10-31 | Atotech Deutschland GmbH | Aqueous acidic bath for electrolytic deposition of copper |
| US8691691B2 (en) | 2011-07-29 | 2014-04-08 | International Business Machines Corporation | TSV pillar as an interconnecting structure |
| US8894868B2 (en) | 2011-10-06 | 2014-11-25 | Electro Scientific Industries, Inc. | Substrate containing aperture and methods of forming the same |
| CN102376641B (zh) * | 2011-11-24 | 2013-07-10 | 上海华力微电子有限公司 | 铜填充硅通孔的制作方法 |
| US20130140688A1 (en) * | 2011-12-02 | 2013-06-06 | Chun-Hung Chen | Through Silicon Via and Method of Manufacturing the Same |
| CN102569251B (zh) * | 2012-02-22 | 2014-07-02 | 华进半导体封装先导技术研发中心有限公司 | 三维封装用金属间化合物填充的垂直通孔互连结构及制备方法 |
| US20130249047A1 (en) * | 2012-03-26 | 2013-09-26 | Nanya Technology Corporation | Through silicon via structure and method for fabricating the same |
| CN103378057B (zh) * | 2012-04-20 | 2016-06-29 | 南亚科技股份有限公司 | 半导体芯片以及其形成方法 |
| CN103378059B (zh) * | 2012-04-27 | 2016-04-27 | 南亚科技股份有限公司 | 穿硅通孔与其形成方法 |
| US9006896B2 (en) * | 2012-05-07 | 2015-04-14 | Xintec Inc. | Chip package and method for forming the same |
| CN102703938B (zh) * | 2012-06-07 | 2015-04-22 | 上海交通大学 | 硫酸铜电镀液的应力消除剂 |
| US20150145144A1 (en) * | 2012-06-07 | 2015-05-28 | Rensselaer Polytechnic Institute | Use of a conformal coating elastic cushion to reduce through silicon vias (tsv) stress in 3-dimensional integration |
| WO2014012381A1 (zh) * | 2012-07-17 | 2014-01-23 | 上海交通大学 | 铜互连微柱力学性能原位压缩试样及其制备方法 |
| CN103715132B (zh) * | 2012-09-29 | 2017-12-01 | 中芯国际集成电路制造(上海)有限公司 | 金属互连结构的形成方法 |
| US8933564B2 (en) * | 2012-12-21 | 2015-01-13 | Intel Corporation | Landing structure for through-silicon via |
| CN103060859B (zh) * | 2012-12-27 | 2015-04-22 | 建滔(连州)铜箔有限公司 | 用于改善毛箔毛面锋形的添加剂和电解铜箔生产工艺 |
| CN103103585B (zh) * | 2012-12-29 | 2015-09-16 | 上海新阳半导体材料股份有限公司 | 一种用于铜互连的高速凸点电镀方法 |
| JP6142880B2 (ja) * | 2013-01-15 | 2017-06-07 | 三菱瓦斯化学株式会社 | シリコンエッチング液およびエッチング方法並びに微小電気機械素子 |
| EP2754732B1 (en) * | 2013-01-15 | 2015-03-11 | ATOTECH Deutschland GmbH | Aqueous composition for etching of copper and copper alloys |
| KR20140094061A (ko) * | 2013-01-16 | 2014-07-30 | 주식회사 잉크테크 | 연속 도금 장치 및 연속 도금 방법 |
| US8933562B2 (en) | 2013-01-24 | 2015-01-13 | International Business Machines Corporation | In-situ thermoelectric cooling |
| US9470710B2 (en) * | 2013-02-27 | 2016-10-18 | Texas Instruments Incorporated | Capacitive MEMS sensor devices |
| CN103280427B (zh) * | 2013-06-13 | 2016-08-10 | 华进半导体封装先导技术研发中心有限公司 | 一种tsv正面端部互连工艺 |
| CN103290438B (zh) * | 2013-06-25 | 2015-12-02 | 深圳市创智成功科技有限公司 | 用于晶圆级封装的电镀铜溶液及电镀方法 |
| KR101750795B1 (ko) * | 2013-06-27 | 2017-06-26 | 인텔 아이피 코포레이션 | 전자 시스템을 위한 고 전도성 고 주파수 비아 |
| CN103361681B (zh) * | 2013-08-08 | 2016-11-16 | 上海新阳半导体材料股份有限公司 | 能改变tsv微孔镀铜填充方式的添加剂c及包含其的电镀液 |
| US20150069609A1 (en) * | 2013-09-12 | 2015-03-12 | International Business Machines Corporation | 3d chip crackstop |
| KR20150057148A (ko) * | 2013-11-18 | 2015-05-28 | 삼성전자주식회사 | 반도체 장치 |
| CN103695973B (zh) * | 2013-12-17 | 2016-07-06 | 上海交通大学 | 在铜互连甲基磺酸铜镀液中添加Fe2+和Fe3+的电镀方法 |
| CN103668356B (zh) * | 2013-12-17 | 2016-04-13 | 上海交通大学 | 在铜互连硫酸铜镀液中添加Fe2+和Fe3+的电镀方法 |
| US9373613B2 (en) * | 2013-12-31 | 2016-06-21 | Skyworks Solutions, Inc. | Amplifier voltage limiting using punch-through effect |
| CN104465564B (zh) * | 2014-01-06 | 2017-09-15 | 昆山西钛微电子科技有限公司 | 晶圆级芯片tsv封装结构及其封装方法 |
| CN103887232B (zh) * | 2014-04-04 | 2016-08-24 | 华进半导体封装先导技术研发中心有限公司 | 改善tsv金属填充均匀性的方法 |
| US9515035B2 (en) | 2014-12-19 | 2016-12-06 | International Business Machines Corporation | Three-dimensional integrated circuit integration |
| US10068181B1 (en) * | 2015-04-27 | 2018-09-04 | Rigetti & Co, Inc. | Microwave integrated quantum circuits with cap wafer and methods for making the same |
| US20170145577A1 (en) * | 2015-11-19 | 2017-05-25 | Rohm And Haas Electronic Materials Llc | Method of electroplating low internal stress copper deposits on thin film substrates to inhibit warping |
| FR3046878B1 (fr) * | 2016-01-19 | 2018-05-18 | Kobus Sas | Procede de fabrication d'une interconnexion comprenant un via s'etendant au travers d'un substrat |
| CN107706146B (zh) * | 2016-08-08 | 2020-07-28 | 中芯国际集成电路制造(上海)有限公司 | 半导体器件的制备方法 |
| CN106757191B (zh) * | 2016-11-23 | 2019-10-01 | 苏州昕皓新材料科技有限公司 | 一种具有高择优取向的铜晶体颗粒及其制备方法 |
| US11121301B1 (en) | 2017-06-19 | 2021-09-14 | Rigetti & Co, Inc. | Microwave integrated quantum circuits with cap wafers and their methods of manufacture |
| US10475808B2 (en) | 2017-08-30 | 2019-11-12 | Macronix International Co., Ltd. | Three dimensional memory device and method for fabricating the same |
| CN108615704B (zh) * | 2018-03-27 | 2020-05-08 | 中国科学院上海微系统与信息技术研究所 | 一种硅通孔互连的制作工艺、由此形成的硅通孔互连结构及其应用 |
| CN108754555B (zh) * | 2018-08-29 | 2020-04-28 | 广东天承科技有限公司 | 一种电镀液及其电镀方法 |
| US10867855B2 (en) | 2019-05-13 | 2020-12-15 | Honeywell International Inc. | Through silicon via fabrication |
| KR102875198B1 (ko) | 2019-08-19 | 2025-10-22 | 아토테크 도이칠란트 게엠베하 운트 콤파니 카게 | 구리로 충전된 마이크로비아들을 포함하는 고밀도 상호연결 인쇄 회로 기판을 제조하는 방법 |
| CN114342569A (zh) | 2019-08-19 | 2022-04-12 | 德国艾托特克有限两合公司 | 高密度互连印刷电路板的制造顺序及高密度互连印刷电路板 |
| CN110453255B (zh) * | 2019-08-30 | 2020-10-09 | 广州皓悦新材料科技有限公司 | 一种具有高深镀能力的vcp镀铜光亮剂及其制备方法 |
| CN111041535A (zh) * | 2019-12-25 | 2020-04-21 | 浙江振有电子股份有限公司 | 一种连续移动式电镀通孔双面板的方法 |
| CN111155152B (zh) * | 2019-12-26 | 2022-11-01 | 西安泰金工业电化学技术有限公司 | 一种用于pcb水平电镀工序中降低生产成本的方法 |
| TWI741466B (zh) | 2019-12-27 | 2021-10-01 | 鉑識科技股份有限公司 | 利用水/醇溶性有機添加劑製備之奈米雙晶層及其製備方法 |
| CN112018078B (zh) * | 2020-07-29 | 2022-10-25 | 复旦大学 | 一种铜互连结构及其制作方法 |
| CN112151504B (zh) * | 2020-08-17 | 2022-04-29 | 复旦大学 | 一种带有封孔层的铜互连结构及其制备方法 |
| CN113174620B (zh) * | 2021-04-22 | 2022-05-03 | 浙江集迈科微电子有限公司 | 一种镀液流速加强型tsv金属柱的电镀方法 |
| CN115573009A (zh) * | 2022-10-17 | 2023-01-06 | 苏州苏纳光电有限公司 | 高深宽比tsv结构、其制备方法与应用 |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE4344387C2 (de) * | 1993-12-24 | 1996-09-05 | Atotech Deutschland Gmbh | Verfahren zur elektrolytischen Abscheidung von Kupfer und Anordnung zur Durchführung des Verfahrens |
| DE19545231A1 (de) * | 1995-11-21 | 1997-05-22 | Atotech Deutschland Gmbh | Verfahren zur elektrolytischen Abscheidung von Metallschichten |
| DE19653681C2 (de) * | 1996-12-13 | 2000-04-06 | Atotech Deutschland Gmbh | Verfahren zur elektrolytischen Abscheidung von Kupferschichten mit gleichmäßiger Schichtdicke und guten optischen und metallphysikalischen Eigenschaften und Anwendung des Verfahrens |
| ATE282248T1 (de) * | 1999-01-21 | 2004-11-15 | Atotech Deutschland Gmbh | Verfahren zum galvanischen bilden von leiterstrukturen aus hochreinem kupfer bei der herstellung von integrierten schaltungen |
| US20040045832A1 (en) * | 1999-10-14 | 2004-03-11 | Nicholas Martyak | Electrolytic copper plating solutions |
| JP2001267726A (ja) * | 2000-03-22 | 2001-09-28 | Toyota Autom Loom Works Ltd | 配線基板の電解メッキ方法及び配線基板の電解メッキ装置 |
| JP2004119606A (ja) * | 2002-09-25 | 2004-04-15 | Canon Inc | 半導体基板の貫通孔埋め込み方法および半導体基板 |
| DE10311575B4 (de) * | 2003-03-10 | 2007-03-22 | Atotech Deutschland Gmbh | Verfahren zum elektrolytischen Metallisieren von Werkstücken mit Bohrungen mit einem hohen Aspektverhältnis |
| US20090008792A1 (en) * | 2004-11-19 | 2009-01-08 | Industrial Technology Research Institute | Three-dimensional chip-stack package and active component on a substrate |
| JP4456027B2 (ja) * | 2005-03-25 | 2010-04-28 | Okiセミコンダクタ株式会社 | 貫通導電体の製造方法 |
| ATE484943T1 (de) * | 2006-03-30 | 2010-10-15 | Atotech Deutschland Gmbh | Elektrolytisches verfahren zum füllen von löchern und vertiefungen mit metallen |
| KR100945504B1 (ko) * | 2007-06-26 | 2010-03-09 | 주식회사 하이닉스반도체 | 스택 패키지 및 그의 제조 방법 |
| US7939941B2 (en) * | 2007-06-27 | 2011-05-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Formation of through via before contact processing |
| US7825517B2 (en) * | 2007-07-16 | 2010-11-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for packaging semiconductor dies having through-silicon vias |
| KR101185886B1 (ko) * | 2007-07-23 | 2012-09-25 | 삼성전자주식회사 | 유니버설 배선 라인들을 포함하는 반도체 칩, 반도체패키지, 카드 및 시스템 |
| TWI335059B (en) * | 2007-07-31 | 2010-12-21 | Siliconware Precision Industries Co Ltd | Multi-chip stack structure having silicon channel and method for fabricating the same |
| US7902069B2 (en) * | 2007-08-02 | 2011-03-08 | International Business Machines Corporation | Small area, robust silicon via structure and process |
| TWI341554B (en) * | 2007-08-02 | 2011-05-01 | Enthone | Copper metallization of through silicon via |
| US7776741B2 (en) * | 2008-08-18 | 2010-08-17 | Novellus Systems, Inc. | Process for through silicon via filing |
-
2009
- 2009-02-17 US US12/372,113 patent/US20100206737A1/en not_active Abandoned
- 2009-12-16 JP JP2011549685A patent/JP5743907B2/ja not_active Expired - Fee Related
- 2009-12-16 CN CN200980156992.4A patent/CN102318041B/zh not_active Expired - Fee Related
- 2009-12-16 EP EP09799392.7A patent/EP2399281B1/en not_active Not-in-force
- 2009-12-16 WO PCT/IB2009/007793 patent/WO2010094998A1/en not_active Ceased
- 2009-12-22 TW TW098144125A patent/TW201034120A/zh unknown
Also Published As
| Publication number | Publication date |
|---|---|
| CN102318041A (zh) | 2012-01-11 |
| CN102318041B (zh) | 2014-05-07 |
| EP2399281A1 (en) | 2011-12-28 |
| JP2012518084A (ja) | 2012-08-09 |
| TW201034120A (en) | 2010-09-16 |
| WO2010094998A1 (en) | 2010-08-26 |
| EP2399281B1 (en) | 2016-04-20 |
| US20100206737A1 (en) | 2010-08-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5743907B2 (ja) | スルーシリコンビア(tsv)内にチップ−チップ間、チップ−ウェハー間及びウェハー−ウェハー間の銅インターコネクトを電着するプロセス | |
| EP2611950B1 (en) | Process for electrodeposition of copper chip to chip chip to wafer and wafer to wafer interconnects in through-silicon vias (tsv), with heated substrate and cooled electrolyte | |
| US12424453B2 (en) | Low temperature direct copper-copper bonding | |
| CN105845558B (zh) | 穿硅通孔填充工艺 | |
| JP5346215B2 (ja) | 半導体デバイスの製造において直接銅めっきし、かつ充填して相互配線を形成するための方法及び組成物 | |
| US8591715B2 (en) | Electrodeposition composition and method for coating a semiconductor substrate using the said composition | |
| US20230212773A1 (en) | Surface pretreatment for electroplating nanotwinned copper | |
| KR20130108978A (ko) | 구리 도금 조성물 및 이 조성물을 사용한 반도체 기판에서 공동을 충진하기 위한 공정 | |
| US8524512B2 (en) | Method for repairing copper diffusion barrier layers on a semiconductor solid substrate and repair kit for implementing this method | |
| US8970027B2 (en) | Metallization mixtures and electronic devices | |
| KR101818655B1 (ko) | 실리콘 관통전극의 무결함 충전방법 및 충전방법에 사용되는 구리 도금액 | |
| US20130249096A1 (en) | Through silicon via filling | |
| JP2013524019A (ja) | ミクロスケール構造中でのシード層堆積 | |
| WO2011018478A1 (en) | Electrolyte and method for the electroplating of copper on a barrier layer, and semiconductor substrate obtained with said method | |
| US20130213816A1 (en) | Incorporating High-Purity Copper Deposit As Smoothing Step After Direct On-Barrier Plating To Improve Quality Of Deposited Nucleation Metal In Microscale Features | |
| JP4472673B2 (ja) | 銅配線の製造方法及び銅めっき用電解液 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20121203 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20121203 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20130626 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20130903 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20131203 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20140107 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20140317 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20141202 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20150316 |
|
| A911 | Transfer to examiner for re-examination before appeal (zenchi) |
Free format text: JAPANESE INTERMEDIATE CODE: A911 Effective date: 20150323 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20150407 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20150428 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5743907 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |