JP2008527710A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2008527710A5 JP2008527710A5 JP2007550366A JP2007550366A JP2008527710A5 JP 2008527710 A5 JP2008527710 A5 JP 2008527710A5 JP 2007550366 A JP2007550366 A JP 2007550366A JP 2007550366 A JP2007550366 A JP 2007550366A JP 2008527710 A5 JP2008527710 A5 JP 2008527710A5
- Authority
- JP
- Japan
- Prior art keywords
- layer
- wiring
- metal
- conductor
- openings
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000002184 metal Substances 0.000 claims 23
- 239000004020 conductor Substances 0.000 claims 8
- 239000000758 substrate Substances 0.000 claims 5
- 239000003989 dielectric material Substances 0.000 claims 3
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/033,008 US7241636B2 (en) | 2005-01-11 | 2005-01-11 | Method and apparatus for providing structural support for interconnect pad while allowing signal conductance |
| PCT/US2005/043207 WO2006076082A2 (en) | 2005-01-11 | 2005-11-30 | Method and apparatus for providing structural support for interconnect pad while allowing signal conductance |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2008527710A JP2008527710A (ja) | 2008-07-24 |
| JP2008527710A5 true JP2008527710A5 (enExample) | 2009-01-08 |
Family
ID=36653824
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2007550366A Pending JP2008527710A (ja) | 2005-01-11 | 2005-11-30 | 信号導電効率を上げながら配線パッド用構造支持体を実現する方法及び装置 |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US7241636B2 (enExample) |
| JP (1) | JP2008527710A (enExample) |
| KR (1) | KR101203220B1 (enExample) |
| CN (2) | CN100561693C (enExample) |
| TW (1) | TWI389226B (enExample) |
| WO (1) | WO2006076082A2 (enExample) |
Families Citing this family (47)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2005236107A (ja) * | 2004-02-20 | 2005-09-02 | Toshiba Corp | 上層メタル電源スタンダードセル、面積圧縮装置および回路最適化装置 |
| US7443020B2 (en) * | 2005-02-28 | 2008-10-28 | Texas Instruments Incorporated | Minimizing number of masks to be changed when changing existing connectivity in an integrated circuit |
| JP4708148B2 (ja) * | 2005-10-07 | 2011-06-22 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| US7645675B2 (en) * | 2006-01-13 | 2010-01-12 | International Business Machines Corporation | Integrated parallel plate capacitors |
| US7592710B2 (en) * | 2006-03-03 | 2009-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bond pad structure for wire bonding |
| JP2007299968A (ja) * | 2006-05-01 | 2007-11-15 | Matsushita Electric Ind Co Ltd | 半導体装置 |
| US7253531B1 (en) * | 2006-05-12 | 2007-08-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor bonding pad structure |
| US7589945B2 (en) * | 2006-08-31 | 2009-09-15 | Freescale Semiconductor, Inc. | Distributed electrostatic discharge protection circuit with varying clamp size |
| JP2008205165A (ja) * | 2007-02-20 | 2008-09-04 | Toshiba Corp | 半導体集積回路装置 |
| US7586132B2 (en) * | 2007-06-06 | 2009-09-08 | Micrel, Inc. | Power FET with low on-resistance using merged metal layers |
| US20090020856A1 (en) * | 2007-07-17 | 2009-01-22 | International Business Machines Corporation | Semiconductor device structures and methods for shielding a bond pad from electrical noise |
| US7777998B2 (en) | 2007-09-10 | 2010-08-17 | Freescale Semiconductor, Inc. | Electrostatic discharge circuit and method therefor |
| JP5027605B2 (ja) * | 2007-09-25 | 2012-09-19 | パナソニック株式会社 | 半導体装置 |
| US7739636B2 (en) * | 2007-10-23 | 2010-06-15 | International Business Machines Corporation | Design structure incorporating semiconductor device structures that shield a bond pad from electrical noise |
| EP2195837A1 (en) * | 2007-10-31 | 2010-06-16 | Agere Systems Inc. | Bond pad support structure for semiconductor device |
| KR20090046627A (ko) * | 2007-11-06 | 2009-05-11 | 주식회사 동부하이텍 | 반도체 소자 및 그 제조 방법 |
| JP5291917B2 (ja) | 2007-11-09 | 2013-09-18 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
| CN101970590A (zh) * | 2007-12-28 | 2011-02-09 | E.I.内穆尔杜邦公司 | 可光化固化的粘合剂组合物 |
| US8258629B2 (en) * | 2008-04-02 | 2012-09-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Curing low-k dielectrics for improving mechanical strength |
| US8274146B2 (en) * | 2008-05-30 | 2012-09-25 | Freescale Semiconductor, Inc. | High frequency interconnect pad structure |
| US8581423B2 (en) | 2008-11-17 | 2013-11-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Double solid metal pad with reduced area |
| US20100148218A1 (en) * | 2008-12-10 | 2010-06-17 | Panasonic Corporation | Semiconductor integrated circuit device and method for designing the same |
| CN102034823B (zh) * | 2009-09-30 | 2013-01-02 | 意法半导体研发(深圳)有限公司 | 用于spu和stog良好性能的功率晶体管的布局和焊盘布图规划 |
| US8030776B2 (en) * | 2009-10-07 | 2011-10-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit with protective structure |
| US8261229B2 (en) * | 2010-01-29 | 2012-09-04 | Xilinx, Inc. | Method and apparatus for interconnect layout in an integrated circuit |
| US8242613B2 (en) | 2010-09-01 | 2012-08-14 | Freescale Semiconductor, Inc. | Bond pad for semiconductor die |
| TWI453425B (zh) * | 2012-09-07 | 2014-09-21 | Mjc Probe Inc | 晶片電性偵測裝置及其形成方法 |
| US20130154099A1 (en) | 2011-12-16 | 2013-06-20 | Semiconductor Components Industries, Llc | Pad over interconnect pad structure design |
| CN103579192A (zh) * | 2012-07-26 | 2014-02-12 | 中芯国际集成电路制造(上海)有限公司 | 一种新型的通孔链测试结构及其测试方法 |
| JP5772926B2 (ja) * | 2013-01-07 | 2015-09-02 | 株式会社デンソー | 半導体装置 |
| US9105485B2 (en) * | 2013-03-08 | 2015-08-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonding structures and methods of forming the same |
| US9564404B2 (en) * | 2015-01-20 | 2017-02-07 | Sandisk Technologies Llc | System, method and apparatus to relieve stresses in a semiconductor wafer caused by uneven internal metallization layers |
| US9659882B2 (en) * | 2015-01-20 | 2017-05-23 | Sandisk Technologies Llc | System, method and apparatus to relieve stresses in a semiconductor die caused by uneven internal metallization layers |
| US9859891B1 (en) * | 2016-06-24 | 2018-01-02 | Qualcomm Incorporated | Standard cell architecture for reduced parasitic resistance and improved datapath speed |
| KR102508527B1 (ko) * | 2016-07-01 | 2023-03-09 | 삼성전자주식회사 | 필름형 반도체 패키지 |
| US10192832B2 (en) * | 2016-08-16 | 2019-01-29 | United Microelectronics Corp. | Alignment mark structure with dummy pattern |
| US9929114B1 (en) | 2016-11-02 | 2018-03-27 | Vanguard International Semiconductor Corporation | Bonding pad structure having island portions and method for manufacturing the same |
| JP6836418B2 (ja) * | 2017-02-27 | 2021-03-03 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| US10910330B2 (en) * | 2017-03-13 | 2021-02-02 | Mediatek Inc. | Pad structure and integrated circuit die using the same |
| US10566300B2 (en) * | 2018-01-22 | 2020-02-18 | Globalfoundries Inc. | Bond pads with surrounding fill lines |
| CN110544683B (zh) * | 2018-05-29 | 2021-03-19 | 澜起科技股份有限公司 | 用于检测金属间介质层缺陷的叠层结构及测试方法 |
| DE102019107500A1 (de) | 2018-11-21 | 2020-05-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrierte Schaltkreiselemente mit stumpfen Winkeln und Verfahren zu deren Herstellung |
| US10861807B2 (en) * | 2018-11-21 | 2020-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit features with obtuse angles and method forming same |
| CN110491849B (zh) * | 2019-07-18 | 2024-11-08 | 珠海零边界集成电路有限公司 | 芯片、输入输出结构和垫层 |
| US20210104477A1 (en) * | 2019-10-04 | 2021-04-08 | Macronix International Co., Ltd. | Pad structure |
| KR20220140129A (ko) | 2021-04-09 | 2022-10-18 | 삼성전자주식회사 | 반도체 소자의 검출용 패드 구조물 |
| CN113571479B (zh) * | 2021-06-30 | 2024-08-27 | 华为数字能源技术有限公司 | 芯片封装组件的测试方法 |
Family Cites Families (26)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5149674A (en) * | 1991-06-17 | 1992-09-22 | Motorola, Inc. | Method for making a planar multi-layer metal bonding pad |
| EP0637840A1 (en) * | 1993-08-05 | 1995-02-08 | AT&T Corp. | Integrated circuit with active devices under bond pads |
| US5514892A (en) * | 1994-09-30 | 1996-05-07 | Motorola, Inc. | Electrostatic discharge protection device |
| JP3482779B2 (ja) * | 1996-08-20 | 2004-01-06 | セイコーエプソン株式会社 | 半導体装置およびその製造方法 |
| US5700735A (en) * | 1996-08-22 | 1997-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming bond pad structure for the via plug process |
| US6144100A (en) * | 1997-06-05 | 2000-11-07 | Texas Instruments Incorporated | Integrated circuit with bonding layer over active circuitry |
| US6365958B1 (en) * | 1998-02-06 | 2002-04-02 | Texas Instruments Incorporated | Sacrificial structures for arresting insulator cracks in semiconductor devices |
| US6232662B1 (en) * | 1998-07-14 | 2001-05-15 | Texas Instruments Incorporated | System and method for bonding over active integrated circuits |
| US6087732A (en) * | 1998-09-28 | 2000-07-11 | Lucent Technologies, Inc. | Bond pad for a flip-chip package |
| US6037668A (en) * | 1998-11-13 | 2000-03-14 | Motorola, Inc. | Integrated circuit having a support structure |
| JP2000183104A (ja) * | 1998-12-15 | 2000-06-30 | Texas Instr Inc <Ti> | 集積回路上でボンディングするためのシステム及び方法 |
| JP3727818B2 (ja) * | 1999-03-19 | 2005-12-21 | 株式会社東芝 | 半導体装置の配線構造及びその形成方法 |
| US6198170B1 (en) * | 1999-12-16 | 2001-03-06 | Conexant Systems, Inc. | Bonding pad and support structure and method for their fabrication |
| US6484060B1 (en) * | 2000-03-24 | 2002-11-19 | Micron Technology, Inc. | Layout for measurement of overlay error |
| US6586839B2 (en) * | 2000-08-31 | 2003-07-01 | Texas Instruments Incorporated | Approach to structurally reinforcing the mechanical performance of silicon level interconnect layers |
| US20030020163A1 (en) * | 2001-07-25 | 2003-01-30 | Cheng-Yu Hung | Bonding pad structure for copper/low-k dielectric material BEOL process |
| DE10142318C1 (de) * | 2001-08-30 | 2003-01-30 | Advanced Micro Devices Inc | Halbleiterstruktur und Verfahren zur Bestimmung kritischer Dimensionen und Überlagerungsfehler |
| KR100437460B1 (ko) * | 2001-12-03 | 2004-06-23 | 삼성전자주식회사 | 본딩패드들을 갖는 반도체소자 및 그 제조방법 |
| US6614091B1 (en) * | 2002-03-13 | 2003-09-02 | Motorola, Inc. | Semiconductor device having a wire bond pad and method therefor |
| JP3967199B2 (ja) * | 2002-06-04 | 2007-08-29 | シャープ株式会社 | 半導体装置及びその製造方法 |
| US6804808B2 (en) * | 2002-09-30 | 2004-10-12 | Sun Microsystems, Inc. | Redundant via rule check in a multi-wide object class design layout |
| JP3811473B2 (ja) * | 2003-02-25 | 2006-08-23 | 富士通株式会社 | 半導体装置 |
| CN1601735B (zh) * | 2003-09-26 | 2010-06-23 | 松下电器产业株式会社 | 半导体器件及其制造方法 |
| US7049701B2 (en) * | 2003-10-15 | 2006-05-23 | Kabushiki Kaisha Toshiba | Semiconductor device using insulating film of low dielectric constant as interlayer insulating film |
| US7081679B2 (en) * | 2003-12-10 | 2006-07-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for reinforcing a bond pad on a chip |
| WO2006138410A2 (en) * | 2005-06-14 | 2006-12-28 | Cadence Design Systems, Inc. | Method and system for using pattern matching to process an integrated circuit design |
-
2005
- 2005-01-11 US US11/033,008 patent/US7241636B2/en not_active Expired - Lifetime
- 2005-11-30 CN CNB2005800409510A patent/CN100561693C/zh not_active Expired - Lifetime
- 2005-11-30 WO PCT/US2005/043207 patent/WO2006076082A2/en not_active Ceased
- 2005-11-30 KR KR1020077015769A patent/KR101203220B1/ko not_active Expired - Lifetime
- 2005-11-30 JP JP2007550366A patent/JP2008527710A/ja active Pending
- 2005-11-30 CN CN2009101321085A patent/CN101556945B/zh not_active Expired - Lifetime
- 2005-12-21 TW TW094145649A patent/TWI389226B/zh active
-
2007
- 2007-05-17 US US11/750,048 patent/US7626276B2/en not_active Expired - Lifetime
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2008527710A5 (enExample) | ||
| JP5349428B2 (ja) | 電子素子内蔵型印刷回路基板及びその製造方法 | |
| CN105405835B (zh) | 中介基板及其制法 | |
| JP2010251552A5 (enExample) | ||
| JP2008535239A5 (enExample) | ||
| JP2005108861A5 (enExample) | ||
| TW200620491A (en) | Magnetoresistive random access memory device structures and methods for fabricating the same | |
| JP2009049370A5 (enExample) | ||
| JP2005525000A5 (enExample) | ||
| TWI456730B (zh) | 一種可用於多封裝總成的模組及一種製作該模組及多封裝總成的方法 | |
| US9786589B2 (en) | Method for manufacturing package structure | |
| JP2011249718A5 (enExample) | ||
| KR20130044496A (ko) | 배선 상에 셀 패턴이 형성되는 반도체 메모리 소자 및 그 제조 방법 | |
| CN102543729A (zh) | 电容的形成方法及其电容结构 | |
| JP2007534178A5 (enExample) | ||
| KR100988262B1 (ko) | 반도체 패키지 및 이를 갖는 적층 반도체 패키지 | |
| US20160095202A1 (en) | Circuit board and manufacturing method thereof | |
| CN103681586A (zh) | 无核心封装基板及其制法 | |
| JP2003258107A5 (enExample) | ||
| US20120255771A1 (en) | Packaging substrate and method of fabricating the same | |
| TW201106455A (en) | Package substrate and fabrication method thereof | |
| CN105489581A (zh) | 半导体结构及其制作方法 | |
| JP2005159326A5 (enExample) | ||
| US7341875B2 (en) | Semiconductor memory device with a capacitor formed therein and a method for forming the same | |
| KR100875059B1 (ko) | 반도체 소자의 비트라인 및 그의 제조방법 |