EP3075006A1 - Leiterplattenstruktur - Google Patents
LeiterplattenstrukturInfo
- Publication number
- EP3075006A1 EP3075006A1 EP14805471.1A EP14805471A EP3075006A1 EP 3075006 A1 EP3075006 A1 EP 3075006A1 EP 14805471 A EP14805471 A EP 14805471A EP 3075006 A1 EP3075006 A1 EP 3075006A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- layer
- circuit board
- board structure
- printed circuit
- component
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/25—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0296—Conductive pattern lay-out details not covered by sub groups H05K1/02 - H05K1/0295
- H05K1/0298—Multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/189—Printed circuits structurally associated with non-printed electric components characterised by the use of a flexible or folded printed circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0055—After-treatment, e.g. cleaning or desmearing of holes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/26—Cleaning or polishing of the conductive pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0601—Structure
- H01L2224/0603—Bonding areas having different sizes, e.g. different heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/24137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/24153—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate
- H01L2224/24195—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being arranged next to each other, e.g. on a common substrate the item being a discrete passive component
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/244—Connecting portions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/25—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
- H01L2224/251—Disposition
- H01L2224/2518—Disposition being disposed on at least two different sides of the body, e.g. dual array
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8201—Cleaning, e.g. oxide removal step, desmearing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82035—Reshaping, e.g. forming vias by heating means
- H01L2224/82039—Reshaping, e.g. forming vias by heating means using a laser
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/8234—Bonding interfaces of the connector
- H01L2224/82359—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/8236—Bonding interfaces of the semiconductor or solid state body
- H01L2224/82379—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1203—Rectifying Diode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/115—Via connections; Lands around holes or via connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09509—Blind vias, i.e. vias having one side closed
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10166—Transistor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10007—Types of components
- H05K2201/10174—Diode
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0392—Pretreatment of metal, e.g. before finish plating, etching
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/12—Using specific substances
- H05K2203/125—Inorganic compounds, e.g. silver salt
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0026—Etching of the substrate by chemical or physical means by laser ablation
- H05K3/0032—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
- H05K3/0035—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material of blind holes, i.e. having a metal layer at the bottom
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0026—Etching of the substrate by chemical or physical means by laser ablation
- H05K3/0032—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
- H05K3/0038—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material combined with laser drilling through a metal layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/108—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by semi-additive methods; masks therefor
Definitions
- the invention relates to a printed circuit board structure consisting of at least one insulating layer, at least one conductor layer and at least one embedded component having an outer barrier layer possessing contact pad, wherein at least two interconnects / layers are connected via vias with at least two terminals.
- the invention further relates to a method for contacting a component embedded in a printed circuit board structure with a printed conductor section by producing plated-through holes from a conductor layer to terminals of the component.
- the contact pads of the components have copper connection pads, which are constructed on a barrier layer, in particular of nickel.
- barrier layers are required to prevent diffusion of copper into adjacent layers, in the present case e.g. in an adhesion layer, which consists for example of titanium, titanium-tungsten or chromium.
- an adhesion layer which consists for example of titanium, titanium-tungsten or chromium.
- semiconductors e.g. a power MOSFET
- a contact made of, for example, aluminum for the drain or gate of a MOSFET.
- An object of the invention is to provide a printed circuit board structure or a method for their production, wherein the production costs can be reduced, the use of extremely thin components, for example, a thickness of the order of 20 m is possible and the use of copper connections to the components to be embedded can be omitted.
- This object is achieved with a printed circuit board structure of the aforementioned type, in which, according to the invention, each plated-through hole runs from a conductor track / layer directly to the barrier contact layer of the corresponding terminal of the component.
- the material of the barrier contact layer is selected from the group consisting of nickel, nickel vanadium, platinum, palladium and cobalt.
- the material of the barrier contact layer is nickel.
- Cost-effective and technologically easy to control are versions in which the plated through hole is made of copper.
- an adhesion layer is arranged below the barrier contact layer, wherein the adhesion layer is advantageously selected from the group consisting of titanium, titanium tungsten and chromium.
- the invention is particularly advantageous when the component is a power component, which may be an IGBT chip / MOSFET or a power diode.
- the invention advantageously leads to variants in which the printed circuit board structure is at least partially flexible.
- the object is also achieved with a method of the type mentioned above, in which according to the invention in the region of the terminals of the component in an outer conductor layer at least one opening is made, which extends to a barrier layer of a terminal, and then at least one via from the conductor / Layer is made directly to the barrier layer of the corresponding terminal of the component.
- electroless copper plating is performed on at least one side of the printed circuit board structure to form a copper layer on the surface and in the openings.
- the at least one opening is produced by laser cutting.
- the at least one opening is chemically cleaned before the vias are produced.
- the chemical cleaning step can usefully reduce the thickness of the barrier layer.
- a mask is applied to the at least one side of the printed circuit board structure, followed by a galvanic copper plating to produce at least one conductor layer and the completion of plated-through holes and removal of the mask.
- FIG. 2 shows in a section as a component, for example, a power MOSFET before embedding in a printed circuit board structure and before contacting
- Fig. 9 shows a variant of a printed circuit board structure according to the invention with a total of four embedded components
- FIG. 9a shows a section of FIG. 9 with a modified plated through hole in two components.
- FIGS. 1 a and 1 b which initially explain the principal difference between a contacting of a contact pad of an embedded component according to the prior art on the one hand and according to the invention on the other hand.
- a component 1a shows in a detailed view a component 1, for example a chip, which, for contacting on its surface, has a flat contact 2, e.g. made of aluminum.
- a flat contact 2 e.g. made of aluminum.
- An existing example of titanium, titanium-tungsten or chromium contact adhesion layer 3 is located and this is connected with the interposition of a barrier layer 4 with a contact pad 5, which is usually made of copper.
- a passivation layer 6 is applied, which consists mostly of silicon nitride.
- a through-connection is made 9, which, as also explained in more detail below, is prepared by galvanic means.
- the connection between the conductor track 7 and the terminal 8 of the component 1 thus takes place via a "two-stage" copper connection, namely the plated-through hole 9 and the copper contact pad 5.
- Fig. Lb shows, in which the same reference numerals as in Fig. 1 a are used for the same parts, that according to the invention, the feedthrough 9 of the conductor 7 extends directly to the barrier layer 4 of the contact pad of the terminal 8.
- FIG. 2 shows, as an example of a component 1, a power MOSFET which according to the invention is to be embedded in a printed circuit board structure and is contacted on both sides in planar technology.
- the silicon substrate 1s whose structure is not shown in detail, has on its underside for the drain terminal 8d a flat drain contact 2d made of aluminum, followed by a drain adhesion layer 3 d made of titanium and a drain barrier layer 4d made of nickel.
- a flat gate contact 2g made of aluminum, above a gate adhesion layer 3g and finally a gate barrier layer 4g are provided for the gate connection 8g.
- a passivation layer 6 of silicon nitride is also present on the upper side.
- top refers primarily to the drawings and serve to simplify the description, but not necessarily with any orientation refer to described parts or their orientation in the manufacturing process.
- FIGS. 3 to 8 wherein the embedding and contacting of the component according to FIG. 2 is shown here with reference to a section of a printed circuit board component.
- the component 1 is embedded in a printed circuit board, which in the present case consists of an insulating layer 10 with an upper conductor layer 11 and a lower conductor layer 12.
- the insulating layer 10 may be a commercial prepreg based on an epoxy resin with glass fiber reinforcement, e.g. FR 4 or in other cases e.g. a polyimide with or without reinforcement, the conductor layers are usually copper foils.
- a window 13 is formed, which frees the underside of the component or the drain terminal 8d.
- two openings namely a gate opening 14 and a source opening 15 are provided at the top by etching away of copper of the upper conductor layer or laser cutting of the insulating layer 10, up to the gate barrier layer 4g or to the source barrier layer 4s of the gate terminal 8g or of the source terminal 8s.
- the openings 14, 15 are cleaned with well-known in the field of printed circuit Lochthesesvon, eg by chemical cleaning using potassium permanganate and the thickness of all the barrier layers 4d, 4g, 4s can be reduced by chemical dissolution of the barrier layers.
- the reduced thickness of the barrier layers 4d, 4g, 4s in FIG. 5 can be seen.
- the barrier layers 4d, 4g, 4s have a thickness of at least 100 nm or more before cleaning and are reduced by, for example, 50 nm in the cleaning step, for example by up to 500 nm in the case of thicker barrier layers.
- FIG. 1 An upper copper layer 16 and a lower copper layer 17 are formed, wherein the upper copper layer 16 covers not only the upper conductor layer 11 but also the walls of the openings 14 and 15 and the gate barrier layer 4g and the source barrier layer 4s, respectively. Similarly, the lower copper layer 17 covers the lower conductor layer 12 and the one drain barrier layer 4d.
- 9 shows by way of example a further embodiment of a printed circuit board structure 22, which is manufactured according to the method described above and contains a total of four components, namely a first MOSFET 23, eg a "high source FET", a second MOSFET 24, eg a "low Source FET ", a drive chip 25 and a capacitor 26, for example of the" Multilayer Cofired Ceramic "type.
- FIG. 9 also shows two plated-through holes 27, 28 between the upper and lower conductor layers 19, 20, wherein a plated-through hole 28 establishes a connection between source S of the first MOSFET 23 and drain D of the second MOSFET 24.
- the vias from the bottom conductor layer 20 to the drains of the MOSFETs are split into three and five vias 9, respectively.
- all plated-through holes of the conductor layers 19, 20 are provided with component reference numbers "9".
- the drive chip 25 is arranged to the right of the MOSFET 24, and to the right of this the capacitor 26.
- the structure of the electrode contacting in the MOSFETs 23 and 24 and the drive chip 25 is the same as shown in Fig. 16 and Fig. 2, it thus consists - from the inside to the outside - of a contact layer, a contact adhesion layer and a barrier layer.
- the two terminals of the capacitor 26 are each internally provided with a contact adhesion layer 26-3 on which a contact barrier layer 26-4 follows.
- the adhesion layers 26-3 are preferably made of chromium and the barrier layers 26-4 of nickel.
- the circuit board structure 22 shown in FIG. 9 may contain further components, not shown here, such as power diodes, resistors and inductors.
- the thickness of the circuit board structure can be kept very low, it is also easily possible to make them at least partially flexible, in which case, for example, offers as a material for the insulating layer polyimide.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Electrodes Of Semiconductors (AREA)
- Parts Printed On Printed Circuit Boards (AREA)
Abstract
Description
Claims
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AT9072013 | 2013-11-27 | ||
PCT/AT2014/050239 WO2015077808A1 (de) | 2013-11-27 | 2014-10-09 | Leiterplattenstruktur |
Publications (1)
Publication Number | Publication Date |
---|---|
EP3075006A1 true EP3075006A1 (de) | 2016-10-05 |
Family
ID=52000592
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP14805471.1A Pending EP3075006A1 (de) | 2013-11-27 | 2014-10-09 | Leiterplattenstruktur |
Country Status (4)
Country | Link |
---|---|
US (2) | US10219384B2 (de) |
EP (1) | EP3075006A1 (de) |
CN (1) | CN105934823A (de) |
WO (1) | WO2015077808A1 (de) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3075006A1 (de) | 2013-11-27 | 2016-10-05 | AT & S Austria Technologie & Systemtechnik Aktiengesellschaft | Leiterplattenstruktur |
AT515101B1 (de) | 2013-12-12 | 2015-06-15 | Austria Tech & System Tech | Verfahren zum Einbetten einer Komponente in eine Leiterplatte |
AT515447B1 (de) | 2014-02-27 | 2019-10-15 | At & S Austria Tech & Systemtechnik Ag | Verfahren zum Kontaktieren eines in eine Leiterplatte eingebetteten Bauelements sowie Leiterplatte |
US11523520B2 (en) | 2014-02-27 | 2022-12-06 | At&S Austria Technologie & Systemtechnik Aktiengesellschaft | Method for making contact with a component embedded in a printed circuit board |
AU2017222514A1 (en) | 2016-02-22 | 2018-08-30 | The Charles Stark Draper Laboratory, Inc. | Method of manufacturing an implantable neural electrode interface platform |
JP2018074088A (ja) * | 2016-11-02 | 2018-05-10 | 富士電機株式会社 | 半導体装置 |
JP7202785B2 (ja) * | 2018-04-27 | 2023-01-12 | 新光電気工業株式会社 | 配線基板及び配線基板の製造方法 |
EP3584833B1 (de) * | 2018-06-19 | 2021-09-01 | Mitsubishi Electric R&D Centre Europe B.V. | Leistungsmodul mit verbesserter ausrichtung |
DE102018115509A1 (de) * | 2018-06-27 | 2020-01-02 | Infineon Technologies Ag | Wärmedissipationsvorrichtung, Halbleiterpackagingsystem und Verfahren zum Herstellen derselben |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1424731A2 (de) * | 2002-11-26 | 2004-06-02 | Shinko Electric Industries Co., Ltd. | Elektronikteilverpackungsstruktur und ihre Herstellungsmethode |
DE102008040906A1 (de) * | 2008-07-31 | 2010-02-04 | Robert Bosch Gmbh | Leiterplatine mit elektronischem Bauelement |
US20120247819A1 (en) * | 2011-03-31 | 2012-10-04 | Tdk Corporation | Electronic component-embeded board and method for manufacturing the same |
US20130146991A1 (en) * | 2011-12-08 | 2013-06-13 | Infineon Technologies Ag | Device Including Two Power Semiconductor Chips and Manufacturing Thereof |
Family Cites Families (170)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CH667359A5 (de) | 1985-03-27 | 1988-09-30 | Ppc Electronic Ag | Verfahren zur herstellung einer starre und flexible partien aufweisenden leiterplatte fuer gedruckte elektrische schaltungen. |
EP0275433B1 (de) | 1986-12-22 | 1992-04-01 | Siemens Aktiengesellschaft | Verfahren zur Befestigung von elektronischen Bauelementen auf einem Substrat, Folie zur Durchführung des Verfahrens und Verfahren zur Herstellung der Folie |
US4931134A (en) | 1989-08-15 | 1990-06-05 | Parlex Corporation | Method of using laser routing to form a rigid/flex circuit board |
US5206188A (en) | 1990-01-31 | 1993-04-27 | Ibiden Co., Ltd. | Method of manufacturing a high lead count circuit board |
US5241456A (en) | 1990-07-02 | 1993-08-31 | General Electric Company | Compact high density interconnect structure |
BE1007714A3 (nl) | 1993-11-09 | 1995-10-03 | Philips Electronics Nv | Werkwijze voor het vervaardigen van een plaat van elektrisch isolerend materiaal met een patroon van gaten en/of holtes. |
US5561085A (en) | 1994-12-19 | 1996-10-01 | Martin Marietta Corporation | Structure for protecting air bridges on semiconductor chips from damage |
US5645673A (en) | 1995-06-02 | 1997-07-08 | International Business Machines Corporation | Lamination process for producing non-planar substrates |
EP0774888B1 (de) | 1995-11-16 | 2003-03-19 | Matsushita Electric Industrial Co., Ltd | Gedruckte Leiterplatte und ihre Anordnung |
JPH09266268A (ja) | 1996-03-28 | 1997-10-07 | Mitsubishi Electric Corp | 半導体装置の製造方法および半導体装置のパッケージ |
DE19642488A1 (de) | 1996-10-15 | 1998-04-16 | Bernd Klose | Verfahren zur Kontaktierung von Mikrochips und zur Herstellung von Mehrlagen-Dünnschichtleiterplatten, insbesondere für superflache Multichip-Modul- und Chipcard-Anwendungen |
US5868950A (en) | 1996-11-08 | 1999-02-09 | W. L. Gore & Associates, Inc. | Method to correct astigmatism of fourth yag to enable formation of sub 25 micron micro-vias using masking techniques |
JPH11150368A (ja) | 1997-11-19 | 1999-06-02 | Toshiba Chem Corp | フレックスリジッド配線板の製造方法 |
US6281446B1 (en) | 1998-02-16 | 2001-08-28 | Matsushita Electric Industrial Co., Ltd. | Multi-layered circuit board and method of manufacturing the same |
US6163049A (en) * | 1998-10-13 | 2000-12-19 | Advanced Micro Devices, Inc. | Method of forming a composite interpoly gate dielectric |
US6120693A (en) | 1998-11-06 | 2000-09-19 | Alliedsignal Inc. | Method of manufacturing an interlayer via and a laminate precursor useful for same |
JP3656484B2 (ja) | 1999-03-03 | 2005-06-08 | 株式会社村田製作所 | セラミック多層基板の製造方法 |
US6405429B1 (en) | 1999-08-26 | 2002-06-18 | Honeywell Inc. | Microbeam assembly and associated method for integrated circuit interconnection to substrates |
US6442033B1 (en) | 1999-09-24 | 2002-08-27 | Virginia Tech Intellectual Properties, Inc. | Low-cost 3D flip-chip packaging technology for integrated power electronics modules |
DE19954941C2 (de) | 1999-11-16 | 2003-11-06 | Fraunhofer Ges Forschung | Verfahren zum Integrieren eines Chips innerhalb einer Leiterplatte |
KR100890534B1 (ko) | 2000-02-25 | 2009-03-27 | 이비덴 가부시키가이샤 | 다층프린트배선판 및 다층프린트배선판의 제조방법 |
US6384473B1 (en) | 2000-05-16 | 2002-05-07 | Sandia Corporation | Microelectronic device package with an integral window |
US6309912B1 (en) | 2000-06-20 | 2001-10-30 | Motorola, Inc. | Method of interconnecting an embedded integrated circuit |
US6459593B1 (en) | 2000-08-10 | 2002-10-01 | Nortel Networks Limited | Electronic circuit board |
US6492726B1 (en) | 2000-09-22 | 2002-12-10 | Chartered Semiconductor Manufacturing Ltd. | Chip scale packaging with multi-layer flip chip arrangement and ball grid array interconnection |
WO2002027786A1 (fr) | 2000-09-25 | 2002-04-04 | Ibiden Co., Ltd. | Element semi-conducteur, procede de fabrication d'un element semi-conducteur, carte a circuit imprime multicouche, et procede de fabrication d'une carte a circuit imprime multicouche |
TW511415B (en) | 2001-01-19 | 2002-11-21 | Matsushita Electric Ind Co Ltd | Component built-in module and its manufacturing method |
FR2822338B1 (fr) | 2001-03-14 | 2003-06-27 | Sagem | Procede pour connecter electriquement des plots de contact d'un composant microelectronique directement a des pistes de circuits imprimes, et plaque a circuits imprimes ainsi constituee |
JP3963661B2 (ja) * | 2001-05-10 | 2007-08-22 | 株式会社荏原製作所 | 無電解めっき方法及び装置 |
JP3736679B2 (ja) | 2001-07-18 | 2006-01-18 | 日立エーアイシー株式会社 | プリント配線板 |
TW550997B (en) | 2001-10-18 | 2003-09-01 | Matsushita Electric Ind Co Ltd | Module with built-in components and the manufacturing method thereof |
JP3935353B2 (ja) | 2001-12-26 | 2007-06-20 | シャープ株式会社 | フレキシブルビルドアップ配線板の製造方法 |
TW557521B (en) | 2002-01-16 | 2003-10-11 | Via Tech Inc | Integrated circuit package and its manufacturing process |
US6506632B1 (en) | 2002-02-15 | 2003-01-14 | Unimicron Technology Corp. | Method of forming IC package having downward-facing chip cavity |
JP3941573B2 (ja) * | 2002-04-24 | 2007-07-04 | 宇部興産株式会社 | フレキシブル両面基板の製造方法 |
US6903458B1 (en) | 2002-06-20 | 2005-06-07 | Richard J. Nathan | Embedded carrier for an integrated circuit chip |
JP2004031682A (ja) | 2002-06-26 | 2004-01-29 | Sony Corp | プリント配線基板の製造方法 |
DE20221189U1 (de) | 2002-09-19 | 2005-05-19 | Ruwel Ag | Leiterplatte mit mindestens einem starren Bereich und mindestens einem flexiblen Bereich |
US6919508B2 (en) | 2002-11-08 | 2005-07-19 | Flipchip International, Llc | Build-up structures with multi-angle vias for chip to chip interconnects and optical bussing |
JP2004200209A (ja) | 2002-12-16 | 2004-07-15 | Fuji Xerox Co Ltd | 電極等の導電パターンの形成方法およびこれを用いた面発光型半導体レーザ並びにその製造方法 |
JP2004214249A (ja) | 2002-12-27 | 2004-07-29 | Renesas Technology Corp | 半導体モジュール |
EP1601017A4 (de) | 2003-02-26 | 2009-04-29 | Ibiden Co Ltd | Mehrschichtige gedruckte leiterplatte |
FI115601B (fi) | 2003-04-01 | 2005-05-31 | Imbera Electronics Oy | Menetelmä elektroniikkamoduulin valmistamiseksi ja elektroniikkamoduuli |
JP4303610B2 (ja) | 2003-05-19 | 2009-07-29 | 富士フイルム株式会社 | 多層配線基板、部品実装方法、及び、撮像装置 |
JP3709882B2 (ja) | 2003-07-22 | 2005-10-26 | 松下電器産業株式会社 | 回路モジュールとその製造方法 |
FI20031201A (fi) | 2003-08-26 | 2005-02-27 | Imbera Electronics Oy | Menetelmä elektroniikkamoduulin valmistamiseksi ja elektroniikkamoduuli |
TWI221330B (en) | 2003-08-28 | 2004-09-21 | Phoenix Prec Technology Corp | Method for fabricating thermally enhanced semiconductor device |
FI20031341A (fi) | 2003-09-18 | 2005-03-19 | Imbera Electronics Oy | Menetelmä elektroniikkamoduulin valmistamiseksi |
WO2005050708A2 (en) | 2003-11-13 | 2005-06-02 | Silicon Pipe, Inc. | Stair step printed circuit board structures for high speed signal transmissions |
US7652381B2 (en) | 2003-11-13 | 2010-01-26 | Interconnect Portfolio Llc | Interconnect system without through-holes |
ITUD20040034A1 (it) | 2004-02-27 | 2004-05-27 | Eurotech Spa | Scheda di espansione multistrato per apparecchiatura elettronica e relativo |
JP4251144B2 (ja) | 2004-04-19 | 2009-04-08 | パナソニック株式会社 | 積層基板の製造方法 |
US20050233122A1 (en) | 2004-04-19 | 2005-10-20 | Mikio Nishimura | Manufacturing method of laminated substrate, and manufacturing apparatus of semiconductor device for module and laminated substrate for use therein |
FI20041680A (fi) | 2004-04-27 | 2005-10-28 | Imbera Electronics Oy | Elektroniikkamoduuli ja menetelmä sen valmistamiseksi |
US20060008970A1 (en) | 2004-07-08 | 2006-01-12 | International Business Machines Corporation | Optimized plating process for multilayer printed circuit boards having edge connectors |
FI117812B (fi) | 2004-08-05 | 2007-02-28 | Imbera Electronics Oy | Komponentin sisältävän kerroksen valmistaminen |
TWI241007B (en) | 2004-09-09 | 2005-10-01 | Phoenix Prec Technology Corp | Semiconductor device embedded structure and method for fabricating the same |
US7326857B2 (en) | 2004-11-18 | 2008-02-05 | International Business Machines Corporation | Method and structure for creating printed circuit boards with stepped thickness |
JP4800606B2 (ja) | 2004-11-19 | 2011-10-26 | Okiセミコンダクタ株式会社 | 素子内蔵基板の製造方法 |
FI20041525A (fi) | 2004-11-26 | 2006-03-17 | Imbera Electronics Oy | Elektroniikkamoduuli ja menetelmä sen valmistamiseksi |
JP2006165175A (ja) | 2004-12-06 | 2006-06-22 | Alps Electric Co Ltd | 回路部品モジュールおよび電子回路装置並びに回路部品モジュールの製造方法 |
KR100688769B1 (ko) | 2004-12-30 | 2007-03-02 | 삼성전기주식회사 | 도금에 의한 칩 내장형 인쇄회로기판 및 그 제조 방법 |
JP2006237517A (ja) | 2005-02-28 | 2006-09-07 | Sanyo Electric Co Ltd | 回路装置およびその製造方法 |
JP2006245057A (ja) | 2005-02-28 | 2006-09-14 | Sony Corp | ハイブリットモジュール及びその製造方法並びにハイブリット回路装置 |
WO2006090199A1 (en) | 2005-02-28 | 2006-08-31 | Infineon Technologies Ag | Semiconductor package, a panel and methods of assembling the same |
WO2006095852A1 (ja) | 2005-03-10 | 2006-09-14 | Kyocera Corporation | 電子部品モジュール及びその製造方法 |
KR20060106891A (ko) | 2005-04-04 | 2006-10-12 | 마츠시타 덴끼 산교 가부시키가이샤 | 광학 디바이스용 캐비티 구조체, 광학 디바이스 및 광학디바이스용 캐비티 구조체의 제조방법 |
KR100618892B1 (ko) | 2005-04-13 | 2006-09-01 | 삼성전자주식회사 | 와이어 본딩을 통해 팬 아웃 구조를 달성하는 반도체패키지 |
TWI275149B (en) | 2005-05-09 | 2007-03-01 | Phoenix Prec Technology Corp | Surface roughing method for embedded semiconductor chip structure |
FI119714B (fi) | 2005-06-16 | 2009-02-13 | Imbera Electronics Oy | Piirilevyrakenne ja menetelmä piirilevyrakenteen valmistamiseksi |
FI122128B (fi) | 2005-06-16 | 2011-08-31 | Imbera Electronics Oy | Menetelmä piirilevyrakenteen valmistamiseksi |
TWI283462B (en) | 2005-09-27 | 2007-07-01 | Via Tech Inc | Bumpless chip package and fabricating process thereof |
KR100726240B1 (ko) | 2005-10-04 | 2007-06-11 | 삼성전기주식회사 | 전자소자 내장 인쇄회로기판 및 그 제조방법 |
US8101868B2 (en) | 2005-10-14 | 2012-01-24 | Ibiden Co., Ltd. | Multilayered printed circuit board and method for manufacturing the same |
JP5188816B2 (ja) | 2005-12-16 | 2013-04-24 | イビデン株式会社 | 多層プリント配線板およびその製造方法 |
JP4771135B2 (ja) | 2006-01-12 | 2011-09-14 | 日立化成工業株式会社 | プリント配線板、それを使用したled装置及びプリント配線板の製造方法 |
AT503191B1 (de) | 2006-02-02 | 2008-07-15 | Austria Tech & System Tech | Leiterplattenelement mit wenigstens einem eingebetteten bauelement sowie verfahren zum einbetten zumindest eines bauelements in einem leiterplattenelement |
DE102006009723A1 (de) | 2006-03-02 | 2007-09-06 | Siemens Ag | Verfahren zum Herstellen und planaren Kontaktieren einer elektronischen Vorrichtung und entsprechend hergestellte Vorrichtung |
US7977579B2 (en) | 2006-03-30 | 2011-07-12 | Stats Chippac Ltd. | Multiple flip-chip integrated circuit package system |
JP4954765B2 (ja) | 2006-04-25 | 2012-06-20 | 日本特殊陶業株式会社 | 配線基板の製造方法 |
TWI308382B (en) | 2006-07-25 | 2009-04-01 | Phoenix Prec Technology Corp | Package structure having a chip embedded therein and method fabricating the same |
JP5082321B2 (ja) | 2006-07-28 | 2012-11-28 | 大日本印刷株式会社 | 多層プリント配線板及びその製造方法 |
GB2485087B (en) | 2006-08-30 | 2012-06-13 | Denso Corp | Power electronic package having two substrates with multiple semiconductor chips and electronic components |
TWI318792B (en) | 2006-09-19 | 2009-12-21 | Phoenix Prec Technology Corp | Circuit board structure having embedded semiconductor chip and fabrication method thereof |
US7505282B2 (en) * | 2006-10-31 | 2009-03-17 | Mutual-Tek Industries Co., Ltd. | Laminated bond of multilayer circuit board having embedded chips |
TWI335643B (en) | 2006-11-21 | 2011-01-01 | Unimicron Technology Crop | Circuit board structure having embedded semiconductor chip and fabrication method thereof |
JP2008166736A (ja) | 2006-12-06 | 2008-07-17 | Hitachi Via Mechanics Ltd | プリント基板の製造方法およびプリント基板加工機 |
KR20080076241A (ko) | 2007-02-15 | 2008-08-20 | 삼성전기주식회사 | 전자소자 내장 인쇄회로기판 및 그 제조방법 |
AT11664U1 (de) | 2007-02-16 | 2011-02-15 | Austria Tech & System Tech | Verfahren zum entfernen eines teilbereichs einer flächigen materialschicht sowie mehrlagige struktur und verwendung hiefür |
AT11663U1 (de) | 2007-02-16 | 2011-02-15 | Austria Tech & System Tech | Haftverhinderungsmaterial, verfahren zum entfernen eines teilbereichs einer flächigen materialschicht sowie mehrlagige struktur und verwendung hiefür |
DE102007010731A1 (de) | 2007-02-26 | 2008-08-28 | Würth Elektronik GmbH & Co. KG | Verfahren zum Einbetten von Chips und Leiterplatte |
KR100885899B1 (ko) | 2007-04-27 | 2009-02-26 | 삼성전기주식회사 | 인쇄회로기판 및 그 제조 방법 |
JP5013973B2 (ja) | 2007-05-31 | 2012-08-29 | 株式会社メイコー | プリント配線板及びその製造方法、並びに、このプリント配線板を用いた電子部品収容基板及びその製造方法 |
US8237259B2 (en) | 2007-06-13 | 2012-08-07 | Infineon Technologies Ag | Embedded chip package |
JP2009021426A (ja) | 2007-07-12 | 2009-01-29 | Sharp Corp | チップ部品型led及びその製造方法 |
TWI345432B (en) | 2007-07-26 | 2011-07-11 | Nan Ya Printed Circuit Board Corp | Method for manufacturing a rigid-flex circuit board |
KR100930642B1 (ko) | 2008-02-04 | 2009-12-09 | 삼성전기주식회사 | 인쇄회로기판 및 그 제조 방법 |
US7935893B2 (en) | 2008-02-14 | 2011-05-03 | Ibiden Co., Ltd. | Method of manufacturing printed wiring board with built-in electronic component |
JP5224845B2 (ja) | 2008-02-18 | 2013-07-03 | 新光電気工業株式会社 | 半導体装置の製造方法及び半導体装置 |
US8130507B2 (en) | 2008-03-24 | 2012-03-06 | Ngk Spark Plug Co., Ltd. | Component built-in wiring board |
CN101547574B (zh) | 2008-03-28 | 2011-03-30 | 富葵精密组件(深圳)有限公司 | 电路板基板及具有断差结构的电路板的制作方法 |
KR20090117237A (ko) | 2008-05-09 | 2009-11-12 | 삼성전기주식회사 | 전자소자 내장 인쇄회로기판 및 그 제조방법 |
AT10247U8 (de) | 2008-05-30 | 2008-12-15 | Austria Tech & System Tech | Verfahren zur integration wenigstens eines elektronischen bauteils in eine leiterplatte sowie leiterplatte |
JPWO2009147936A1 (ja) | 2008-06-02 | 2011-10-27 | イビデン株式会社 | 多層プリント配線板の製造方法 |
TWI363411B (en) | 2008-07-22 | 2012-05-01 | Advanced Semiconductor Eng | Embedded chip substrate and fabrication method thereof |
KR101486420B1 (ko) | 2008-07-25 | 2015-01-26 | 삼성전자주식회사 | 칩 패키지, 이를 이용한 적층형 패키지 및 그 제조 방법 |
JP2010114434A (ja) | 2008-10-08 | 2010-05-20 | Ngk Spark Plug Co Ltd | 部品内蔵配線基板及びその製造方法 |
KR20110076979A (ko) | 2008-10-30 | 2011-07-06 | 에이티 앤 에스 오스트리아 테크놀로지 앤 시스템테크니크 악치엔게젤샤프트 | 인쇄회로기판에 전자부품을 통합하는 방법 |
AT12316U1 (de) | 2008-10-30 | 2012-03-15 | Austria Tech & System Tech | Verfahren zur integration eines elektronischen bauteils in eine leiterplatte |
CN102224771B (zh) | 2008-10-31 | 2015-04-01 | 太阳诱电株式会社 | 印刷线路板及其制造方法 |
DE112009003811B4 (de) | 2008-12-25 | 2017-04-06 | Mitsubishi Electric Corporation | Verfahren zum Herstellen einer Leiterplatine |
FI122216B (fi) | 2009-01-05 | 2011-10-14 | Imbera Electronics Oy | Rigid-flex moduuli |
AT12322U1 (de) | 2009-01-27 | 2012-03-15 | Dcc Dev Circuits & Components Gmbh | Verfahren zur herstellung einer mehrlagigen leiterplatte, haftverhinderungsmaterial sowie mehrlagige leiterplatte und verwendung eines derartigen verfahrens |
JP2010206124A (ja) | 2009-03-06 | 2010-09-16 | Sumitomo Bakelite Co Ltd | 多層回路基板の製造方法及び多層回路基板 |
US8049114B2 (en) | 2009-03-22 | 2011-11-01 | Unimicron Technology Corp. | Package substrate with a cavity, semiconductor package and fabrication method thereof |
TWI392404B (zh) | 2009-04-02 | 2013-04-01 | Unimicron Technology Corp | 線路板及其製作方法 |
US8186042B2 (en) | 2009-05-06 | 2012-05-29 | Bae Systems Information And Electronic Systems Integration Inc. | Manufacturing method of a printed board assembly |
US7863735B1 (en) | 2009-08-07 | 2011-01-04 | Stats Chippac Ltd. | Integrated circuit packaging system with a tiered substrate package and method of manufacture thereof |
US20110089531A1 (en) | 2009-10-16 | 2011-04-21 | Teledyne Scientific & Imaging, Llc | Interposer Based Monolithic Microwave Integrate Circuit (iMMIC) |
US8664043B2 (en) * | 2009-12-01 | 2014-03-04 | Infineon Technologies Ag | Method of manufacturing a laminate electronic device including separating a carrier into a plurality of parts |
KR101095130B1 (ko) | 2009-12-01 | 2011-12-16 | 삼성전기주식회사 | 전자부품 내장형 인쇄회로기판 및 그 제조방법 |
JP5490525B2 (ja) | 2009-12-28 | 2014-05-14 | 日本シイエムケイ株式会社 | 部品内蔵型多層プリント配線板及びその製造方法 |
US8901724B2 (en) | 2009-12-29 | 2014-12-02 | Intel Corporation | Semiconductor package with embedded die and its methods of fabrication |
CN102131348A (zh) | 2010-01-20 | 2011-07-20 | 奥特斯(中国)有限公司 | 用于制造刚性-柔性的印刷电路板的方法 |
JP2011148930A (ja) | 2010-01-22 | 2011-08-04 | Nitto Denko Corp | 粘着シート |
US8354743B2 (en) | 2010-01-27 | 2013-01-15 | Honeywell International Inc. | Multi-tiered integrated circuit package |
CN102860144B (zh) | 2010-02-12 | 2016-03-02 | Lg伊诺特有限公司 | 具有腔的pcb及其制造方法 |
US8227344B2 (en) * | 2010-02-26 | 2012-07-24 | Tokyo Electron Limited | Hybrid in-situ dry cleaning of oxidized surface layers |
KR101067109B1 (ko) | 2010-04-26 | 2011-09-26 | 삼성전기주식회사 | 전자부품 내장형 인쇄회로기판 및 그 제조방법 |
US8519270B2 (en) | 2010-05-19 | 2013-08-27 | Unimicron Technology Corp. | Circuit board and manufacturing method thereof |
KR101085733B1 (ko) | 2010-05-28 | 2011-11-21 | 삼성전기주식회사 | 전자소자 내장 인쇄회로기판 및 그 제조방법 |
US8289727B2 (en) | 2010-06-11 | 2012-10-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package substrate |
KR101710178B1 (ko) | 2010-06-29 | 2017-02-24 | 삼성전자 주식회사 | 임베디이드 칩 온 칩 패키지 및 이를 포함하는 패키지 온 패키지 |
EP2416633A1 (de) | 2010-08-04 | 2012-02-08 | AT & S Austria Technologie & Systemtechnik Aktiengesellschaft | Verfahren ur Festlegung und/oder Einbettung eines elektronischen Bauteils sowie Kleber zur Verwendung in einem derartigen Verfahren |
JP2012044102A (ja) | 2010-08-23 | 2012-03-01 | Hitachi Cable Ltd | 発光装置及びその製造方法並びに配線基板 |
US9420694B2 (en) | 2010-08-31 | 2016-08-16 | Ge Embedded Electronics Oy | Method for controlling warpage within electronic products and an electronic product |
DE102010042567B3 (de) | 2010-10-18 | 2012-03-29 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Verfahren zum Herstellen eines Chip-Package und Chip-Package |
AT13430U1 (de) | 2010-11-19 | 2013-12-15 | Austria Tech & System Tech | Verfahren zum festlegen eines bauteils in bzw. an einer leiterplatte sowie leiterplatte |
US9406658B2 (en) | 2010-12-17 | 2016-08-02 | Advanced Semiconductor Engineering, Inc. | Embedded component device and manufacturing methods thereof |
US8736065B2 (en) | 2010-12-22 | 2014-05-27 | Intel Corporation | Multi-chip package having a substrate with a plurality of vertically embedded die and a process of forming the same |
US8735739B2 (en) | 2011-01-13 | 2014-05-27 | Ibiden Co., Ltd. | Wiring board and method for manufacturing the same |
JP2012164952A (ja) | 2011-01-20 | 2012-08-30 | Ibiden Co Ltd | 電子部品内蔵配線板及びその製造方法 |
JP2013038374A (ja) | 2011-01-20 | 2013-02-21 | Ibiden Co Ltd | 配線板及びその製造方法 |
JP5830864B2 (ja) | 2011-01-20 | 2015-12-09 | 大日本印刷株式会社 | キャパシタ内蔵配線板、キャパシタ内蔵配線板の製造方法 |
AT13055U1 (de) | 2011-01-26 | 2013-05-15 | Austria Tech & System Tech | Verfahren zur integration eines elektronischen bauteils in eine leiterplatte oder ein leiterplatten-zwischenprodukt sowie leiterplatte oder leiterplatten-zwischenprodukt |
AT13432U1 (de) | 2011-08-31 | 2013-12-15 | Austria Tech & System Tech | Verfahren zur integration eines bauteils in eine leiterplatte oder ein leiterplatten-zwischenprodukt sowie leiterplatte oder leiterplatten-zwischenprodukt |
AT13436U1 (de) | 2011-08-31 | 2013-12-15 | Austria Tech & System Tech | Verfahren zur integration eines bauteils in eine leiterplatte oder ein leiterplatten-zwischenprodukt sowie leiterplatte oder leiterplatten-zwischenprodukt |
KR101253514B1 (ko) | 2011-10-27 | 2013-04-11 | 아페리오(주) | 열팽창수축률 차이로 인한 기판 휨 문제 해결방법 및 이를 적용한 전자부품 내장형 인쇄회로기판 |
US9040837B2 (en) | 2011-12-14 | 2015-05-26 | Ibiden Co., Ltd. | Wiring board and method for manufacturing the same |
AT13434U1 (de) | 2012-02-21 | 2013-12-15 | Austria Tech & System Tech | Verfahren zur Herstellung einer Leiterplatte und Verwendung eines derartigen Verfahrens |
JP2013211519A (ja) | 2012-02-29 | 2013-10-10 | Ngk Spark Plug Co Ltd | 多層配線基板の製造方法 |
US20130256884A1 (en) | 2012-03-27 | 2013-10-03 | Intel Mobile Communications GmbH | Grid fan-out wafer level package and methods of manufacturing a grid fan-out wafer level package |
AT513047B1 (de) | 2012-07-02 | 2014-01-15 | Austria Tech & System Tech | Verfahren zum Einbetten zumindest eines Bauteils in eine Leiterplatte |
KR20140053563A (ko) | 2012-10-26 | 2014-05-08 | 삼성전기주식회사 | 적층 기재, 이를 이용한 기판의 제조 방법, 기판 |
CN203072250U (zh) | 2012-12-20 | 2013-07-17 | 奥特斯(中国)有限公司 | 用于生产印制电路板的半成品及印制电路板 |
KR20140081193A (ko) | 2012-12-21 | 2014-07-01 | 삼성전기주식회사 | 고밀도 및 저밀도 기판 영역을 구비한 하이브리드 기판 및 그 제조방법 |
CN203015273U (zh) | 2012-12-24 | 2013-06-19 | 奥特斯(中国)有限公司 | 印制电路板 |
CN203072246U (zh) | 2012-12-31 | 2013-07-17 | 奥特斯(中国)有限公司 | 用于生产印制电路板的半成品 |
US9735128B2 (en) | 2013-02-11 | 2017-08-15 | The Charles Stark Draper Laboratory, Inc. | Method for incorporating stress sensitive chip scale components into reconstructed wafer based modules |
CN203206586U (zh) | 2013-02-27 | 2013-09-18 | 奥特斯(中国)有限公司 | 用于生产印制电路板的半成品 |
KR20140110553A (ko) | 2013-03-08 | 2014-09-17 | 삼성디스플레이 주식회사 | 이방성 도전 필름, 표시 장치, 및 표시 장치의 제조 방법 |
AT514085B1 (de) | 2013-06-11 | 2014-10-15 | Austria Tech & System Tech | Leistungsmodul |
EP3075006A1 (de) | 2013-11-27 | 2016-10-05 | AT & S Austria Technologie & Systemtechnik Aktiengesellschaft | Leiterplattenstruktur |
US9949376B2 (en) * | 2013-12-06 | 2018-04-17 | Second Sight Medical Products, Inc. | Cortical implant system for brain stimulation and recording |
AT515101B1 (de) | 2013-12-12 | 2015-06-15 | Austria Tech & System Tech | Verfahren zum Einbetten einer Komponente in eine Leiterplatte |
AT515372B1 (de) | 2014-01-29 | 2019-10-15 | At & S Austria Tech & Systemtechnik Ag | Verfahren zur Herstellung einer Leiterplatte |
US11523520B2 (en) | 2014-02-27 | 2022-12-06 | At&S Austria Technologie & Systemtechnik Aktiengesellschaft | Method for making contact with a component embedded in a printed circuit board |
AT515447B1 (de) | 2014-02-27 | 2019-10-15 | At & S Austria Tech & Systemtechnik Ag | Verfahren zum Kontaktieren eines in eine Leiterplatte eingebetteten Bauelements sowie Leiterplatte |
JP2015220281A (ja) | 2014-05-15 | 2015-12-07 | イビデン株式会社 | プリント配線板 |
US9913385B2 (en) | 2015-07-28 | 2018-03-06 | Bridge Semiconductor Corporation | Methods of making stackable wiring board having electronic component in dielectric recess |
-
2014
- 2014-10-09 EP EP14805471.1A patent/EP3075006A1/de active Pending
- 2014-10-09 WO PCT/AT2014/050239 patent/WO2015077808A1/de active Application Filing
- 2014-10-09 CN CN201480074135.0A patent/CN105934823A/zh active Pending
- 2014-10-09 US US15/039,372 patent/US10219384B2/en active Active
-
2018
- 2018-12-19 US US16/225,567 patent/US11172576B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1424731A2 (de) * | 2002-11-26 | 2004-06-02 | Shinko Electric Industries Co., Ltd. | Elektronikteilverpackungsstruktur und ihre Herstellungsmethode |
DE102008040906A1 (de) * | 2008-07-31 | 2010-02-04 | Robert Bosch Gmbh | Leiterplatine mit elektronischem Bauelement |
US20120247819A1 (en) * | 2011-03-31 | 2012-10-04 | Tdk Corporation | Electronic component-embeded board and method for manufacturing the same |
US20130146991A1 (en) * | 2011-12-08 | 2013-06-13 | Infineon Technologies Ag | Device Including Two Power Semiconductor Chips and Manufacturing Thereof |
Non-Patent Citations (1)
Title |
---|
See also references of WO2015077808A1 * |
Also Published As
Publication number | Publication date |
---|---|
US20190150288A1 (en) | 2019-05-16 |
US11172576B2 (en) | 2021-11-09 |
CN105934823A (zh) | 2016-09-07 |
WO2015077808A1 (de) | 2015-06-04 |
US20170164481A1 (en) | 2017-06-08 |
US10219384B2 (en) | 2019-02-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP3075006A1 (de) | Leiterplattenstruktur | |
DE112005000952T5 (de) | Elektronik-Modul und Verfahren zur Herstellung desselben | |
AT12319U1 (de) | Verfahren zum herstellen einer aus wenigstens zwei leiterplattenbereichen bestehenden leiterplatte sowie leiterplatte | |
WO2014139666A1 (de) | Elektronisches bauteil, verfahren zu dessen herstellung und leiterplatte mit elektronischem bauteil | |
EP3508040B1 (de) | Leiterplatte und verfahren zu deren herstellung | |
DE102007010731A1 (de) | Verfahren zum Einbetten von Chips und Leiterplatte | |
EP0620702A2 (de) | Kern für elektrische Verbindungssubstrate und elektrische Verbindungssubstrate mit Kern, sowie Verfahren zu deren Herstellung | |
CH667359A5 (de) | Verfahren zur herstellung einer starre und flexible partien aufweisenden leiterplatte fuer gedruckte elektrische schaltungen. | |
EP1786034B1 (de) | Leistungshalbleitermodul | |
EP2408279B1 (de) | Verbiegbare Metallkernleiterplatte | |
DE3211539A1 (de) | Mehrschichten-stromschine hoher kapazitanz und verfahren zur herstellung derselben | |
DE10335805A1 (de) | Leiterplatte und Verfahren zu ihrer Herstellung | |
EP1703781B1 (de) | Verfahren zum Herstellen eines elektrischen Verbindungselementes, sowie Verbindungselement | |
EP2954554B1 (de) | Mehrebenenmetallisierung auf einem keramiksubstrat | |
WO2009019190A1 (de) | Federkontaktierung von elektrischen kontaktflächen eines elektronischen bauteils | |
DE102017109515A1 (de) | Halbleiteranordnung und Verfahren zu deren Herstellung | |
EP2491582B1 (de) | Verfahren zum herstellen von durchkontaktierungen | |
DE102011050424B4 (de) | Verfahren zum Herstellen eines Halbzeuges für eine ein- oder mehrlagige Leiterplatte | |
DE3047197C1 (de) | Verfahren zur Herstellung von Leiterplatten,die abschnittsweise relativ starre und demgegenueber relativ flexible Bereiche aufweisen | |
DE2214163A1 (de) | Elektrische schaltungsanordnung | |
WO2003100854A2 (de) | Elektronisches bauelement-modul und verfahren zu dessen herstellung | |
DE4328353C2 (de) | Mehrschicht-Substrat | |
DE102004061307B4 (de) | Halbleiterbauteil mit Passivierungsschicht | |
DE102007041770A1 (de) | Leiterplattenstapel aus löttechnisch miteinander verbundenen Leiterplatten | |
WO2021244827A1 (de) | Elektrische vorrichtung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20160622 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME |
|
DAX | Request for extension of the european patent (deleted) | ||
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: EXAMINATION IS IN PROGRESS |
|
17Q | First examination report despatched |
Effective date: 20190724 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: EXAMINATION IS IN PROGRESS |
|
P01 | Opt-out of the competence of the unified patent court (upc) registered |
Effective date: 20230526 |