DE69033061D1 - Speicher mit mehrfacher Eingangs-/Ausgangswahl - Google Patents
Speicher mit mehrfacher Eingangs-/AusgangswahlInfo
- Publication number
- DE69033061D1 DE69033061D1 DE69033061T DE69033061T DE69033061D1 DE 69033061 D1 DE69033061 D1 DE 69033061D1 DE 69033061 T DE69033061 T DE 69033061T DE 69033061 T DE69033061 T DE 69033061T DE 69033061 D1 DE69033061 D1 DE 69033061D1
- Authority
- DE
- Germany
- Prior art keywords
- additional
- memory
- data
- memory circuits
- signal line
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
- G06F11/1008—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
- G06F11/1044—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices with specific ECC/EDC distribution
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/025—Geometric lay-out considerations of storage- and peripheral-blocks in a semiconductor storage device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1006—Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1018—Serial bit line access mode, e.g. using bit line address shift registers, bit line address counters, bit line burst counters
- G11C7/1021—Page serial bit line access mode, i.e. using an enabled row address stroke pulse with its associated word line address and a sequence of enabled column address stroke pulses each with its associated bit line address
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/103—Read-write modes for single port memories, i.e. having either a random port or a serial port using serially addressed read-write data registers
- G11C7/1033—Read-write modes for single port memories, i.e. having either a random port or a serial port using serially addressed read-write data registers using data registers of which only one stage is addressed for sequentially outputting data from a predetermined number of stages, e.g. nibble read-write mode
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/18—Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Quality & Reliability (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Static Random-Access Memory (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07415074 US5089993B1 (en) | 1989-09-29 | 1989-09-29 | Memory module arranged for data and parity bits |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69033061D1 true DE69033061D1 (de) | 1999-05-20 |
DE69033061T2 DE69033061T2 (de) | 1999-10-21 |
Family
ID=23644276
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69024730T Expired - Fee Related DE69024730T2 (de) | 1989-09-29 | 1990-08-27 | Speicher mit mehrfacher Eingangs-/Ausgangswahl |
DE69033061T Expired - Fee Related DE69033061T2 (de) | 1989-09-29 | 1990-08-27 | Speicher mit mehrfacher Eingangs-/Ausgangswahl |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69024730T Expired - Fee Related DE69024730T2 (de) | 1989-09-29 | 1990-08-27 | Speicher mit mehrfacher Eingangs-/Ausgangswahl |
Country Status (6)
Country | Link |
---|---|
US (2) | US5089993B1 (de) |
EP (2) | EP0677849B1 (de) |
JP (1) | JP2942610B2 (de) |
KR (1) | KR100220000B1 (de) |
CN (1) | CN1024858C (de) |
DE (2) | DE69024730T2 (de) |
Families Citing this family (76)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5450342A (en) * | 1984-10-05 | 1995-09-12 | Hitachi, Ltd. | Memory device |
US6028795A (en) | 1985-09-24 | 2000-02-22 | Hitachi, Ltd. | One chip semiconductor integrated circuit device having two modes of data write operation and bits setting operation |
US5448519A (en) * | 1984-10-05 | 1995-09-05 | Hitachi, Ltd. | Memory device |
US5923591A (en) * | 1985-09-24 | 1999-07-13 | Hitachi, Ltd. | Memory circuit |
JPH03248243A (ja) * | 1990-02-26 | 1991-11-06 | Nec Corp | 情報処理装置 |
US5257233A (en) * | 1990-10-31 | 1993-10-26 | Micron Technology, Inc. | Low power memory module using restricted RAM activation |
JPH05182454A (ja) * | 1991-06-25 | 1993-07-23 | Mitsubishi Electric Corp | デュアルポートメモリ装置 |
US5633830A (en) * | 1995-11-08 | 1997-05-27 | Altera Corporation | Random access memory block circuitry for programmable logic array integrated circuit devices |
US6759870B2 (en) | 1991-09-03 | 2004-07-06 | Altera Corporation | Programmable logic array integrated circuits |
US5550782A (en) * | 1991-09-03 | 1996-08-27 | Altera Corporation | Programmable logic array integrated circuits |
US5883850A (en) * | 1991-09-03 | 1999-03-16 | Altera Corporation | Programmable logic array integrated circuits |
US20020130681A1 (en) * | 1991-09-03 | 2002-09-19 | Cliff Richard G. | Programmable logic array integrated circuits |
JP3241110B2 (ja) * | 1991-12-26 | 2001-12-25 | 株式会社東芝 | 半導体記憶装置 |
US5164916A (en) * | 1992-03-31 | 1992-11-17 | Digital Equipment Corporation | High-density double-sided multi-string memory module with resistor for insertion detection |
US5270964A (en) * | 1992-05-19 | 1993-12-14 | Sun Microsystems, Inc. | Single in-line memory module |
US5371866A (en) * | 1992-06-01 | 1994-12-06 | Staktek Corporation | Simulcast standard multichip memory addressing system |
JP3073610B2 (ja) * | 1992-09-22 | 2000-08-07 | 株式会社東芝 | 半導体記憶装置 |
US5272664A (en) * | 1993-04-21 | 1993-12-21 | Silicon Graphics, Inc. | High memory capacity DRAM SIMM |
US5377144A (en) * | 1993-07-27 | 1994-12-27 | Texas Instruments Inc. | Memory array reconfiguration for testing |
US5355377A (en) * | 1993-11-23 | 1994-10-11 | Tetra Assoc. Inc. | Auto-selectable self-parity generator |
US5412613A (en) * | 1993-12-06 | 1995-05-02 | International Business Machines Corporation | Memory device having asymmetrical CAS to data input/output mapping and applications thereof |
US5504700A (en) * | 1994-02-22 | 1996-04-02 | Sun Microsystems, Inc. | Method and apparatus for high density sixteen and thirty-two megabyte single in-line memory module |
US5612965A (en) * | 1994-04-26 | 1997-03-18 | Unisys Corporation | Multiple memory bit/chip failure detection |
US5432678A (en) * | 1994-05-12 | 1995-07-11 | Texas Instruments Incorporated | High power dissipation vertical mounted package for surface mount application |
US5802540A (en) * | 1995-11-08 | 1998-09-01 | Altera Corporation | Programming and verification address generation for random access memory blocks in programmable logic array integrated circuit devices |
US5798961A (en) * | 1994-08-23 | 1998-08-25 | Emc Corporation | Non-volatile memory module |
US5465237A (en) * | 1994-12-01 | 1995-11-07 | Advanced Peripherals Labs, Inc. | RAS encoded generator for a memory bank |
US5513135A (en) * | 1994-12-02 | 1996-04-30 | International Business Machines Corporation | Synchronous memory packaged in single/dual in-line memory module and method of fabrication |
US5701313A (en) * | 1995-02-24 | 1997-12-23 | Unisys Corporation | Method and apparatus for removing soft errors from a memory |
US5666371A (en) * | 1995-02-24 | 1997-09-09 | Unisys Corporation | Method and apparatus for detecting errors in a system that employs multi-bit wide memory elements |
US5511164A (en) | 1995-03-01 | 1996-04-23 | Unisys Corporation | Method and apparatus for determining the source and nature of an error within a computer system |
KR0144901B1 (ko) * | 1995-04-24 | 1998-08-17 | 김광호 | 트리플 포트 반도체 메모리장치 |
KR960039006A (ko) * | 1995-04-26 | 1996-11-21 | 김광호 | 디램버스에 접속가능한 불휘발성 반도체 메모리장치 |
US5686730A (en) * | 1995-05-15 | 1997-11-11 | Silicon Graphics, Inc. | Dimm pair with data memory and state memory |
IN188196B (de) * | 1995-05-15 | 2002-08-31 | Silicon Graphics Inc | |
JP3386924B2 (ja) * | 1995-05-22 | 2003-03-17 | 株式会社日立製作所 | 半導体装置 |
US5590071A (en) * | 1995-11-16 | 1996-12-31 | International Business Machines Corporation | Method and apparatus for emulating a high capacity DRAM |
US6240535B1 (en) * | 1995-12-22 | 2001-05-29 | Micron Technology, Inc. | Device and method for testing integrated circuit dice in an integrated circuit module |
US5796746A (en) * | 1995-12-22 | 1998-08-18 | Micron Technology, Inc. | Device and method for testing integrated circuit dice in an integrated circuit module |
US5819304A (en) * | 1996-01-29 | 1998-10-06 | Iowa State University Research Foundation, Inc. | Random access memory assembly |
US5729497A (en) * | 1996-02-27 | 1998-03-17 | Micron Technology Inc. | Method of using parity and ECC bits to increase the yield of non-parity ECC devices |
US5991850A (en) | 1996-08-15 | 1999-11-23 | Micron Technology, Inc. | Synchronous DRAM modules including multiple clock out signals for increasing processing speed |
US6128215A (en) | 1997-08-19 | 2000-10-03 | Altera Corporation | Static random access memory circuits |
US6072332A (en) * | 1997-10-14 | 2000-06-06 | Altera Corporation | Variable depth memories for programmable logic devices |
FR2771526B1 (fr) * | 1997-11-27 | 2004-07-23 | Bull Sa | Architecture pour la gestion de donnees vitales dans une machine multi-modulaire et procede pour la mise en oeuvre d'une telle architecture |
US7007130B1 (en) * | 1998-02-13 | 2006-02-28 | Intel Corporation | Memory system including a memory module having a memory module controller interfacing between a system memory controller and memory devices of the memory module |
EP1036362B1 (de) | 1997-12-05 | 2006-11-15 | Intel Corporation | Speichersystem mit speichermodul mit einem speichermodul-steuerbaustein |
US6970968B1 (en) * | 1998-02-13 | 2005-11-29 | Intel Corporation | Memory module controller for providing an interface between a system memory controller and a plurality of memory devices on a memory module |
US7024518B2 (en) * | 1998-02-13 | 2006-04-04 | Intel Corporation | Dual-port buffer-to-memory interface |
US6968419B1 (en) * | 1998-02-13 | 2005-11-22 | Intel Corporation | Memory module having a memory module controller controlling memory transactions for a plurality of memory devices |
US5870325A (en) * | 1998-04-14 | 1999-02-09 | Silicon Graphics, Inc. | Memory system with multiple addressing and control busses |
US6467017B1 (en) | 1998-06-23 | 2002-10-15 | Altera Corporation | Programmable logic device having embedded dual-port random access memory configurable as single-port memory |
US6061263A (en) * | 1998-12-29 | 2000-05-09 | Intel Corporation | Small outline rambus in-line memory module |
US6414868B1 (en) | 1999-06-07 | 2002-07-02 | Sun Microsystems, Inc. | Memory expansion module including multiple memory banks and a bank control circuit |
US6643752B1 (en) * | 1999-12-09 | 2003-11-04 | Rambus Inc. | Transceiver with latency alignment circuitry |
US6243315B1 (en) | 1999-12-31 | 2001-06-05 | James B. Goodman | Computer memory system with a low power down mode |
US7356639B2 (en) * | 2000-01-05 | 2008-04-08 | Rambus Inc. | Configurable width buffered module having a bypass circuit |
US7404032B2 (en) * | 2000-01-05 | 2008-07-22 | Rambus Inc. | Configurable width buffered module having switch elements |
US7363422B2 (en) | 2000-01-05 | 2008-04-22 | Rambus Inc. | Configurable width buffered module |
US6502161B1 (en) * | 2000-01-05 | 2002-12-31 | Rambus Inc. | Memory system including a point-to-point linked memory subsystem |
US7266634B2 (en) * | 2000-01-05 | 2007-09-04 | Rambus Inc. | Configurable width buffered module having flyby elements |
US7010642B2 (en) * | 2000-01-05 | 2006-03-07 | Rambus Inc. | System featuring a controller device and a memory module that includes an integrated circuit buffer device and a plurality of integrated circuit memory devices |
US6725314B1 (en) | 2001-03-30 | 2004-04-20 | Sun Microsystems, Inc. | Multi-bank memory subsystem employing an arrangement of multiple memory modules |
US6720796B1 (en) | 2001-05-06 | 2004-04-13 | Altera Corporation | Multiple size memories in a programmable logic device |
US7111110B1 (en) | 2002-12-10 | 2006-09-19 | Altera Corporation | Versatile RAM for programmable logic device |
US6996686B2 (en) * | 2002-12-23 | 2006-02-07 | Sun Microsystems, Inc. | Memory subsystem including memory modules having multiple banks |
JP4478922B2 (ja) * | 2003-08-29 | 2010-06-09 | 旭有機材工業株式会社 | 作動流体用継手の受口およびその受口を有する弁 |
JP2007529821A (ja) * | 2004-03-15 | 2007-10-25 | トムソン ライセンシング | 効率的なビデオのリサンプリング方法 |
US7464225B2 (en) * | 2005-09-26 | 2008-12-09 | Rambus Inc. | Memory module including a plurality of integrated circuit memory devices and a plurality of buffer devices in a matrix topology |
US11328764B2 (en) | 2005-09-26 | 2022-05-10 | Rambus Inc. | Memory system topologies including a memory die stack |
US7562271B2 (en) | 2005-09-26 | 2009-07-14 | Rambus Inc. | Memory system topologies including a buffer device and an integrated circuit memory device |
US7349233B2 (en) * | 2006-03-24 | 2008-03-25 | Intel Corporation | Memory device with read data from different banks |
KR100684740B1 (ko) * | 2006-10-30 | 2007-02-22 | 삼성에스디아이 주식회사 | 이차 전지 |
JP2010218641A (ja) * | 2009-03-18 | 2010-09-30 | Elpida Memory Inc | メモリモジュール |
CN103502913B (zh) | 2011-01-05 | 2015-08-26 | 雷蛇(亚太)私人有限公司 | 用于能显示的键盘、键区或其它用户输入设备的透光键组件 |
US20150019802A1 (en) * | 2013-07-11 | 2015-01-15 | Qualcomm Incorporated | Monolithic three dimensional (3d) random access memory (ram) array architecture with bitcell and logic partitioning |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4081701A (en) * | 1976-06-01 | 1978-03-28 | Texas Instruments Incorporated | High speed sense amplifier for MOS random access memory |
US4375665A (en) * | 1978-04-24 | 1983-03-01 | Texas Instruments Incorporated | Eight bit standard connector bus for sixteen bit microcomputer using mirrored memory boards |
JPS5588154A (en) * | 1978-12-27 | 1980-07-03 | Fujitsu Ltd | Data storage method |
US4371963A (en) * | 1980-12-24 | 1983-02-01 | Ncr Corporation | Method and apparatus for detecting and correcting errors in a memory |
US4453251A (en) * | 1981-10-13 | 1984-06-05 | Burroughs Corporation | Error-correcting memory with low storage overhead and fast correction mechanism |
JPS58128089A (ja) * | 1981-12-26 | 1983-07-30 | Fujitsu Ltd | 半導体記憶装置 |
US4656605A (en) * | 1983-09-02 | 1987-04-07 | Wang Laboratories, Inc. | Single in-line memory module |
JPS60179984A (ja) * | 1984-02-27 | 1985-09-13 | Nec Corp | メモリ回路方式 |
JPS60183653A (ja) * | 1984-03-01 | 1985-09-19 | Toshiba Corp | ビツト・エラ−検出機能を備えたメモリ |
US4658377A (en) * | 1984-07-26 | 1987-04-14 | Texas Instruments Incorporated | Dynamic memory array with segmented bit lines |
US4636986B1 (en) * | 1985-01-22 | 1999-12-07 | Texas Instruments Inc | Separately addressable memory arrays in a multiple array semiconductor chip |
EP0523759B1 (de) * | 1985-01-22 | 1998-05-20 | Texas Instruments Incorporated | Halbleiterspeicher mit Serienzugriff |
US4797850A (en) * | 1986-05-12 | 1989-01-10 | Advanced Micro Devices, Inc. | Dynamic random access memory controller with multiple independent control channels |
JPS63163645A (ja) * | 1986-12-26 | 1988-07-07 | Ricoh Co Ltd | 二次元配列メモリ装置 |
JP2763772B2 (ja) * | 1987-07-15 | 1998-06-11 | オリンパス光学工業株式会社 | コネクタ装置 |
-
1989
- 1989-09-29 US US07415074 patent/US5089993B1/en not_active Expired - Lifetime
-
1990
- 1990-08-27 EP EP95110658A patent/EP0677849B1/de not_active Expired - Lifetime
- 1990-08-27 EP EP90116381A patent/EP0419863B1/de not_active Expired - Lifetime
- 1990-08-27 DE DE69024730T patent/DE69024730T2/de not_active Expired - Fee Related
- 1990-08-27 DE DE69033061T patent/DE69033061T2/de not_active Expired - Fee Related
- 1990-09-22 CN CN90107982A patent/CN1024858C/zh not_active Expired - Fee Related
- 1990-09-28 KR KR1019900015512A patent/KR100220000B1/ko not_active IP Right Cessation
- 1990-09-28 JP JP2260337A patent/JP2942610B2/ja not_active Expired - Fee Related
-
1991
- 1991-11-27 US US07800773 patent/US5228132B1/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US5228132B1 (en) | 1998-12-01 |
EP0677849A3 (de) | 1996-02-28 |
KR100220000B1 (ko) | 1999-09-01 |
DE69024730D1 (de) | 1996-02-22 |
EP0419863A3 (en) | 1992-07-15 |
US5089993B1 (en) | 1998-12-01 |
US5228132A (en) | 1993-07-13 |
DE69024730T2 (de) | 1996-08-14 |
CN1051634A (zh) | 1991-05-22 |
EP0677849B1 (de) | 1999-04-14 |
EP0419863A2 (de) | 1991-04-03 |
EP0677849A2 (de) | 1995-10-18 |
EP0419863B1 (de) | 1996-01-10 |
US5089993A (en) | 1992-02-18 |
JPH03205682A (ja) | 1991-09-09 |
JP2942610B2 (ja) | 1999-08-30 |
CN1024858C (zh) | 1994-06-01 |
DE69033061T2 (de) | 1999-10-21 |
KR910006844A (ko) | 1991-04-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5228132B1 (en) | Memory module arranged for data and parity bits | |
KR880010573A (ko) | 대규모 반도체 논리장치 | |
EP0971502A3 (de) | Kommunikationsschnittstelle | |
KR880000967A (ko) | 듀얼 포오트 반도체 기억 장치 | |
KR950033952A (ko) | 반도체 집적회로 | |
US3967251A (en) | User variable computer memory module | |
KR930018594A (ko) | 반도체 기억 장치 | |
KR880009521A (ko) | 디지탈 메모리 시스템 | |
EP0268289A3 (en) | Semiconductor memory device | |
JPS6476600A (en) | Semiconductor memory device | |
US5446859A (en) | Register addressing control circuit including a decoder and an index register | |
KR900019036A (ko) | 반도체기억장치 | |
DE69228522D1 (de) | Lese-Schreibspeicher mit Prüfmodusdatenvergleich | |
KR960042453A (ko) | 아이씨 메모리 카드 | |
EP0178924A3 (de) | Elektronisches Identifizierungssystem | |
EP0342875A3 (de) | Speicher mit partiellem Direktzugriff | |
KR910008566A (ko) | 동기 벡터 프로세서용 제2 인접 통신 네트워크, 시스템 및 방법 | |
KR900003884A (ko) | 대규모 반도체 집적회로 장치 | |
US3609711A (en) | Memory planes connected in series to a power supply,with opto-electronic access | |
KR910019057A (ko) | 반도체 메모리 장치 | |
JP2578144B2 (ja) | 並列データポート選択方法及び装置 | |
US5636229A (en) | Method for generating test patterns to detect an electric shortcircuit, a method for testing electric circuitry while using test patterns so generated, and a tester device for testing electric circuitry with such test patterns | |
EP0425275B1 (de) | Adresseneingangsschaltungsanordnung einer Halbleiterspeicheranordnung | |
JPH0279294A (ja) | データ長変更可能メモリ | |
JPH0222409B2 (de) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |