CN109844943A - 改善散热及电磁波屏蔽功能的层压石墨的膜上芯片型半导体封装 - Google Patents

改善散热及电磁波屏蔽功能的层压石墨的膜上芯片型半导体封装 Download PDF

Info

Publication number
CN109844943A
CN109844943A CN201880002554.1A CN201880002554A CN109844943A CN 109844943 A CN109844943 A CN 109844943A CN 201880002554 A CN201880002554 A CN 201880002554A CN 109844943 A CN109844943 A CN 109844943A
Authority
CN
China
Prior art keywords
chip
film
type semiconductor
printed circuit
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201880002554.1A
Other languages
English (en)
Other versions
CN109844943B (zh
Inventor
金学模
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Publication of CN109844943A publication Critical patent/CN109844943A/zh
Application granted granted Critical
Publication of CN109844943B publication Critical patent/CN109844943B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/4985Flexible insulating substrates
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1345Conductors connecting electrodes to cell terminals
    • G02F1/13452Conductors connecting driver circuitry and terminals of panels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/64Heat extraction or cooling elements
    • H01L33/641Heat extraction or cooling elements characterized by the materials
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3735Laminates or multilayers, e.g. direct bond copper ceramic substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3737Organic materials with or without a thermoconductive filler
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49877Carbon, e.g. fullerenes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/64Heat extraction or cooling elements
    • H01L33/644Heat extraction or cooling elements in intimate contact or integrated with parts of the device other than the semiconductor body
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/133308Support structures for LCD panels, e.g. frames or bezels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/157Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2924/15763Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550 C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material

Abstract

本发明涉及一种膜上芯片型半导体封装及包括其的显示设备,所述膜上芯片型半导体封装包括:集成电路芯片;印制电路板层及石墨层,所述集成电路芯片直接或通过贴装器件连接到所述印制电路板层的一面上,所述石墨层层压在所述印制电路板层的相反一面上。

Description

改善散热及电磁波屏蔽功能的层压石墨的膜上芯片型半导体 封装
技术领域
本发明涉及一种作为驱动显示设备、显示器的主要部件的层压石墨的膜上芯片型半导体封装。
本申请要求于2017年8月21日向韩国专利局提交的韩国专利申请号为10-2017-0105442的优先权,其所有内容均包括在本说明书中。
背景技术
近年来,随着对大分辨率显示器的关注度高涨,在操作驱动集成电路,尤其,在操作显示器驱动集成电路芯片(Display Driver Integrated circuit Chip)时,随着发热量增加,温度上升到操作范围以上,由此影响显示器的画质,或者阻碍显示器的正常操作,或者因高温而损坏,因此还会缩短寿命。
针对所述大分辨率显示器,到目前为止试图以其他方式实现散热效果,但其效果逐渐到达瓶颈,因此需要更具创新性的方式。
并且,在以智能手机为代表的移动电话以及性能高度化的电视(TV)及计算机中,相应模块中的射频(RF)相关模块所产生的电磁干扰(electromagnetic interference,EMI)或在高速操作的集成电路芯片中产生的电磁波干扰影响到驱动集成电路,从而在液晶面板或有机发光二极管(OLED)面板中产生噪音,或者经常出现变色问题,并且,相比于以前,液晶显示器(LCD)画面非常大,画面频率变得非常高速化,因此,由于细微的电磁波干扰的影响,可能在画面上产生很大的噪点。
并且,液晶显示器驱动集成电路相比较于以前,特性变高度化而以高速和高频率操作,因此发生由驱动集成电路自身产生的EMI影响显示器的画质或者影响其他集成电路芯片的情况。
因此,需要一种屏蔽技术,以保护显示器驱动集成电路免受电磁波干扰,或者保护其他集成电路芯片免受显示器驱动集成电路中产生的电磁波干扰。
发明内容
(一)要解决的技术问题
本发明是为了改善并解决在操作大分辨率显示器的驱动集成电路芯片时产生的散热问题及电磁波干扰问题而提出的,并且其目的在于提供一种能够对驱动集成电路芯片中产生的热有效进行散热的膜上芯片型半导体封装及包括其的显示设备。
(二)技术方案
本发明提供一种膜上芯片型半导体封装,包括:集成电路芯片;印制电路板层;及石墨层,所述集成电路芯片直接或通过贴装器件连接到所述印制电路板层的一面,所述石墨层层压在所述印制电路板层的相反一面上。
并且,本发明提供一种显示设备,包括:所述膜上芯片型半导体封装;基板;及显示器面板。
(三)有益效果
本发明的膜上芯片型半导体封装及包括其的显示设备可以将影响显示器的操作及画质的集成电路芯片的热向外部方向散发,从而使其影响最小化。
并且,通过防止集成电路芯片的温度过高来使操作稳定在最佳状态,显示器的画质也保持在最佳状态,并且,减少由于驱动集成电路芯片的温度过高而导致的损坏,增加驱动集成电路芯片的寿命,从而也能够延长显示器的寿命。
具体地,石墨层压在印制电路板,因此不仅将电路部件所产生的热向相反一面方向快速散发的效果优异,而且由于石墨本身的导电特性,电磁波干扰屏蔽效果优异,使得显示器驱动集成电路芯片的功能不会劣化而保持恒定,并且,也能够防止其他集成电路芯片的功能的劣化。
因此,持续保持显示器的画质的同时,增加驱动集成电路芯片的寿命,从而还能够延长显示器的寿命。
并且,本发明的一个实施例的膜上芯片型半导体封装在键合操作时,即使石墨已被层压,通过改善膜的相反一侧的视觉外观性,在石墨层方向上也能够用肉眼确认膜的相反一侧的外引线键合垫,从而在与膜上芯片型半导体封装和显示器基板等的粘合工艺时,能够改善粘合的准确度及粘合的强度。
附图说明
图1是示出印制电路板层202的基材部103方向的一面上层压有石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图2是集成电路芯片101直接或通过贴装器件109连接到所述印制电路板层202的一面的结构的膜上芯片型半导体封装的上部方向的平面图。
图3是层压有石墨层的膜上芯片型半导体封装的下部方向的平面图。
图4是示出在基材部103的一面上设有电路图案层102的一般的印制电路板层202的图。
图5是示出在如图4所示的印制电路板层202的基材部103方向的一面上,将石墨粉末302设置在粘合层104上之后,利用轧辊301向电路图案层102及基材部103两个方向施压,从而将石墨层106层压在印制电路板层202的一面上的工艺的图。
图6是示出在如图4所示的印制电路板层202的基材部103方向的一面上,将石墨膜401设置在粘合层104上之后,利用轧辊301向电路图案层102及基材部103两个方向施压,从而将石墨层106层压在印制电路板层202的一面上的工艺的图。
图7是示出在印制电路板层202的基材部103方向的一面上层压有石墨层106的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图8是示出在印制电路板层202的基材部103方向的一面上依次层压有粘合层104和石墨层106的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图9是示出在印制电路板层202的基材部103方向的一面上层压有石墨层106,在石墨层106的基材部103的相反方向的一面上依次层叠粘合层107和保护膜层108的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图10是示出在印制电路板层202的基材部103方向的一面上依次层压粘合层104和石墨层106,在石墨层106的基材部103的相反方向的一面上依次层叠粘合层107和保护膜层108的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图11是在印制电路板层202的基材部103方向的一面上层叠粘合层104、保护膜层105,在所述保护膜层105的所述基材部103方向的一面上层压有石墨层106的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图12是图8的印制电路板层202的基材部103方向的一面上依次层压有粘合层104和石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图13是图9的印制电路板层202的基材部103方向的一面上层压有石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图14是示出图10的印制电路板层202的基材部103方向的一面上依次层压有粘合层104和石墨层106,石墨层106的基材部103的相反方向的一面上依次层叠粘合层107和保护膜层108的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图15是示出图11的印制电路板层202的基材部103方向的一面上层叠粘合层104、保护膜层105,所述保护膜层105的所述基材部103方向的一面上层压有石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图16是在印制电路板层202的一面上直接或通过贴装器件109连接的集成电路芯片101和外引线键合垫204以与所述集成电路的长度方向垂直的方向设置的膜上芯片型半导体封装的上部方向的平面图。
图17是所述外引线键合垫204以与集成电路芯片101的长度方向垂直的方向设置,所述石墨层106在除了设置所述外引线键合垫的所述印制电路板层202的面积的另一面的面积中,隔开两个以上而层压的膜上芯片型半导体封装的层压石墨层的下部方向的平面图。
图18是在印制电路板层202的石墨层隔开两个以上而层压的一面上直接或通过贴装器件109连接的集成电路芯片101和外引线键合垫204以与所述集成电路的长度方向垂直的方向设置的膜上芯片型半导体封装的上部方向的平面图。
具体实施方式
下面,参照附图对本发明的膜上芯片型半导体封装及其制造方法的实施例进行详细说明,以使本发明所属技术领域的普通技术人员能够容易实施。
下面,参照附图对本发明的膜上芯片型半导体封装及其制造方法进行说明。
下面,通过实施例说明本发明的结构及特性,但是,所述实施例仅仅例示本发明,而并不限定本发明。
下面,参照图1说明膜上芯片型半导体封装的结构。
本发明的膜上芯片型半导体封装包括:集成电路芯片101;印制电路板层202;及石墨层106。
所述集成电路芯片101直接或通过贴装器件109连接到所述印制电路板层202的一面。所述贴装器件109只要是对所述印制电路板层202的电路与所述集成电路芯片101进行电性连接,就不做限制,所述贴装器件具体可以为凸块,其材质可以是金、铜、镍或其组合。
本发明的一个实施例中,所述印制电路板层202可以包括电路图案层102和基材部103。所述电路图案层102可以是与所述集成电路芯片101组成电路的图案,只要是组成电路的物质,并不做限制,其材质可以是金、铜、镍或其组合。所述基材部103只要是绝缘材质,则对其不做限制,所述基材部103可以是软性薄膜,可以是结构通过板可视的透明薄膜,具体地,可以是聚酰亚胺薄膜。
本发明的一个实施例中,所述印制电路板层202的厚度可以是25μm至50μm。当厚度小于25μm时,抗弯曲或撕裂的强度下降,当厚度超过50μm时,柔软性下降,从而可能导致弯曲性变差。
本发明的一个实施例中,所述集成电路芯片101与所述印制电路板层202之间的所述贴装器件109的暴露面积可以用填料110来填埋。对于所述填料110,只要能够抑制由于所述贴装器件109被暴露在空气而导致的氧化,则不做限制,所述填料具体可以是液体树脂、环氧树脂。
图2是集成电路芯片101直接或通过贴装器件109连接到所述印制电路板层202的一面上的结构的膜上芯片型半导体封装的上部方向的平面图。
本发明的一个实施例中,所述集成电路芯片101可以是显示器驱动集成电路芯片(Display Driver Integrated Circut chip,DDI chip)。
所述石墨层106层压在印制电路板层202的相反一面上。
图3是层压有石墨层的膜上芯片型半导体封装的下部方向的平面图。
本发明的一个实施例中,所述石墨层106可以是碳化的高分子膜或由石墨粉末形成的膜。
图4是示出基材部103的一面上设有电路图案层102的一般的印制电路板层202的图。
图5是示出在如图4所示的印制电路板层202的基材部103方向的一面上,将石墨粉末302设置在粘合层104上之后,利用轧辊301向图案层102及基材部103两个方向施压,从而将石墨层106层压在印制电路板层202的一面上的工艺的图。
图6是示出在如图4所示的印制电路板层202的基材部103方向的一面上,将石墨膜401设置在粘合层104上之后,利用轧辊301向电路图案层102及基材部103两个方向施压,从而将石墨106层压在印制电路板层202的一面上的工艺的图。
本发明的一个实施例中,所述石墨膜401可以是人造石墨,具体可以为碳化的高分子膜。
本发明的一个实施例中,所述高分子膜可以是聚酰亚胺膜。
本发明的一个实施方式中,所述碳化是实施包括碳化步骤和石墨步骤的热处理方法。
本发明的一个实施方式中,所述碳化步骤包括将聚酰亚胺膜导入具有第一温度区间的第一加热器内,从而使所述高分子膜碳化并转变为碳质膜的步骤。
本发明的一个实施方式中,所述第一温度区间是500±50℃至1000℃的依次上升的区间。
本发明的一个实施方式中,所述石墨步骤包括将所述碳质膜导入具有作为温度线性上升的区间的第二温度区间的第二加热器内,并转变为石墨膜的步骤。
本发明的一个实施方式中,所述第二加热器的长度为4000mm至6000mm。
本发明的一个实施方式中,所述第二温度区间为1000℃至2800℃的依次上升的区间。
本发明的一个实施方式中,所述第二温度区间包括1000℃至1500℃的第2-1温度区间、1500℃至2200℃的第2-2温度区间及2200℃至2800℃的第2-3温度区间。
本发明的一个实施方式中,所述石墨步骤包括在所述第2-1温度区间内,以0.33mm/秒至1.33mm/秒,横向移动所述碳质膜,并使所述第二加热器的内部温度每分钟上升1℃至5℃的同时,对所述碳质膜进行热处理1至4小时的步骤。
本发明的一个实施例中,所述石墨层106的厚度可以为5μm至40μm。当厚度小于5μm时,散热效果下降,当厚度超过40μm时,散热效果同样下降。
本发明的一个实施例中,在所述石墨层106与所述印制电路板层202之间还可以包括粘合层104、107。
本发明的一个实施例中,所述粘合层104、107可以是在施加压力时显现或强化粘合活性的压敏粘合剂(Pressure sensitive adhesive,PAS),具体可以是丙烯酸类粘合剂或聚酰亚胺、聚对苯二甲酸乙二醇酯、双面胶。
本发明的一个实施例中,所述粘合层104、107可以包括导电颗粒。
本发明的一个实施例中,所述粘合层104、107的厚度可以是3.5μm至5μm。
图7是示出在印制电路板层202的基材部103方向的一面上层压有石墨层106的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图8是示出在印制电路板层202的基材部103方向的一面上依次层压有粘合层104和石墨层106的膜上芯片型半导体封装的制造工艺过程中膜剖面的一个例子的图。
本发明的一个实施例中,在所述石墨层106的一面上还可以包括保护膜层108。
本发明的一个实施例中,所述保护膜层108可以层叠在所述石墨层106的印制电路板层202的基材部103方向的一面上。
本发明的一个实施例中,所述保护膜层108可以是绝缘膜,具体可以为聚酯类树脂膜,并且可以包括聚对苯二甲酸乙二醇酯(PET)、聚对苯二甲酸丁二醇酯(PBT)、聚对苯二甲酸丙二醇酯(PTET)、聚对苯二甲酸环己酯(PCHT)及聚萘二甲酸乙二醇酯(PEN)或其组合。
本发明的一个实施例中,所述保护膜层108的厚度可以为1.5μm至3.0μm。
图9是示出在印制电路板层202的基材部103方向的一面上层压石墨层106,在石墨层的基材部103的相反方向的一面上依次层叠粘合层107和保护膜层108的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图10是示出在印制电路板层202的基材部103方向的一面上依次层压有粘合层104和石墨层106,在石墨层106的基材部103的相反方向的一面上依次层叠粘合层107和保护膜层108的膜上芯片型半导体封装的制造工艺中的膜剖面的一个例子的图。
本发明的一个实施例中,所述保护膜层108可以层叠在所述石墨层106的印制电路板层202的基材部103的相反方向的一面上。
图11是示出在印制电路板层202的基材部103方向的一面上层叠有粘合层104、保护膜层105,在所述保护膜层105的所述基材部103方向的一面上层压有石墨层106的膜上芯片型半导体封装的制造工艺过程中的膜剖面的一个例子的图。
图1是示出图7的印制电路板层202的基材部103方向的一面上层压有石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图12是图8的印制电路板层202的基材部103方向的一面上依次层压有粘合层104和石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图13是图9的印制电路板层202的基材部103方向的一面上层压石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
图14是示出图10的印制电路板层202的基材部103方向的一面上依次层压粘合层104和石墨层106,石墨层106的基材部103的相反方向的一面上依次层叠粘合层107和保护膜层108的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
本发明的一个实施例中,所述保护膜层108可以层叠在所述石墨层106的印制电路板层202的基材部103的相反方向的一面上。
图15是示出图11的印制电路板层202的基材部103方向的一面上层叠有粘合层104、保护膜层105,所述保护膜层105的所述基材部103方向的一面上层压有石墨层106的膜中,在印制电路板层202的电路图案层102方向的一面上设置方向贴装器件109,并在间隙中填充填料110之后,层叠集成电路芯片101的膜上芯片型半导体封装的剖面的一个例子的图。
本发明的一个实施例中,在所述印制电路板层202的一面上还可以包括外引线键合垫(Outer Lead Bonder pad)204。
所述外引线键合垫204只要是电性连接所述印制电路板层202的电路与显示器面板,则不做限制,所述外引线键合垫的材质可以是金、铜、镍或其组合。
本发明的一个实施例中,所述外引线键合垫204可以以垂直于所述集成电路的长度方向的方向设置。
图16是在印制电路板层202的一面上直接或通过贴装器件109连接的集成电路芯片101和外引线键合垫204以垂直于所述集成电路的长度方向的方向设置的膜上芯片型半导体封装的上部方向的平面图。
本发明的一个实施例中,所述石墨层106可以层压在除了设置有所述外引线键合垫的所述印制电路板层202面积的相反一面的面积上。对这种结构的膜上芯片型半导体封装来说,改善了设置在印制电路板层202的外引线键合垫204在层压有石墨层203的方向上的视觉外观性,从而在石墨层203方向上也可以通过肉眼确认外引线键合垫204,因此改善视觉外观性,并且外引线键合工艺(Outer Lead Bonding process,OLB process)时改善粘合的准确度及粘合的强度。
本发明的一个实施例中,所述石墨层106可以是由两个以上隔开而层压。此时,在石墨层203方向上也区分集成电路芯片的个别单位区域,从而外引线键合工艺(Outer LeadBondig process,OLB process)时改善粘合的准确度及粘合的强度。
图17是所述外引线键合垫204以与集成电路芯片101的长度方向垂直的方向设置,所述石墨层106在除了设置所述外引线键合垫的所述印制电路板层202的面积的相反一面的面积上,由两个以上隔开而层压的膜上芯片型半导体封装的层压有石墨层的下部方向的平面图。
图18是印制电路板层202的石墨层由两个以上隔开而层压的一面上直接或通过贴装器件109连接的集成电路芯片101和外引线键合垫204以与所述集成电路的长度方向垂直的方向设置的膜上芯片型半导体封装的上部方向的平面图。
本发明的一个实施例中,所述集成电路芯片101可以以与所述印制电路板层202的长度方向垂直的方向设置。
本发明的一个实施例中,印制电路板层202和石墨层106分别在以膜形态卷绕辊的状态下,两面被两个轧辊301施压,并可以通过卷对卷(roll to roll)/(reel to reel)工艺进行第一次层压。此时,轧辊的压力可以是3~3kg。并且,在石墨层106的一面上,承载膜(carrier film)可以通过卷对卷供应并层叠,第一次层压膜可以以印制电路板层202/石墨层106/承载膜层(未示出)或印制电路板层202/粘合层104/石墨层106/承载膜层(未示出)的顺序层叠。
本发明的一个实施例中,所述第一次层压膜和粘合层104、107分别在以膜的形态卷绕辊的状态下,两面被两个轧辊301施压,并可以通过卷对卷(roll to roll)/(reel toreel)工艺进行第二次层压。此时,轧辊的压力可以是3~20kg。并且,在石墨层106的一面上,离型膜(release film)可以通过卷对卷供应并层叠,第二次层压膜可以以印制电路板层202/粘合层104/石墨层106/粘合层107/离型膜层(未示出)或印制电路板层202/粘合层107/石墨层106/离型膜层(未示出)的顺序层叠。
本发明的一个实施例中,所述第二次层压膜和保护膜层105、108分别在以膜形态卷绕辊的状态下,两面被两个轧辊301施压,并可以通过卷对卷(roll to roll)/(reel toreel)工艺进行第二次层压。此时,轧辊的压力可以是3~20kg,轧辊的温度可以是70~90℃。并且,第三次层压膜可以以印制电路板层202/粘合层104/石墨层106/粘合层107/保护膜层108或印制电路板层202/粘合层107/石墨层106/保护膜层108的顺序层叠。
下面,对包括所述膜上芯片型半导体封装、基板及显示器面板的显示设备进行说明。
本发明的一个实施例中,所述基板可以与所述膜上芯片型半导体封装的外引线键合垫204电性连接。
本发明的一个实施例中,所述基板还包括外引线键合垫(未示出),并可以与所述膜上芯片型半导体封装的外引线键合垫204电性连接。
本发明的一个实施例中,所述基板还包括外引线键合垫(未示出),并且可以与所述膜上芯片型半导体封装的外引线键合垫204电性连接。此时,在所述基板的外引线键合垫(未示出)与所述膜上芯片型半导体封装的外引线键合垫204之间还可以包括异方性导电胶膜(Anisotropic Conductive Film,ACF)层。所述基板的外引线键合垫(未示出)/所述各向异性导电膜/所述膜上芯片型半导体封装的外引线键合垫204可以依次设置后通过外引线键合工艺(OLB process)层叠。
本发明的一个实施例中,显示器面板可以是液晶显示器或发光元件显示器,其结构模块可以包括通常使用的显示器面板的模块。
所述膜上芯片型半导体封装与所述基板及所述显示器面板电性连接,可以根据集成电路芯片的驱动信号,通过电信号驱动并控制显示器面板的相应像素。
以上说明应被理解为优选实施例的示例,而不是限定发明的范围。因此本发明应该由权利要求书和权利要求书的等同物来确定而不是由以上说明的内容来确定。
附图标记说明
101:驱动集成电路芯片
102:印制电路膜层的电路图案层
103:印制电路膜层的基材层
104、107:粘合层
105、108:保护膜层
106:石墨层
109:用于电连接驱动集成电路芯片和印制电路膜的凸块
110:填料
202:印制电路膜层
301:轧辊
302:石墨粉末
401:石墨膜

Claims (12)

1.一种膜上芯片型半导体封装,包括:
集成电路芯片;
印制电路板层;以及
石墨层,
所述集成电路芯片直接或通过贴装器件连接到所述印制电路板层的一面上,所述石墨层层压在所述印制电路板层的相反一面上。
2.根据权利要求1所述的膜上芯片型半导体封装,在所述石墨层与所述印制电路板层之间还包括粘合层。
3.根据权利要求1所述的膜上芯片型半导体封装,在所述石墨层的一面上还包括保护薄膜层。
4.根据权利要求1所述的膜上芯片型半导体封装,其中,
所述石墨层的厚度为5μm至40μm。
5.根据权利要求1所述的膜上芯片型半导体封装,其中,
所述石墨层为碳化的高分子膜或由石墨粉末形成的膜。
6.根据权利要求1所述的膜上芯片型半导体封装,还包括位于所述印制电路板层的一面的外引线键合垫。
7.根据权利要求1所述的膜上芯片型半导体封装,其中,
所述外引线键合垫以与所述集成电路的长度方向垂直的方向设置。
8.根据权利要求1所述的膜上芯片型半导体封装,其中,
所述石墨层层压在除了设置有所述外引线键合垫的所述印制电路板层面积的相反一面的面积上。
9.根据权利要求1所述的膜上芯片型半导体封装,其中,
所述石墨层层压在所述印制电路板层的两面上。
10.根据权利要求1所述的膜上芯片型半导体封装,其中,
所述集成电路芯片以与所述印制电路板层的长度方向垂直的方向设置。
11.根据权利要求1所述的膜上芯片型半导体封装,其中,
所述集成电路芯片为显示器驱动集成电路芯片。
12.一种显示设备,包括:
根据权利要求1至11所述的膜上芯片型半导体封装;
基板;及
显示器面板。
CN201880002554.1A 2017-08-21 2018-08-21 改善散热及电磁波屏蔽功能的层压石墨的膜上芯片型半导体封装 Active CN109844943B (zh)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR10-2017-0105442 2017-08-21
KR20170105442 2017-08-21
PCT/KR2018/009623 WO2019039847A1 (ko) 2017-08-21 2018-08-21 방열 및 전자파 차폐 기능이 개선된 그라파이트 라미네이트 칩온필름형 반도체 패키지

Publications (2)

Publication Number Publication Date
CN109844943A true CN109844943A (zh) 2019-06-04
CN109844943B CN109844943B (zh) 2024-01-30

Family

ID=65439051

Family Applications (2)

Application Number Title Priority Date Filing Date
CN201880002555.6A Active CN109844944B (zh) 2017-08-21 2018-08-21 改善视觉外观性及加工性的层压石墨的膜上芯片型半导体封装
CN201880002554.1A Active CN109844943B (zh) 2017-08-21 2018-08-21 改善散热及电磁波屏蔽功能的层压石墨的膜上芯片型半导体封装

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CN201880002555.6A Active CN109844944B (zh) 2017-08-21 2018-08-21 改善视觉外观性及加工性的层压石墨的膜上芯片型半导体封装

Country Status (5)

Country Link
US (2) US11437556B2 (zh)
KR (2) KR102198697B1 (zh)
CN (2) CN109844944B (zh)
TW (2) TWI781215B (zh)
WO (2) WO2019039847A1 (zh)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI781215B (zh) * 2017-08-21 2022-10-21 金學模 改善散熱及電磁波屏蔽功能的層壓石墨的膜上晶片型半導體封裝
KR102644356B1 (ko) * 2019-06-10 2024-03-06 주식회사 엘엑스세미콘 방열 칩 온 필름 패키지
KR102304963B1 (ko) 2019-10-18 2021-09-27 엔트리움 주식회사 반도체 패키지
WO2022071719A1 (ko) * 2020-09-29 2022-04-07 주식회사 아모그린텍 칩 온 필름용 단열시트, 이를 포함하는 단열 칩 온 필름 패키지 및 디스플레이 장치
KR20220126393A (ko) * 2021-03-09 2022-09-16 주식회사 아모그린텍 디스플레이 광원용 단열시트, 이를 포함하는 단열 광원모듈, 단열 백라이트 유닛 및 디스플레이 장치
CN114038869B (zh) * 2021-05-14 2023-01-13 重庆康佳光电技术研究院有限公司 显示面板、显示背板及其制作方法

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5616958A (en) * 1995-01-25 1997-04-01 International Business Machines Corporation Electronic package
CN101924082A (zh) * 2009-06-16 2010-12-22 东部高科股份有限公司 热释放半导体封装
CN102760704A (zh) * 2011-04-28 2012-10-31 美格纳半导体有限公司 薄膜覆晶型半导体封装
CN106098654A (zh) * 2016-06-20 2016-11-09 东莞市联洲知识产权运营管理有限公司 一种散热优化的集成电路封装

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2007053710A2 (en) * 2005-11-01 2007-05-10 Donnelly Corporation Interior rearview mirror with display
US7129422B2 (en) * 2003-06-19 2006-10-31 Wavezero, Inc. EMI absorbing shielding for a printed circuit board
JP2008287960A (ja) * 2007-05-16 2008-11-27 Nec Lighting Ltd 照明装置
CN103193221B (zh) * 2007-05-17 2014-12-31 株式会社钟化 石墨膜及其制造方法
KR20100072508A (ko) * 2008-12-22 2010-07-01 오리온피디피주식회사 플라즈마 디스플레이 패널의 방열 시트 구조
KR101214292B1 (ko) * 2009-06-16 2012-12-20 김성진 방열 반도체소자 패키지, 그 제조방법 및 방열 반도체소자 패키지를 포함하는 디스플레이장치
US8287996B2 (en) * 2009-12-21 2012-10-16 Intel Corporation Coating for a microelectronic device, treatment comprising same, and method of managing a thermal profile of a microelectronic die
US8410508B1 (en) * 2011-09-12 2013-04-02 SemiLEDs Optoelectronics Co., Ltd. Light emitting diode (LED) package having wavelength conversion member and wafer level fabrication method
TW201349577A (zh) * 2012-05-22 2013-12-01 Hugetemp Energy Ltd 照明裝置
TW201403766A (zh) * 2012-07-09 2014-01-16 矽品精密工業股份有限公司 基板結構、封裝件及其製法
JP5550706B2 (ja) * 2012-10-31 2014-07-16 日立アロカメディカル株式会社 超音波探触子
KR101483553B1 (ko) * 2013-09-06 2015-01-21 주식회사 바른전자 근거리 무선통신용 페라이트 안테나를 구비하는 반도체 패키지 및 그의 제조 방법
US20170133353A1 (en) * 2015-05-27 2017-05-11 Bridge Semiconductor Corporation Semiconductor assembly with three dimensional integration and method of making the same
KR102266187B1 (ko) * 2014-12-09 2021-06-17 삼성디스플레이 주식회사 표시 장치 및 이의 제조 방법
US9953957B2 (en) * 2015-03-05 2018-04-24 Invensas Corporation Embedded graphite heat spreader for 3DIC
CN107960132B (zh) * 2015-05-04 2021-01-26 由普莱克斯有限公司 带有印刷成形封装部件和导电路径再分布结构的引线载体
KR101718855B1 (ko) * 2015-07-15 2017-03-22 (주)인테코 전자파 차폐 및 방열용 복합 시트의 제조 방법
KR20170019023A (ko) * 2015-08-10 2017-02-21 에스케이하이닉스 주식회사 전자기 간섭 차폐부를 갖는 반도체 패키지 및 제조 방법
KR102333201B1 (ko) * 2015-08-27 2021-12-01 엘지디스플레이 주식회사 디스플레이 장치
US9659844B2 (en) * 2015-08-31 2017-05-23 Texas Instruments Incorporated Semiconductor die substrate with integral heat sink
US10043737B2 (en) * 2015-12-02 2018-08-07 Novatek Microelectronics Corp. Chip on film package
KR20180097718A (ko) 2015-12-24 2018-08-31 스타브리즈 아이피 럭스 투 에스.에이.알.엘. 가상 현실 헤드 마운티드 디스플레이
US11289721B2 (en) 2016-09-27 2022-03-29 Guardnec Co., Ltd. Gas diffusion layer comprising porous carbonaceous film layer for fuel cell
TWI781215B (zh) * 2017-08-21 2022-10-21 金學模 改善散熱及電磁波屏蔽功能的層壓石墨的膜上晶片型半導體封裝

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5616958A (en) * 1995-01-25 1997-04-01 International Business Machines Corporation Electronic package
CN101924082A (zh) * 2009-06-16 2010-12-22 东部高科股份有限公司 热释放半导体封装
CN102760704A (zh) * 2011-04-28 2012-10-31 美格纳半导体有限公司 薄膜覆晶型半导体封装
CN106098654A (zh) * 2016-06-20 2016-11-09 东莞市联洲知识产权运营管理有限公司 一种散热优化的集成电路封装

Also Published As

Publication number Publication date
CN109844943B (zh) 2024-01-30
CN109844944A (zh) 2019-06-04
TW201917843A (zh) 2019-05-01
US11437556B2 (en) 2022-09-06
KR102198697B1 (ko) 2021-01-05
KR20190020637A (ko) 2019-03-04
WO2019039847A1 (ko) 2019-02-28
US20200355958A1 (en) 2020-11-12
CN109844944B (zh) 2024-02-02
TWI781215B (zh) 2022-10-21
TW201921621A (zh) 2019-06-01
US11355687B2 (en) 2022-06-07
WO2019039848A1 (ko) 2019-02-28
KR102198698B1 (ko) 2021-01-05
KR20190020636A (ko) 2019-03-04
US20210074625A1 (en) 2021-03-11
TWI803509B (zh) 2023-06-01

Similar Documents

Publication Publication Date Title
CN109844943A (zh) 改善散热及电磁波屏蔽功能的层压石墨的膜上芯片型半导体封装
TW529154B (en) Semiconductor device and liquid crystal module using the same
US9760754B2 (en) Printed circuit board assembly forming enhanced fingerprint module
US20110019370A1 (en) Flexible circuit module
US20050183884A1 (en) Flexible printed circuit board
US20220369466A1 (en) Printed circuit board
CN100584160C (zh) 显示模块及其软性构装单元
CN201298121Y (zh) 驱动芯片封装结构改进的液晶显示模块
US20120161191A1 (en) Light-emitting module
JPWO2003083770A1 (ja) 通信装置及びその包装体
CN212752722U (zh) 电池保护板、移动终端
WO2008050582A1 (fr) Dispositif semi-conducteur, dispositif d'affichage et dispositif électronique
TWM273740U (en) Liquid crystal display device
JP2000067200A (ja) Icカード
TWI824642B (zh) 軟性電路板及其製造方法
US20220367328A1 (en) Flip chip and chip packaging structure
KR20030046788A (ko) 반도체 패키지 및 그 제조방법
CN210984725U (zh) 一种集成式的led面光源装置
CN102915989A (zh) 芯片封装结构
TW202406418A (zh) 軟性電路板及其製造方法
CN201072757Y (zh) 薄膜覆晶封装
CN102254891A (zh) 倒装芯片封装结构及其制造方法
CN111624796A (zh) 一种覆晶薄膜与显示装置
JP2004327756A (ja) Icカード用半導体装置及びその製造方法
TW200948237A (en) Flexible printed circuitry

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant