CN102244013A - 半导体器件及其制造方法 - Google Patents

半导体器件及其制造方法 Download PDF

Info

Publication number
CN102244013A
CN102244013A CN2011101236412A CN201110123641A CN102244013A CN 102244013 A CN102244013 A CN 102244013A CN 2011101236412 A CN2011101236412 A CN 2011101236412A CN 201110123641 A CN201110123641 A CN 201110123641A CN 102244013 A CN102244013 A CN 102244013A
Authority
CN
China
Prior art keywords
semiconductor element
esd protection
protection layer
semiconductor
sealant
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN2011101236412A
Other languages
English (en)
Other versions
CN102244013B (zh
Inventor
R.A.帕盖拉
J.A.卡帕拉斯
P.C.马里穆图
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Changdian Integrated Circuit Shaoxing Co ltd
Stats Chippac Pte Ltd
Original Assignee
Stats Chippac Pte Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Stats Chippac Pte Ltd filed Critical Stats Chippac Pte Ltd
Publication of CN102244013A publication Critical patent/CN102244013A/zh
Application granted granted Critical
Publication of CN102244013B publication Critical patent/CN102244013B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/60Protection against electrostatic charges or discharges, e.g. Faraday shields
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/96Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/568Temporary substrate used as encapsulation process aid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L21/6836Wafer tapes, e.g. grinding or dicing support tapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68327Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/6834Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to protect an active side of a device or wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/6835Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during build up manufacturing of active devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04105Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/12105Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/20Structure, shape, material or disposition of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73267Layer and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/94Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1035All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the device being entirely enclosed by the support, e.g. high-density interconnect [HDI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1041Special adaptations for top connections of the lowermost container, e.g. redistribution layer, integral interposer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01032Germanium [Ge]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01073Tantalum [Ta]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12044OLED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Abstract

本发明涉及半导体器件及其制造方法。一种半导体晶片具有被划片街区分开的多个半导体管芯。所述晶片被安装到切割胶带。所述晶片通过划片街区被单体化以暴露半导体管芯的侧表面。在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成ESD保护层。所述ESD保护层可以是金属层、密封剂膜、导电聚合物、导电墨水、或被金属层覆盖的绝缘层。在半导体管芯之间单体化ESD保护层。将被ESD保护层覆盖的半导体管芯安装到临时载体。在覆盖半导体管芯的ESD保护层上沉积密封剂。除去载体。在半导体管芯和密封剂上形成互连结构。ESD保护层被电连接到互连结构以提供ESD路径。

Description

半导体器件及其制造方法
技术领域
本发明总体上涉及半导体器件,并且更具体地说涉及半导体器件和在半导体管芯之间形成不连续ESD保护层的方法。
背景技术
在现代电子产品中通常会发现有半导体器件。半导体器件在电部件的数量和密度上有变化。分立的半导体器件一般包括一种电部件,例如发光二极管(LED)、小信号晶体管、电阻器、电容器、电感器、以及功率金属氧化物半导体场效应晶体管(MOSFET)。集成半导体器件通常包括数百到数百万的电部件。集成半导体器件的实例包括微控制器、微处理器、电荷耦合器件(CCD)、太阳能电池、以及数字微镜器件(DMD)。
半导体器件执行多种功能,例如高速计算、发射和接收电磁信号、控制电子器件、将日光转换成电、以及为电视显示器生成可视投影。在娱乐、通信、功率转换、网络、计算机、以及消费品领域中有半导体器件的存在。在军事应用、航空、汽车、工业控制器、以及办公设备中也有半导体器件的存在。
半导体器件利用半导体材料的电特性。半导体材料的原子结构允许通过施加电场或基极电流(base current)或者通过掺杂工艺来操纵(manipulated)它的导电性。掺杂把杂质引入半导体材料中以操纵和控制半导体器件的导电性。
半导体器件包括有源和无源电结构。有源结构(包括双极和场效应晶体管)控制电流的流动。通过改变掺杂水平并且施加电场或基极电流,晶体管促进或限制电流的流动。无源结构(包括电阻器、电容器、和电感器)产生执行多种电功能所必需的电压和电流之间的关系。无源和有源结构被电连接以形成电路,所述电路能够使半导体器件执行高速计算和其它有用的功能。
通常利用两个复杂的制造工艺来制造半导体器件,即前端制造和后端制造,每个可能包括数百个步骤。前端制造包括在半导体晶片的表面上形成多个管芯。每个管芯通常相同并且包括通过电连接有源和无源部件形成的电路。后端制造包括从已完成的晶片单体化(singulating)单个管芯并且封装管芯以提供结构支撑和环境隔离。
半导体制造的一个目标是制造更小的半导体器件。更小的半导体器件通常消耗更少功率、具有更高的性能、并且能够被更有效地制造。另外,更小的半导体器件具有更小的占地面积(footprint),其对于更小的最终产品而言是期望的。通过改善导致产生具有更小、更高密度的有源和无源部件的管芯的前端工艺可以实现更小的管芯尺寸。通过改善电互连和封装材料,后端工艺可以产生具有更小占地面积的半导体器件封装。
许多半导体器件容易由于静电放电(ESD)而损坏。图1a示出具有多个半导体管芯10的常规设置,所述半导体管芯10具有有源表面12和安装到双面粘附层16的接触焊盘14,所述双面粘附层16被施加在临时载体18上。ESD保护层20形成在半导体管芯10上。ESD保护层20是形成在半导体管芯10以及半导体管芯之间的区域22上的物理和电连续层。密封剂24形成在半导体管芯10和载体18上。在图1b中,粘附层16和临时载体18被除去并且装配互连结构26形成在半导体管芯10的有源表面12和密封剂24上。在装配互连结构26的形成期间,ESD保护层20保留作为在半导体管芯10以及半导体管芯之间的区域22上的物理和电连续层。
当双面粘附层16和临时载体18被除去时,静电电荷可能累积。静电电荷必须被除去以避免缩短半导体管芯10的使用寿命。通常使用电离器来中和静电电荷。然而,电离器增加了制造过程的成本。ESD保护层20也除去静电电荷但是需要昂贵且费时的沉积工艺(例如化学气相沉积(CVD)和溅射)来形成物理和电连续层。
发明内容
存在对用于半导体管芯的节省成本的ESD保护方案的需要。因此,在一个实施例中,本发明是一种制造半导体器件的方法,该方法包括以下步骤:提供具有多个被划片街区分开的半导体管芯的半导体晶片,将半导体晶片安装到切割胶带,通过划片街区单体化半导体晶片以暴露半导体管芯的侧表面,在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成ESD保护层,单体化ESD保护层以使ESD保护层在半导体管芯之间不连续,将被ESD保护层覆盖的半导体管芯安装到临时载体,在覆盖半导体管芯的ESD保护层上沉积密封剂,除去临时载体,以及在半导体管芯和密封剂上形成互连结构。ESD保护层被电连接到互连结构以提供ESD路径。
在另一个实施例中,本发明是一种制造半导体器件的方法,该方法包括以下步骤:提供具有多个被划片街区分开的第一半导体管芯的半导体晶片,通过划片街区单体化半导体晶片以暴露第一半导体管芯的侧表面,在第一半导体管芯上以及在第一半导体管芯的暴露的侧表面周围形成ESD保护层,在第一半导体管芯之间单体化ESD保护层,将被ESD保护层覆盖的第一半导体管芯安装到载体,在ESD保护层上沉积密封剂,除去载体,以及在第一半导体管芯和密封剂上形成互连结构。
在另一个实施例中,本发明是一种制造半导体器件的方法,该方法包括以下步骤:提供具有多个被划片街区分开的第一半导体管芯的半导体晶片,通过划片街区单体化半导体晶片以暴露第一半导体管芯的侧表面,在第一半导体管芯上以及在第一半导体管芯的暴露的侧表面周围形成ESD保护层,在第一半导体管芯之间单体化ESD保护层,以及在ESD保护层上沉积密封剂。
在另一个实施例中,本发明是一种半导体器件,该半导体器件包括多个半导体管芯和形成在半导体管芯上以及半导体管芯的侧表面周围的ESD保护层。ESD保护层在半导体管芯之间不连续。密封剂被沉积在ESD保护层上。互连结构形成在半导体管芯和密封剂上。ESD保护层电连接到互连结构。
附图说明
图1a-1b示出具有连续ESD保护层的常规半导体管芯;
图2示出具有安装到其表面的不同类型封装的PCB;
图3a-3c示出安装到PCB的典型半导体封装的更多细节;
图4a-4l示出在半导体管芯的侧表面和后表面上形成不连续ESD保护层的过程;
图5示出具有形成在其侧表面和后表面上的不连续ESD保护层的半导体管芯;
图6a-6j示出形成不连续ESD保护层作为密封剂膜的过程;
图7示出具有形成在其侧表面和后表面上作为密封剂膜的不连续ESD保护层的半导体管芯;
图8a-8i示出形成不连续ESD保护层作为绝缘层和导电层的过程;
图9示出具有形成在其侧表面和后表面上作为绝缘层和导电层的不连续ESD保护层的半导体管芯;
图10示出均被不连续ESD保护层覆盖的并排的半导体管芯;
图11示出并排的半导体管芯,一个管芯被不连续ESD保护层覆盖并且一个管芯没有ESD保护层;
图12示出层叠半导体管芯,一个管芯被不连续ESD保护层覆盖并且一个管芯没有ESD保护层;以及
图13示出层叠半导体管芯,每个管芯都被不连续ESD保护层覆盖。
具体实施方式
参考附图在下列描述中的一个或多个实施例中描述本发明,在附图中相似的数字表示相同或类似的元件。虽然根据用来实现本发明的目的的最佳方式描述本发明,但是本领域技术人员将理解的是,它旨在覆盖可以被包含在由被下列公开和各图所支持的所附权利要求及其等效物限定的本发明的精神和范围内的替代物、变型、和等效物。
一般利用两个复杂的制造工艺制造半导体器件:前端制造和后端制造。前端制造包括在半导体晶片的表面上形成多个管芯。晶片上的每个管芯包括有源和无源电部件,所述有源和无源电部件被电连接以形成功能电路。有源电部件,例如晶体管和二极管,具有控制电流的流动的能力。无源电部件,例如电容器、电感器、电阻器、和变压器,产生执行电路功能所必需的电压和电流之间的关系。
通过包括掺杂、沉积、光刻、刻蚀、和平面化的一系列工艺步骤在半导体晶片的表面上形成无源和有源部件。掺杂通过例如离子注入或热扩散的技术将杂质引入到半导体材料中。所述掺杂工艺改变有源器件中的半导体材料的导电性,将半导体材料转变成绝缘体、导体,或响应于电场或基极电流动态改变半导体材料导电性。晶体管包括有变化的掺杂类型和程度的区域,所述区域根据需要被设置为使晶体管能够在施加电场或基极电流时促进或限制电流的流动。
通过具有不同电特性的材料的层形成有源和无源部件。所述层可以通过部分地由被沉积的材料的类型决定的多种沉积技术形成。例如,薄膜沉积可以包括化学汽相沉积(CVD)、物理汽相沉积(PVD)、电解电镀、以及无电极电镀(electroless plating)工艺。每个层通常被图案化以形成有源部件、无源部件、或部件之间的电连接的各部分。
可以利用光刻图案化所述层,所述光刻包括在将被图案化的层上沉积光敏材料,例如光致抗蚀剂。利用光将图案从光掩模转移到光致抗蚀剂。利用溶剂将经受光的光致抗蚀剂图案部分除去,暴露将被图案化的下层的各部分。光致抗蚀剂的剩余物被除去,留下被图案化的层。可替换地,利用例如无电极电镀或电解电镀的技术通过直接将材料沉积到通过先前的沉积/刻蚀工艺形成的区域或空隙中来图案化一些类型的材料。
在现有图案上沉积材料的薄膜可能会放大下面的图案并且引起不均匀的平面。需要均匀的平面来制造更小和更密集包装的有源和无源部件。可以利用平面化从晶片的表面除去材料和制造均匀平面。平面化包括利用抛光垫抛光晶片的表面。在抛光期间,磨料和腐蚀性化学品被添加到晶片的表面。组合的磨料机械作用和化学品腐蚀作用除去了任何不规则的表面形貌(topography),产生均匀的平面。
后端制造指的是将已完成的晶片切割或单体化成单个管芯,并且然后封装管芯用于结构支撑和环境隔离。为单体化管芯,沿被叫做划片街区(saw street)或划线的晶片非功能区域刻划和断开所述晶片。利用激光切割工具或锯条来单体化晶片。在单体化之后,单个管芯被安装到封装衬底,所述封装衬底包括用来与其它系统部件互连的引脚或接触焊盘。形成在半导体管芯上的接触焊盘然后被连接到封装内的接触焊盘。可以利用焊料凸块、柱形凸块(stud bump)、导电胶、或线结合(wirebond)来制作电连接。密封剂或其它成型材料被沉积到封装上以提供物理支撑和电隔离。已完成的封装然后被插入电系统中并且半导体器件的功能可以用到其它系统部件。
图2示出具有芯片载体衬底或印刷电路板(PCB)52的电子器件50,所述芯片载体衬底或印刷电路板(PCB)52具有多个安装在它的表面上的半导体封装。电子器件50可以具有一种半导体封装、或多种半导体封装,这取决于应用。为了说明的目的,在图2中示出不同类型的半导体封装。
电子器件50可以是利用半导体封装来执行一个或多个电功能的独立系统。可替换地,电子器件50可以是更大系统的子部件。例如,电子器件50可以是能被插入计算机中的图形卡、网络接口卡、或其它信号处理卡。半导体封装可以包括微处理器、存储器、专用集成电路(ASIC)、逻辑电路、模拟电路、RF电路、分立器件、或其它半导体管芯或电部件。
在图2中,PCB 52提供普通的衬底用于安装在PCB上的半导体封装的结构支撑和电互连。利用蒸发、电解电镀、无电极电镀、丝网印刷、或其它合适的金属沉积工艺将导电信号迹线(trace)54形成在PCB 52的表面上或各层内。信号迹线54提供半导体封装、安装的部件、以及其它外部系统部件中的每一个之间的电通信。迹线54也将电源和地连接提供给半导体封装中的每一个。
在一些实施例中,半导体器件可以具有两个封装级。第一级封装是用来将半导体管芯以机械和电的方式附着到中间载体的技术。第二级封装包括将所述中间载体以机械和电的方式附着到PCB。在其它实施例中,半导体器件可以仅具有第一级封装,其中管芯被以机械和电的方式直接安装到PCB。
为了说明的目的,几种第一级封装,包括线结合封装56和倒装芯片58,被示出在PCB 52上。另外,几种第二级封装,包括球栅阵列(BGA)60、凸块芯片载体(BCC)62、双列直插式封装(DIP)64、岸面栅格阵列(land grid array,LGA)66、多芯片模块(MCM)68、四侧无引脚扁平封装(quad flat non-leaded package,QFN)70、以及四侧扁平封装72被示出安装在PCB 52上。根据系统要求,利用第一和第二级封装形式的任何组合配置的半导体封装的任何组合、以及其它电子部件,可以被连接到PCB 52。在一些实施例中,电子器件50包括单个附着的半导体封装,虽然其它实施例要求多互连封装。通过在单个衬底上组合一个或多个半导体封装,制造商可以将预先制作的部件并入电子器件和系统中。因为所述半导体封装包括复杂功能,所以可以利用更便宜的部件和流水线制造工艺来制造电子器件。所得到的器件较少可能失效并且制造起来花费较少,对用户而言导致更低的成本。
图3a-3c示出示范性半导体封装。图3a示出安装在PCB 52上的DIP 64的更多细节。半导体管芯74包括包含模拟或数字电路的有源区,所述模拟或数字电路被实现为根据管芯的电设计形成在管芯内并且被电互连的有源器件、无源器件、导电层、和介电层。例如,电路可以包括一个或多个晶体管、二极管、电感器、电容器、电阻器、以及形成在半导体管芯74的有源区内的其它电路元件。接触焊盘76是一层或多层的导电材料,例如铝(AL)、铜(Cu)、锡(Sn)、镍(Ni)、金(Au)、或银(Ag),并且电连接到形成在半导体管芯74内的电路元件。在DIP 64的组装期间,利用金硅共晶层或粘附材料(例如热的环氧或环氧树脂)将半导体管芯74安装到中间载体78。封装体包括绝缘封装材料,例如聚合物或陶瓷。导体引线80和线结合82在半导体管芯74和PCB 52之间提供电互连。密封剂84被沉积在封装上用于通过防止湿气与粒子进入所述封装以及污染管芯74或线结合82来进行环境保护。
图3b示出安装在PCB 52上的BCC 62的更多细节。半导体管芯88利用底层填充材料或环氧树脂粘附材料92被安装到载体90上。线结合94在接触焊盘96和98之间提供第一级封装互连。模塑料或密封剂100被沉积在半导体管芯88和线结合94上以为所述器件提供物理支撑和电隔离。接触焊盘102利用电解电镀或无电极电镀这样合适的金属沉积形成在PCB 52的表面上以防止氧化。接触焊盘102电连接到PCB 52中的一个或多个导电信号迹线54。凸块104被形成在BCC 62的接触焊盘98与PCB 52的接触焊盘102之间。
在图3c中,利用倒装芯片型第一级封装将半导体管芯58面朝下地安装到中间载体106。半导体管芯58的有源区108包含模拟或数字电路,所述模拟或数字电路被实现为根据管芯的电设计形成的有源器件、无源器件、导电层、和介电层。例如,该电路可以包括一个或多个晶体管、二极管、电感器、电容器、电阻器、以及在有源区108内的其它电路元件。半导体管芯58通过凸块110被电连接和机械连接到载体106。
BGA 60 利用凸块112电连接和机械连接到具有BGA型第二级封装的PCB 52。半导体管芯58通过凸块110、信号线114、以及凸块112电连接到导电信号迹线54。模塑料或密封剂116被沉积在半导体管芯58和载体106上以为所述器件提供物理支撑和电隔离。倒装芯片半导体器件提供从半导体管芯58上的有源器件到PCB 52上的导电轨迹的短导电路径以便减小信号传播距离、降低电容、并且改善总的电路性能。在另一个实施例中,半导体管芯58可以在没有中间载体106的情况下利用倒装芯片型第一级封装被以机械和电的方式直接连接到PCB 52。
相对于图2和3a-3c,图4a-4l示出在半导体管芯的侧表面和后表面上形成不连续ESD保护层的过程。图4a示出具有用于结构支撑的基底衬底材料122(例如硅、锗、砷化镓、磷化铟、或碳化硅)的半导体晶片120。多个半导体管芯或部件124形成在晶片120上,被划片街区126分开,如上所述。
图4b示出半导体晶片120的一部分的截面图。每个半导体管芯124具有有源表面130,所述有源表面130包含模拟或数字电路,所述模拟或数字电路被实现为根据管芯的电设计和功能形成在管芯内并且电互连的有源器件、无源器件、导电层、和介电层。例如,该电路可以包括一个或多个晶体管、二极管、和形成在有源表面130内的其它电路元件以实现模拟电路或数字电路,例如数字信号处理器(DSP)、ASIC、存储器、或其它信号处理电路。半导体管芯124也可以包括IPD,例如电感器、电容器、和电阻器,用于RF信号处理。
利用PVD、CVD、电解电镀、无电极电镀工艺、或其它合适的金属沉积工艺在有源表面130上形成导电层132。导电层132可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。导电层132用作电连接到有源表面130上的电路的接触焊盘。
半导体晶片120被安装到切割胶带136,如图4c中所示。在图4d中,利用锯条或激光切割工具138,半导体晶片120通过划片街区126被向下单体化至切割胶带136以暴露半导体管芯124的侧表面142。
在图4e中,导电层140形成在半导体管芯124的暴露的侧表面142上,即在单体化的划片街区126中。导电层140也形成在与有源表面130相对的后表面144上。在一个实施例中,导电层140可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。利用电解电镀、无电极电镀工艺、或其它合适的金属沉积工艺形成导电层140。以金属形式,导电层140在后表面144上具有0.1到2.0微米(μm)的厚度。可替换地,导电层140可以是具有小于100 μm(优选20-50 μm)厚度的导电聚合物或导电墨水,即具有导电粒子的聚合物或墨水基底材料。例如,导电聚合物可以是聚乙炔、聚苯基乙烯(polyphenylenevinylene)、聚吡咯、聚噻吩、聚苯胺、聚亚苯基、或其它有机聚合物。通过印刷、溅射、或汽相沉积在形成在半导体管芯124上的金属网或其它中间导电层上形成导电聚合物或导电墨水。取决于材料,导电层140也可以通过模版印刷、丝网印刷、旋涂、或针滴(needle dispensing)形成。导电层140用作用于半导体管芯124的ESD保护层。
在图4f中,利用锯条或激光切割工具148在半导体管芯124之间将ESD保护层140向下单体化至切割胶带136。锯条或激光切割工具148通常比锯条或激光切割工具138窄,使得ESD保护层140保持覆盖侧表面142。在单体化之后,ESD保护层140在半导体管芯124之间不连续同时仍然覆盖半导体管芯124的侧表面142和后表面144。
在图4g中,临时衬底或载体150包括用于结构支撑的牺牲基底材料,例如硅、聚合物、聚合物复合材料、金属、陶瓷、玻璃、玻璃纤维环氧树脂、氧化铍、或其它合适的低成本、刚性材料。界面层或胶带152被施加在载体150上作为可由热或紫外(UV)光释放的双面粘附层。
采用拾取和放置操作,被ESD保护层140覆盖的半导体124a从切割胶带136被除去并且被安装到载体150上的界面层152。类似地,被ESD保护层140覆盖的半导体124b从切割胶带136被除去并且被安装到界面层152,如图4h中所示。形成在半导体管芯124a上的ESD保护层140不连续,即与形成在半导体管芯124b上的ESD保护层140物理分离和电隔离。安装到载体150的均具有分离和不连续ESD保护层140的半导体管芯124a和124b被称作“重新配置的晶片”。
在图4i中,密封剂或模塑料154被沉积在半导体管芯124a和124b以及载体150上,所述密封剂或模塑料154的用量为覆盖形成在半导体管芯124a和124b的侧表面142和后表面144上的ESD保护层140。利用浆料印刷(paste printing)、压缩模塑、传递模塑、液体密封剂模塑、真空层压、旋涂、或其它合适的施加器(applicator)沉积密封剂154。密封剂154可以是聚合物复合材料,例如具有填充物的环氧树脂、具有填充物的环氧丙烯酸酯、或具有合适填充物的聚合物。密封剂154不导电并且在环境上保护半导体器件免受外部元件和污染物的影响。
在图4j中,通过化学腐蚀、机械剥离、CMP、机械研磨、热烘、UV光、激光扫描、或湿法脱模来除去临时载体150和界面层152。
在图4k中,底侧装配互连结构158形成在半导体管芯124a和124b的有源表面130和密封剂154上。装配互连结构158包括利用图案化和金属沉积工艺(例如溅射、电解电镀、和无电极电镀)形成的导电层160。导电层160可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。导电层160的一部分被电连接到半导体管芯124a和124b的接触焊盘132。导电层160的另一部分被电连接到ESD保护层140作为低阻抗接地点。导电层160的其它部分可以根据半导体器件的设计和功能是电共有的(electrically common)或被电隔离。
装配互连结构158进一步包括绝缘或钝化层162,所述绝缘或钝化层162形成在导电层160之间并且包括一层或多层的二氧化硅(SiO2)、氮化硅(Si3N4)、氮氧化硅(SiON)、五氧化二钽(Ta2O5)、氧化铝(Al2O3)、或具有类似绝缘和结构特性的其它材料。绝缘层162利用PVD、CVD、印刷、旋涂、喷涂、烧结或热氧化形成。
在图4l中,使用蒸发、电解电镀、无电极电镀、球滴或丝网印刷工艺在装配互连结构158上沉积导电凸块材料并将导电凸块材料电连接到导电层160。凸块材料可以是Al、Sn、Ni、Au、Ag、Pb、Bi、Cu、焊料,及其组合,带有可选的焊剂溶液。例如,凸块材料可以是共晶Sn/Pb、高铅焊料、或无铅焊料。利用合适的附着或结合工艺将凸块材料结合到导电层160。在一个实施例中,通过将凸块材料加热到它的熔点以上,所述凸块材料回流以形成球形球或凸块164。在一些应用中,凸块164被二次回流以改善到导电层160的电接触。所述凸块也可以被压缩结合到导电层160。凸块164表示一种可以形成在导电层160上的互连结构。所述互连结构也可以使用结合线、柱形凸块、微凸块、或其它电互连。
利用锯条或激光切割工具166将半导体管芯124a和124b单体化成单个半导体器件。
图5示出单体化之后的半导体器件168。半导体管芯124电连接到装配互连结构158和凸块164。形成在半导体管芯124的有源表面130内的有源和无源电路容易由于ESD事件而损坏。静电电荷可能例如在除去载体150和界面层152期间累积。静电电荷必须被除去以避免缩短半导体管芯124的使用寿命。导电层140通过中和静电电荷为半导体管芯124提供ESD保护。导电层140提供通过导电层160和凸块164到外部低阻抗接地点的ESD放电路径170以安全地放出静电电荷并且保护半导体管芯124。静电电荷向着ESD放电路径170迁移,所述放电路径170的电阻比通向接触焊盘132和有源表面130的路径的电阻低。通过在每个半导体管芯124的侧表面142和后表面144上沉积不连续的ESD保护层140,可以使用节省成本的沉积工艺,例如模版印刷、丝网印刷、旋涂、和针滴。
在另一个实施例中,从图4d继续,导电密封剂膜174被施加到胶带载体176并且位于半导体管芯124上,如图6a中所示。密封剂膜174可以是包括填充物(例如铝、铜、炭黑、金、或铂)的b阶段(b-staged)可固化可流动膜密封剂。例如,所述b阶段膜可以是包含导电粒子并且具有小于100 μm(优选20-50 μm)的厚度的环氧树脂。导电密封剂膜174用作用于半导体管芯124的ESD保护层。
在图6b中,ESD保护层174被层压在半导体管芯124上。在图6c中,ESD保护层174被固化并且胶带载体176被除去。在图6d中,利用锯条或激光切割工具178,ESD保护层174在半导体管芯124之间被向下单体化至切割胶带136。在单体化之后,ESD保护层174在半导体管芯124之间不连续同时仍然覆盖半导体管芯124的侧表面142和后表面144。
在图6e中,临时衬底或载体180包括用于结构支撑的牺牲基底材料,例如硅、聚合物、聚合物复合材料、金属、陶瓷、玻璃、玻璃纤维环氧树脂、氧化铍、或其它合适的低成本、刚性材料。界面层或胶带182被施加在载体180上作为可由热或UV光释放的双面粘附层。
采用拾取和放置操作,被ESD保护层174覆盖的半导体124a从切割胶带136被除去并且被安装到载体180上的界面层182。类似地,被ESD保护层174覆盖的半导体124b从切割胶带136被除去并且被安装到界面层182,如图6f中所示。形成在半导体管芯124a上的ESD保护层174不连续,即与形成在半导体管芯124b上的ESD保护层140物理分离和电隔离。安装到载体150的均具有不连续ESD保护层174的半导体管芯124a和124b被称作“重新配置的晶片”。
在图6g中,密封剂或模塑料184被沉积在半导体管芯124a和124b以及载体180上,所述密封剂或模塑料184的用量为覆盖形成在半导体管芯124a和124b的侧表面142和后表面144上的ESD保护层174。利用浆料印刷、压缩模塑、传递模塑、液体密封剂模塑、真空层压、旋涂、或其它合适的施加器沉积密封剂184。密封剂184可以是聚合物复合材料,例如具有填充物的环氧树脂、具有填充物的环氧丙烯酸酯、或具有合适填充物的聚合物。密封剂184不导电并且在环境上保护半导体器件免受外部元件和污染物的影响。
在图6h中,通过化学腐蚀、机械剥离、CMP、机械研磨、热烘、UV光、激光扫描、或湿法脱模来除去临时载体180和界面层182。
在图6i中,底侧装配互连结构188形成在半导体管芯124a和124b的有源表面130和密封剂184上。装配互连结构188包括利用图案化和金属沉积工艺(例如溅射、电解电镀、和无电极电镀)形成的导电层190。导电层190可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。导电层190的一部分被电连接到半导体管芯124a和124b的接触焊盘132。导电层190的另一部分被电连接到ESD保护层174作为低阻抗接地点。导电层190的其它部分可以根据半导体器件的设计和功能是电共有的或被电隔离。
装配互连结构188进一步包括绝缘或钝化层192,所述绝缘或钝化层192形成在导电层190之间并且包括一层或多层的SiO2、Si3N4、SiON、Ta2O5、Al2O3、或具有类似绝缘和结构特性的其它材料。绝缘层192利用PVD、CVD、印刷、旋涂、喷涂、烧结或热氧化形成。
在图6j中,使用蒸发、电解电镀、无电极电镀、球滴或丝网印刷工艺在装配互连结构188上沉积导电凸块材料并将导电凸块材料电连接到导电层190。凸块材料可以是Al、Sn、Ni、Au、Ag、Pb、Bi、Cu、焊料,及其组合,带有可选的焊剂溶液。例如,凸块材料可以是共晶Sn/Pb、高铅焊料、或无铅焊料。利用合适的附着或结合工艺将凸块材料结合到导电层190。在一个实施例中,通过将凸块材料加热到它的熔点以上,所述凸块材料回流以形成球形球或凸块194。在一些应用中,凸块194被二次回流以改善到导电层190的电接触。所述凸块也可以被压缩结合到导电层190。凸块194表示一种可以形成在导电层190上的互连结构。所述互连结构也可以使用结合线、柱形凸块、微凸块、或其它电互连。
利用锯条或激光切割工具196将半导体管芯124a和124b单体化成单个半导体器件。
图7示出单体化之后的半导体器件198。半导体管芯124电连接到装配互连结构188和凸块194。形成在半导体管芯124的有源表面130内的有源和无源电路容易由于ESD事件而损坏。静电电荷可能例如在除去载体180和界面层182期间累积。静电电荷必须被除去以避免缩短半导体管芯124的使用寿命。密封剂膜174通过中和静电电荷为半导体管芯124提供ESD保护。密封剂膜174提供通过导电层190和凸块194到外部低阻抗接地点的ESD放电路径200以安全地放出静电电荷并且保护半导体管芯124。静电电荷向着ESD放电路径200迁移,所述放电路径200的电阻比通向接触焊盘132和有源表面130的路径的电阻低。通过在每个半导体管芯124的侧表面142和后表面144上沉积不连续的ESD保护层174,可以使用节省成本的沉积工艺,例如模版印刷、丝网印刷、旋涂、和针滴。
在另一个实施例中,从图4d继续,绝缘或介电层210共形地形成在半导体管芯124的侧表面142和后表面144上,如图8a中所示。绝缘层210包括一层或多层的SiO2、Si3N4、SiON、Ta2O5、Al2O3、或具有类似绝缘和结构特性的其它材料。绝缘层210利用PVD、CVD、印刷、旋涂、喷涂、烧结或热氧化形成。
在图8b中,导电层212形成在绝缘层210上,即在单体化的划片街区126中的侧表面142和后表面144上。在一个实施例中,导电层212可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。利用电解电镀、无电极电镀工艺、或其它合适的金属沉积工艺形成导电层212。以金属形式,导电层212在后表面144上具有0.1到2.0 μm的厚度。可替换地,导电层212可以是具有小于100 μm(优选20-50 μm)厚度的导电聚合物或导电墨水,即具有导电粒子的聚合物或墨水基底材料。例如,导电聚合物可以是聚乙炔、聚苯基乙烯、聚吡咯、聚噻吩、聚苯胺、聚亚苯基、或其它有机聚合物。通过印刷、溅射、或汽相沉积在形成在半导体管芯124上的金属网或其它中间导电层上形成导电聚合物或导电墨水。取决于材料,导电层212也可以通过模版印刷、丝网印刷、旋涂、或针滴形成。绝缘层210和导电层212用作用于半导体管芯124的ESD保护层。
在图8c中,利用锯条或激光切割工具214在半导体管芯124之间将ESD保护层210-212向下单体化至切割胶带136。锯条或激光切割工具214通常比锯条或激光切割工具138窄,使得ESD保护层210-212保持覆盖侧表面142。在单体化之后,ESD保护层210-212在半导体管芯124之间不连续同时仍然覆盖半导体管芯124的侧表面142和后表面144。
在图8d中,临时衬底或载体220包括用于结构支撑的牺牲基底材料,例如硅、聚合物、聚合物复合材料、金属、陶瓷、玻璃、玻璃纤维环氧树脂、氧化铍、或其它合适的低成本、刚性材料。界面层或胶带222被施加在载体220上作为可由热或UV光释放的双面粘附层。
采用拾取和放置操作,具有ESD保护层210-212的半导体124a从切割胶带136被除去并且被安装到载体220上的界面层222。类似地,具有ESD保护层210-212的半导体124b从切割胶带136被除去并且被安装到界面层222,如图8e中所示。形成在半导体管芯124a上的ESD保护层210-212不连续,即与形成在半导体管芯124b上的ESD保护层210-212物理分离和电隔离。安装到载体220的均具有不连续ESD保护层210-212的半导体管芯124a和124b被称作“重新配置的晶片”。
在图8f中,密封剂或模塑料226被沉积在半导体管芯124a和124b以及载体220上,所述密封剂或模塑料220的用量为覆盖形成在半导体管芯124a和124b的侧表面142和后表面144上的ESD保护层210-212。利用浆料印刷、压缩模塑、传递模塑、液体密封剂模塑、真空层压、旋涂、或其它合适的施加器沉积密封剂226。密封剂226可以是聚合物复合材料,例如具有填充物的环氧树脂、具有填充物的环氧丙烯酸酯、或具有合适填充物的聚合物。密封剂226不导电并且在环境上保护半导体器件免受外部元件和污染物的影响。
在图8g中,通过化学腐蚀、机械剥离、CMP、机械研磨、热烘、UV光、激光扫描、或湿法脱模来除去临时载体220和界面层222。
在图8h中,底侧装配互连结构228形成在半导体管芯124a和124b的有源表面130和密封剂226上。装配互连结构228包括利用图案化和金属沉积工艺(例如PVD、CVD、溅射、电解电镀、和无电极电镀)形成的导电层230。导电层230可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。导电层230的一部分被电连接到半导体管芯124a和124b的接触焊盘132。导电层230的另一部分被电连接到导电层212作为低阻抗接地点。导电层230的其它部分可以根据半导体器件的设计和功能是电共有的或被电隔离。
装配互连结构228进一步包括绝缘或钝化层232,所述绝缘或钝化层232形成在导电层230之间并且包括一层或多层的SiO2、Si3N4、SiON、Ta2O5、Al2O3、或具有类似绝缘和结构特性的其它材料。绝缘层232利用PVD、CVD、印刷、旋涂、喷涂、烧结或热氧化形成。
在图8i中,使用蒸发、电解电镀、无电极电镀、球滴或丝网印刷工艺,导电凸块材料被沉积在装配互连结构228上并且被电连接到导电层230。凸块材料可以是Al、Sn、Ni、Au、Ag、Pb、Bi、Cu、焊料,及其组合,带有可选的焊剂溶液。例如,凸块材料可以是共晶Sn/Pb、高铅焊料、或无铅焊料。利用合适的附着或结合工艺将凸块材料结合到导电层230。在一个实施例中,通过将凸块材料加热到它的熔点以上,所述凸块材料被回流以形成球形球或凸块234。在一些应用中,凸块234被二次回流以改善到导电层230的电接触。所述凸块也可以被压缩结合到导电层230。凸块234表示一种可以形成在导电层230上的互连结构。所述互连结构也可以使用结合线、柱形凸块、微凸块、或其它电互连。
利用锯条或激光切割工具236将半导体管芯124a和124b单体化成单个半导体器件。
图9示出单体化之后的半导体器件238。半导体管芯124电连接到装配互连结构228和凸块234。形成在半导体管芯124的有源表面130内的有源和无源电路容易由于ESD事件而损坏。静电电荷可能例如在除去载体220和界面层222期间累积。静电电荷必须被除去以避免缩短半导体管芯124的使用寿命。绝缘层210和导电层212通过中和静电电荷为半导体管芯124提供ESD保护。导电层212提供通过导电层230和凸块234到外部低阻抗接地点的ESD放电路径200以安全地放出静电电荷并且保护半导体管芯124。静电电荷向着ESD放电路径240迁移,所述放电路径240的电阻比通向接触焊盘132和有源表面130的路径的电阻低。通过在每个半导体管芯124的侧表面142和后表面144上沉积不连续的ESD保护层210-212,可以使用节省成本的沉积工艺,例如模版印刷、丝网印刷、旋涂、和针滴。另外,绝缘层210和导电层212充当屏蔽层以抑制电磁干扰(EMI)和射频干扰(RFI)。绝缘层210也防止导电层212和半导体管芯124之间的电短路。
图10示出被安装到互连结构158的、均具有ESD保护层140的两个并排半导体管芯124。
图11示出被安装到互连结构158的两个并排的半导体管芯124,一个管芯具有ESD保护层140并且一个管芯没有ESD保护层140。
图12示出一个实施例,从图4h继续,被ESD保护层140覆盖的半导体管芯124被安装到临时载体。半导体管芯250具有有源表面252,所述有源表面252包含模拟或数字电路,所述模拟或数字电路被实现为根据管芯的电设计和功能形成在管芯内并且电互连的有源器件、无源器件、导电层、和介电层。例如,该电路可以包括一个或多个晶体管、二极管、和形成在有源表面252内的其它电路元件以实现模拟电路或数字电路,例如DSP、ASIC、存储器、或其它信号处理电路。半导体管芯252也可以包括IPD,例如电感器、电容器、和电阻器,用于RF信号处理。多个接触焊盘254形成在有源表面252上。半导体管芯250的后表面256利用粘附层258被安装到半导体管芯124的后表面144上的ESD保护层140。
利用浆料印刷、压缩模塑、传递模塑、液体密封剂模塑、真空层压、旋涂、或其它合适的施加器,密封剂或模塑料260被沉积在半导体管芯124和250以及载体上。密封剂260可以是聚合物复合材料,例如具有填充物的环氧树脂、具有填充物的环氧丙烯酸酯、或具有合适填充物的聚合物。密封剂260不导电并且在环境上保护半导体器件免受外部元件和污染物的影响。
利用激光钻孔、机械钻孔、或深反应离子刻蚀(DRIE)形成通过密封剂260的多个通孔。利用电解电镀、无电极电镀、或其它合适的金属沉积工艺利用Al、Cu 、Sn、Ni、Au、Ag、Ti、钨(W)、多晶硅、或其它合适的导电材料来填充所述通孔以形成导电通孔262。
通过化学腐蚀、机械剥离、CMP、机械研磨、热烘、UV光、激光扫描、或湿法脱模来除去临时载体。
底侧装配互连结构264形成在半导体管芯124的有源表面130和密封剂260上。装配互连结构264包括利用图案化和金属沉积工艺(例如PVD、CVD、溅射、电解电镀、和无电极电镀)形成的导电层266。导电层266可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。导电层266的一部分被电连接到半导体管芯124接触焊盘132。导电层266的另一部分被电连接到ESD保护层140作为低阻抗接地点。导电层266的另一部分被电连接到导电通孔262。导电层266的其它部分可以根据半导体器件的设计和功能是电共有的或被电隔离。
装配互连结构264进一步包括绝缘或钝化层268,所述绝缘或钝化层268形成在导电层266之间并且包括一层或多层的SiO2、Si3N4、SiON、Ta2O5、Al2O3、或具有类似绝缘和结构特性的其它材料。绝缘层268利用PVD、CVD、印刷、旋涂、喷涂、烧结或热氧化形成。在导电层266上形成多个凸块270。
顶侧装配互连结构272形成在半导体管芯250的有源表面252和密封剂260上。装配互连结构272包括利用图案化和金属沉积工艺(例如PVD、CVD、溅射、电解电镀、和无电极电镀)形成的导电层274。导电层274可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。导电层274的一部分被电连接到半导体管芯250的接触焊盘254。导电层274的另一部分被电连接到导电通孔262。导电层274的其它部分可以根据半导体器件的设计和功能是电共有的或被电隔离。
装配互连结构272进一步包括绝缘或钝化层276,所述绝缘或钝化层276形成在导电层274之间并且包括一层或多层的SiO2、Si3N4、SiON、Ta2O5、Al2O3、或具有类似绝缘和结构特性的其它材料。绝缘层276利用PVD、CVD、印刷、旋涂、喷涂、烧结或热氧化形成。
图13示出一个实施例,从图5继续,利用激光钻孔、机械钻孔、或DRIE形成通过密封剂154的多个通孔。利用电解电镀、无电极电镀、或其它合适的金属沉积工艺利用Al、Cu、Sn、Ni、Au、Ag、Ti、W、多晶硅、或其它合适的导电材料来填充所述通孔以形成导电通孔280。
顶侧装配互连结构282形成在密封剂154上。装配互连结构282包括利用图案化和金属沉积工艺(例如PVD、CVD、溅射、电解电镀、和无电极电镀)形成的导电层284。导电层284可以是一层或多层的Al、Cu、Sn、Ni、Au、Ag、或其它合适的导电材料。导电层284的一部分被电连接到导电通孔280。导电层274的其它部分可以根据半导体器件的设计和功能是电共有的或被电隔离。
装配互连结构282进一步包括绝缘或钝化层286,所述绝缘或钝化层286形成在导电层284之间并且包括一层或多层的SiO2、Si3N4、SiON、Ta2O5、Al2O3、或具有类似绝缘和结构特性的其它材料。绝缘层286利用PVD、CVD、印刷、旋涂、喷涂、烧结或热氧化形成。
半导体器件288包括被ESD保护层140覆盖并且电连接到装配互连结构158和282以及凸块164的半导体管芯124。导电层140为半导体管芯124提供ESD保护。两个半导体器件288被层叠并且通过互连结构158和282以及凸块164电连接。
虽然已经详细说明本发明的一个或多个实施例,但是本领域技术人员将理解的是,在不脱离由下列权利要求所阐述的本发明的范围的情况下可以对那些实施例进行变型和修改。

Claims (25)

1.一种制造半导体器件的方法,包括:
提供具有多个被划片街区分开的半导体管芯的半导体晶片;
将半导体晶片安装到切割胶带;
通过划片街区单体化半导体晶片以暴露半导体管芯的侧表面;
在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成静电放电(ESD)保护层;
单体化ESD保护层以使ESD保护层在半导体管芯之间不连续;
将被ESD保护层覆盖的半导体管芯安装到临时载体;
在覆盖半导体管芯的ESD保护层上沉积密封剂;
除去临时载体;以及
在半导体管芯和密封剂上形成互连结构,所述ESD保护层被电连接到所述互连结构以提供ESD路径。
2.根据权利要求1的方法,进一步包括在与半导体管芯的有源表面相对的半导体管芯的后表面上形成ESD保护层。
3.根据权利要求1的方法,其中形成ESD保护层包括在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成金属层。
4.根据权利要求1的方法,其中形成ESD保护层包括:
在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成绝缘层;以及
在绝缘层上形成金属层。
5.根据权利要求1的方法,其中形成ESD保护层包括在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成密封剂膜、导电聚合物、或导电墨水。
6.根据权利要求1的方法,进一步包括:
层叠被ESD保护层覆盖的多个半导体管芯;以及
电连接层叠的半导体管芯。
7.一种制造半导体器件的方法,包括:
提供具有被划片街区分开的多个第一半导体管芯的半导体晶片;
通过划片街区单体化半导体晶片以暴露第一半导体管芯的侧表面;
在第一半导体管芯上以及在第一半导体管芯的暴露的侧表面周围形成静电放电(ESD)保护层;
在第一半导体管芯之间单体化ESD保护层;
将被ESD保护层覆盖的第一半导体管芯安装到载体;
在ESD保护层上沉积密封剂;
除去载体;以及
在第一半导体管芯和密封剂上形成互连结构。
8.根据权利要求7的方法,其中ESD保护层被电连接到互连结构。
9.根据权利要求7的方法,其中形成ESD保护层包括在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成金属层。
10.根据权利要求7的方法,其中形成ESD保护层包括:
在第一半导体管芯上以及在第一半导体管芯的暴露的侧表面周围形成绝缘层;以及
在绝缘层上形成金属层。
11.根据权利要求7的方法,其中形成ESD保护层包括在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成密封剂膜、导电聚合物、或导电墨水。
12.根据权利要求7的方法,进一步包括:
层叠被ESD保护层覆盖的多个第一半导体管芯;以及
电连接层叠的半导体管芯。
13.根据权利要求7的方法,进一步包括:
提供不具有ESD保护层的第二半导体管芯;以及
将第二半导体管芯安装得邻近被ESD保护层覆盖的第一半导体管芯或安装在被ESD保护层覆盖的第一半导体管芯上方。
14.一种制造半导体器件的方法,包括:
提供具有被划片街区分开的多个第一半导体管芯的半导体晶片;
通过划片街区单体化半导体晶片以暴露第一半导体管芯的侧表面;
在第一半导体管芯上以及在第一半导体管芯的暴露的侧表面周围形成静电放电(ESD)保护层;
在第一半导体管芯之间单体化ESD保护层;以及
在ESD保护层上沉积密封剂。
15.根据权利要求14的方法,进一步包括在第一半导体管芯和密封剂上形成互连结构。
16.根据权利要求14的方法,进一步包括:
在沉积密封剂之前将被ESD保护层覆盖的第一半导体管芯安装到载体;
在ESD保护层上沉积密封剂;以及
除去载体。
17.根据权利要求14的方法,其中形成ESD保护层包括在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成金属层。
18.根据权利要求14的方法,其中形成ESD保护层包括:
在第一半导体管芯上以及在第一半导体管芯的暴露的侧表面周围形成绝缘层;以及
在绝缘层上形成金属层。
19.根据权利要求14的方法,其中形成ESD保护层包括在半导体管芯上以及在半导体管芯的暴露的侧表面周围形成密封剂膜、导电聚合物、或导电墨水。
20.根据权利要求14的方法,进一步包括:
层叠被ESD保护层覆盖的多个第一半导体管芯;以及
电连接层叠的半导体管芯。
21.一种半导体器件,包括:
多个半导体管芯;
形成在半导体管芯上以及半导体管芯的侧表面周围的静电放电(ESD)保护层,所述ESD保护层在半导体管芯之间不连续;
被沉积在ESD保护层上的密封剂;以及
形成在半导体管芯和密封剂上的互连结构,所述ESD保护层被电连接到所述互连结构。
22.根据权利要求21的半导体器件,其中ESD保护层包括金属层。
23.根据权利要求21的半导体器件,其中ESD保护层包括:
形成在半导体管芯上以及半导体管芯的暴露的侧表面周围的绝缘层;以及
形成在绝缘层上的金属层。
24.根据权利要求21的半导体器件,其中ESD保护层包括密封剂膜、导电聚合物、或导电墨水。
25.根据权利要求21的半导体器件,进一步包括被ESD保护层覆盖并且通过互连结构电连接的多个半导体管芯。
CN201110123641.2A 2010-05-14 2011-05-13 半导体器件及其制造方法 Active CN102244013B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/780295 2010-05-14
US12/780,295 US8258012B2 (en) 2010-05-14 2010-05-14 Semiconductor device and method of forming discontinuous ESD protection layers between semiconductor die

Publications (2)

Publication Number Publication Date
CN102244013A true CN102244013A (zh) 2011-11-16
CN102244013B CN102244013B (zh) 2016-06-15

Family

ID=44911023

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201110123641.2A Active CN102244013B (zh) 2010-05-14 2011-05-13 半导体器件及其制造方法

Country Status (4)

Country Link
US (3) US8258012B2 (zh)
CN (1) CN102244013B (zh)
SG (1) SG187433A1 (zh)
TW (1) TWI608586B (zh)

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103633020A (zh) * 2012-08-21 2014-03-12 新科金朋有限公司 半导体器件以及在晶片级封装上使用uv固化的导电油墨形成rdl的方法
CN103730378A (zh) * 2013-12-05 2014-04-16 南通富士通微电子股份有限公司 封装结构的形成方法
CN103745958A (zh) * 2013-12-05 2014-04-23 南通富士通微电子股份有限公司 封装结构
CN103824785A (zh) * 2013-12-05 2014-05-28 南通富士通微电子股份有限公司 封装结构的形成方法
CN104183504A (zh) * 2013-05-20 2014-12-03 矽品精密工业股份有限公司 半导体封装件的制法
CN106057764A (zh) * 2015-04-02 2016-10-26 日月光半导体制造股份有限公司 半导体封装和相关制造方法
CN106409699A (zh) * 2015-07-30 2017-02-15 商升特公司 形成小z半导体封装的方法和半导体器件
CN104167369B (zh) * 2013-05-17 2017-03-01 南茂科技股份有限公司 芯片封装结构的制作方法
US9685412B2 (en) 2013-09-04 2017-06-20 Kabushiki Kaisha Toshiba Semiconductor apparatus and manufacturing method for same
CN106935556A (zh) * 2015-12-31 2017-07-07 三星电子株式会社 半导体封装件及其制造方法
CN107112135A (zh) * 2015-05-07 2017-08-29 摩达伊诺琴股份有限公司 防止触电的装置以及包含防止触电的装置的电子装置
CN108369938A (zh) * 2016-03-29 2018-08-03 密克罗奇普技术公司 堆叠裸片接地屏蔽
CN108603873A (zh) * 2016-02-11 2018-09-28 盛思锐汽车解决方案股份公司 具有静电放电保护元件的传感器芯片
CN110085557A (zh) * 2013-01-03 2019-08-02 新科金朋有限公司 半导体器件以及使用标准化载体形成嵌入式晶片级芯片尺寸封装的方法
CN110875199A (zh) * 2018-09-04 2020-03-10 中芯集成电路(宁波)有限公司 晶圆级封装方法及封装结构
CN110998830A (zh) * 2017-08-21 2020-04-10 株式会社村田制作所 电子部件模块以及电子部件模块的制造方法
CN112701096A (zh) * 2020-12-22 2021-04-23 杰群电子科技(东莞)有限公司 一种半导体模组封装工艺及半导体模组
CN113257792A (zh) * 2020-02-13 2021-08-13 南亚科技股份有限公司 具静电放电防护的金属芯片的ic封装结构
CN113284420A (zh) * 2021-05-26 2021-08-20 武汉华星光电半导体显示技术有限公司 显示装置
CN113725182A (zh) * 2020-03-27 2021-11-30 矽磐微电子(重庆)有限公司 芯片封装结构
CN114976623A (zh) * 2022-04-15 2022-08-30 盛合晶微半导体(江阴)有限公司 一种封装结构及其封装方法
US11961764B2 (en) 2012-10-02 2024-04-16 STATS ChipPAC Pte. Ltd. Semiconductor device and method of making a wafer-level chip-scale package

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8460972B2 (en) * 2009-11-05 2013-06-11 Freescale Semiconductor, Inc. Method of forming semiconductor package
TWI497679B (zh) * 2009-11-27 2015-08-21 Advanced Semiconductor Eng 半導體封裝件及其製造方法
US8569894B2 (en) 2010-01-13 2013-10-29 Advanced Semiconductor Engineering, Inc. Semiconductor package with single sided substrate design and manufacturing methods thereof
TWI411075B (zh) 2010-03-22 2013-10-01 Advanced Semiconductor Eng 半導體封裝件及其製造方法
US8895440B2 (en) * 2010-08-06 2014-11-25 Stats Chippac, Ltd. Semiconductor die and method of forming Fo-WLCSP vertical interconnect using TSV and TMV
TW201214653A (en) * 2010-09-23 2012-04-01 Siliconware Precision Industries Co Ltd Package structure capable of discharging static electricity and preventing electromagnetic wave interference
US8941222B2 (en) 2010-11-11 2015-01-27 Advanced Semiconductor Engineering Inc. Wafer level semiconductor package and manufacturing methods thereof
TWI452665B (zh) * 2010-11-26 2014-09-11 矽品精密工業股份有限公司 具防靜電破壞及防電磁波干擾之封裝件及其製法
US9406658B2 (en) 2010-12-17 2016-08-02 Advanced Semiconductor Engineering, Inc. Embedded component device and manufacturing methods thereof
FR2974665A1 (fr) * 2011-04-27 2012-11-02 St Microelectronics Crolles 2 Puce microelectronique, composant incluant une telle puce et procede de fabrication
FR2974942B1 (fr) 2011-05-06 2016-07-29 3D Plus Procede de fabrication de plaques reconstituees avec maintien des puces pendant leur encapsulation
US9324659B2 (en) * 2011-08-01 2016-04-26 Stats Chippac, Ltd. Semiconductor device and method of forming POP with stacked semiconductor die and bumps formed directly on the lower die
US8669655B2 (en) * 2012-08-02 2014-03-11 Infineon Technologies Ag Chip package and a method for manufacturing a chip package
US9337073B2 (en) * 2013-03-12 2016-05-10 Taiwan Semiconductor Manufacturing Company, Ltd. 3D shielding case and methods for forming the same
US9461025B2 (en) 2013-03-12 2016-10-04 Taiwan Semiconductor Manfacturing Company, Ltd. Electric magnetic shielding structure in packages
US20150287697A1 (en) 2014-04-02 2015-10-08 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor Device and Method
US9406650B2 (en) 2014-01-31 2016-08-02 Taiwan Semiconductor Manufacturing Company, Ltd. Methods of packaging semiconductor devices and packaged semiconductor devices
TWI571977B (zh) * 2014-02-25 2017-02-21 矽品精密工業股份有限公司 半導體封裝件及其製法
US9595485B2 (en) * 2014-06-26 2017-03-14 Nxp Usa, Inc. Microelectronic packages having embedded sidewall substrates and methods for the producing thereof
US20160064299A1 (en) * 2014-08-29 2016-03-03 Nishant Lakhera Structure and method to minimize warpage of packaged semiconductor devices
US9613857B2 (en) * 2014-10-30 2017-04-04 Taiwan Semiconductor Manufacturing Company, Ltd. Electrostatic discharge protection structure and method
US9620463B2 (en) * 2015-02-27 2017-04-11 Qualcomm Incorporated Radio-frequency (RF) shielding in fan-out wafer level package (FOWLP)
JP6271463B2 (ja) 2015-03-11 2018-01-31 東芝メモリ株式会社 半導体装置
US10674611B2 (en) * 2015-06-29 2020-06-02 NagraID Security Method of reducing the thickness of an electronic circuit
US9660609B2 (en) * 2015-07-07 2017-05-23 Skyworks Solutions, Inc. Devices and methods related to stacked duplexers
US11166642B2 (en) * 2015-12-22 2021-11-09 Kyocera Corporation Measurement sensor package and measurement sensor
WO2017171807A1 (en) * 2016-03-31 2017-10-05 Intel Corporation Semiconductor package with electromagnetic interference shielding using metal layers and vias
US10134683B2 (en) 2017-02-10 2018-11-20 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
CN106711127A (zh) * 2017-04-01 2017-05-24 广东商鼎智能设备有限公司 放电板以及放电系统
CN109300794B (zh) * 2017-07-25 2021-02-02 中芯国际集成电路制造(上海)有限公司 封装结构及其形成方法
US10134685B1 (en) * 2017-07-27 2018-11-20 Taiwan Semiconductor Manufacturing Co., Ltd. Integrated circuit package and method of fabricating the same
US10541209B2 (en) * 2017-08-03 2020-01-21 General Electric Company Electronics package including integrated electromagnetic interference shield and method of manufacturing thereof
KR20190075647A (ko) * 2017-12-21 2019-07-01 삼성전자주식회사 팬-아웃 반도체 패키지
KR102196173B1 (ko) * 2018-01-29 2020-12-30 주식회사 네패스 반도체 패키지 및 제조 방법
DE102018107277A1 (de) * 2018-03-27 2019-10-02 RF360 Europe GmbH Verfahren zum Ausbilden einer Einkapselung
TWI657516B (zh) * 2018-07-27 2019-04-21 矽品精密工業股份有限公司 承載結構及封裝結構
US10825781B2 (en) * 2018-08-01 2020-11-03 Nxp B.V. Semiconductor device with conductive film shielding
US10978421B2 (en) * 2018-09-04 2021-04-13 Ningbo Semiconductor International Corporation Wafer-level packaging method and package structure
US11088095B2 (en) * 2018-12-07 2021-08-10 Nanya Technology Corporation Package structure
CN111372369B (zh) * 2018-12-25 2023-07-07 奥特斯科技(重庆)有限公司 具有部件屏蔽的部件承载件及其制造方法
US11264334B2 (en) 2018-12-27 2022-03-01 Nanya Technology Corporation Package device and method of manufacturing the same
US11756896B2 (en) 2020-12-03 2023-09-12 Advanced Semiconductor Engineering, Inc. Semiconductor package structure including shielding layer contacting conductive contact
DE102021100737A1 (de) 2021-01-15 2022-07-21 Infineon Technologies Ag Verfahren zum herstellen eines halbleiterpackages, die und die package

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1873924A (zh) * 2005-06-01 2006-12-06 株式会社瑞萨科技 半导体制造方法
US20070020814A1 (en) * 2004-06-14 2007-01-25 Hembree David R Methods of underfilling and encapsulating semiconductor assemblies with materials having selected properties using stereolithography
US20080265421A1 (en) * 2007-04-30 2008-10-30 Infineon Technologies Ag Structure for Electrostatic Discharge in Embedded Wafer Level Packages
US20080272504A1 (en) * 2007-05-04 2008-11-06 Stats Chippac, Ltd. Package-in-Package Using Through-Hole via Die on Saw Streets

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5250843A (en) 1991-03-27 1993-10-05 Integrated System Assemblies Corp. Multichip integrated circuit modules
JPH06112312A (ja) * 1992-09-24 1994-04-22 Rohm Co Ltd 半導体チップの製造方法
US5353498A (en) 1993-02-08 1994-10-11 General Electric Company Method for fabricating an integrated circuit module
US5644167A (en) * 1996-03-01 1997-07-01 National Semiconductor Corporation Integrated circuit package assemblies including an electrostatic discharge interposer
US5841193A (en) 1996-05-20 1998-11-24 Epic Technologies, Inc. Single chip modules, repairable multichip modules, and methods of fabrication thereof
US7619901B2 (en) 2007-06-25 2009-11-17 Epic Technologies, Inc. Integrated structures and fabrication methods thereof implementing a cell phone or other electronic system
US7994646B2 (en) * 2008-12-17 2011-08-09 Infineon Technologies Ag Semiconductor device
JP5372579B2 (ja) 2009-04-10 2013-12-18 新光電気工業株式会社 半導体装置及びその製造方法、並びに電子装置

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070020814A1 (en) * 2004-06-14 2007-01-25 Hembree David R Methods of underfilling and encapsulating semiconductor assemblies with materials having selected properties using stereolithography
CN1873924A (zh) * 2005-06-01 2006-12-06 株式会社瑞萨科技 半导体制造方法
US20080265421A1 (en) * 2007-04-30 2008-10-30 Infineon Technologies Ag Structure for Electrostatic Discharge in Embedded Wafer Level Packages
US20080272504A1 (en) * 2007-05-04 2008-11-06 Stats Chippac, Ltd. Package-in-Package Using Through-Hole via Die on Saw Streets

Cited By (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN103633020B (zh) * 2012-08-21 2017-12-01 新科金朋有限公司 半导体器件以及在晶片级封装上使用uv固化的导电油墨形成rdl的方法
CN103633020A (zh) * 2012-08-21 2014-03-12 新科金朋有限公司 半导体器件以及在晶片级封装上使用uv固化的导电油墨形成rdl的方法
US11961764B2 (en) 2012-10-02 2024-04-16 STATS ChipPAC Pte. Ltd. Semiconductor device and method of making a wafer-level chip-scale package
CN110085557B (zh) * 2013-01-03 2023-09-15 星科金朋私人有限公司 半导体器件以及使用标准化载体形成嵌入式晶片级芯片尺寸封装的方法
CN110085557A (zh) * 2013-01-03 2019-08-02 新科金朋有限公司 半导体器件以及使用标准化载体形成嵌入式晶片级芯片尺寸封装的方法
CN104167369B (zh) * 2013-05-17 2017-03-01 南茂科技股份有限公司 芯片封装结构的制作方法
CN104183504A (zh) * 2013-05-20 2014-12-03 矽品精密工业股份有限公司 半导体封装件的制法
CN104183504B (zh) * 2013-05-20 2017-04-12 矽品精密工业股份有限公司 半导体封装件的制法
US9685412B2 (en) 2013-09-04 2017-06-20 Kabushiki Kaisha Toshiba Semiconductor apparatus and manufacturing method for same
US9485868B2 (en) 2013-12-05 2016-11-01 Nantong Fujitsu Microelectronics Co., Ltd. Package structure
CN103824785A (zh) * 2013-12-05 2014-05-28 南通富士通微电子股份有限公司 封装结构的形成方法
CN103824785B (zh) * 2013-12-05 2017-01-11 南通富士通微电子股份有限公司 封装结构的形成方法
CN103730378B (zh) * 2013-12-05 2016-08-31 南通富士通微电子股份有限公司 封装结构的形成方法
CN103730378A (zh) * 2013-12-05 2014-04-16 南通富士通微电子股份有限公司 封装结构的形成方法
CN103745958B (zh) * 2013-12-05 2016-08-17 南通富士通微电子股份有限公司 封装结构
CN103745958A (zh) * 2013-12-05 2014-04-23 南通富士通微电子股份有限公司 封装结构
CN106057764A (zh) * 2015-04-02 2016-10-26 日月光半导体制造股份有限公司 半导体封装和相关制造方法
CN107112135A (zh) * 2015-05-07 2017-08-29 摩达伊诺琴股份有限公司 防止触电的装置以及包含防止触电的装置的电子装置
CN106409699B (zh) * 2015-07-30 2022-07-08 商升特公司 形成小z半导体封装的方法和半导体器件
CN106409699A (zh) * 2015-07-30 2017-02-15 商升特公司 形成小z半导体封装的方法和半导体器件
CN106935556A (zh) * 2015-12-31 2017-07-07 三星电子株式会社 半导体封装件及其制造方法
CN108603873A (zh) * 2016-02-11 2018-09-28 盛思锐汽车解决方案股份公司 具有静电放电保护元件的传感器芯片
CN108603873B (zh) * 2016-02-11 2021-08-27 盛思锐股份公司 具有静电放电保护元件的传感器芯片
CN108369938A (zh) * 2016-03-29 2018-08-03 密克罗奇普技术公司 堆叠裸片接地屏蔽
CN110998830A (zh) * 2017-08-21 2020-04-10 株式会社村田制作所 电子部件模块以及电子部件模块的制造方法
CN110998830B (zh) * 2017-08-21 2023-09-22 株式会社村田制作所 电子部件模块以及电子部件模块的制造方法
CN110875199A (zh) * 2018-09-04 2020-03-10 中芯集成电路(宁波)有限公司 晶圆级封装方法及封装结构
CN110875199B (zh) * 2018-09-04 2021-12-10 中芯集成电路(宁波)有限公司 晶圆级封装方法及封装结构
CN113257792A (zh) * 2020-02-13 2021-08-13 南亚科技股份有限公司 具静电放电防护的金属芯片的ic封装结构
CN113725182A (zh) * 2020-03-27 2021-11-30 矽磐微电子(重庆)有限公司 芯片封装结构
CN113725182B (zh) * 2020-03-27 2024-02-27 矽磐微电子(重庆)有限公司 芯片封装结构
CN112701096A (zh) * 2020-12-22 2021-04-23 杰群电子科技(东莞)有限公司 一种半导体模组封装工艺及半导体模组
CN113284420A (zh) * 2021-05-26 2021-08-20 武汉华星光电半导体显示技术有限公司 显示装置
CN114976623A (zh) * 2022-04-15 2022-08-30 盛合晶微半导体(江阴)有限公司 一种封装结构及其封装方法
CN114976623B (zh) * 2022-04-15 2023-09-19 盛合晶微半导体(江阴)有限公司 一种封装结构及其封装方法

Also Published As

Publication number Publication date
US9153544B2 (en) 2015-10-06
US20110278703A1 (en) 2011-11-17
US20140175623A1 (en) 2014-06-26
SG187433A1 (en) 2013-02-28
US8258012B2 (en) 2012-09-04
CN102244013B (zh) 2016-06-15
US20120292749A1 (en) 2012-11-22
US8710635B2 (en) 2014-04-29
TW201203495A (en) 2012-01-16
TWI608586B (zh) 2017-12-11

Similar Documents

Publication Publication Date Title
CN102244013B (zh) 半导体器件及其制造方法
CN101996896B (zh) 半导体器件及其制造方法
CN102082128B (zh) 半导体封装和半导体管芯安装到tsv衬底相对侧的方法
CN101996893B (zh) 半导体器件及其制造方法
CN101996894B (zh) 半导体器件和围绕管芯周边形成坝材料以减小翘曲的方法
CN101996895B (zh) 半导体器件及其制造方法
CN102194740B (zh) 半导体器件及其形成方法
CN102244012B (zh) 半导体器件及其制造方法
CN102237281B (zh) 半导体器件及其制造方法
CN102194717B (zh) 半导体器件和在半导体管芯周围形成绝缘层的方法
CN102194718B (zh) 半导体器件及其制造方法
CN101989558B (zh) 半导体器件及其制造方法
CN102376595B (zh) 形成具有导电层和导电通孔的fo-wlcsp的方法和半导体器件
CN102034718B (zh) 半导体器件和在tsv转接板中形成开口腔以在wlcsmp中容纳半导体裸片的方法
CN103681607B (zh) 半导体器件及其制作方法
CN102386113B (zh) 一种半导体器件及其制造方法
CN102412197A (zh) 形成具有绝缘环形环的导电tsv的方法和半导体器件
CN102420180A (zh) 半导体器件及其制造方法
CN102543772A (zh) 结合晶片级不同尺寸半导体管芯的方法和半导体器件
CN102163561A (zh) 半导体器件和使用相同载体在wlcsp中形成tmv和tsv的方法
CN102738067A (zh) 半导体器件以及用于形成半导体封装的方法
CN102683279A (zh) 半导体器件和形成牺牲保护层以在单体化期间保护半导体管芯边缘的方法
CN102842531A (zh) 在种子层之上形成互连结构的半导体器件和方法
CN102254835A (zh) 半导体器件及其制造方法
CN102420147A (zh) 形成保护结构用于绝缘层局部平坦化的方法和半导体器件

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
CP01 Change in the name or title of a patent holder
CP01 Change in the name or title of a patent holder

Address after: Singapore City

Patentee after: STATS ChipPAC Pte. Ltd.

Address before: Singapore City

Patentee before: STATS ChipPAC Pte. Ltd.

TR01 Transfer of patent right
TR01 Transfer of patent right

Effective date of registration: 20200107

Address after: No. 500, Linjiang Road, Yuecheng District, Shaoxing City, Zhejiang Province

Patentee after: Changdian integrated circuit (Shaoxing) Co.,Ltd.

Address before: Singapore City

Patentee before: STATS ChipPAC Pte. Ltd.