JP2011523277A - データ検出器フィードバックループにおいて遅延を軽減するためのシステム及び方法 - Google Patents
データ検出器フィードバックループにおいて遅延を軽減するためのシステム及び方法 Download PDFInfo
- Publication number
- JP2011523277A JP2011523277A JP2011510468A JP2011510468A JP2011523277A JP 2011523277 A JP2011523277 A JP 2011523277A JP 2011510468 A JP2011510468 A JP 2011510468A JP 2011510468 A JP2011510468 A JP 2011510468A JP 2011523277 A JP2011523277 A JP 2011523277A
- Authority
- JP
- Japan
- Prior art keywords
- digital
- signal
- error
- data
- analog
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 45
- 230000000116 mitigating effect Effects 0.000 title abstract 2
- 238000005070 sampling Methods 0.000 claims abstract description 46
- 238000001514 detection method Methods 0.000 claims abstract description 41
- 238000006243 chemical reaction Methods 0.000 claims abstract description 15
- 238000012937 correction Methods 0.000 claims description 27
- 230000008569 process Effects 0.000 claims description 20
- 238000012545 processing Methods 0.000 claims description 12
- 230000003111 delayed effect Effects 0.000 claims description 5
- 230000005540 biological transmission Effects 0.000 claims description 3
- 230000001934 delay Effects 0.000 abstract description 2
- 230000009467 reduction Effects 0.000 description 17
- 238000010586 diagram Methods 0.000 description 7
- 230000004044 response Effects 0.000 description 7
- 230000000694 effects Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 3
- 238000004891 communication Methods 0.000 description 3
- 230000010363 phase shift Effects 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- 238000013459 approach Methods 0.000 description 2
- 230000002950 deficient Effects 0.000 description 2
- 230000000644 propagated effect Effects 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 238000010276 construction Methods 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/10009—Improvement or modification of read or write signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/10009—Improvement or modification of read or write signals
- G11B20/10037—A/D conversion, D/A conversion, sampling, slicing and digital quantisation or adjusting parameters thereof
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/10009—Improvement or modification of read or write signals
- G11B20/10046—Improvement or modification of read or write signals filtering or equalising, e.g. setting the tap weights of an FIR filter
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/10009—Improvement or modification of read or write signals
- G11B20/10222—Improvement or modification of read or write signals clock-related aspects, e.g. phase or frequency adjustment or bit synchronisation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/07—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop using several loops, e.g. for redundant clock signal generation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/0807—Details of the phase-locked loop concerning mainly a recovery circuit for the reference signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0814—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the phase shifting device being digitally controlled
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0816—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the controlled phase shifter and the frequency- or phase-detection arrangement being connected to a common input
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/091—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector using a sampling device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B2220/00—Record carriers by type
- G11B2220/20—Disc-shaped record carriers
- G11B2220/25—Disc-shaped record carriers characterised in that the disc is based on a specific recording technology
- G11B2220/2508—Magnetic discs
- G11B2220/2516—Hard disks
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
Landscapes
- Engineering & Computer Science (AREA)
- Signal Processing (AREA)
- Signal Processing For Digital Recording And Reproducing (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
遅延245=遅延225+遅延230−遅延250
この態様では、フィルタデジタル出力222の補間されたバージョン(即ち、補間された出力252)は、等価ターゲットフィルタ230を通過した後に対応の出力227と時間において配列される。
遅延265=遅延235+遅延210+遅延220+遅延245
この態様において、一時的フィードバックループ290を介して導入されたエラー訂正は、その同じエラー訂正が最後に位相ミキサ回路285、アナログ−デジタルコンバータ210、及びDFIR220を介して伝搬するときに無効化される。エラー信号が最終的にスレーブループを介して帰還されるときにエラー信号を無効化することによって、タイミングエラー信号277で示されたエラーは二重にカウントされない。
遅延445=遅延425+遅延430−遅延450
この態様では、フィルタデジタル出力422の補間されたバージョン(即ち、補間された出力452)は、等価ターゲットフィルタ430を通過した後に対応の出力427と時間において配列される。
遅延465=遅延489+遅延495+遅延410+遅延430
この態様において、一時的フィードバックループ490を介して導入されたエラー訂正は、その同じエラー訂正が最後に位相ミキサ回路495、アナログ−デジタルコンバータ410、及びDFIR420を介して伝搬するときに無効化される。エラー信号が最終的にスレーブループを介して帰還されるときにエラー信号を無効化することによって、タイミングエラー信号477で示されたエラーは二重にカウントされない。
Claims (20)
- データ取得システムであって、その回路が、
アナログ信号を受信し、第1のサンプリングインスタントにおいて該アナログ信号に対応する第1のデジタル信号を供給するよう動作するアナログ−デジタルコンバータ、
前記第1のデジタル信号におけるデータ検出処理を実行し、修正されたデータ信号(修正データ信号)を供給するよう動作するデータ検出器、
前記修正データ信号を前記第1のデジタル信号の導関数と比較して第1のエラー表示を特定するよう動作するエラー判定回路、
前記第1のエラー表示を受信し、前記アナログ−デジタルコンバータに第2のサンプリングインスタントにおいて前記アナログ信号に対応する第2のデジタル信号を供給させる第1のフィードバックループであって、該第2のサンプリングインスタントが該第1のエラー表示を反映するよう調整される、第1のフィードバックループ、及び
前記第1のエラー表示を受信し、前記第1のデジタル信号の導関数を調整する第2のフィードバックループであって、調整された該第1のデジタル信号の導関数に少なくともある程度基づいて前記エラー判定回路に第2のエラー表示を特定させる第2のフィードバックループ
を備えたシステム。 - 請求項1のシステムにおいて、前記第2のフィードバックループが、一時的期間中に前記第1のエラー表示を補償するために時間において前記第1のデジタル信号を補間するよう動作する補間器を含み、前記補間器が前記第1のデジタル信号の導関数を提供する、システム。
- 請求項2のシステムにおいて、前記第2のフィードバックループがさらに総和要素及び遅延要素を含み、該総和要素及び該遅延要素の双方が前記第1のエラー表示を受信し、該総和要素は該第1のエラー表示の遅延バージョンから該第1のエラー表示を減算するよう動作する、システム。
- 請求項3のシステムにおいて、前記総和要素の出力が、前記補間器によって補間される時間量を統制するのに使用される、システム。
- 請求項3のシステムにおいて、前記遅延要素によって付加された遅延は前記第1のエラー表示が前記第1のフィードバックループに反映されるのに必要な期間に対応する、システム。
- 請求項2のシステムにおいて、前記第1のデジタル信号の導関数が前記一時的期間後の前記第2のデジタル信号に対応する、システム。
- 請求項3のシステムにおいて、前記一時的期間は前記第1のエラー表示が利用可能となった時から前記第2のデジタル信号が利用可能となるまでの期間を反映する、システム。
- 請求項1のシステムにおいて、前記エラー判定回路が、前記修正データ信号を等価する等価ターゲットフィルタを含み、該エラー判定回路が前記第1のデジタル信号の導関数と該等価された修正データ信号の差を供給する総和要素を含み、前記第1のエラー表示が該差に対応する、システム。
- 請求項1のシステムにおいて、前記エラー判定回路は前記修正データ信号を等価する等価ターゲットフィルタを含み、該エラー判定回路は前記第1のデジタル信号の導関数と該等価された修正データ信号との差を供給する総和要素を含み、該エラー判定回路は該修正データ信号に少なくともある程度基づいてスロープ信号を特定するスロープ検出回路を含み、該エラー判定回路は該差及び該スロープ信号に少なくともある程度基づいて前記第1のエラー表示を生成するタイミングエラー検出回路を含む、システム。
- 請求項1のシステムにおいて、前記第1のエラー表示が位相エラー表示及び周波数エラー表示を含み、該位相エラー表示と該周波数エラー表示の総和が前記第1のフィードバックループにおける該第1のエラー表示として使用され、該位相エラー表示が前記第2のフィードバックループにおける該第1のエラー表示として使用される、システム。
- エラー訂正データ取得システムにおける遅延を低減するための方法であって、
デジタルサンプルを生成するために或るサンプリングインスタントにおいてアナログ−デジタル変換を実行するステップ、
検出出力を生成するために前記デジタルサンプルに対してデータ検出を実行するステップ、
位相エラーを特定するために前記検出出力を前記デジタルサンプルと比較するステップ、
一時的期間中に、前記位相エラーを反映して調整デジタルサンプルを生成するために前記デジタルサンプルを調整するステップ、及び
前記一時的期間後に、前記位相エラーを反映するために前記サンプリングインスタントを調整するステップ
を備える方法。 - 請求項11の方法であって、さらに、
アナログ入力信号を受信するステップを備え、該アナログ入力信号がそこに含まれるデータストリームを含んでいる、方法。 - 請求項11の方法において、前記検出出力を前記デジタルサンプルと比較するステップが、前記一時的期間中に該検出出力を該デジタル出力と比較するステップ、及び該一時的期間の後に該検出出力を該デジタル出力と比較するステップを含む、方法。
- 請求項11の方法において、前記アナログ−デジタル変換が第1のアナログ−デジタル変換であり、前記サンプリングインスタントが第1のサンプリングインスタントであり、前記デジタルサンプルが第1のデジタルサンプルであり、前記デジタルサンプルを調整するステップが、第2のサンプリングインスタントを供給し、前記データ検出が第1のデータ検出であり、前記検出出力が第1の検出出力であり、前記位相エラーが第1の位相エラーであり、前記一時的期間が第1の一時的期間であり、前記調整デジタルサンプルが第1の調整デジタルサンプルであり、前記方法がさらに、
第2のデジタルサンプルを生成するために第2のサンプリングインスタントにおいて第2のアナログ−デジタル変換を実行するステップ、
第2の検出出力を生成するために前記第2のデジタルサンプルに対して第2のデータ検出を実行するステップ、
第2の位相エラーを特定するために前記第2の検出出力を前記第2のデジタルサンプルと比較するステップ、
第2の一時的期間中に、前記第2の位相エラーを反映して第2の調整デジタルサンプルを生成するために前記第2のデジタルサンプルを調整するステップ、及び
前記第2の一時的期間後に、前記第2の位相エラーを反映するために前記第2のサンプリングインスタントを調整するステップ
を備える方法。 - 請求項14の方法において、前記第1の一時的期間が前記第2の一時的期間に先行し、非ゼロの期間が該第1の一時的期間と該第2の一時的期間の間に挿入される、方法。
- 請求項14の方法において、前記第2の検出出力を前記第2のデジタルサンプルと比較するステップが、前記第2の一時的期間中に該第2の検出出力を該第2のデジタル出力と比較するステップ、及び該第2の一時的期間の後に該第2の検出出力を該第2のデジタル出力と比較するステップを含む、方法。
- データ処理システムであって、
媒体からアナログ信号を引き出すデータ受信デバイスを備え、該データ受信デバイスが、
前記アナログ信号を受信し、第1のサンプリングインスタントにおいて該アナログ信号に対応する第1のデジタル信号を供給するように動作するアナログ−デジタルコンバータ、
前記第1のデジタル信号についてデータ検出処理を実行して修正データ信号を供給するように動作するデータ検出器、
前記修正データ信号を前記第1のデジタル信号の導関数と比較して第1のエラー表示を特定するように動作するエラー判定回路、
前記第1のエラー表示を受信し、アナログ−デジタルコンバータに第2のサンプリングインスタントにおいて前記アナログ信号に対応する第2のデジタル信号を供給させる第1のフィードバックループであって、該第2のサンプリングインスタントが該第1のエラー表示を反映するよう調整される、第1のフィードバックループ、及び
前記第1のエラー表示を受信し、前記第1のデジタル信号の導関数を調整して、前記エラー判定回路が該第1のデジタル信号の調整された導関数に少なくともある程度基づいて第2のエラー表示を特定するように動作する、第2のフィードバックループ
を含む、データ処理システム。 - 請求項17のデータ処理システムにおいて、前記第2のフィードバックループが補間器、総和要素及び遅延要素を含み、前記第1のデジタル信号の導関数が、一時的期間中に前記第1のエラー表示を補償するために時間的に補間された該第1のデジタル信号に対応し、該総和要素及び該遅延要素の双方が該第1のエラー表示を受信し、該総和要素が該第1のエラー表示を該第1のエラー表示の遅延バージョンから減算するように動作し、該総和要素の出力が、該補間器によって補間された時間量を統制するために使用される、データ処理システム。
- 請求項17のデータ処理システムにおいて、前記データ受信デバイスが無線受信機であり、前記媒体が無線伝送媒体である、データ処理システム。
- 請求項17のデータ処理システムにおいて、前記データ処理システムがハードディスクドライブシステムであり、前記媒体が磁気記憶媒体である、データ処理システム。
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2008/064121 WO2009142620A1 (en) | 2008-05-19 | 2008-05-19 | Systems and methods for mitigating latency in a data detector feedback loop |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2011523277A true JP2011523277A (ja) | 2011-08-04 |
JP5173021B2 JP5173021B2 (ja) | 2013-03-27 |
Family
ID=41340387
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2011510468A Expired - Fee Related JP5173021B2 (ja) | 2008-05-19 | 2008-05-19 | データ検出器フィードバックループにおいて遅延を軽減するためのシステム及び方法 |
Country Status (7)
Country | Link |
---|---|
US (1) | US8018360B2 (ja) |
EP (1) | EP2191569B1 (ja) |
JP (1) | JP5173021B2 (ja) |
KR (1) | KR101460835B1 (ja) |
CN (1) | CN101743690B (ja) |
TW (1) | TWI501157B (ja) |
WO (1) | WO2009142620A1 (ja) |
Families Citing this family (145)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8359522B2 (en) | 2007-05-01 | 2013-01-22 | Texas A&M University System | Low density parity check decoder for regular LDPC codes |
US8245104B2 (en) | 2008-05-02 | 2012-08-14 | Lsi Corporation | Systems and methods for queue based data detection and decoding |
US20110080211A1 (en) * | 2008-11-20 | 2011-04-07 | Shaohua Yang | Systems and Methods for Noise Reduced Data Detection |
US8352841B2 (en) | 2009-06-24 | 2013-01-08 | Lsi Corporation | Systems and methods for out of order Y-sample memory management |
US8154972B2 (en) * | 2009-06-24 | 2012-04-10 | Lsi Corporation | Systems and methods for hard disk drive data storage including reduced latency loop recovery |
US8266505B2 (en) | 2009-08-12 | 2012-09-11 | Lsi Corporation | Systems and methods for retimed virtual data processing |
US8743936B2 (en) * | 2010-01-05 | 2014-06-03 | Lsi Corporation | Systems and methods for determining noise components in a signal set |
US8161351B2 (en) | 2010-03-30 | 2012-04-17 | Lsi Corporation | Systems and methods for efficient data storage |
US9343082B2 (en) | 2010-03-30 | 2016-05-17 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for detecting head contact |
US8418019B2 (en) | 2010-04-19 | 2013-04-09 | Lsi Corporation | Systems and methods for dynamic scaling in a data decoding system |
US8443249B2 (en) | 2010-04-26 | 2013-05-14 | Lsi Corporation | Systems and methods for low density parity check data encoding |
US8527831B2 (en) | 2010-04-26 | 2013-09-03 | Lsi Corporation | Systems and methods for low density parity check data decoding |
US8381071B1 (en) | 2010-05-21 | 2013-02-19 | Lsi Corporation | Systems and methods for decoder sharing between data sets |
US8381074B1 (en) | 2010-05-21 | 2013-02-19 | Lsi Corporation | Systems and methods for utilizing a centralized queue based data processing circuit |
US8208213B2 (en) | 2010-06-02 | 2012-06-26 | Lsi Corporation | Systems and methods for hybrid algorithm gain adaptation |
US8379498B2 (en) | 2010-09-13 | 2013-02-19 | Lsi Corporation | Systems and methods for track to track phase alignment |
US8295001B2 (en) | 2010-09-21 | 2012-10-23 | Lsi Corporation | Systems and methods for low latency noise cancellation |
US9219469B2 (en) | 2010-09-21 | 2015-12-22 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for filter constraint estimation |
US8560930B2 (en) | 2010-10-11 | 2013-10-15 | Lsi Corporation | Systems and methods for multi-level quasi-cyclic low density parity check codes |
US8443250B2 (en) | 2010-10-11 | 2013-05-14 | Lsi Corporation | Systems and methods for error correction using irregular low density parity check codes |
US8661071B2 (en) | 2010-10-11 | 2014-02-25 | Lsi Corporation | Systems and methods for partially conditioned noise predictive equalization |
US8385014B2 (en) | 2010-10-11 | 2013-02-26 | Lsi Corporation | Systems and methods for identifying potential media failure |
US8750447B2 (en) | 2010-11-02 | 2014-06-10 | Lsi Corporation | Systems and methods for variable thresholding in a pattern detector |
US8667039B2 (en) | 2010-11-17 | 2014-03-04 | Lsi Corporation | Systems and methods for variance dependent normalization for branch metric calculation |
US8566379B2 (en) | 2010-11-17 | 2013-10-22 | Lsi Corporation | Systems and methods for self tuning target adaptation |
US8810940B2 (en) | 2011-02-07 | 2014-08-19 | Lsi Corporation | Systems and methods for off track error recovery |
US8699167B2 (en) | 2011-02-16 | 2014-04-15 | Lsi Corporation | Systems and methods for data detection using distance based tuning |
US8446683B2 (en) | 2011-02-22 | 2013-05-21 | Lsi Corporation | Systems and methods for data pre-coding calibration |
US8693120B2 (en) | 2011-03-17 | 2014-04-08 | Lsi Corporation | Systems and methods for sample averaging in data processing |
US8854753B2 (en) | 2011-03-17 | 2014-10-07 | Lsi Corporation | Systems and methods for auto scaling in a data processing system |
US8611033B2 (en) | 2011-04-15 | 2013-12-17 | Lsi Corporation | Systems and methods for selective decoder input data processing |
US8670955B2 (en) | 2011-04-15 | 2014-03-11 | Lsi Corporation | Systems and methods for reliability assisted noise predictive filtering |
US8887034B2 (en) | 2011-04-15 | 2014-11-11 | Lsi Corporation | Systems and methods for short media defect detection |
US8499231B2 (en) | 2011-06-24 | 2013-07-30 | Lsi Corporation | Systems and methods for reduced format non-binary decoding |
US8566665B2 (en) | 2011-06-24 | 2013-10-22 | Lsi Corporation | Systems and methods for error correction using low density parity check codes using multiple layer check equations |
US8560929B2 (en) | 2011-06-24 | 2013-10-15 | Lsi Corporation | Systems and methods for non-binary decoding |
US8862972B2 (en) | 2011-06-29 | 2014-10-14 | Lsi Corporation | Low latency multi-detector noise cancellation |
US8650451B2 (en) | 2011-06-30 | 2014-02-11 | Lsi Corporation | Stochastic stream decoding of binary LDPC codes |
US8595576B2 (en) | 2011-06-30 | 2013-11-26 | Lsi Corporation | Systems and methods for evaluating and debugging LDPC iterative decoders |
US8508266B2 (en) * | 2011-06-30 | 2013-08-13 | Broadcom Corporation | Digital phase locked loop circuits with multiple digital feedback loops |
US8566666B2 (en) | 2011-07-11 | 2013-10-22 | Lsi Corporation | Min-sum based non-binary LDPC decoder |
US8830613B2 (en) | 2011-07-19 | 2014-09-09 | Lsi Corporation | Storage media inter-track interference cancellation |
US8879182B2 (en) | 2011-07-19 | 2014-11-04 | Lsi Corporation | Storage media inter-track interference cancellation |
US8819527B2 (en) | 2011-07-19 | 2014-08-26 | Lsi Corporation | Systems and methods for mitigating stubborn errors in a data processing system |
US8669891B2 (en) * | 2011-07-19 | 2014-03-11 | Lsi Corporation | Systems and methods for ADC based timing and gain control |
US8854754B2 (en) | 2011-08-19 | 2014-10-07 | Lsi Corporation | Systems and methods for local iteration adjustment |
US8539328B2 (en) | 2011-08-19 | 2013-09-17 | Lsi Corporation | Systems and methods for noise injection driven parameter selection |
US9026572B2 (en) | 2011-08-29 | 2015-05-05 | Lsi Corporation | Systems and methods for anti-causal noise predictive filtering in a data channel |
US8656249B2 (en) | 2011-09-07 | 2014-02-18 | Lsi Corporation | Multi-level LDPC layer decoder |
US8756478B2 (en) | 2011-09-07 | 2014-06-17 | Lsi Corporation | Multi-level LDPC layer decoder |
US8681441B2 (en) | 2011-09-08 | 2014-03-25 | Lsi Corporation | Systems and methods for generating predictable degradation bias |
US8661324B2 (en) | 2011-09-08 | 2014-02-25 | Lsi Corporation | Systems and methods for non-binary decoding biasing control |
US8767333B2 (en) | 2011-09-22 | 2014-07-01 | Lsi Corporation | Systems and methods for pattern dependent target adaptation |
US8850276B2 (en) | 2011-09-22 | 2014-09-30 | Lsi Corporation | Systems and methods for efficient data shuffling in a data processing system |
US8689062B2 (en) | 2011-10-03 | 2014-04-01 | Lsi Corporation | Systems and methods for parameter selection using reliability information |
US8479086B2 (en) | 2011-10-03 | 2013-07-02 | Lsi Corporation | Systems and methods for efficient parameter modification |
US8578241B2 (en) | 2011-10-10 | 2013-11-05 | Lsi Corporation | Systems and methods for parity sharing data processing |
US8862960B2 (en) | 2011-10-10 | 2014-10-14 | Lsi Corporation | Systems and methods for parity shared data encoding |
US8996597B2 (en) | 2011-10-12 | 2015-03-31 | Lsi Corporation | Nyquist constrained digital finite impulse response filter |
DE102011054614A1 (de) * | 2011-10-19 | 2013-04-25 | Intel Mobile Communications GmbH | Empfängerschaltung und Verfahren zum Betreiben einer Empfängerschaltung |
US8788921B2 (en) | 2011-10-27 | 2014-07-22 | Lsi Corporation | Detector with soft pruning |
US8683309B2 (en) | 2011-10-28 | 2014-03-25 | Lsi Corporation | Systems and methods for ambiguity based decode algorithm modification |
US8604960B2 (en) | 2011-10-28 | 2013-12-10 | Lsi Corporation | Oversampled data processing circuit with multiple detectors |
US8443271B1 (en) | 2011-10-28 | 2013-05-14 | Lsi Corporation | Systems and methods for dual process data decoding |
US8527858B2 (en) | 2011-10-28 | 2013-09-03 | Lsi Corporation | Systems and methods for selective decode algorithm modification |
US8760991B2 (en) | 2011-11-14 | 2014-06-24 | Lsi Corporation | Systems and methods for post processing gain correction |
US8751913B2 (en) | 2011-11-14 | 2014-06-10 | Lsi Corporation | Systems and methods for reduced power multi-layer data decoding |
US8531320B2 (en) | 2011-11-14 | 2013-09-10 | Lsi Corporation | Systems and methods for memory efficient data decoding |
US8700981B2 (en) | 2011-11-14 | 2014-04-15 | Lsi Corporation | Low latency enumeration endec |
US8719686B2 (en) | 2011-11-22 | 2014-05-06 | Lsi Corporation | Probability-based multi-level LDPC decoder |
US8631300B2 (en) | 2011-12-12 | 2014-01-14 | Lsi Corporation | Systems and methods for scalable data processing shut down |
US8625221B2 (en) | 2011-12-15 | 2014-01-07 | Lsi Corporation | Detector pruning control system |
US8707123B2 (en) | 2011-12-30 | 2014-04-22 | Lsi Corporation | Variable barrel shifter |
US8819515B2 (en) | 2011-12-30 | 2014-08-26 | Lsi Corporation | Mixed domain FFT-based non-binary LDPC decoder |
US8751889B2 (en) | 2012-01-31 | 2014-06-10 | Lsi Corporation | Systems and methods for multi-pass alternate decoding |
US8850295B2 (en) | 2012-02-01 | 2014-09-30 | Lsi Corporation | Symbol flipping data processor |
US8775896B2 (en) | 2012-02-09 | 2014-07-08 | Lsi Corporation | Non-binary LDPC decoder with low latency scheduling |
US8749907B2 (en) | 2012-02-14 | 2014-06-10 | Lsi Corporation | Systems and methods for adaptive decoder message scaling |
US8782486B2 (en) | 2012-03-05 | 2014-07-15 | Lsi Corporation | Systems and methods for multi-matrix data processing |
US8731115B2 (en) | 2012-03-08 | 2014-05-20 | Lsi Corporation | Systems and methods for data processing including pre-equalizer noise suppression |
US8610608B2 (en) | 2012-03-08 | 2013-12-17 | Lsi Corporation | Systems and methods for reduced latency loop correction |
US8873182B2 (en) | 2012-03-09 | 2014-10-28 | Lsi Corporation | Multi-path data processing system |
US8977937B2 (en) | 2012-03-16 | 2015-03-10 | Lsi Corporation | Systems and methods for compression driven variable rate decoding in a data processing system |
US9043684B2 (en) | 2012-03-22 | 2015-05-26 | Lsi Corporation | Systems and methods for variable redundancy data protection |
US9230596B2 (en) | 2012-03-22 | 2016-01-05 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for variable rate coding in a data processing system |
US8949704B2 (en) * | 2012-03-22 | 2015-02-03 | Lsi Corporation | Systems and methods for mis-correction correction in a data processing system |
US8612826B2 (en) | 2012-05-17 | 2013-12-17 | Lsi Corporation | Systems and methods for non-binary LDPC encoding |
US8880986B2 (en) | 2012-05-30 | 2014-11-04 | Lsi Corporation | Systems and methods for improved data detection processing |
US8654474B2 (en) | 2012-06-15 | 2014-02-18 | Lsi Corporation | Initialization for decoder-based filter calibration |
US8719682B2 (en) | 2012-06-15 | 2014-05-06 | Lsi Corporation | Adaptive calibration of noise predictive finite impulse response filter |
US8819519B2 (en) | 2012-06-28 | 2014-08-26 | Lsi Corporation | Systems and methods for enhanced accuracy NPML calibration |
US8908304B2 (en) | 2012-07-17 | 2014-12-09 | Lsi Corporation | Systems and methods for channel target based CBD estimation |
US8854750B2 (en) | 2012-07-30 | 2014-10-07 | Lsi Corporation | Saturation-based loop control assistance |
US9324372B2 (en) | 2012-08-28 | 2016-04-26 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for local iteration randomization in a data decoder |
US8751915B2 (en) | 2012-08-28 | 2014-06-10 | Lsi Corporation | Systems and methods for selectable positive feedback data processing |
US8930780B2 (en) | 2012-08-28 | 2015-01-06 | Lsi Corporation | Systems and methods for non-zero syndrome based processing |
US8824076B2 (en) | 2012-08-28 | 2014-09-02 | Lsi Corporation | Systems and methods for NPML calibration |
US9019647B2 (en) | 2012-08-28 | 2015-04-28 | Lsi Corporation | Systems and methods for conditional positive feedback data decoding |
US8949702B2 (en) | 2012-09-14 | 2015-02-03 | Lsi Corporation | Systems and methods for detector side trapping set mitigation |
US9112531B2 (en) | 2012-10-15 | 2015-08-18 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for enhanced local iteration randomization in a data decoder |
US8634152B1 (en) | 2012-10-15 | 2014-01-21 | Lsi Corporation | Systems and methods for throughput enhanced data detection in a data processing circuit |
US9048870B2 (en) | 2012-11-19 | 2015-06-02 | Lsi Corporation | Low density parity check decoder with flexible saturation |
US9130589B2 (en) | 2012-12-19 | 2015-09-08 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Low density parity check decoder with dynamic scaling |
US8929009B2 (en) | 2012-12-19 | 2015-01-06 | Lsi Corporation | Irregular low density parity check decoder with low syndrome error handling |
US8773791B1 (en) | 2013-01-14 | 2014-07-08 | Lsi Corporation | Systems and methods for X-sample based noise cancellation |
US9003263B2 (en) | 2013-01-15 | 2015-04-07 | Lsi Corporation | Encoder and decoder generation by state-splitting of directed graph |
US9009557B2 (en) | 2013-01-21 | 2015-04-14 | Lsi Corporation | Systems and methods for reusing a layered decoder to yield a non-layered result |
US8930792B2 (en) | 2013-02-14 | 2015-01-06 | Lsi Corporation | Systems and methods for distributed low density parity check decoding |
US8885276B2 (en) | 2013-02-14 | 2014-11-11 | Lsi Corporation | Systems and methods for shared layer data decoding |
US8861113B2 (en) | 2013-02-15 | 2014-10-14 | Lsi Corporation | Noise predictive filter adaptation for inter-track interference cancellation |
US9214959B2 (en) | 2013-02-19 | 2015-12-15 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for skip layer data decoding |
US8797668B1 (en) | 2013-03-13 | 2014-08-05 | Lsi Corporation | Systems and methods for penalty based multi-variant encoding |
US9048873B2 (en) | 2013-03-13 | 2015-06-02 | Lsi Corporation | Systems and methods for multi-stage encoding of concatenated low density parity check codes |
US8922934B2 (en) | 2013-03-15 | 2014-12-30 | Lsi Corporation | Systems and methods for transition based equalization |
US9048874B2 (en) | 2013-03-15 | 2015-06-02 | Lsi Corporation | Min-sum based hybrid non-binary low density parity check decoder |
US9281843B2 (en) | 2013-03-22 | 2016-03-08 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for reduced constraint code data processing |
US8867154B1 (en) | 2013-05-09 | 2014-10-21 | Lsi Corporation | Systems and methods for processing data with linear phase noise predictive filter |
US9048867B2 (en) | 2013-05-21 | 2015-06-02 | Lsi Corporation | Shift register-based layered low density parity check decoder |
US9274889B2 (en) | 2013-05-29 | 2016-03-01 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for data processing using global iteration result reuse |
US9324363B2 (en) | 2013-06-05 | 2016-04-26 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for floating variance branch metric calculation |
WO2014194940A1 (en) * | 2013-06-05 | 2014-12-11 | Huawei Technologies Co., Ltd. | Coherent optical receiver |
US8959414B2 (en) | 2013-06-13 | 2015-02-17 | Lsi Corporation | Systems and methods for hybrid layer data decoding |
US8917466B1 (en) | 2013-07-17 | 2014-12-23 | Lsi Corporation | Systems and methods for governing in-flight data sets in a data processing system |
US8817404B1 (en) | 2013-07-18 | 2014-08-26 | Lsi Corporation | Systems and methods for data processing control |
US8929010B1 (en) | 2013-08-21 | 2015-01-06 | Lsi Corporation | Systems and methods for loop pulse estimation |
US9196299B2 (en) | 2013-08-23 | 2015-11-24 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for enhanced data encoding and decoding |
US8908307B1 (en) | 2013-08-23 | 2014-12-09 | Lsi Corporation | Systems and methods for hard disk drive region based data encoding |
US9129651B2 (en) | 2013-08-30 | 2015-09-08 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Array-reader based magnetic recording systems with quadrature amplitude modulation |
US9047882B2 (en) | 2013-08-30 | 2015-06-02 | Lsi Corporation | Systems and methods for multi-level encoding and decoding |
US9298720B2 (en) | 2013-09-17 | 2016-03-29 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for fragmented data recovery |
CN104518801A (zh) | 2013-09-29 | 2015-04-15 | Lsi公司 | 非二进制的分层低密度奇偶校验解码器 |
US9219503B2 (en) | 2013-10-16 | 2015-12-22 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for multi-algorithm concatenation encoding and decoding |
US9323606B2 (en) | 2013-11-21 | 2016-04-26 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods for FAID follower decoding |
US9129647B2 (en) | 2013-12-19 | 2015-09-08 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Servo channel with equalizer adaptation |
US9130599B2 (en) | 2013-12-24 | 2015-09-08 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Systems and methods of converting detector output to multi-level soft information |
RU2014104571A (ru) | 2014-02-10 | 2015-08-20 | ЭлЭсАй Корпорейшн | Системы и способы для эффективного с точки зрения площади кодирования данных |
US9378765B2 (en) | 2014-04-03 | 2016-06-28 | Seagate Technology Llc | Systems and methods for differential message scaling in a decoding process |
US9214185B1 (en) | 2014-06-29 | 2015-12-15 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Adaptive filter-based narrowband interference detection, estimation and cancellation |
US9935646B2 (en) * | 2015-07-17 | 2018-04-03 | Schweitzer Engineering Laboratories, Inc. | Systems and methods for identifying a failure in an analog to digital converter |
CN107925641B (zh) * | 2015-10-15 | 2021-05-07 | 拉姆伯斯公司 | 具有依赖符号转换的dfe抽头值的pam-4dfe架构 |
US10020813B1 (en) * | 2017-01-09 | 2018-07-10 | Microsoft Technology Licensing, Llc | Scaleable DLL clocking system |
US9985646B1 (en) | 2017-10-18 | 2018-05-29 | Schweitzer Engineering Laboratories, Inc. | Analog-to-digital converter verification using quantization noise properties |
US10033400B1 (en) | 2017-10-18 | 2018-07-24 | Schweitzer Engineering Laboratories, Inc. | Analog-to-digital converter verification using quantization noise properties |
US10256845B1 (en) | 2018-02-26 | 2019-04-09 | International Business Machines Corporation | Symbol timing recovery based on speculative tentative symbol decisions |
US11469663B2 (en) * | 2020-03-06 | 2022-10-11 | Infineon Technologies LLC | Dual regulation-loop ramp-controlled DC-DC converter |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6194415A (ja) * | 1984-10-15 | 1986-05-13 | Matsushita Electric Ind Co Ltd | 映像信号のデイジタル化装置 |
JPS62242422A (ja) * | 1986-04-15 | 1987-10-23 | Sony Corp | ビデオ信号のa/d変換回路 |
JPH08130470A (ja) * | 1994-07-18 | 1996-05-21 | Quantum Corp | アナログ信号を受信しながらdcオフセットをキャンセルする方法およびdcオフセット制御ループ |
JP2007531415A (ja) * | 2004-03-25 | 2007-11-01 | オプティクロン・インコーポレーテッド | アナログデジタルコンバータ線形化用の複雑度を低減した非線形フィルタ |
Family Cites Families (64)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0443721A (ja) * | 1990-06-11 | 1992-02-13 | Matsushita Electric Ind Co Ltd | ディジタル信号復号装置 |
US5612964A (en) * | 1991-04-08 | 1997-03-18 | Haraszti; Tegze P. | High performance, fault tolerant orthogonal shuffle memory and method |
CA2067669C (en) * | 1991-04-30 | 1997-10-28 | Akihisa Ushirokawa | Method and apparatus of estimating data sequence transmitted using viterbi algorithm |
US5392299A (en) * | 1992-01-15 | 1995-02-21 | E-Systems, Inc. | Triple orthogonally interleaed error correction system |
US5513192A (en) * | 1992-08-28 | 1996-04-30 | Sun Microsystems, Inc. | Fault tolerant disk drive system with error detection and correction |
JPH07245635A (ja) * | 1994-03-04 | 1995-09-19 | Sony Corp | 信号点マッピング方法および信号点検出方法 |
EP0677967A3 (en) * | 1994-04-12 | 1997-07-23 | Gold Star Co | Viterbi decoder for high-definition television. |
US5898710A (en) * | 1995-06-06 | 1999-04-27 | Globespan Technologies, Inc. | Implied interleaving, a family of systematic interleavers and deinterleavers |
US5701314A (en) * | 1995-12-21 | 1997-12-23 | Cirrus Logic, Inc. | On-the-fly error correction using thermal asperity erasure pointers from a sampled amplitude read channel in a magnetic disk drive |
JPH09232973A (ja) * | 1996-02-28 | 1997-09-05 | Sony Corp | ビタビ復号器 |
US6023783A (en) * | 1996-05-15 | 2000-02-08 | California Institute Of Technology | Hybrid concatenated codes and iterative decoding |
US5978414A (en) * | 1996-07-03 | 1999-11-02 | Matsushita Electric Industrial Co., Ltd. | Transmission rate judging unit |
JP4043552B2 (ja) * | 1996-07-29 | 2008-02-06 | ブロードコム・コーポレーシヨン | サンプリングされた振幅リードチャネル |
US5802118A (en) | 1996-07-29 | 1998-09-01 | Cirrus Logic, Inc. | Sub-sampled discrete time read channel for computer storage systems |
US6377610B1 (en) * | 1997-04-25 | 2002-04-23 | Deutsche Telekom Ag | Decoding method and decoding device for a CDMA transmission system for demodulating a received signal available in serial code concatenation |
US5983383A (en) * | 1997-01-17 | 1999-11-09 | Qualcom Incorporated | Method and apparatus for transmitting and receiving concatenated code data |
US6671404B1 (en) * | 1997-02-14 | 2003-12-30 | Hewlett-Packard Development Company, L.P. | Method and apparatus for recognizing patterns |
US6029264A (en) * | 1997-04-28 | 2000-02-22 | The Trustees Of Princeton University | System and method for error correcting a received data stream in a concatenated system |
KR100484127B1 (ko) * | 1997-08-07 | 2005-06-16 | 삼성전자주식회사 | 비터비디코더 |
US6005897A (en) * | 1997-12-16 | 1999-12-21 | Mccallister; Ronald D. | Data communication system and method therefor |
JP3900637B2 (ja) * | 1997-12-19 | 2007-04-04 | ソニー株式会社 | ビタビ復号装置 |
JP2912323B1 (ja) * | 1998-01-29 | 1999-06-28 | 日本放送協会 | デジタルデータの受信装置 |
KR100277764B1 (ko) * | 1998-12-10 | 2001-01-15 | 윤종용 | 통신시스템에서직렬쇄상구조를가지는부호화및복호화장치 |
US6216251B1 (en) * | 1999-04-30 | 2001-04-10 | Motorola Inc | On-chip error detection and correction system for an embedded non-volatile memory array and method of operation |
GB2350531B (en) * | 1999-05-26 | 2001-07-11 | 3Com Corp | High speed parallel bit error rate tester |
US6473878B1 (en) * | 1999-05-28 | 2002-10-29 | Lucent Technologies Inc. | Serial-concatenated turbo codes |
US6351832B1 (en) * | 1999-05-28 | 2002-02-26 | Lucent Technologies Inc. | Turbo code symbol interleaver |
US6266795B1 (en) * | 1999-05-28 | 2001-07-24 | Lucent Technologies Inc. | Turbo code termination |
US6810502B2 (en) * | 2000-01-28 | 2004-10-26 | Conexant Systems, Inc. | Iteractive decoder employing multiple external code error checks to lower the error floor |
JP2001274698A (ja) * | 2000-03-24 | 2001-10-05 | Sony Corp | 符号化装置、符号化方法及び符号化プログラムが記録された記録媒体、並びに、復号装置、復号方法及び復号プログラムが記録された記録媒体 |
US7184486B1 (en) * | 2000-04-27 | 2007-02-27 | Marvell International Ltd. | LDPC encoder and decoder and method thereof |
US6816328B2 (en) * | 2000-06-20 | 2004-11-09 | Infineon Technologies North America Corp. | Pseudo-synchronous interpolated timing recovery for a sampled amplitude read channel |
US6757862B1 (en) * | 2000-08-21 | 2004-06-29 | Handspring, Inc. | Method and apparatus for digital data error correction coding |
US6738206B2 (en) * | 2000-11-24 | 2004-05-18 | Texas Instruments Incorporated | Decision error compensation technique for decision-directed timing recovery loop |
US7093179B2 (en) * | 2001-03-22 | 2006-08-15 | University Of Florida | Method and coding means for error-correction utilizing concatenated parity and turbo codes |
US6904084B2 (en) * | 2001-09-05 | 2005-06-07 | Mediatek Incorporation | Read channel apparatus and method for an optical storage system |
US6986098B2 (en) * | 2001-11-20 | 2006-01-10 | Lsi Logic Corporation | Method of reducing miscorrections in a post-processor using column parity checks |
KR100925672B1 (ko) | 2001-11-21 | 2009-11-10 | 코닌클리케 필립스 일렉트로닉스 엔.브이. | 데이터 전송속도에 비동기적인 샘플링속도에서 동작하는적응형 등화기 |
US7251459B2 (en) * | 2002-05-03 | 2007-07-31 | Atheros Communications, Inc. | Dual frequency band wireless LAN |
CA2456485C (en) * | 2002-07-03 | 2011-11-15 | Hughes Electronics Corporation | Method and system for providing low density parity check (ldpc) encoding |
JP2004080210A (ja) * | 2002-08-13 | 2004-03-11 | Fujitsu Ltd | デジタルフィルタ |
US7058873B2 (en) * | 2002-11-07 | 2006-06-06 | Carnegie Mellon University | Encoding method using a low density parity check code with a column weight of two |
US7702986B2 (en) * | 2002-11-18 | 2010-04-20 | Qualcomm Incorporated | Rate-compatible LDPC codes |
US7047474B2 (en) * | 2002-12-23 | 2006-05-16 | Do-Jun Rhee | Decoding concatenated codes via parity bit recycling |
US7372924B1 (en) * | 2003-10-22 | 2008-05-13 | Marvell International Limited | Method and system to improve decision-driven control loops |
EP1528702B1 (en) * | 2003-11-03 | 2008-01-23 | Broadcom Corporation | FEC (forward error correction) decoding with dynamic parameters |
US7233164B2 (en) * | 2003-12-17 | 2007-06-19 | Rambus Inc. | Offset cancellation in a multi-level signaling system |
US7958425B2 (en) * | 2004-02-19 | 2011-06-07 | Trelliware Technologies, Inc. | Method and apparatus for communications using turbo like codes |
US7673213B2 (en) * | 2004-02-19 | 2010-03-02 | Trellisware Technologies, Inc. | Method and apparatus for communications using improved turbo like codes |
US7415651B2 (en) * | 2004-06-02 | 2008-08-19 | Seagate Technology | Data communication system with multi-dimensional error-correction product codes |
US7665007B2 (en) * | 2004-06-30 | 2010-02-16 | Seagate Technology, Llc | Retrial and reread methods and apparatus for recording channels |
US7346832B2 (en) * | 2004-07-21 | 2008-03-18 | Qualcomm Incorporated | LDPC encoding methods and apparatus |
KR101208546B1 (ko) | 2004-08-09 | 2012-12-05 | 엘지전자 주식회사 | 저밀도 패리티 체크 행렬을 이용한 부호화 및 복호화 방법 |
US7646829B2 (en) * | 2004-12-23 | 2010-01-12 | Agere Systems, Inc. | Composite data detector and a method for detecting data |
US7779325B2 (en) * | 2005-01-24 | 2010-08-17 | Agere Systems Inc. | Data detection and decoding system and method |
US7213767B2 (en) | 2005-02-23 | 2007-05-08 | Sdgi Holding, Inc. | Sleeve-type RFID tag |
US7730384B2 (en) * | 2005-02-28 | 2010-06-01 | Agere Systems Inc. | Method and apparatus for evaluating performance of a read channel |
US7889823B2 (en) * | 2005-03-03 | 2011-02-15 | Seagate Technology Llc | Timing recovery in a parallel channel communication system |
US7587657B2 (en) * | 2005-04-29 | 2009-09-08 | Agere Systems Inc. | Method and apparatus for iterative error-erasure decoding |
US7802172B2 (en) * | 2005-06-20 | 2010-09-21 | Stmicroelectronics, Inc. | Variable-rate low-density parity check codes with constant blocklength |
US20070047635A1 (en) * | 2005-08-24 | 2007-03-01 | Stojanovic Vladimir M | Signaling system with data correlation detection |
US7394608B2 (en) * | 2005-08-26 | 2008-07-01 | International Business Machines Corporation | Read channel apparatus for asynchronous sampling and synchronous equalization |
US20080049825A1 (en) * | 2006-08-25 | 2008-02-28 | Broadcom Corporation | Equalizer with reorder |
US7971125B2 (en) * | 2007-01-08 | 2011-06-28 | Agere Systems Inc. | Systems and methods for prioritizing error correction data |
-
2008
- 2008-05-19 CN CN200880024683.7A patent/CN101743690B/zh not_active Expired - Fee Related
- 2008-05-19 US US12/663,319 patent/US8018360B2/en not_active Expired - Fee Related
- 2008-05-19 JP JP2011510468A patent/JP5173021B2/ja not_active Expired - Fee Related
- 2008-05-19 WO PCT/US2008/064121 patent/WO2009142620A1/en active Application Filing
- 2008-05-19 KR KR1020107002747A patent/KR101460835B1/ko active IP Right Grant
- 2008-05-19 EP EP08755873.0A patent/EP2191569B1/en active Active
- 2008-08-05 TW TW097129670A patent/TWI501157B/zh not_active IP Right Cessation
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6194415A (ja) * | 1984-10-15 | 1986-05-13 | Matsushita Electric Ind Co Ltd | 映像信号のデイジタル化装置 |
JPS62242422A (ja) * | 1986-04-15 | 1987-10-23 | Sony Corp | ビデオ信号のa/d変換回路 |
JPH08130470A (ja) * | 1994-07-18 | 1996-05-21 | Quantum Corp | アナログ信号を受信しながらdcオフセットをキャンセルする方法およびdcオフセット制御ループ |
JP2007531415A (ja) * | 2004-03-25 | 2007-11-01 | オプティクロン・インコーポレーテッド | アナログデジタルコンバータ線形化用の複雑度を低減した非線形フィルタ |
Also Published As
Publication number | Publication date |
---|---|
EP2191569B1 (en) | 2018-11-21 |
TW200949703A (en) | 2009-12-01 |
EP2191569A4 (en) | 2014-05-21 |
KR101460835B1 (ko) | 2014-11-11 |
WO2009142620A1 (en) | 2009-11-26 |
KR20110021701A (ko) | 2011-03-04 |
CN101743690B (zh) | 2014-05-28 |
US8018360B2 (en) | 2011-09-13 |
CN101743690A (zh) | 2010-06-16 |
TWI501157B (zh) | 2015-09-21 |
EP2191569A1 (en) | 2010-06-02 |
JP5173021B2 (ja) | 2013-03-27 |
US20100164764A1 (en) | 2010-07-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5173021B2 (ja) | データ検出器フィードバックループにおいて遅延を軽減するためのシステム及び方法 | |
JP5631621B2 (ja) | リード・チャネルにおけるフォーマット効率の高いタイミング回復のためのシステムおよび方法 | |
US7167328B2 (en) | Synchronizing an asynchronously detected servo signal to synchronous servo demodulation | |
JP4821264B2 (ja) | 同期装置、同期方法及び同期プログラム並びにデータ再生装置 | |
US6587529B1 (en) | Phase detector architecture for phase error estimating and zero phase restarting | |
JP4959704B2 (ja) | 非同期サンプリングおよび同期等化の読み出しチャネル装置 | |
TWI469526B (zh) | 循環滑動失真檢測方法及裝置 | |
JP5646215B2 (ja) | データ処理回路での2ティア・サンプリング補正のシステムおよび方法 | |
US8411385B2 (en) | Systems and methods for improved timing recovery | |
TW200935409A (en) | Systems and methods for fly-height control using servo data | |
US7193942B2 (en) | Phase difference correction apparatus and data reproduction apparatus including data header detection apparatus | |
US20040190646A1 (en) | Processing servo data having DC level shifts | |
US20070009074A1 (en) | Timing recovery apparatus and method with frequency protection | |
KR100726787B1 (ko) | 적응등화회로 및 적응등화방법 | |
US7345839B2 (en) | Signal processing in a disc drive | |
JP4098660B2 (ja) | ディスク記憶装置及びシンクマーク検出方法 | |
US7446968B2 (en) | Method for using a minimum latency loop for a synchronization system in a hard disk drive | |
JPH0863888A (ja) | 信号処理装置 | |
JP2006134501A (ja) | 位相同期装置及びデータ再生装置 | |
JP2005222649A (ja) | Pll回路及びpll回路を有する光ディスク再生装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20110215 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120214 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20120614 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20120618 |
|
RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20120713 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20120918 |
|
A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20120925 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20121018 |
|
A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20121025 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20121102 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20121129 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20121226 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313113 |
|
S533 | Written request for registration of change of name |
Free format text: JAPANESE INTERMEDIATE CODE: R313533 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
LAPS | Cancellation because of no payment of annual fees |