DE68917515D1 - Anordnung für integrierte Halbleiterschaltung vom Master-Slice Typ. - Google Patents

Anordnung für integrierte Halbleiterschaltung vom Master-Slice Typ.

Info

Publication number
DE68917515D1
DE68917515D1 DE68917515T DE68917515T DE68917515D1 DE 68917515 D1 DE68917515 D1 DE 68917515D1 DE 68917515 T DE68917515 T DE 68917515T DE 68917515 T DE68917515 T DE 68917515T DE 68917515 D1 DE68917515 D1 DE 68917515D1
Authority
DE
Germany
Prior art keywords
arrangement
semiconductor circuit
integrated semiconductor
slice type
master slice
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE68917515T
Other languages
English (en)
Other versions
DE68917515T2 (de
Inventor
Yasunori Intellectual P Tanaka
Teruo Intellectual P Kobayashi
Masahiro Intellectua Ishibashi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Toshiba Electronic Device Solutions Corp
Original Assignee
Toshiba Corp
Toshiba Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp, Toshiba Microelectronics Corp filed Critical Toshiba Corp
Application granted granted Critical
Publication of DE68917515D1 publication Critical patent/DE68917515D1/de
Publication of DE68917515T2 publication Critical patent/DE68917515T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/90Masterslice integrated circuits
    • H10D84/998Input and output buffer/driver structures
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1733Controllable logic circuits
    • H03K19/1735Controllable logic circuits by wiring, e.g. uncommitted logic arrays
    • H10W20/427
    • H10W72/90
    • H10W72/932

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Logic Circuits (AREA)
DE68917515T 1988-05-16 1989-05-16 Anordnung für integrierte Halbleiterschaltung vom Master-Slice Typ. Expired - Fee Related DE68917515T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP63118765A JPH01289138A (ja) 1988-05-16 1988-05-16 マスタースライス型半導体集積回路

Publications (2)

Publication Number Publication Date
DE68917515D1 true DE68917515D1 (de) 1994-09-22
DE68917515T2 DE68917515T2 (de) 1995-02-09

Family

ID=14744510

Family Applications (1)

Application Number Title Priority Date Filing Date
DE68917515T Expired - Fee Related DE68917515T2 (de) 1988-05-16 1989-05-16 Anordnung für integrierte Halbleiterschaltung vom Master-Slice Typ.

Country Status (5)

Country Link
US (1) US4942317A (de)
EP (1) EP0342590B1 (de)
JP (1) JPH01289138A (de)
KR (1) KR960006977B1 (de)
DE (1) DE68917515T2 (de)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6825698B2 (en) * 2001-08-29 2004-11-30 Altera Corporation Programmable high speed I/O interface
JP2509696B2 (ja) * 1989-04-26 1996-06-26 株式会社東芝 ゲ―トアレ―半導体集積回路装置
JPH03274765A (ja) * 1990-03-23 1991-12-05 Mitsubishi Electric Corp マスタスライス方式半導体装置
US5208764A (en) * 1990-10-29 1993-05-04 Sun Microsystems, Inc. Method for optimizing automatic place and route layout for full scan circuits
JP2720629B2 (ja) * 1991-04-26 1998-03-04 日本電気株式会社 集積回路のレイアウトシステム
WO1993012540A1 (en) * 1991-12-10 1993-06-24 Vlsi Technology, Inc. Integrated circuit with variable pad pitch
KR960003042B1 (ko) * 1992-05-26 1996-03-04 가부시끼가이샤 도시바 데이타 출력 장치
US5535084A (en) * 1992-07-24 1996-07-09 Kawasaki Steel Corporation Semiconductor integrated circuit having protection circuits
JPH06326194A (ja) * 1993-05-17 1994-11-25 Mitsubishi Electric Corp 半導体集積回路装置
US5469473A (en) * 1994-04-15 1995-11-21 Texas Instruments Incorporated Transceiver circuit with transition detection
US6480817B1 (en) * 1994-09-01 2002-11-12 Hynix Semiconductor, Inc. Integrated circuit I/O pad cell modeling
ATE156950T1 (de) * 1995-05-05 1997-08-15 Siemens Ag Konfigurierbare integrierte schaltung
US5995740A (en) * 1996-12-23 1999-11-30 Lsi Logic Corporation Method for capturing ASIC I/O pin data for tester compatibility analysis
US6157051A (en) * 1998-07-10 2000-12-05 Hilevel Technology, Inc. Multiple function array based application specific integrated circuit
JP2002026130A (ja) * 2000-07-06 2002-01-25 Nec Microsystems Ltd 半導体集積回路及びi/oブロック配置方法
US7281227B2 (en) * 2004-09-30 2007-10-09 Infineon Technologies Ag Method and device for the computer-aided design of a supply network
US8302060B2 (en) * 2010-11-17 2012-10-30 Taiwan Semiconductor Manufacturing Co., Ltd. I/O cell architecture
WO2020073901A1 (en) * 2018-10-11 2020-04-16 Changxin Memory Technologies, Inc. Semiconductor structure, memory device, semiconductor device and method of manufacturing the same

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57211248A (en) * 1981-06-22 1982-12-25 Hitachi Ltd Semiconductor integrated circuit device
JPS5835963A (ja) * 1981-08-28 1983-03-02 Fujitsu Ltd 集積回路装置
DE3276284D1 (en) * 1981-09-10 1987-06-11 Fujitsu Ltd Semiconductor integrated circuit comprising a semiconductor substrate and interconnecting layers
JPS593950A (ja) * 1982-06-30 1984-01-10 Fujitsu Ltd ゲ−トアレイチツプ
JPS6027145A (ja) * 1983-07-25 1985-02-12 Hitachi Ltd 半導体集積回路装置
JPS6035532A (ja) * 1983-07-29 1985-02-23 Fujitsu Ltd マスタスライス集積回路装置
JPS6074644A (ja) * 1983-09-30 1985-04-26 Fujitsu Ltd Cmosゲ−トアレ−
JP2564787B2 (ja) * 1983-12-23 1996-12-18 富士通株式会社 ゲートアレー大規模集積回路装置及びその製造方法
JPS60169150A (ja) * 1984-02-13 1985-09-02 Hitachi Ltd 集積回路
JPS61100947A (ja) * 1984-10-22 1986-05-19 Toshiba Corp 半導体集積回路装置
JPS62285443A (ja) * 1986-06-03 1987-12-11 Fuji Photo Film Co Ltd マスタスライス集積回路装置
US4864381A (en) * 1986-06-23 1989-09-05 Harris Corporation Hierarchical variable die size gate array architecture
JPH06105757B2 (ja) * 1987-02-13 1994-12-21 富士通株式会社 マスタ・スライス型半導体集積回路
US4819047A (en) * 1987-05-15 1989-04-04 Advanced Micro Devices, Inc. Protection system for CMOS integrated circuits
JP2566998B2 (ja) * 1987-11-20 1996-12-25 株式会社日立製作所 半導体装置

Also Published As

Publication number Publication date
DE68917515T2 (de) 1995-02-09
US4942317A (en) 1990-07-17
EP0342590A2 (de) 1989-11-23
EP0342590A3 (de) 1991-09-04
KR960006977B1 (ko) 1996-05-25
KR890017794A (ko) 1989-12-18
EP0342590B1 (de) 1994-08-17
JPH01289138A (ja) 1989-11-21

Similar Documents

Publication Publication Date Title
DE68917515D1 (de) Anordnung für integrierte Halbleiterschaltung vom Master-Slice Typ.
DE69023541D1 (de) Kontaktstruktur für integrierte Halbleiterschaltung.
DE68918156D1 (de) Flache Kühlungsstruktur für integrierte Schaltung.
DE68928320D1 (de) Randmontierte Packung vom Oberflächen-Montierungstyp, für integrierte Halbleiterschaltungsanordnungen
DE3750674D1 (de) Halbleiterintegrierte Schaltung mit Prüffunktion.
DE3773078D1 (de) Integrierte halbleiterschaltung mit testschaltung.
DE3484313D1 (de) Integrierte halbleiterschaltung.
DE68924452D1 (de) Packungsstruktur für integrierte Schaltungen.
DE3884040D1 (de) Halbleiterfehlertester.
DE68921269D1 (de) Integrierte Prüfschaltung.
DE3853814D1 (de) Integrierte Halbleiterschaltung.
DE68918133D1 (de) Untereinheiten für hybrid-integrierte optoelektronische Schaltkreise.
DE69023565D1 (de) Integrierte Halbleiterschaltung.
DE3689031D1 (de) Integrierte Halbleiterschaltung mit Prüfschaltung.
DE69012194D1 (de) Integrierter Halbleiterschaltkreis.
DE3853764D1 (de) Zwischenschaltungssystem für integrierte Halbleiterschaltungen.
DE69025297D1 (de) Integrierte Halbleiterschaltung vom Master-slice-Typ
DE3788586D1 (de) Schaltung zur Prüfung des Eingangsspannungssignals für eine halbleiterintegrierte Schaltung.
DE3782775D1 (de) Integrierte halbleiterschaltung.
KR850000796A (ko) 마스터슬라이스형 반도체장치
DE69016509D1 (de) Integrierte Halbleiterschaltungsanordnung mit Testschaltung.
DE3851347D1 (de) Integrierte Schaltung vom Typ "Masterslice".
DE3680774D1 (de) Integriertes halbleiterbauelement.
DE3486077D1 (de) Integrierte halbleiterschaltungsanordnung.
DE3884492D1 (de) Integrierte halbleiterschaltungsanordnung.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee