CN2793923Y - 半导体元件 - Google Patents
半导体元件 Download PDFInfo
- Publication number
- CN2793923Y CN2793923Y CNU2005200168507U CN200520016850U CN2793923Y CN 2793923 Y CN2793923 Y CN 2793923Y CN U2005200168507 U CNU2005200168507 U CN U2005200168507U CN 200520016850 U CN200520016850 U CN 200520016850U CN 2793923 Y CN2793923 Y CN 2793923Y
- Authority
- CN
- China
- Prior art keywords
- layer
- covering layer
- metal
- insulating layer
- wire
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76867—Barrier, adhesion or liner layers characterized by methods of formation other than PVD, CVD or deposition from a liquids
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Formation Of Insulating Films (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/909,980 US7253501B2 (en) | 2004-08-03 | 2004-08-03 | High performance metallization cap layer |
| US10/909,980 | 2004-08-03 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| CN2793923Y true CN2793923Y (zh) | 2006-07-05 |
Family
ID=35756619
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNU2005200168507U Expired - Lifetime CN2793923Y (zh) | 2004-08-03 | 2005-04-18 | 半导体元件 |
| CNB2005100644921A Expired - Lifetime CN100452385C (zh) | 2004-08-03 | 2005-04-18 | 半导体元件及其制造方法 |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB2005100644921A Expired - Lifetime CN100452385C (zh) | 2004-08-03 | 2005-04-18 | 半导体元件及其制造方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US7253501B2 (enExample) |
| JP (1) | JP2006049896A (enExample) |
| CN (2) | CN2793923Y (enExample) |
| TW (1) | TWI251300B (enExample) |
Families Citing this family (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7247946B2 (en) * | 2005-01-18 | 2007-07-24 | International Business Machines Corporation | On-chip Cu interconnection using 1 to 5 nm thick metal cap |
| KR100808601B1 (ko) * | 2006-12-28 | 2008-02-29 | 주식회사 하이닉스반도체 | 다마신 공정을 이용한 반도체 소자의 다층 금속배선형성방법 |
| DE102007004867B4 (de) * | 2007-01-31 | 2009-07-30 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zum Erhöhen der Zuverlässigkeit von kupferbasierten Metallisierungsstrukturen in einem Mikrostrukturbauelement durch Anwenden von Aluminiumnitrid |
| US8525339B2 (en) | 2011-07-27 | 2013-09-03 | International Business Machines Corporation | Hybrid copper interconnect structure and method of fabricating same |
| US9312203B2 (en) | 2013-01-02 | 2016-04-12 | Globalfoundries Inc. | Dual damascene structure with liner |
| US9490209B2 (en) | 2013-03-13 | 2016-11-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Electro-migration barrier for Cu interconnect |
| US20150087144A1 (en) * | 2013-09-26 | 2015-03-26 | Taiwan Semiconductor Manufacturing Company Ltd. | Apparatus and method of manufacturing metal gate semiconductor device |
| US9659857B2 (en) * | 2013-12-13 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method making the same |
| US20150206798A1 (en) * | 2014-01-17 | 2015-07-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect Structure And Method of Forming |
| US9437484B2 (en) | 2014-10-17 | 2016-09-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Etch stop layer in integrated circuits |
| CN108573942B (zh) * | 2017-03-09 | 2021-09-14 | 联华电子股份有限公司 | 内连线结构及其制作方法 |
| US11075113B2 (en) | 2018-06-29 | 2021-07-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal capping layer and methods thereof |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR0148325B1 (ko) * | 1995-03-04 | 1998-12-01 | 김주용 | 반도체 소자의 금속 배선 형성방법 |
| US5892281A (en) * | 1996-06-10 | 1999-04-06 | Micron Technology, Inc. | Tantalum-aluminum-nitrogen material for semiconductor devices |
| US6153519A (en) * | 1997-03-31 | 2000-11-28 | Motorola, Inc. | Method of forming a barrier layer |
| US6074960A (en) * | 1997-08-20 | 2000-06-13 | Micron Technology, Inc. | Method and composition for selectively etching against cobalt silicide |
| US6255217B1 (en) * | 1999-01-04 | 2001-07-03 | International Business Machines Corporation | Plasma treatment to enhance inorganic dielectric adhesion to copper |
| US6727588B1 (en) * | 1999-08-19 | 2004-04-27 | Agere Systems Inc. | Diffusion preventing barrier layer in integrated circuit inter-metal layer dielectrics |
| US6165891A (en) * | 1999-11-22 | 2000-12-26 | Chartered Semiconductor Manufacturing Ltd. | Damascene structure with reduced capacitance using a carbon nitride, boron nitride, or boron carbon nitride passivation layer, etch stop layer, and/or cap layer |
| JP3851752B2 (ja) * | 2000-03-27 | 2006-11-29 | 株式会社東芝 | 半導体装置の製造方法 |
| US6709874B2 (en) * | 2001-01-24 | 2004-03-23 | Infineon Technologies Ag | Method of manufacturing a metal cap layer for preventing damascene conductive lines from oxidation |
| US6566242B1 (en) * | 2001-03-23 | 2003-05-20 | International Business Machines Corporation | Dual damascene copper interconnect to a damascene tungsten wiring level |
| JP2003068848A (ja) * | 2001-08-29 | 2003-03-07 | Fujitsu Ltd | 半導体装置及びその製造方法 |
| US6680500B1 (en) * | 2002-07-31 | 2004-01-20 | Infineon Technologies Ag | Insulating cap layer and conductive cap layer for semiconductor devices with magnetic material layers |
| US7105429B2 (en) * | 2004-03-10 | 2006-09-12 | Freescale Semiconductor, Inc. | Method of inhibiting metal silicide encroachment in a transistor |
-
2004
- 2004-08-03 US US10/909,980 patent/US7253501B2/en not_active Expired - Lifetime
-
2005
- 2005-02-22 TW TW094105200A patent/TWI251300B/zh not_active IP Right Cessation
- 2005-04-18 CN CNU2005200168507U patent/CN2793923Y/zh not_active Expired - Lifetime
- 2005-04-18 CN CNB2005100644921A patent/CN100452385C/zh not_active Expired - Lifetime
- 2005-07-28 JP JP2005218707A patent/JP2006049896A/ja active Pending
Also Published As
| Publication number | Publication date |
|---|---|
| US20060027922A1 (en) | 2006-02-09 |
| US7253501B2 (en) | 2007-08-07 |
| TW200607042A (en) | 2006-02-16 |
| CN100452385C (zh) | 2009-01-14 |
| JP2006049896A (ja) | 2006-02-16 |
| CN1734760A (zh) | 2006-02-15 |
| TWI251300B (en) | 2006-03-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI446487B (zh) | 藉由使用氮化鋁來增加微結構中之銅基金屬化結構之信賴性 | |
| JP4350337B2 (ja) | 半導体装置 | |
| US20200388756A1 (en) | Memory device structure | |
| CN1298054C (zh) | 存储器与逻辑电路混合形成于一芯片的半导体器件及其制法 | |
| CN1732561A (zh) | 把金属和超低k值电介质集成 | |
| CN1276506C (zh) | 半导体器件及其制造方法 | |
| CN2793923Y (zh) | 半导体元件 | |
| CN104934409A (zh) | 后道工序互连层上的通孔预填充 | |
| CN1783476A (zh) | 集成电路的内连线结构 | |
| CN1404135A (zh) | 能够抑制电流在焊盘里集中的半导体器件及其制造方法 | |
| CN1129180C (zh) | 半导体器件及其制造方法 | |
| CN100583427C (zh) | 用于微电子元件的金属互连结构 | |
| CN100341135C (zh) | 半导体装置 | |
| JP4638140B2 (ja) | 半導体素子の銅配線形成方法 | |
| US8519539B2 (en) | Metal wire for a semiconductor device formed with a metal layer without voids therein and a method for forming the same | |
| CN1731575A (zh) | 半导体器件及其制造方法 | |
| CN1574337A (zh) | 半导体器件及其制造方法 | |
| CN100345278C (zh) | 形成金属镶嵌结构的方法 | |
| CN1619324A (zh) | 具有透湿窗的铜互连线可靠性测量的测试图案及其制造方法 | |
| JP2006179950A (ja) | 半導体集積回路装置の製造方法 | |
| KR100871358B1 (ko) | 반도체 소자의 금속배선 형성방법 | |
| US7781329B2 (en) | Reducing leakage in dielectric materials including metal regions including a metal cap layer in semiconductor devices | |
| JP2007317736A (ja) | 半導体装置およびその製造方法 | |
| JP4499487B2 (ja) | 半導体装置の製造方法 | |
| CN1925150A (zh) | 用于半导体器件的金属线及其制造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| C17 | Cessation of patent right | ||
| CX01 | Expiry of patent term |
Expiration termination date: 20150418 Granted publication date: 20060705 |