JP2006049896A - ハイパフォーマンスメタライゼーションキャップ層 - Google Patents
ハイパフォーマンスメタライゼーションキャップ層 Download PDFInfo
- Publication number
- JP2006049896A JP2006049896A JP2005218707A JP2005218707A JP2006049896A JP 2006049896 A JP2006049896 A JP 2006049896A JP 2005218707 A JP2005218707 A JP 2005218707A JP 2005218707 A JP2005218707 A JP 2005218707A JP 2006049896 A JP2006049896 A JP 2006049896A
- Authority
- JP
- Japan
- Prior art keywords
- cap layer
- conductive
- layer
- semiconductor device
- conductive line
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76867—Barrier, adhesion or liner layers characterized by methods of formation other than PVD, CVD or deposition from a liquids
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Formation Of Insulating Films (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/909,980 US7253501B2 (en) | 2004-08-03 | 2004-08-03 | High performance metallization cap layer |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2006049896A true JP2006049896A (ja) | 2006-02-16 |
| JP2006049896A5 JP2006049896A5 (enExample) | 2008-01-24 |
Family
ID=35756619
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2005218707A Pending JP2006049896A (ja) | 2004-08-03 | 2005-07-28 | ハイパフォーマンスメタライゼーションキャップ層 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US7253501B2 (enExample) |
| JP (1) | JP2006049896A (enExample) |
| CN (2) | CN100452385C (enExample) |
| TW (1) | TWI251300B (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2006203197A (ja) * | 2005-01-18 | 2006-08-03 | Internatl Business Mach Corp <Ibm> | 1ないし5nmの厚さの金属キャップを用いる改良されたオンチップCu相互接続 |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100808601B1 (ko) * | 2006-12-28 | 2008-02-29 | 주식회사 하이닉스반도체 | 다마신 공정을 이용한 반도체 소자의 다층 금속배선형성방법 |
| DE102007004867B4 (de) * | 2007-01-31 | 2009-07-30 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zum Erhöhen der Zuverlässigkeit von kupferbasierten Metallisierungsstrukturen in einem Mikrostrukturbauelement durch Anwenden von Aluminiumnitrid |
| US8525339B2 (en) | 2011-07-27 | 2013-09-03 | International Business Machines Corporation | Hybrid copper interconnect structure and method of fabricating same |
| US9312203B2 (en) | 2013-01-02 | 2016-04-12 | Globalfoundries Inc. | Dual damascene structure with liner |
| US9490209B2 (en) | 2013-03-13 | 2016-11-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Electro-migration barrier for Cu interconnect |
| US20150087144A1 (en) * | 2013-09-26 | 2015-03-26 | Taiwan Semiconductor Manufacturing Company Ltd. | Apparatus and method of manufacturing metal gate semiconductor device |
| US9659857B2 (en) * | 2013-12-13 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method making the same |
| US20150206798A1 (en) * | 2014-01-17 | 2015-07-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect Structure And Method of Forming |
| US9437484B2 (en) | 2014-10-17 | 2016-09-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Etch stop layer in integrated circuits |
| CN108573942B (zh) * | 2017-03-09 | 2021-09-14 | 联华电子股份有限公司 | 内连线结构及其制作方法 |
| US11075113B2 (en) | 2018-06-29 | 2021-07-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal capping layer and methods thereof |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR0148325B1 (ko) * | 1995-03-04 | 1998-12-01 | 김주용 | 반도체 소자의 금속 배선 형성방법 |
| US5892281A (en) * | 1996-06-10 | 1999-04-06 | Micron Technology, Inc. | Tantalum-aluminum-nitrogen material for semiconductor devices |
| US6153519A (en) * | 1997-03-31 | 2000-11-28 | Motorola, Inc. | Method of forming a barrier layer |
| US6074960A (en) * | 1997-08-20 | 2000-06-13 | Micron Technology, Inc. | Method and composition for selectively etching against cobalt silicide |
| US6255217B1 (en) * | 1999-01-04 | 2001-07-03 | International Business Machines Corporation | Plasma treatment to enhance inorganic dielectric adhesion to copper |
| US6727588B1 (en) * | 1999-08-19 | 2004-04-27 | Agere Systems Inc. | Diffusion preventing barrier layer in integrated circuit inter-metal layer dielectrics |
| US6165891A (en) * | 1999-11-22 | 2000-12-26 | Chartered Semiconductor Manufacturing Ltd. | Damascene structure with reduced capacitance using a carbon nitride, boron nitride, or boron carbon nitride passivation layer, etch stop layer, and/or cap layer |
| JP3851752B2 (ja) * | 2000-03-27 | 2006-11-29 | 株式会社東芝 | 半導体装置の製造方法 |
| US6709874B2 (en) * | 2001-01-24 | 2004-03-23 | Infineon Technologies Ag | Method of manufacturing a metal cap layer for preventing damascene conductive lines from oxidation |
| US6566242B1 (en) * | 2001-03-23 | 2003-05-20 | International Business Machines Corporation | Dual damascene copper interconnect to a damascene tungsten wiring level |
| JP2003068848A (ja) * | 2001-08-29 | 2003-03-07 | Fujitsu Ltd | 半導体装置及びその製造方法 |
| US6680500B1 (en) * | 2002-07-31 | 2004-01-20 | Infineon Technologies Ag | Insulating cap layer and conductive cap layer for semiconductor devices with magnetic material layers |
| US7105429B2 (en) * | 2004-03-10 | 2006-09-12 | Freescale Semiconductor, Inc. | Method of inhibiting metal silicide encroachment in a transistor |
-
2004
- 2004-08-03 US US10/909,980 patent/US7253501B2/en not_active Expired - Lifetime
-
2005
- 2005-02-22 TW TW094105200A patent/TWI251300B/zh not_active IP Right Cessation
- 2005-04-18 CN CNB2005100644921A patent/CN100452385C/zh not_active Expired - Lifetime
- 2005-04-18 CN CNU2005200168507U patent/CN2793923Y/zh not_active Expired - Lifetime
- 2005-07-28 JP JP2005218707A patent/JP2006049896A/ja active Pending
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2006203197A (ja) * | 2005-01-18 | 2006-08-03 | Internatl Business Mach Corp <Ibm> | 1ないし5nmの厚さの金属キャップを用いる改良されたオンチップCu相互接続 |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI251300B (en) | 2006-03-11 |
| TW200607042A (en) | 2006-02-16 |
| CN2793923Y (zh) | 2006-07-05 |
| US20060027922A1 (en) | 2006-02-09 |
| CN1734760A (zh) | 2006-02-15 |
| CN100452385C (zh) | 2009-01-14 |
| US7253501B2 (en) | 2007-08-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12315761B2 (en) | Interconnection structure and manufacturing method thereof | |
| US8384217B2 (en) | Increasing reliability of copper-based metallization structures in a microstructure device by using aluminum nitride | |
| US6245663B1 (en) | IC interconnect structures and methods for making same | |
| US7051934B2 (en) | Methods of forming metal layers in integrated circuit devices using selective deposition on edges of recesses | |
| US20080128907A1 (en) | Semiconductor structure with liner | |
| US7319071B2 (en) | Methods for forming a metallic damascene structure | |
| CN101958311B (zh) | 半导体结构和形成方法 | |
| CN112514049A (zh) | 在完全对齐的通孔中进行通孔预填充 | |
| US20010045651A1 (en) | Semiconductor integrated circuit device and a method of manufacturing the same | |
| US20100252930A1 (en) | Method for Improving Performance of Etch Stop Layer | |
| TW202018780A (zh) | 半導體裝置結構及其形成方法 | |
| US8102051B2 (en) | Semiconductor device having an electrode and method for manufacturing the same | |
| JP2006049896A (ja) | ハイパフォーマンスメタライゼーションキャップ層 | |
| US7732924B2 (en) | Semiconductor wiring structures including dielectric cap within metal cap layer | |
| CN100514625C (zh) | 互连结构及其制造方法 | |
| US7625815B2 (en) | Reduced leakage interconnect structure | |
| JP4638140B2 (ja) | 半導体素子の銅配線形成方法 | |
| KR20050006472A (ko) | 반도체 소자의 구리 배선 형성 방법 | |
| TW201207993A (en) | Semiconductor device and manufacturing method thereof | |
| KR20090074510A (ko) | 반도체 소자의 금속배선 및 그 형성방법 | |
| US6479898B1 (en) | Dielectric treatment in integrated circuit interconnects | |
| JP2010003906A (ja) | 半導体装置及びその製造方法 | |
| KR100871358B1 (ko) | 반도체 소자의 금속배선 형성방법 | |
| KR100850075B1 (ko) | 반도체 소자 제조 방법 | |
| KR20090119503A (ko) | 반도체 소자의 금속배선 및 그 형성방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20070629 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20070903 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20071203 |
|
| A524 | Written submission of copy of amendment under article 19 pct |
Free format text: JAPANESE INTERMEDIATE CODE: A524 Effective date: 20071203 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20081014 |