CN1933134A - 高速集成电路封装 - Google Patents

高速集成电路封装 Download PDF

Info

Publication number
CN1933134A
CN1933134A CNA2006100988327A CN200610098832A CN1933134A CN 1933134 A CN1933134 A CN 1933134A CN A2006100988327 A CNA2006100988327 A CN A2006100988327A CN 200610098832 A CN200610098832 A CN 200610098832A CN 1933134 A CN1933134 A CN 1933134A
Authority
CN
China
Prior art keywords
pin
trace
integrated circuit
pair
encapsulation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CNA2006100988327A
Other languages
English (en)
Other versions
CN100550361C (zh
Inventor
塞哈特·苏塔迪嘉
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Kaiwei International Co
Marvell International Ltd
Marvell Asia Pte Ltd
Original Assignee
Mawier International Trade Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mawier International Trade Co Ltd filed Critical Mawier International Trade Co Ltd
Publication of CN1933134A publication Critical patent/CN1933134A/zh
Application granted granted Critical
Publication of CN100550361C publication Critical patent/CN100550361C/zh
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49558Insulating layers on lead frames, e.g. bridging members
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/50Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/66High-frequency adaptations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6605High-frequency electrical connections
    • H01L2223/6611Wire connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6605High-frequency electrical connections
    • H01L2223/6638Differential pair signal lines
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/4813Connecting within a semiconductor or solid-state body, i.e. fly wire, bridge wire
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/4826Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48472Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • H01L2224/49113Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting different bonding areas on the semiconductor or solid-state body to a common bonding area outside the body, e.g. converging wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/4917Crossed wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49175Parallel arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49177Combinations of different arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/494Connecting portions
    • H01L2224/4943Connecting portions the connecting portions being staggered
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/07802Adhesive characteristics other than chemical not being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1905Shape
    • H01L2924/19051Impedance matching structure [e.g. balun]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • H01L2924/30111Impedance matching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding

Landscapes

  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Geometry (AREA)
  • Health & Medical Sciences (AREA)
  • Electromagnetism (AREA)
  • Toxicology (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Lead Frames For Integrated Circuits (AREA)

Abstract

本发明提供一种包含集成电路管芯的集成电路封装,所述集成电路管芯包含第一焊盘、与第一焊盘相邻的第二焊盘、与第二焊盘相邻的第三焊盘以及与第三焊盘相邻的第四焊盘。引脚框架包含第一引脚、与第一引脚相邻的第二引脚、与第二引脚相邻的第三引脚以及与第三引脚相邻的第四引脚,其中第四引脚的第一末端延伸超过第一、第二和第三引脚中的至少一个并且沿朝向由第三引脚定义的路径的方向延伸。第一、第二、第三和第四键合丝将第一、第二、第四和第三引脚分别连接到第一、第二、第三和第四焊盘。

Description

高速集成电路封装
技术领域
本发明涉及集成电路(IC)封装,更具体而言涉及IC高速封装。
背景技术
现代的集成电路(IC)通常使用差分信令。在差分信令中,信号在两个独立的有源导体之间传送而不是在一个有源的导体和地之间传送。差分信号的大小是两个信号之间的差别而不是两个单独的信号和地之间的电压。
为了发送差分信号到IC或者从IC接收差分信号,差分信号在引脚框架的一对导体上传输。现在参照图1一图2,示例性的封装10和10’被示为包括具有焊盘14的集成电路管芯(die)12,焊盘14通过键合丝(bondwire)16连接到引脚框架24的引脚20。封装10和10’通常包裹在合适的保护材料24中。
现在参照图3,差分信号对50-1、50-2和50-3分别通过引脚20-1A和20-1B、20-2A和20-2B、及20-3A和20-3B以及键合丝16-1A和16-1B、16-2A和16-2B、及16-3A和16-3B分别连接到集成电路管芯12的焊盘14-1A和14-1B、14-2A和14-2B、及14-3A和14-3B。在图3中的每个差分对中,分别地,符号A代表第一极性导体,符号B代表第二极性导体。
相邻的差分对彼此之间通常位置很近。在一些情况下,差分对的位置可能是如下情况,其中一个差分对的第一极性导体的一侧紧邻的是同一差分对的第二极性导体,而另一侧是另一差分对的第二极性导体。对耦合(pair coupling)在相邻的高速差分信号之间可能发生。例如,对耦合在图3中的60和62处可能发生。在相邻对上承载的信号之间差别的大小可能引起数据误差以及/或者将设计余度降低到不可接受的水平,尤其对于高速信号例如吉比特(Gigabit)每秒以及更高的数据率更是如此。与具有接地平面保护的球栅面阵列(BGA)封装相比,对耦合问题对于低成本的塑料引脚框架甚至可能更严重。
发明内容
本发明的一个技术方案提供了一种集成电路封装,其包含:集成电路管芯,包含N个相邻的焊盘,其中N是大于3的整数;引脚框架,包含第一对引脚和第二对引脚,第一对引脚包括第一和第二引脚,第二对引脚包括第三和第四引脚,其中所述第一、第二、第三和第四引脚包括与所述集成电路管芯隔开的第一末端和与所述集成电路管芯相邻的第二末端,所述第一对和第二对引脚承载差分信号,所述第二对引脚的第三引脚具有第一极性并且所述第二对引脚的第四引脚具有第二极性,并且所述第三引脚的第一末端位于第四引脚的一侧,第二末端位于第四引脚的另一侧;所述基础电路封装还包含N个连接装置,用于将所述第一对和第二对引脚的第二末端连接到所述N个相邻的焊盘。
在其他特征中,所述N个连接装置包含N根键合丝。所述第三引脚与所述第四引脚交叉。所述第四引脚是分段的并且包含第一段和第二段以及在所述第三引脚上方连接所述第一段和第二段的键合丝。所述第三引脚的第二末端位于所述第二引脚和所述第四引脚的所述第二末端之间。所述第四引脚的所述第二末端位于所述第三引脚和所述第二引脚的所述第二末端之间。所述第三引脚包含第一部分、第二部分以及连接所述第一和第二部分的中间部分,所述第一部分与第四引脚的第一段共线,所述第二部分与第二段共线。所述第一对和第二对引脚的所述第二末端与所述集成电路管芯至少间隔第一距离,并且所述引脚框架还包含与所述集成电路管芯间隔第二距离的第五和第六引脚,其中所述第一距离比所述第二距离大。
在其他特征中,所述集成电路封装还包含第五和第六引脚、在所述集成电路管芯上的第五和第六焊盘,以及将所述第五和第六引脚连接到所述第五和第六焊盘的第五和第六键合丝,所述N根键合丝具有第一长度并且所述第五和第六键合丝具有比所述第一长度短的第二长度,其中所述第五和第六引脚承载具有第一速度的信号,并且所述第一对和第二对引脚承载具有比所述第一速度高的第二速度的信号。所述N根键合丝中的至少一根包含第一和第二键合丝,其堆叠连接在所述第一对和第二对引脚之一和所述集成电路管芯的N个焊盘之一之间。
本发明的另一技术方案提供了一种集成电路封装,其包含:集成电路管芯,包含N个相邻的焊盘,其中N是大于3的整数;包含第一对迹线和第二对迹线的衬底,其中第一对迹线包括第一和第二迹线,第二对迹线包括第三和第四迹线,其中所述第一、第二、第三和第四迹线包括与所述集成电路管芯隔开的第一末端以及与所述集成电路管芯相邻的第二末端,其中所述第一对和第二对迹线承载差分信号,其中所述第二对迹线的第三迹线具有第一极性并且所述第二对迹线的第四迹线具有第二极性,并且所述第三迹线的第一末端位于第四迹线的一侧,第二末端位于第四迹线的另一侧;所述集成电路封装还包含N个连接装置,其独立地将所述第二末端连接到N个焊盘。
在其他特征中,所述N个连接装置包含将所述第二末端连接到所述N个焊盘的N根键合丝。所述第三迹线与所述第四迹线交叉。所述第四迹线是分段的。所述第四迹线包含第一段和第二段、穿过所述衬底并且与所述第一段相连的第一通孔、穿过所述衬底并且与所述第二段相连的第二通孔以及在所述衬底的对面并且与所述第一和第二通孔相连的迹线。所述第三迹线的第二末端可位于所述第二迹线和所述第四迹线的所述第二末端之间。所述第四迹线的第二末端可位于所述第二迹线和所述第三迹线的所述第二末端之间。所述第三迹线包含第一部分、第二部分以及连接所述第一部分和第二部分的中间交叉部分。所述第一部分与所述第一段共线并且所述第二部分与所述第二段共线。所述第一对和第二对迹线的所述第二末端与所述集成电路管芯至少间隔第一距离,并且所述衬底还包含与所述集成电路管芯间隔第二距离的第五和第六迹线,其中所述第一距离比所述第二距离大。
在其他特征中,所述集成电路封装还包含第五和第六迹线,在所述集成电路管芯上的第五和第六焊盘,以及将所述第五和第六迹线连接到所述第五和第六焊盘的第五和第六键合丝,其中所述N根键合丝具有第一长度并且所述第五和第六键合丝具有比所述第一长度短的第二长度,所述第五和第六迹线承载具有第一速度的信号,并且所述第一对和第二对迹线承载具有比所述第一速度高的第二速度的信号。
在其他特征中,所述N根键合丝中的至少一根包含第一和第二键合丝,其堆叠连接在所述第一、第二、第三和第四迹线中的至少一个和所述集成电路管芯的所述N个焊盘中的至少一个之间。
在其他特征中,所述衬底包括第一导电平面,并且所述第四迹线包含第一和第二迹线段、穿过所述衬底到所述第一导电平面并且与所述第一段相连的第一通孔、穿过所述衬底到所述第一导电平面并且与所述第二段相连的第二通孔以及与所述第一导电平面共面且隔离并且与所述第一和第二通孔相连的跳线。所述第一导电平面包括接地平面、信号平面和电源平面中的一个。
本发明可应用于的更广的范围将从下文中提供的详细描述中变得清楚。应该了解虽然详细的描述和具体的示例指示了本发明的优选实施例,但是其只是作为说明的目的而不是要限制本发明的范围。
附图说明
从详细描述和附图中将会更全面地理解本发明,其中:
图1是根据现有技术的第一示例性封装、IC、键合丝和引脚框架的引脚的侧面横截面视图;
图2是根据现有技术的第二示例性封装、IC、键合丝和引脚框架的引脚的侧面横截面视图;
图3是根据现有技术通过引脚框架的引脚和键合丝连接到IC焊盘的差分信号对的局部平面视图;
图4是根据本发明的一个实现方式通过引脚框架的引脚和键合丝连接到IC焊盘的差分信号对的局部平面视图;
图5是根据本发明的另一个实现方式通过引脚框架的引脚和键合丝连接到IC焊盘的差分信号对的局部平面视图;
图6A是根据本发明的另一个实现方式通过引脚框架的引脚和堆叠键合丝连接到IC焊盘的差分信号对的局部平面视图;
图6B是图6A的通过引脚框架的引脚和堆叠键合丝连接到IC焊盘的差分信号对的局部侧面视图;
图7说明了根据本发明的包括串行器/并行器模块的IC的封装,其中串行器/并行器模块在差分收发对上接收信号;
图8说明了根据本发明的使用高速封装的网络接口IC的封装;
图9A说明了设置在硬盘驱动器中的本发明;
图9B说明了设置在数字通用光盘中的本发明;
图9C说明了设置在高清晰度电视中的本发明;
图9D说明了设置在车辆控制系统中的本发明;
图9E说明了设置在便携式电话中的本发明;
图9F说明了设置在机顶盒中的本发明;
图9G说明了设置在媒体播放器中的本发明;
图10A说明了包括具有不规则间隔引脚的引脚框架的封装;
图10B说明了包括具有不规则间隔引脚和在高速引脚之间具有接地引脚的引脚框架的封装;
图11A说明了包括具有不规则间隔引脚和导电带的引脚框架的封装,所述导电带具有连接到引脚的绝缘粘合层;
图11B是图11A的导电带的横截面侧面视图;
图11C是图11A的导电带的示出穿孔的局部平面视图;
图12A-图12D说明了连接引脚的各种方法;
图13A是包括球栅面阵列衬底的封装的侧面视图;
图13B是包括倒装芯片和球栅面阵列衬底的封装的侧面视图;
图13C是一个示例性BGA封装的横截面视图;
图14A是说明用于连接到集成电路管芯的高速迹线的BGA跳线的平面视图;
图14B是说明BGA跳线的简化的横截面视图;
图15A是说明使用其接地平面的可替换的BGA跳线的简化的横截面视图;
图15B是说明使用其电源平面的可替换的BGA跳线的简化的横截面视图;以及
图15C是说明图15B的电源平面和BGA跳线的平面视图。
具体实施方式
优选实施例的下列描述实质上仅是示例性的,并没有想要限制本发明、本发明的应用或者使用。为了清楚的目的,将在图中使用相同的标号来标识相似的元件。
本发明降低了以高速进行操作的差分线的对耦合。现在参照图4,差分信号对根据本发明的一种实现方式通过引脚框架的引脚和键合丝连接到IC的焊盘。引脚框架100包含引脚104的一个或多个组102,引脚104包括第一对引脚104-1A和104-1B以及第二对引脚104-2A和104-2B(共同称为引脚104)。引脚104-1A位于与引脚104-1B相邻处,引脚104-1B位于与引脚104-2A相邻处,并且引脚104-2A位于与引脚104-2B相邻处。
分别地,引脚104-1A承载具有第一极性的信号,引脚104-1B承载具有第二极性的信号,引脚104-2A承载具有第二极性的信号,并且引脚104-2B承载具有第一极性的信号。引脚104的靠近IC 110的部分108一般是相互平行的。引脚104中的至少一个引脚(例如引脚104-2B)的末端109比引脚104的其它引脚延伸得更长。所述的至少一个引脚104-2B还沿着朝向相邻引脚(例如引脚104-2A)的方向延伸。在一些实现方式中,所述的至少一个引脚104-2B延伸成平行的路径110,如图4所示,路径110由相邻的引脚104-2A定义。在一些实现方式中,至少一个引脚104-2B具有大体上是“L”形的构造。
键合丝114-1A、114-1B,114-2A和114-2B分别将引脚104-1A、104-1B、104-2A和104-2B连接到焊盘116-1A、116-1B、116-2B和116-2A。因此,焊盘116-1A、116-1B、116-2A和116-2B现在分别连接到第一极性、第二极性、第一极性和第二极性。换言之,键合丝114-2A和114-2B的方位相对于引脚104-2A和104-2B的方位发生了翻转。由于如图4所示的封装设置的结果,对之间例如在120和122处的耦合由于部分的抵消而降低了。引脚框架可能包括与图4中用虚线表示的那些相似的一组或多组引脚。
现在参照图5,当耦合降低时,由于引脚框架的引脚通常比键合丝长,所以耦合抵消是不完全的。为了提高抵消,根据本发明的一些实现方式的封装使用高速引脚,这些高速引脚比承载更低速信号(例如,但不限于,控制和/或状态信号)的引脚短。引脚框架150可能包括一组或多组高速引脚102-1和102-2以及一组或多组低速引脚152。高速引脚102-1和102-2具有末端156-1和156-2,末端156-1和156-2与IC 110至少间隔距离H,而低速引脚与IC 110间隔距离L,其中H>L。低速引脚152比高速引脚102-1和102-2延伸得更长。更短的高速引脚102-1和102-2趋于提高耦合抵消。低速引脚152更长并且需要更短的键合丝,这趋于降低键合丝的成本。
现在参照图6A和6B,差分信号对由引脚框架的引脚和两个或更多个堆叠的(stacked)键合丝连接到IC的焊盘。引脚框架200包含一组引脚202,该组引脚202包括第一对引脚204-1A和204-1B以及第二对引脚204-2A和204-2B(共同称为引脚204)。引脚204-1A位于与引脚204-1B相邻处,引脚204-1B位于与引脚204-2A相邻处,并且引脚204-2A位于与引脚204-2B相邻处。
分别地,引脚204-1A承载具有第一极性的信号,引脚204-1B承载具有第二极性的信号,引脚204-2A承载具有第二极性的信号,并且引脚204-2B承载具有第一极性的信号。引脚204的靠近IC 210的末端部分一般是相互平行的。引脚204中的至少一个引脚(例如引脚204-2B)比引脚204的其它引脚延伸得更长。所述的至少一个引脚204也沿着朝向相邻引脚(例如引脚204-2A)的方向延伸。在一些实现方式中,所述的至少一个引脚204延伸成平行的路径,如图6A所示,该路径由相邻的引脚204定义。可以使用另外的高速引脚和/或低速引脚组。
键合丝214-1A1和214-1A2、214-1B1、214-1B2、214-2A1、214-2A2以及214-2B1和214-2B2(共同称为键合丝214)分别将引脚204-1A、204-1B、204-2A和204-2B连接到焊盘216-1A1和216-1A2、216-1B1和216-1B2、216-2A1和216-2A2以及216-2B1和216-2B2。因此,焊盘216-1A1和216-1A2、216-1B1和216-1B2、216-2A1和216-2A2,以及216-2B1和216-2B2(共同称为焊盘216)现在分别连接到第一极性、第二极性、第一极性和第二极性。键合丝214的末端可能以隔开的和/或重叠关系附接到引脚204。焊盘216可由外部和/或内部通孔(via)和/或迹线(trace)230连接在一起。
堆叠的键合丝214的好处包含增加的键合丝电容。堆叠的键合丝214之间的键合丝耦合增加了。每单位长度的键合丝电容与单元长度的引脚框架电容更加接近。堆叠的键合丝214的每键合丝单元长度还具有更低的电感。在正负管脚(pin)之间的信号管脚对还具有更低的净传输线阻抗。由于堆叠的键合丝更高的匹配特性,引脚框架还具有更高的耦合抵消。
现在参照图7,集成电路管芯300包括串行器/并行器(SERDES)模块301,该串行器/并行器模块301根据本发明接收差分收发对上的信号。在一些实现方式中,SERDES模块301的高速差分对以大于或等于1Gb/s的速度进行操作。
现在参照图8,根据本发明网络接口IC 350包括使用高速封装的差分对。在一些实现方式中,网络接口的高速差分对以大于或等于1Gb/s的速度进行操作。在一些实现方式中,网络接口的高速差分对以大于或等于10Gb/s的速度进行操作。在一些实现方式中,网络接口包含物理层设备(PHY)。在其他的实现方式中,网络接口包含媒体访问控制器(MAC)。在其他的实现方式中,网络接口遵从1Gb/s和10Gb/s以太网协议。
现在参照图9A-9G,示出了本发明的各种示例性的实现方式。现在参照图9A,本发明可以在硬盘驱动器400中实现。本发明可实现信号处理电路和控制电路中的任一个或两者,所述信号处理和/或控制电路在图9A中的402处一般性地标识出来。在一些实现方式中,HDD 400中的信号处理和/或控制电路402和/或其他电路(没有示出)可处理数据、执行编码和/或加密、执行计算以及/或者格式化输出到磁性存储介质406并且/或者从磁性存储介质406接收的数据。
HDD 400可能通过一个或多个有线或无线通信链路408与主机设备(没有示出)进行通信,主机设备例如是计算机、移动计算设备(例如个人数字助理、便携式电话、媒体或MP3播放器等等)以及/或者其他设备。HDD 400可能被连接到存储器409例如随机存取存储器(RAM)、低延迟非易失性存储器例如闪存、只读存储器(ROM)和/或其他合适的电子数据存储设备。
现在参照图9B,本发明可以在数字通用光盘(DVD)驱动器410中实现。本发明可实现DVD驱动器410的信号处理电路和控制电路中的任一个或两者以及/或者大容量数据存储设备,所述信号处理和/或控制电路在图9B中的412处一般性地标识出来。DVD 410中的信号处理和/或控制电路412和/或其他电路(没有示出)可能处理数据、执行编码和/或加密、执行计算以及/或者格式化从光存储介质416读取并且/或者写入到光存储介质416的数据。在一些实现方式中,DVD 410中的信号处理和/或控制电路412和/或其他电路(没有示出)还可以执行其他功能,例如编码和/或译码和/或任何其他与DVD驱动器相关联的信号处理功能。
DVD驱动器410可能通过一个或多个有线或无线通信链路417与输出设备(没有示出)进行通信,输出设备例如是计算机、电视机或其他设备。DVD 410可能与以非易失性方式存储数据的大容量数据存储设备418进行通信。大容量数据存储设备418可能包括硬盘驱动器(HDD)。HDD可能具有如图9A所示的配置。HDD可能是包括一个或多个盘片(platter)的小型HDD,这些盘片具有大约比1.8″小的直径。DVD 410可能被连接到存储器419例如RAM、ROM、低延迟非易失性存储器例如闪存和/或其他合适的电子数据存储设备。
现在参照图9C,本发明可以在高清晰度电视(HDTV)420中实现。本发明可实现HDTV 420的信号处理电路和控制电路中的任一个或两者,WLAN接口以及/或者大容量数据存储设备,所述信号处理和/或控制电路在图9C的422处一般性地标识出来。HDTV 420以有线或者无线的格式接收HDTV输入信号并且为显示器426生成HDTV输出信号。在一些实现方式中,HDTV 420的信号处理电路和/或控制电路422和/或其他电路(没有示出)可能处理数据、执行编码和/或加密、执行计算、格式化数据以及/或者执行可能需要的任何其他类型的HDTV处理。
HDTV 420可能与以非易失性方式存储数据的大容量数据存储设备427进行通信,大容量数据存储设备427例如是光和/或磁性存储设备。至少一个HDD可能具有如图9A所示的配置并且/或者至少一个DVD可能具有如图9B所示的配置。HDD可能是包括一个或多个盘片的小型HDD,这些盘片具有大约比1.8″小的直径。HDTV 420可能被连接到存储器428例如RAM、ROM、低延迟非易失性存储器例如闪存和/或其他合适的电子数据存储设备。HDTV 420可能还支持通过WLAN网络接口429与WLAN连接。
现在参照图9D,本发明实现车辆430的控制系统、该车辆控制系统的WLAN接口和/或大容量数据存储设备。在一些实现方式中,本发明实现动力传动(powertrain)控制系统432,动力传动控制系统432从一个或多个传感器接收输入并且/或者生成一个或多个输出控制信号,传感器例如是温度传感器、压力传感器、转动传感器、气流传感器和/或其他合适的传感器,输出控制信号例如是引擎操作参数、传送操作参数和/或其他控制信号。
本发明可能还在车辆430的其他控制系统440中实现。控制系统440可能同样从输入传感器442接收信号并且/或者将控制信号输出到一个或多个输出设备444。在一些实现方式中,控制系统440可能是防锁刹车系统(ABS)、导航系统、信息通讯系统(telematics system)、车辆信息通讯系统、车道偏离系统、适应性巡航控制系统、车辆娱乐系统例如立体声系统、DVD、压缩唱片等等中的部分。还考虑到了其他的实现方式。
动力传动控制系统432可能与以非易失性方式存储数据的大容量数据存储设备446进行通信。大容量数据存储设备446可能包括光和/或磁性存储设备,例如,硬盘驱动器HDD和/或DVD。至少一个HDD可能具有如图9A所示的配置并且/或者至少一个DVD可能具有如图9B所示的配置。HDD可能是包括一个或多个盘片的小型HDD,这些盘片具有大约比1.8″小的直径。动力传动控制系统432可能被连接到存储器447例如RAM、ROM、低延迟非易失性存储器例如闪存和/或其他合适的电子数据存储设备。动力传动控制系统432可能还支持通过WLAN网络接口448与WLAN连接。控制系统440可能还包括大容量数据存储设备,存储器和/或WLAN接口(所有的都没示出)。
现在参照图9E,本发明可以在可包括便携式天线451的便携式电话450中实现。本发明可实现便携式电话450的信号处理电路和控制电路中的任一个或两者,WLAN接口和/或大容量数据存储设备,所述信号处理和/或控制电路在图9E中的452处一般性地标识出来。在一些实现方式中,便携式电话450包括麦克风456、音频输出458例如扬声器和/或音频输出插口、显示器460和/或输入设备462,输入设备462例如是键盘(keypad)、点选设备(pointing device)、声音致动装置(voiceactuation)和/或其他输入设备。便携式电话450中的信号处理和/或控制电路452和/或其他电路(没有示出)可能处理数据、执行编码和/或加密、执行计算、格式化数据以及/或者执行其他便携式电话功能。
便携式电话450可能与以非易失性方式存储数据的大容量数据存储设备464进行通信,大容量数据存储设备464例如是光和/或磁性存储设备,例如硬盘驱动器HDD和/或DVD。至少一个HDD可能具有如图9A所示的配置并且/或者至少一个DVD可能具有如图9B所示的配置。HDD可能是包括一个或多个盘片的小型HDD,这些盘片具有大约比1.8″小的直径。便携式电话450可能被连接到存储器466例如RAM、ROM、低延迟非易失性存储器例如闪存和/或其他合适的电子数据存储设备。便携式电话450还可能支持通过WLAN网络接口468与WLAN连接。
现在参照图9F,本发明可以在机顶盒480中实现。本发明可实现机顶盒480的信号处理电路和控制电路中的任一个或两者,WLAN接口和/或大容量数据存储设备,所述信号处理和/或控制电路在图9F中的484处一般性地标识出来。机顶盒480从源(source)例如宽带源接收信号并且输出适合显示器488的标准和/或高清晰度音频/视频信号,显示器488例如是电视机和/或监视器和/或其他视频和/或音频输出设备。机顶盒480的信号处理和/或控制电路484和/或其他电路(没有示出)可能处理数据、执行编码和/或加密、执行计算、格式化数据以及/或者执行任何其他机顶盒功能。
机顶盒480可能与以非易失性方式存储数据的大容量数据存储设备490进行通信。大容量数据存储设备490可能包括光和/或磁性存储设备例如硬盘驱动器HDD和/或DVD。至少一个HDD可能具有如图9A所示的配置并且/或者至少一个DVD可能具有如图9B所示的配置。HDD可能是包括一个或多个盘片的小型HDD,这些盘片具有大约比1.8″小的直径。机顶盒480可能被连接到存储器494例如RAM、ROM、低延迟非易失性存储器例如闪存和/或其他合适的电子数据存储设备。机顶盒480也可能支持通过WLAN网络接口496与WLAN连接。
现在参照图9G,本发明可以在媒体播放器500中实现。本发明可实现媒体播放器500的信号处理电路和控制电路中的任一个或两者,WLAN接口和/或大容量数据存储设备,所述信号处理和/或控制电路在图9G中的504处一般性地标识出来。在一些实现方式中,媒体播放器500包括显示器507和/或用户输入设备508例如键盘、触摸盘(touchpad)等等。在一些实现方式中,媒体播放器500可能使用图形用户界面(GUI),图形用户界面通常通过显示器507和/或用户输入设备508来使用菜单、下拉菜单、图标和/或点击(point-and-click)接口。媒体播放器500还包括音频输出设备509例如扬声器和/或音频输出插口。媒体播放器500的信号处理和/或控制电路504和/或其他电路(没有示出)可能处理数据、执行编码和/或加密、执行计算、格式化数据以及/或者执行任何其他媒体播放器功能。
媒体播放器500可能与以非易失性方式存储诸如压缩的音频和/或视频内容之类的数据的大容量数据存储设备510进行通信。在一些实现方式中,压缩的音频文件包括遵从MP3格式或其他合适的压缩音频和/或视频格式的文件。大容量数据存储设备可能包括光和/或磁性存储设备例如硬盘驱动器HDD和/或DVD。至少一个HDD可能具有如图9A所示的配置并且/或者至少一个DVD可能具有如图9B所示的配置。HDD可能是包括一个或多个盘片的小型HDD,这些盘片具有大约比1.8″小的直径。媒体播放器500可能被连接到存储器514例如RAM、ROM、低延迟非易失性存储器例如闪存和/或其他合适的电子数据存储设备。媒体播放器500还可能支持通过WLAN网络接口516与WLAN连接。还考虑到了除上述那些之外的其他实现方式。
现在参照图10A,示出了包括集成电路管芯611和具有不规则间隔引脚的引脚框架612的封装。引脚框架612包含一组或多组引脚,这些引脚包括引脚620-1、620-2、620-3和620-4,以及第一对引脚620-5A和620-5B以及第二对引脚620-6A和620-6B(共同称为引脚620)。
键合丝616-1、616-2、616-3、616-4、616-5A和616-5B以及616-6A和616-6B分别将引脚620-1、620-2、620-3、620-4、620-5A和620-5B以及620-6A和620-6B连接到焊盘614-1、614-2、614-3、614-4、614-5A和614-5B以及614-6A和614-6B。
引脚620-1、620-2、620-3和620-4可能是控制引脚,控制引脚以比高速进行操作的引脚620-5A和620-5B以及620-6A和620-6B低的速度进行操作。引脚620-5A和620-5B以及620-6A和620-6B可能承载差分信号。低速引脚之间的间距可能等于d1。一对高速引脚中引脚之间的间距可能等于d4。低速引脚和高速引脚之间的间距可能是d2。高速引脚对之间的间距可能是d3。间距d1、d2、d3和d4可能是不规则的,以增加或减少耦合。例如,间距d4可能比间距d3小。间距d4可能比间距d1小。
现在参照图10B,示出了包括具有不规则隔开引脚和接地引脚的引脚框架的封装。引脚640位于高速引脚对之间并且被连接到参考电压例如地来减少耦合。引脚640可能或者可能没有被连接到集成电路管芯。可以理解到,图10A和10B中的引脚框架可能包含交叉以及其他上述的属性。
现在参照图11A-11C,用于集成电路管芯611的封装包括引脚框架612。导电带(conductive tape)650被应用于引脚框架612的引脚620的至少一侧。例如,导电带可能被连接到引脚的上侧、引脚的下侧或者引脚的上侧和下侧两者。导电带还可被应用于一些引脚而非其他引脚。导电带650包括内部绝缘粘合层654和外部导电层656。绝缘层654防止将引脚短路。绝缘粘合层654连接到引脚620。在图11C中,导电带650可能包括隔开的穿孔以允许封装材料在生产期间通过穿孔流动,这增加了强度。导电层656提供传导磁通量的接地平面,这样减少了耦合。
现在参照图12A-12D,示出了各种交叉配置。在图12A和图12B中,交叉730包括第一引脚732-A,引脚732-A包括通过键合丝734连接的第一部分732-A1和第二部分732-A2。第二引脚732-B包括第一部分732-B1、中间部分732-B2和第二部分732-B3。第一部分732-B1与第二部分732-A2共线。第二部分732-B3与第一部分732-A1共线。中间部分732-B2相对于第一和第二部分732-B1和732-B3是倾斜的。中间部分732-B2还可能是弯曲的。
在图12C中,交叉750包括第一引脚752-A,引脚752-A包括通过键合丝754连接的第一部分752-A1和第二部分752-A2。第二引脚752-B具有第一部分752-B1、中间部分752-B2和第二部分752-B3。第一部分752-B1与第二部分752-A2共线。第二部分752-B3与第一部分752-A1共线。中间部分752-B2与第一和第二平直部分752-B1和752-B3成直角。中间部分可能还具有其他适合的形状。
在图12D中,一对引脚760包括第一和第二引脚762和764,第一和第二引脚762和764都具有第一(标示-1)部分、中间(标示-2)部分和第二(标示-3)部分。至少一个引脚的中间部分是沿与包含引脚的平面垂直的方向弯曲的,以提供另一引脚从上方或下方通过的空间。中间部分764-2向上弯曲然后向下返回,以为平面的中间部分762-2提供空间。还想到了用于进行交叉的其他变体。
现在参照图13A和图13B,示出了各种封装技术。在图13A中,示出了包括球栅面阵列衬底的集成电路封装800的侧面视图。封装800包括集成电路管芯801。封装材料可以用来保护封装800的一个或多个组件。可以用诸如键合丝、倒装芯片(flip chip)以及/或者卷带自动键合(TapeAutomated Bonding,TAB)之类的互连802将集成电路管芯801连接到球栅面阵列衬底804。球栅面阵列衬底804上的焊锡突起(solder bump)806与印刷电路板812或者其他衬底或安装表面的安装焊盘810对准。在图13B中,集成电路封装815包括附接到衬底804上的倒装芯片或集成电路管芯816。衬底804可能包括与倒装芯片816的焊锡球817对准的安装焊盘818。
现在参照图13C,示出了一种示例性的BGA封装方法830更详细的横截面视图。球栅面阵列衬底834包括铜图案层835,铜图案层835定义衬底核心840的一侧或两侧的迹线、通孔和安装焊盘。键合丝854可被用来将一个或多个迹线或安装焊盘849连接到集成电路管芯848上的安装焊盘850。通孔836提供到BGA衬底834另一侧的连接。BGA衬底的下表面上的安装焊盘853由铜图案层来定义并且接纳焊锡突起844。焊锡掩模板855可能被应用于铜层836。根据本发明交叉或者跳线与BGA衬底结合,这将在下面描述。
现在参照图14A,示出了说明用于高速迹线874、876和878的BGA跳线870的平面视图。迹线874包含第一部分874-1、第二部分874-2和第三部分874-3(共同称为迹线874)。迹线876和878通过通孔880和882被连接到BGA衬底834的另一侧。BGA衬底834对面表面上的交叉迹线883将通孔880和882连接起来。可通过在BGA衬底的底面上加入组合层(buildup layer)而创建交叉迹线883。可以理解到,如上所述,交叉迹线可能具有其他形状和/或构造。
现在参照图14B,示出了说明BGA跳线870的简化横截面视图。通孔880和882在910处共同标识出来。通孔910在迹线876和878(在904处共同标识出来)与迹线或跳线883之间提供连接。
现在参照图15A-15C,示出了说明可替换的BGA衬底930的简化横截面视图。交叉迹线(例如图14A所示的那些)形成于互连和迹线平面934中。在图15A中,BGA衬底930包括I&TP 934、电源平面938和接地平面942。衬底核心材料946和/或其他绝缘层可能位于I&TP 934、电源平面938和接地平面942之间。在图15A中,通孔950提供到交叉跳线或迹线954的连接,交叉跳线或迹线954与接地平面层942共面但是隔离。迹线954与接地平面层942的其余部分隔离。可以理解到,在图15A中示出和描述的结构消除了对图14A中的组合层或迹线883的需求。
在图15B中,通孔960提供到交叉跳线或迹线964的连接,交叉跳线或迹线964与电源平面层938共面但是隔离。迹线964与电源平面层的其余部分隔离。在图15C中,在电源平面938中示出了跳线或迹线964。衬底核心材料或其他绝缘材料可能被用在970处以使跳线或迹线964与电源平面938绝缘。通孔960-1和960-2与跳线或迹线964连接。
上面所示出的任何实施例都可能被如图1和图2所示的保护材料所包裹。本领域的技术人员现在可以从前面的描述中知道本发明的广泛教导可以以多种形式实现。因此,虽然本发明是连同其具体实例进行描述的,但是本发明的真正范围不应该那么有限,因为在研究过附图、说明书和所附权利要求书之后,其他的修改对于本领域技术人员来说就变得清楚了。

Claims (24)

1.一种集成电路封装,包含:
集成电路管芯,包含N个相邻的焊盘,其中N是大于三的整数;
引脚框架,包含第一对引脚和第二对引脚,第一对引脚包括第一和第二引脚,第二对引脚包括第三和第四引脚,其中所述第一、第二、第三和第四引脚包括与所述集成电路管芯隔开的第一末端和与所述集成电路管芯相邻的第二末端,
其中所述第一对和第二对引脚承载差分信号,
其中所述第二对引脚的所述第三引脚具有第一极性并且所述第二对引脚的所述第四引脚具有第二极性,并且
其中所述第三引脚的所述第一末端位于所述第四引脚的一侧并且所述第二末端位于所述第四引脚的另一侧;以及
N个连接装置,用于将所述第一对和第二对引脚的所述第二末端连接到所述N个相邻的焊盘。
2.如权利要求1所述的集成电路封装,其中所述N个连接装置包含N根键合丝。
3.如权利要求1所述的集成电路封装,其中所述第三引脚与所述第四引脚交叉。
4.如权利要求3所述的集成电路封装,其中所述第四引脚是分段的并且包含第一段和第二段以及在所述第三引脚上方连接所述第一段和第二段的键合丝。
5.如权利要求3所述的集成电路封装,其中所述第三引脚的所述第二末端位于所述第二引脚和所述第四引脚的所述第二末端之间。
6.如权利要求3所述的集成电路封装,其中所述第四引脚的所述第二末端位于所述第三引脚和所述第二引脚的所述第二末端之间。
7.如权利要求4所述的集成电路封装,其中所述第三引脚包含第一部分、第二部分以及连接所述第一和第二部分的中间部分,并且其中所述第一部分与所述第四引脚的所述第一段共线,所述第二部分与所述第二段共线。
8.如权利要求1所述的集成电路封装,其中所述第一对和第二对引脚的所述第二末端与所述集成电路管芯至少间隔第一距离,并且所述引脚框架还包含与所述集成电路管芯间隔第二距离的第五和第六引脚,其中所述第一距离比所述第二距离大。
9.如权利要求2所述的集成电路封装,还包含:
第五和第六引脚;
在所述集成电路管芯上的第五和第六焊盘;
第五和第六键合丝,将所述第五和第六引脚连接到所述第五和第六焊盘,其中所述N根键合丝具有第一长度并且所述第五和第六键合丝具有比所述第一长度短的第二长度,其中所述第五和第六引脚承载具有第一速度的信号,并且其中所述第一对和第二对引脚承载具有比所述第一速度高的第二速度的信号。
10.如权利要求2所述的集成电路封装,其中所述N根键合丝中的至少一根包含堆叠连接在所述第一对和第二对引脚之一和所述集成电路管芯的所述N个焊盘之一之间的第一和第二键合丝。
11.一种集成电路封装,包含:
集成电路管芯,包含N个相邻的焊盘,其中N是大于三的整数;
包含第一对迹线和第二对迹线的衬底,其中第一对迹线包括第一和第二迹线,第二对迹线包括第三和第四迹线,
其中所述第一、第二、第三和第四迹线包括与所述集成电路管芯隔开的第一末端以及与所述集成电路管芯相邻的第二末端,其中所述第一对和第二对迹线承载差分信号,其中所述第二对迹线的所述第三迹线具有第一极性并且所述第二对迹线的所述第四迹线具有第二极性,并且其中所述第三迹线的所述第一末端位于所述第四迹线的一侧,所述第二末端位于所述第四迹线的另一侧;以及
N个连接装置,独立地将所述第二末端连接到N个焊盘。
12.如权利要求11所述的集成电路封装,其中所述N个连接装置包含将所述第二末端连接到所述N个焊盘的N根键合丝。
13.如权利要求11所述的集成电路封装,其中所述第三迹线与所述第四迹线交叉。
14.如权利要求13所述的集成电路封装,其中所述第四迹线是分段的。
15.如权利要求14所述的集成电路封装,其中所述第四迹线包含第一段和第二段、穿过所述衬底并且与所述第一段相连的第一通孔、穿过所述衬底并且与所述第二段相连的第二通孔以及在所述衬底的对面并且与所述第一和第二通孔相连的迹线。
16.如权利要求14所述的集成电路封装,其中所述第三迹线的所述第二末端位于所述第二迹线和所述第四迹线的所述第二末端之间。
17.如权利要求14所述的集成电路封装,其中所述第四迹线的所述第二末端位于所述第二迹线和所述第三迹线的所述第二末端之间。
18.如权利要求15所述的集成电路封装,其中所述第三迹线包含第一部分、第二部分以及连接所述第一部分和第二部分的中间交叉部分。
19.如权利要求18所述的集成电路封装,其中所述第一部分与所述第一段共线并且所述第二部分与所述第二段共线。
20.如权利要求11所述的集成电路封装,其中所述第一对和第二对迹线的所述第二末端与所述集成电路管芯至少间隔第一距离,并且所述衬底还包含与所述集成电路管芯间隔第二距离的第五和第六迹线,其中所述第一距离比所述第二距离大。
21.如权利要求12所述的集成电路封装,还包含:
第五和第六迹线;
在所述集成电路管芯上的第五和第六焊盘;
第五和第六键合丝,将所述第五和第六迹线连接到所述第五和第六焊盘,其中所述N根键合丝具有第一长度并且所述第五和第六键合丝具有比所述第一长度短的第二长度,其中所述第五和第六迹线承载具有第一速度的信号,并且其中所述第一对和第二对迹线承载具有比所述第一速度高的第二速度的信号。
22.如权利要求12所述的集成电路封装,其中所述N根键合丝中的至少一根包含堆叠连接在所述第一、第二、第三和第四迹线中的至少一个和所述集成电路管芯的所述N个焊盘中的至少一个之间的第一和第二键合丝。
23.如权利要求11所述的集成电路封装,其中所述衬底包括第一导电平面并且其中所述第四迹线包含第一和第二迹线段、穿过所述衬底到所述第一导电平面并且与所述第一段相连的第一通孔、穿过所述衬底到所述第一导电平面并且与所述第二段相连的第二通孔以及与所述第一导电平面共面且隔离并且与所述第一和第二通孔相连的跳线。
24.根据权利要求23所述的集成电路封装,其中所述第一导电平面包括接地平面、信号平面和电源平面中的一个。
CNB2006100988327A 2005-07-22 2006-07-13 高速集成电路封装 Expired - Fee Related CN100550361C (zh)

Applications Claiming Priority (10)

Application Number Priority Date Filing Date Title
US70170105P 2005-07-22 2005-07-22
US60/701,701 2005-07-22
US60/722,272 2005-09-30
US11/248,985 2005-10-12
US11/472,904 2006-06-22
US11/472,953 2006-06-22
US11/472,697 2006-06-22
US11/473,631 2006-06-23
US11/473,702 2006-06-23
US11/474,198 2006-06-23

Publications (2)

Publication Number Publication Date
CN1933134A true CN1933134A (zh) 2007-03-21
CN100550361C CN100550361C (zh) 2009-10-14

Family

ID=37878874

Family Applications (3)

Application Number Title Priority Date Filing Date
CNB2006100988331A Expired - Fee Related CN100552930C (zh) 2005-07-22 2006-07-13 高速集成电路封装
CNB2006100988327A Expired - Fee Related CN100550361C (zh) 2005-07-22 2006-07-13 高速集成电路封装
CNB2006100988346A Expired - Fee Related CN100565866C (zh) 2005-07-22 2006-07-13 高速集成电路封装

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CNB2006100988331A Expired - Fee Related CN100552930C (zh) 2005-07-22 2006-07-13 高速集成电路封装

Family Applications After (1)

Application Number Title Priority Date Filing Date
CNB2006100988346A Expired - Fee Related CN100565866C (zh) 2005-07-22 2006-07-13 高速集成电路封装

Country Status (2)

Country Link
US (7) US20070018292A1 (zh)
CN (3) CN100552930C (zh)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102254871A (zh) * 2010-05-20 2011-11-23 台湾积体电路制造股份有限公司 半导体装置及其制造方法
CN102331325A (zh) * 2010-07-13 2012-01-25 英飞凌科技股份有限公司 压力传感器封装系统和方法
CN101950727B (zh) * 2009-07-09 2012-07-04 联发科技股份有限公司 降低集成电路电感值的系统和方法
US8446735B2 (en) 2008-12-26 2013-05-21 International Business Machines Corporation Semiconductor package
CN108718481A (zh) * 2018-04-19 2018-10-30 武汉华星光电半导体显示技术有限公司 一种引脚结构及显示面板的绑定结构
CN109273425A (zh) * 2018-10-26 2019-01-25 星科金朋半导体(江阴)有限公司 一种引线框架封装结构的布线方法

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8553364B1 (en) * 2005-09-09 2013-10-08 Magnecomp Corporation Low impedance, high bandwidth disk drive suspension circuit
US20080012099A1 (en) * 2006-07-11 2008-01-17 Shing Yeh Electronic assembly and manufacturing method having a reduced need for wire bonds
US9681554B2 (en) * 2008-04-07 2017-06-13 Mediatek Inc. Printed circuit board
US8120927B2 (en) * 2008-04-07 2012-02-21 Mediatek Inc. Printed circuit board
US8629567B2 (en) 2011-12-15 2014-01-14 Stats Chippac Ltd. Integrated circuit packaging system with contacts and method of manufacture thereof
US9219029B2 (en) * 2011-12-15 2015-12-22 Stats Chippac Ltd. Integrated circuit packaging system with terminals and method of manufacture thereof
US8623711B2 (en) 2011-12-15 2014-01-07 Stats Chippac Ltd. Integrated circuit packaging system with package-on-package and method of manufacture thereof
US9425136B2 (en) 2012-04-17 2016-08-23 Taiwan Semiconductor Manufacturing Company, Ltd. Conical-shaped or tier-shaped pillar connections
US9646923B2 (en) 2012-04-17 2017-05-09 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor devices, methods of manufacture thereof, and packaged semiconductor devices
US9299674B2 (en) 2012-04-18 2016-03-29 Taiwan Semiconductor Manufacturing Company, Ltd. Bump-on-trace interconnect
JP6128756B2 (ja) * 2012-05-30 2017-05-17 キヤノン株式会社 半導体パッケージ、積層型半導体パッケージ及びプリント回路板
US9111817B2 (en) 2012-09-18 2015-08-18 Taiwan Semiconductor Manufacturing Company, Ltd. Bump structure and method of forming same
CN106165399B (zh) * 2014-04-07 2019-08-20 三星电子株式会社 高分辨率、高帧率、低功率的图像传感器
WO2016139780A1 (ja) * 2015-03-04 2016-09-09 堺ディスプレイプロダクト株式会社 光源装置及び表示装置
ITTO20150231A1 (it) * 2015-04-24 2016-10-24 St Microelectronics Srl Procedimento per produrre lead frame per componenti elettronici, componente e prodotto informatico corrispondenti
CN105204096B (zh) * 2015-10-21 2018-04-06 合肥京东方显示光源有限公司 导光膜及其制备方法、导光板及其制备方法和回收方法
JP6665759B2 (ja) * 2016-11-10 2020-03-13 三菱電機株式会社 高周波回路
CA3066647A1 (en) 2017-06-08 2018-12-13 Dopavision Gmbh System and method to stimulate the optic nerve
CN112134047B (zh) * 2020-09-28 2022-05-13 苏州浪潮智能科技有限公司 一种高速信号连接器组件和信息技术设备
TWI761052B (zh) 2021-01-28 2022-04-11 瑞昱半導體股份有限公司 積體電路導線架及其半導體裝置

Family Cites Families (54)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3757028A (en) * 1972-09-18 1973-09-04 J Schlessel Terference printed board and similar transmission line structure for reducing in
JPS6018944A (ja) 1983-07-12 1985-01-31 Nec Ic Microcomput Syst Ltd 半導体集積回路装置のリ−ドフレ−ム
JPS62140446A (ja) 1985-12-16 1987-06-24 Toshiba Corp 樹脂封止型半導体装置
US5208782A (en) * 1989-02-09 1993-05-04 Hitachi, Ltd. Semiconductor integrated circuit device having a plurality of memory blocks and a lead on chip (LOC) arrangement
JPH033289A (ja) * 1989-05-30 1991-01-09 Gurafuiko:Kk ツイスト・プリント配線
JPH0491463A (ja) 1990-08-01 1992-03-24 Mitsubishi Electric Corp 半導体集積回路のパッケージ
JPH0494569A (ja) 1990-08-10 1992-03-26 Matsushita Electric Ind Co Ltd 半導体集積回路装置
JP2654291B2 (ja) 1991-12-18 1997-09-17 川崎製鉄株式会社 半導体装置用パッケージのリード配線
JPH05235245A (ja) 1992-02-26 1993-09-10 Hitachi Ltd 半導体集積回路装置
JPH05243472A (ja) 1992-02-27 1993-09-21 Nec Ic Microcomput Syst Ltd 半導体集積回路
JP2985479B2 (ja) 1992-03-04 1999-11-29 株式会社日立製作所 半導体メモリおよび半導体メモリモジュール
JPH0645504A (ja) 1992-07-21 1994-02-18 Miyazaki Oki Electric Co Ltd 半導体装置
US5457340A (en) * 1992-12-07 1995-10-10 Integrated Device Technology, Inc. Leadframe with power and ground planes
JPH06177312A (ja) 1992-12-08 1994-06-24 Fuji Electric Co Ltd 半導体装置およびリードフレーム
JPH06204390A (ja) 1993-01-07 1994-07-22 Fujitsu Ltd 半導体装置
US5340771A (en) * 1993-03-18 1994-08-23 Lsi Logic Corporation Techniques for providing high I/O count connections to semiconductor dies
JPH0745781A (ja) 1993-07-28 1995-02-14 Dainippon Printing Co Ltd 半導体装置及びそれに用いる多層リードフレーム
US5430247A (en) * 1993-08-31 1995-07-04 Motorola, Inc. Twisted-pair planar conductor line off-set structure
US5397862A (en) 1993-08-31 1995-03-14 Motorola, Inc. Horizontally twisted-pair planar conductor line structure
JPH0870090A (ja) 1994-08-30 1996-03-12 Kawasaki Steel Corp 半導体集積回路
US5646451A (en) * 1995-06-07 1997-07-08 Lucent Technologies Inc. Multifunctional chip wire bonds
US5650659A (en) 1995-08-04 1997-07-22 National Semiconductor Corporation Semiconductor component package assembly including an integral RF/EMI shield
US5646368A (en) * 1995-11-30 1997-07-08 International Business Machines Corporation Printed circuit board with an integrated twisted pair conductor
US6462404B1 (en) * 1997-02-28 2002-10-08 Micron Technology, Inc. Multilevel leadframe for a packaged integrated circuit
JP3480291B2 (ja) 1998-01-08 2003-12-15 日立電線株式会社 半導体装置及び電子装置
JPH11289042A (ja) 1998-01-23 1999-10-19 Toshiba Electronic Engineering Corp Icパッケ―ジ及びこれを使用した回路装置
US5871655A (en) * 1998-03-19 1999-02-16 International Business Machines Corporation Integrated conductor magnetic recording head and suspension having cross-over integrated circuits for noise reduction
US5950659A (en) * 1998-07-15 1999-09-14 Saturn Electronics & Engineering, Inc. Vehicle fuel vapor vent valve
US6373740B1 (en) * 1999-07-30 2002-04-16 Micron Technology, Inc. Transmission lines for CMOS integrated circuits
US6317325B1 (en) * 2000-02-23 2001-11-13 Lucent Technologies Inc. Apparatus for protecting circuit pack assemblies from thermal and electromagnetic effects
JP3531733B2 (ja) * 2000-08-08 2004-05-31 インターナショナル・ビジネス・マシーンズ・コーポレーション 半導体集積回路装置、電気回路装置、電子機器及び制御機器
US6538336B1 (en) * 2000-11-14 2003-03-25 Rambus Inc. Wirebond assembly for high-speed integrated circuits
US6894398B2 (en) * 2001-03-30 2005-05-17 Intel Corporation Insulated bond wire assembly for integrated circuits
US6567413B1 (en) * 2001-05-18 2003-05-20 Network Elements, Inc. Optical networking module including protocol processing and unified software control
JP2003068780A (ja) 2001-08-30 2003-03-07 Matsushita Electric Ind Co Ltd 半導体装置
US6649832B1 (en) * 2001-08-31 2003-11-18 Cypress Semiconductor Corporation Apparatus and method for coupling with components in a surface mount package
US6652318B1 (en) * 2002-05-24 2003-11-25 Fci Americas Technology, Inc. Cross-talk canceling technique for high speed electrical connectors
US6910092B2 (en) * 2001-12-10 2005-06-21 International Business Machines Corporation Chip to chip interface for interconnecting chips
US7336139B2 (en) * 2002-03-18 2008-02-26 Applied Micro Circuits Corporation Flexible interconnect cable with grounded coplanar waveguide
US6747341B2 (en) * 2002-06-27 2004-06-08 Semiconductor Components Industries, L.L.C. Integrated circuit and laminated leadframe package
JP2004039657A (ja) * 2002-06-28 2004-02-05 Renesas Technology Corp 半導体装置
JP2004063688A (ja) * 2002-07-26 2004-02-26 Mitsubishi Electric Corp 半導体装置及び半導体アセンブリモジュール
JP2004221962A (ja) 2003-01-15 2004-08-05 Seiko Epson Corp Pll回路
US6828514B2 (en) 2003-01-30 2004-12-07 Endicott Interconnect Technologies, Inc. High speed circuit board and method for fabrication
WO2004073063A1 (ja) 2003-02-14 2004-08-26 Renesas Technology Corp. 電子装置および半導体装置
US6812580B1 (en) * 2003-06-09 2004-11-02 Freescale Semiconductor, Inc. Semiconductor package having optimized wire bond positioning
TWI224386B (en) * 2003-07-22 2004-11-21 Via Tech Inc Multi-row wire bonding structure for high frequency integrated circuit
US20050121766A1 (en) * 2003-10-22 2005-06-09 Devnani Nurwati S. Integrated circuit and method of manufacturing an integrated circuit and package
JP4244318B2 (ja) * 2003-12-03 2009-03-25 株式会社ルネサステクノロジ 半導体装置
US6992377B2 (en) * 2004-02-26 2006-01-31 Freescale Semiconductor, Inc. Semiconductor package with crossing conductor assembly and method of manufacture
US7271985B1 (en) * 2004-09-24 2007-09-18 Storage Technology Corporation System and method for crosstalk reduction in a flexible trace interconnect array
JP4964780B2 (ja) * 2004-11-12 2012-07-04 スタッツ・チップパック・インコーポレイテッド ワイヤボンド相互接続、半導体パッケージ、および、ワイヤボンド相互接続の形成方法
US7420286B2 (en) * 2005-07-22 2008-09-02 Seagate Technology Llc Reduced inductance in ball grid array packages
JP2008270472A (ja) * 2007-04-19 2008-11-06 Elpida Memory Inc 半導体装置および製造方法

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8446735B2 (en) 2008-12-26 2013-05-21 International Business Machines Corporation Semiconductor package
CN101950727B (zh) * 2009-07-09 2012-07-04 联发科技股份有限公司 降低集成电路电感值的系统和方法
CN102254871A (zh) * 2010-05-20 2011-11-23 台湾积体电路制造股份有限公司 半导体装置及其制造方法
CN102331325A (zh) * 2010-07-13 2012-01-25 英飞凌科技股份有限公司 压力传感器封装系统和方法
CN108718481A (zh) * 2018-04-19 2018-10-30 武汉华星光电半导体显示技术有限公司 一种引脚结构及显示面板的绑定结构
CN109273425A (zh) * 2018-10-26 2019-01-25 星科金朋半导体(江阴)有限公司 一种引线框架封装结构的布线方法

Also Published As

Publication number Publication date
US20070018294A1 (en) 2007-01-25
CN100565866C (zh) 2009-12-02
CN1933135A (zh) 2007-03-21
US20070018293A1 (en) 2007-01-25
US20070096277A1 (en) 2007-05-03
US20070018292A1 (en) 2007-01-25
US7638870B2 (en) 2009-12-29
US20070018289A1 (en) 2007-01-25
CN100552930C (zh) 2009-10-21
US7884451B2 (en) 2011-02-08
CN1933138A (zh) 2007-03-21
US20070018288A1 (en) 2007-01-25
US20070018305A1 (en) 2007-01-25
CN100550361C (zh) 2009-10-14

Similar Documents

Publication Publication Date Title
CN1933134A (zh) 高速集成电路封装
JP5305265B2 (ja) マイクロ電子ダイ用の配線基板、そのような基板にビアを形成する方法、およびマイクロ電子デバイスをパッケージ化する方法
US8022522B1 (en) Semiconductor package
CN101416303B (zh) 热增强型封装
US10651146B2 (en) Chip packaging structure and manufacturing method for the same
CN101315923B (zh) 芯片堆栈封装结构
JP5149493B2 (ja) 高速集積回路用のパッケージング
CN108064417B (zh) 具有聚集的绝缘线的封装组合件
US8981549B2 (en) Multi chip package
US20090294960A1 (en) Semiconductor device
TWI418012B (zh) 用於高速積體電路之封裝
JP2012059246A (ja) Usb装置機構
CN115224019A (zh) 一种多器件单封装模块化集成的可编程逻辑处理器
CN100570843C (zh) 半导体封装制造方法及半导体器件
TW202139391A (zh) 電子系統、晶粒組件及元件晶粒
KR20090078419A (ko) 비지에이 적층패키지

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
REG Reference to a national code

Ref country code: HK

Ref legal event code: DE

Ref document number: 1104669

Country of ref document: HK

C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
REG Reference to a national code

Ref country code: HK

Ref legal event code: WD

Ref document number: 1104669

Country of ref document: HK

TR01 Transfer of patent right
TR01 Transfer of patent right

Effective date of registration: 20200427

Address after: Singapore City

Patentee after: Marvell Asia Pte. Ltd.

Address before: Ford street, Grand Cayman, Cayman Islands

Patentee before: Kaiwei international Co.

Effective date of registration: 20200427

Address after: Ford street, Grand Cayman, Cayman Islands

Patentee after: Kaiwei international Co.

Address before: Hamilton, Bermuda

Patentee before: Marvell International Ltd.

Effective date of registration: 20200427

Address after: Hamilton, Bermuda

Patentee after: Marvell International Ltd.

Address before: Babado J San Michael

Patentee before: MARVELL WORLD TRADE Ltd.

CF01 Termination of patent right due to non-payment of annual fee
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20091014