WO2014057650A1 - 画像表示装置 - Google Patents
画像表示装置 Download PDFInfo
- Publication number
- WO2014057650A1 WO2014057650A1 PCT/JP2013/005966 JP2013005966W WO2014057650A1 WO 2014057650 A1 WO2014057650 A1 WO 2014057650A1 JP 2013005966 W JP2013005966 W JP 2013005966W WO 2014057650 A1 WO2014057650 A1 WO 2014057650A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- gate
- gate driver
- voltage
- driver circuit
- signal line
- Prior art date
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
- G09G3/3233—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the current through the light-emitting element
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3266—Details of drivers for scan electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0404—Matrix technologies
- G09G2300/0408—Integration of the drivers onto the display substrate
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0819—Several active elements per pixel in active matrix panels used for counteracting undesired variations, e.g. feedback or autozeroing
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
- G09G2300/0852—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor being a dynamic memory with more than one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
- G09G2300/0861—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor with additional control of the display period without amending the charge stored in a pixel memory, e.g. by means of additional select electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
- G09G2300/0861—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor with additional control of the display period without amending the charge stored in a pixel memory, e.g. by means of additional select electrodes
- G09G2300/0866—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor with additional control of the display period without amending the charge stored in a pixel memory, e.g. by means of additional select electrodes by means of changes in the pixel supply voltage
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0262—The addressing of the pixel, in a display other than an active matrix LCD, involving the control of two or more scan electrodes or two or more data electrodes, e.g. pixel voltage dependent on signals of two data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0283—Arrangement of drivers for different directions of scanning
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/08—Details of timing specific for flat panels, other than clock recovery
Definitions
- the present disclosure relates to an active matrix type image display device using a current light emitting element.
- EL Organic Electro-Luminescence
- OLED Organic Electro-Luminescence
- a plurality of transistors are formed in each pixel circuit.
- a plurality of types of gate signal lines for controlling each transistor of the pixel circuit are formed. Some of these gate signal lines have a large load capacity and a relatively small load capacity. Also, the slew rate required for the control signal applied to each gate signal line is different. For example, a high-speed slew rate is required for a gate signal line that supplies a video signal voltage to a pixel circuit, but a relatively low slew rate is sufficient for a gate signal line that controls a current flowing through an EL element.
- Patent Document 1 As a method for driving a gate signal line having a large load capacity at a high speed slew rate, for example, in Patent Document 1, one gate signal line is divided near the center to form two gate signal lines.
- An image display device is disclosed in which lines are driven by respective drive circuits.
- Patent Document 2 discloses an image display device that performs so-called double-sided driving in which the same drive waveform is applied from both ends of a gate signal line without dividing one gate signal line.
- gate signal lines are formed for the respective transistors included in the pixel circuit, and the number of gate signal lines increases as the number of transistors included in one pixel circuit increases.
- the image display device is provided with a gate signal line driving circuit (gate driver circuit) for driving these many gate signal lines.
- the gate driver circuit is integrated as a gate driver integrated circuit, and is mounted in the vicinity of the terminal of the gate signal line drawn from the display panel.
- the number of pixels is different and the number of transistors included in one pixel circuit is also different, so the number of gate signal lines to be driven is also different. Also, the number of gate signal lines to be driven on both sides is different. Creating a dedicated gate driver integrated circuit according to the number and arrangement of the gate signal line terminals drawn out from the display panel and further according to the specifications of the image display device, etc., results in enormous costs and a great deal of cost. There was a problem that time was required.
- the present disclosure has been made in view of these problems, and is a highly versatile gate driver integrated circuit (IC) that can be used regardless of the number and arrangement of terminals of the gate signal line and regardless of the specifications of the image display device. And an image display apparatus driving method using the image display apparatus.
- IC gate driver integrated circuit
- An image display device is an image display device including a display panel in which a plurality of pixel circuits are arranged in a matrix and a drive circuit that drives the display panel, and the pixels arranged in a matrix
- a display screen having a circuit and a gate driver circuit for driving the display screen are provided.
- Gate driver circuits 14 and 15 are arranged on the left and right sides of the display screen.
- a plurality of gate signal lines are arranged, and one or more of the gate signal lines are driven by the gate driver circuits 14 and 15 arranged on the left and right, and the other gate signal line is connected to the left and right. It is driven by one of the gate driver circuits 14 and 15 arranged in the circuit.
- the display screen has pixels having light emitting elements arranged in a matrix, and has effective pixel rows of L (L is an integer of 2 or more) pixel rows.
- the effective pixel row is a pixel row that contributes to image display.
- N (N is an integer greater than or equal to 2) gate signal lines arranged for each pixel row, source signal lines arranged for each pixel column, a first gate driver circuit, and a second gate driver circuit And a source driver circuit for outputting a video signal to the source signal line.
- Each of the first gate driver circuit and the second gate driver circuit has N shift register circuits, and among the N gate signal lines arranged for each pixel row, a (a is 1 or more, (N-1) integer below.
- the gate signal lines have one end connected to the first gate driver circuit and the other end connected to the second gate driver circuit.
- the M1 (M1 is an integer greater than or equal to 1 and less than or equal to L) stage of the first to Nth shift register circuits of the first gate driver circuit is the first to Nth gate signal line of the M1 pixel row. And are electrically connected.
- the M2 (M2 is an integer greater than or equal to 1 and less than or equal to L ⁇ a / N) stage of the (a + 1) th to Nth shift register circuits of the second gate driver circuit is any of the first to ath other than the M2 pixel row. It is electrically connected to the gate signal line.
- the gate driver circuit 15 includes a first shift register unit having the same number of stages as the number of effective pixel circuit rows (L rows) of the display screen, and the first shift register.
- a first gate driver unit that supplies the first control signal created in the unit to one of the first gate signal lines from one of the pixel circuit rows.
- the gate driver circuit 14 includes N second shift register units having at least L / N (N is an integer of 2 or more) stages of the number of effective pixel circuit rows on the display screen, and the second shift register And a second gate driver section that supplies a first control signal created by each of the sections to the first gate signal line from the other of the pixel circuit rows.
- the image display device has independent clock input terminals, enable input terminals, and data input terminals, and integrates a plurality of shift register units having a length less than half the number of pixel circuit rows included in the display panel. It is desirable to configure the first gate driver circuit and the second gate driver circuit by using a plurality of gate driver integrated circuits.
- an image display device using a highly versatile gate driver integrated circuit that can be used regardless of the number and arrangement of terminals of the gate signal line and regardless of the specifications of the image display device is provided. can do.
- FIG. 1 is a schematic diagram illustrating a configuration of the image display apparatus according to the first embodiment.
- FIG. 2 is a circuit diagram of the pixel circuit according to the first embodiment.
- FIG. 3 is a schematic diagram illustrating a configuration of the image display apparatus according to the first embodiment.
- FIG. 4 is a circuit diagram of a pixel circuit of the image display device according to the first embodiment.
- FIG. 5 is a diagram for explaining an operation in the writing period of the pixel circuit according to the first embodiment.
- FIG. 6 is a diagram for explaining an operation in the display period of the pixel circuit according to the first embodiment.
- FIG. 7 is a timing chart illustrating an operation according to the first embodiment.
- FIG. 8 is a timing chart of the video signal voltage, the write control signal, and the display control signal according to the first embodiment.
- FIG. 9 is a circuit diagram of the gate driver integrated circuit according to the first embodiment.
- FIG. 10 is a configuration diagram of the first gate driver circuit and the second gate driver circuit according to the first embodiment.
- FIG. 11 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 12 is a timing chart illustrating the operation of the first gate driver circuit according to the first embodiment.
- FIG. 13 is a timing chart illustrating the operation of the second gate driver circuit according to the first embodiment.
- FIG. 14 is a timing chart illustrating another example of the operation of the second gate driver circuit according to the first embodiment.
- FIG. 15 is a configuration diagram of the first gate driver circuit and the second gate driver circuit according to the first embodiment.
- FIG. 16 is a circuit diagram of another gate driver integrated circuit according to the first embodiment.
- FIG. 17 is an output waveform diagram of the gate driver integrated circuit according to the first embodiment.
- FIG. 18 is a circuit diagram of another gate driver integrated circuit according to the first embodiment.
- FIG. 19 is an explanatory diagram of the gate driver circuit according to the first embodiment.
- FIG. 20 is an explanatory diagram of the gate driver circuit according to the first embodiment.
- FIG. 21 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 22 is an output waveform diagram of the gate driver integrated circuit according to the first embodiment.
- FIG. 23 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 24 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 25 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 26 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 27 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 28 is a timing chart illustrating the operation of the gate driver circuit according to the first embodiment.
- FIG. 29 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 30 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 31 is a timing chart illustrating the operation of the gate driver circuit according to the first embodiment.
- FIG. 32 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 33 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 33 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 34 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 35 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 36 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 37 is a configuration diagram of the image display apparatus according to the first embodiment.
- FIG. 38 is a timing chart illustrating the operation of the gate driver circuit according to the first embodiment.
- FIG. 39 is a timing chart illustrating an operation of the gate driver circuit according to the first embodiment.
- FIG. 40 is a circuit diagram of a pixel circuit of the image display device according to the second embodiment.
- FIG. 41 is a timing chart for explaining the operation of the pixel circuit according to the second embodiment.
- FIG. 42 is a circuit diagram of a gate driver integrated circuit according to the second embodiment.
- FIG. 43 is a configuration diagram of the first gate driver circuit and the second gate driver circuit according to the second embodiment.
- FIG. 44 is a configuration diagram of the image display apparatus according to the second embodiment.
- FIG. 45 is a timing chart illustrating an operation of the second gate driver circuit according to the second embodiment.
- FIG. 46 is a circuit diagram of a pixel circuit of the image display device according to the second embodiment.
- FIG. 47 is a circuit diagram of a pixel circuit according to the third embodiment.
- FIG. 48 is a configuration diagram of the image display apparatus according to the third embodiment.
- FIG. 49 is a timing chart illustrating an operation of the gate driver circuit according to the third embodiment.
- FIG. 50 is a timing chart illustrating an operation of the gate driver circuit according to the third embodiment.
- FIG. 51 is a timing chart illustrating the operation of the gate driver circuit according to the third embodiment.
- FIG. 52 is a timing chart illustrating the operation of the gate driver circuit according to the third embodiment.
- FIG. 53 is a timing chart illustrating the operation of the gate driver circuit according to the third embodiment.
- FIG. 54 is an explanatory diagram of an image display device.
- FIG. 55 is an explanatory diagram of an image display device.
- FIG. 56 is an explanatory diagram of an image display device.
- a gate signal line is formed for each of the transistors included in the pixel circuit in the display panel, and the number of gate signal lines increases as the number of transistors included per pixel circuit increases.
- the image display device is provided with a gate driver circuit for driving these many gate signal lines.
- the gate driver circuit is integrated as a gate driver integrated circuit, and is mounted in the vicinity of the terminal of the gate signal line drawn from the display panel.
- the number of pixels is different and the number of transistors included in one pixel circuit is also different, so the number of gate signal lines to be driven is also different. Also, the number of gate signal lines to be driven on both sides is different. Creating a dedicated gate driver integrated circuit according to the number and arrangement of the gate signal line terminals drawn out from the display panel and further according to the specifications of the image display device, etc., results in enormous costs and a great deal of cost. There was a problem that time was required.
- the present inventors have a highly versatile gate driver integrated circuit that can be used regardless of the number of gate signal lines to be driven at high speed and the number of gate signal lines to be driven on both sides, and regardless of the arrangement of the gate signal lines. It came to create the image display apparatus which has.
- the image display device includes a display panel in which a plurality of pixel circuits are arranged in a matrix and a drive circuit that drives the display panel.
- a display panel an image including a display panel (EL display panel) in which a plurality of active matrix pixel circuits that emit light from an EL element using a driving transistor is arranged, and a drive circuit that drives the display panel.
- EL display panel a display panel
- the display device will be described.
- image display using a highly versatile gate driver integrated circuit that can be used regardless of the number and arrangement of terminals of the gate signal line and regardless of the specifications of the image display device, etc.
- An apparatus can be provided. Further, a gate signal line that requires a high slew rate can easily be driven on both sides and can be driven at high speed. Further, a gate signal line that does not require a high slew rate can be easily driven on one side, and the number of gate driver circuits used can be reduced, so that the cost of the panel module can be reduced.
- An image display device is an image display device including a display panel in which a plurality of pixel circuits are arranged in a matrix and a drive circuit that drives the display panel, and the pixels arranged in a matrix
- a display screen having a circuit and a gate driver circuit for driving the display screen are provided.
- Gate driver circuits are arranged on the left and right sides of the display screen.
- a plurality of gate signal lines are arranged, and one or more of the gate signal lines are driven by gate driver circuits arranged on the left and right, and the other one gate signal line is arranged on the left and right. It is driven by one of the gate driver circuits.
- One gate driver circuit among the left and right gate driver circuits includes a first shift register unit having the same number of stages as the number of effective pixel circuit rows (L rows) of the display screen, A first gate driver unit configured to supply a first control signal generated by the shift register unit to each of the first gate signal lines from one of the pixel circuit rows;
- Another gate driver circuit among the gate driver circuits arranged on the left and right side is a second shift having a length of at least L / N (N is an integer of 2 or more) of the number of effective pixel circuit rows on the display screen.
- N register units are provided, and a second gate driver unit is provided for supplying a first control signal created by each of the second shift register units to each of the first gate signal lines from the other of the pixel circuit rows. It is characterized by that.
- an image display device includes N (N is an integer of 2 or more) gate signal lines arranged for each pixel row, and source signal lines arranged for each pixel column.
- N is an integer of 2 or more gate signal lines arranged for each pixel row, and source signal lines arranged for each pixel column.
- a first gate driver circuit, a second gate driver circuit, and a source driver circuit that outputs a video signal to a source signal line, and the first gate driver circuit and the second gate driver circuit are respectively , N shift register circuits, and the first to Nth shift register circuits of the first gate driver circuit are the first to Nth pixel rows of the M1 (M1 is an integer greater than or equal to 1 and less than or equal to L) pixel row.
- the M2 (M2 is an integer greater than or equal to 1 and less than or equal to L ⁇ a / N) stage of the (a + 1) th to Nth shift register circuits of the second gate driver circuit is electrically connected to the gate signal line of the second gate driver circuit.
- Non-line drawing Are those a-th gate signal line electrically connected to the first row.
- the first stage of the first to a-th shift register circuit of the second gate driver circuit is connected to the first to a-th gate signal lines of the first pixel row, and at least in this part,
- the connection relationship is such that the number of shift register stages and the number of pixel rows match, a connection relationship in which the number of shift register stages and the number of pixel rows do not match may be used.
- “the number of stages of the shift register” may be expressed as “the length of the shift register”.
- an image display device using a highly versatile gate driver integrated circuit that can be used regardless of the number and arrangement of terminals of the gate signal line and regardless of the specifications of the image display device is provided. be able to.
- the image display device has independent clock input terminals, enable input terminals, and data input terminals, and integrates a plurality of shift register units having a length less than half the number of pixel circuit rows included in the display panel. It is desirable to configure the first gate driver circuit and the second gate driver circuit by using a plurality of gate driver integrated circuits.
- FIG. 1 is a schematic diagram illustrating a configuration of an image display apparatus 10 according to the first embodiment.
- the image display apparatus 10 according to the present embodiment includes a display panel (EL display panel) 11 and a drive circuit that drives the display panel.
- the drive circuit includes a source driver circuit (source driver IC) 16, a first gate driver circuit (first gate driver IC) 14, a second gate driver circuit (second gate driver IC) 15, a power supply Circuit (not shown).
- FIG. 2 is an explanatory diagram of a pixel configuration of the image display device 10 of the present disclosure.
- the transistor Q including the driving transistor and the switching transistor is described as a thin film transistor (TFT).
- TFT thin film transistor
- the transistor Q employs, for example, an LDD (Lightly Doped Drain) structure.
- the transistor Q includes, for example, high-temperature polysilicon (HTPS), low-temperature polysilicon (LTPS), continuous grain boundary silicon (CGS: Continuous silicon amorphous silicon, transparent oxide). It is formed of a semiconductor (TAOS: Transient Amorphous Oxide Semiconductors, IZO), amorphous silicon (AS), and infrared RTA (RTA: rapid thermal annealing).
- HTPS high-temperature polysilicon
- LTPS low-temperature polysilicon
- CGS Continuous grain boundary silicon
- TAOS Transient Amorphous Oxide Semiconductors
- AS amorphous silicon
- RTA rapid thermal annealing
- the first gate driver circuit 14, the second gate driver 15 and the source driver circuit 16 are formed of, for example, a semiconductor chip.
- all the transistors Q constituting the pixel are p-type as an example.
- the transistor Q has, for example, a top gate structure.
- the parasitic capacitance is reduced, the gate electrode pattern of the top gate becomes a light shielding layer, and the light emitted from the light emitting element 15 is blocked by the light shielding layer, so that malfunction of the transistor and off-leakage current can be reduced. It is.
- the wiring material of the gate signal line 22 (i), the source signal line 21 (i), or both the gate signal line 22 (i) and the source signal line 21 (i) for example, a copper wiring or a copper alloy wiring can be adopted. Implement the process. This is because the wiring resistance of the signal line can be reduced and a larger display panel can be realized.
- the gate signal line 22 (i) driven (controlled) by the first gate driver circuit 14 has a low impedance. Therefore, a process is adopted in which, for example, copper wiring or copper alloy wiring can be adopted as the wiring material for the configuration or structure of the gate signal line 22 (i).
- low-temperature polysilicon is employed as a technique for forming the pixel circuit 12.
- a transistor formed by low-temperature polysilicon technology can be easily formed in a top gate structure.
- the top gate structure has a small parasitic capacitance, can produce n-type and p-type transistors, and can use a copper wiring or a copper alloy wiring process, so that it can be used for the image display device of the present disclosure.
- the copper wiring employs, for example, a Ti—Cu—Ti three-layer structure.
- the wiring such as the gate signal line 22 (i) or the source signal line 21 (i) is molybdenum Mo—Cu—Mo 3. Adopt a layer structure.
- FIG. 3 is a schematic diagram illustrating a more specific configuration of FIG. Pixel circuits 12 (i, j) are arranged in a matrix on the display screen 192. Gate signal lines 22 (i) and 23 (i) are formed in each pixel circuit 12 (i, j). Note that i and j are natural numbers of 1 or more.
- a gate driver integrated circuit (IC) 30 is connected to both sides of the gate signal line 22 (i).
- a gate driver integrated circuit 30 is connected to one of the gate signal lines 23 (i). Accordingly, the gate signal line 22 (i) is driven on both sides, and the gate signal line 23 (i) is driven on one side.
- the gate signal line driving unit and the gate driver integrated circuit (IC) are exemplified by semiconductor chips.
- the present invention is not limited to this.
- the driver circuit or the like may be directly formed on the substrate on which the pixel circuit 12 is formed or configured by using low-temperature polysilicon, high-temperature polysilicon, or TAOS technology. It goes without saying that it is good.
- the source driver circuit 16 is also composed of a semiconductor chip.
- the present invention is not limited to this.
- a driver circuit or the like may be directly formed on a substrate on which a pixel circuit is formed or configured using low-temperature polysilicon, high-temperature polysilicon, or TAOS technology. Needless to say.
- the gate driver integrated circuit 30 and the source driver circuit 16 are described as being configured by semiconductor chips and mounted on a COF (Chip On Film) (not shown).
- COF Chip On Film
- a heat radiating plate may be disposed or formed on the surface of the driver circuit mounted on the COF 191 to radiate heat from the driver circuit (30, 16). Further, a heat radiating sheet and a heat radiating plate may be disposed or formed on the back surface of the COF 191 to radiate heat generated by the driver circuit.
- the gate driver integrated circuit 30 and the source driver circuit 16 are mounted on the COF 191.
- the gate driver integrated circuit 30 applies a control signal for turning on or off the switching transistor Q of the pixel circuit 12 to the gate signal lines 22 (i) and 23 (i).
- the source driver circuit 16 applies a video signal voltage to the source signal line 21 (i).
- the COF 191 on which the gate driver integrated circuit 30 is mounted electrically connects the display panel (image display panel) 11 and the gate printed circuit board 194.
- the COF 191 on which the source driver circuit 16 is mounted is electrically connected to the display panel 11 and the source printed board 193.
- the capacitor 20 has a first electrode electrically connected to the gate terminal of the driving transistor Q20 and a second electrode electrically connected to the source terminal of the driving transistor Q20. It is.
- the terminal of each element is expressed as “ ⁇ terminal” for convenience, but the terminal may be “electrode”.
- the gate terminal of the transistor Q may be a gate electrode. Moreover, it may only describe as a gate.
- the “ ⁇ terminal” is a “connection portion”, “connection portion”, or a portion to which a voltage or signal is applied.
- the capacitor 20 first stores the gate-source electrode potential of the driving transistor Q20 (the potential of the source signal line 21 (i)) in a steady state in a state where the switching transistor Q22 is conductive. After that, even when the switching transistor Q22 is turned off, the potential of the capacitor 20 is determined, so that the gate voltage of the driving transistor Q20 is determined.
- the capacitor 20 is formed or arranged so as to overlap (overlap) the source signal line 21 (i) and the gate signal line 22 (i). In this case, the degree of freedom in layout is improved, a wider space between elements can be secured, and the yield is improved.
- the anode electrode or the cathode electrode of the light emitting element is arranged or formed on the source signal line 21 (i) and the gate signal line 22 (i). Electric fields from the signal line 21 (i) and the gate signal line 22 (i) are shielded by the anode electrode or the cathode electrode. The noise on the image display can be reduced by the shielding.
- An insulating film or an insulating film (planarizing film) made of an acrylic material is formed on the source signal line 21 (i) and the gate signal line 22 (i) for insulation, and a pixel electrode is formed on the insulating film.
- Such a configuration in which the pixel electrode is overlapped on at least a part on the gate signal line 22 (i) or the like is called a high aperture (HA) structure. Unnecessary interference light or the like is reduced, and a good light emission state can be realized.
- HA high aperture
- FIG. 2 shows an embodiment in which the transistors constituting the pixel circuit 12 are p-channel.
- the transistors constituting the pixel circuit 12 are n-channel, they are configured as shown in FIG. Note that when the polarity of the transistors constituting the pixel circuit is n-channel, the signal waveforms in FIGS. 7 and 8 to be described below may be inverted, so the timing chart when the transistor is n-channel is as follows: Description is omitted.
- the pixel electrode of the pixel circuit 12 (i, j) is made of ITO, IGZO (Indium, Gallium, Zinc, Oxygen), IZO, transparent amorphous oxide semiconductor (TAOS), or the like.
- ITO Indium, Gallium, Zinc, Oxygen
- IZO Indium, Gallium, Zinc, Oxygen
- TAOS transparent amorphous oxide semiconductor
- a color filter composed of red (R), green (G), and blue (B) can be formed corresponding to the position of the pixel circuit 12 (i, j).
- the color filter is not limited to RGB, and may form pixels of cyan (C), magenta (M), and yellow (Y).
- white (W) pixels may be formed. That is, R, G, B, and W pixel circuits are arranged in a matrix on the display panel 11.
- the pixels are made to have a square shape with an RGB 3-pixel circuit or an RGBW 4-pixel circuit. Accordingly, each of the R, G, and B pixels has a vertically long pixel shape.
- the pixel aperture ratios of R, G, and B may be different. By making the aperture ratios different, the current densities flowing in the light emitting elements 15 for each RGB can be made different. By making the current densities different, the degradation rates of the RGB light emitting elements 15 can be made the same. If the deterioration rate is made the same, the white balance deviation of the display device does not occur.
- the colorization of the display device is performed by mask vapor deposition, but this embodiment is not limited to this.
- a blue light emitting EL layer may be formed, and the emitted blue light may be converted into R, G, B light by an R, G, B color conversion layer (CCM: Color Change Mediums).
- a circularly polarizing plate (circularly polarizing film) (not shown) can be disposed on the light exit surface of the display device. What integrated the polarizing plate and the phase film is called a circularly polarizing plate (circularly polarizing film).
- the gate signal line 22 (i) is connected to the first gate driver circuit 14 and the second gate driver circuit 15 as shown in FIG. Yes.
- the first gate driver circuit 14 is connected to one end of the gate signal line 22 (i) to which the gate terminal of the second switching transistor Q22 is connected, and the other end of the gate signal line 22 (i) is connected.
- a second gate driver circuit 15 is connected. This is due to the following reason.
- the gate signal line 22 (i) is connected to the second switch transistor Q22. This is because the second switching transistor Q22 is a transistor that writes the video signal Vsg (j) to the pixel circuit 12 (i, j), and the transistor Q22 needs to be turned on / off at high speed (high slew rate operation).
- the gate signal line 22 (i) can be driven by the first gate driver circuit 14 and the second gate driver circuit 15 (driven on both sides), thereby realizing a high slew rate operation.
- the first gate driver circuit 14 is disposed on the left side of the display screen 11, and the second gate driver circuit 15 is disposed on the right side of the display screen 11.
- the gate signal line 23 (i) is connected to the first switch transistor Q23.
- the first switching transistor Q23 is a transistor that performs an offset cancel operation of the driving transistor Q20, and turns on or off the switching transistor Q23.
- the switch transistor Q22 is connected to the gate signal line 22 (i).
- the gate signal line 22 (i) is driven on both sides. Therefore, the switching transistor Q22 can be turned on or off at high speed. That is, the switching transistor Q22 can realize a high slew rate operation.
- Driving the gate signal line 22 (i) with the first gate driver circuit 14 and the second gate driver circuit 15 eliminates luminance gradients at the left and right and center of the display screen 11, thereby realizing a good image display. it can. Further, even if the load capacity of the gate signal line 22 (i) is large, it can be driven satisfactorily.
- the first gate driver circuit 14 is connected to the gate signal line 23 (i).
- the second switching transistor Q23 is disposed between the driving transistor Q20 and the EL element D20.
- the second switching transistor Q23 has a function of turning on or off (supplying or blocking) the current supplied to the EL element D20. Turning on or off the current supplied to the EL element D20 does not require a high slew rate. A low slew rate is sufficient. Therefore, even if the gate signal line 23 (i) is driven by the first gate driver circuit 14 (one-side drive), sufficient performance can be obtained practically.
- the display panel (EL display panel) 11 includes a plurality of pixel circuits 12 (i, j) arranged in a matrix of n rows and m columns (1 ⁇ i ⁇ n, 1 ⁇ j ⁇ m).
- a source signal line 21 (j) is independently connected to each of the pixel circuit columns composed of the pixel circuits 12 (1, j) to 12 (n, j) arranged in the column direction.
- the first gate signal line 22 (i) and the second gate are independently provided in each of the pixel circuit rows including the pixel circuits 12 (i, 1) to 12 (i, m) arranged in the row direction.
- the signal line 23 (i) is connected.
- the first gate signal line 22 (i) is simply referred to as the gate signal line 22 (i)
- the second gate signal line 23 (i) is simply referred to as the gate signal line 23 (i).
- n and m are natural numbers of 1 or more.
- Each of the source signal lines 21 (j) is drawn from the upper side or the lower side of the display panel 11 in FIG. 1 or both the upper side and the variable side, and is connected to the source driver circuit 16.
- Each of the gate signal lines 22 (i) is drawn from the left side of the display panel 11 in FIG. 1 and connected to the first gate driver circuit 14, and is also drawn from the right side of the display panel 11 to be a second gate.
- the driver circuit 15 is connected. Therefore, the gate signal line 22 (i) is driven on both sides.
- Each of the gate signal lines 23 (i) is drawn from the left side of the display panel 11 in FIG. 1 and connected to the first gate driver circuit 14.
- the gate signal line 22 (i) and the gate signal line are shared by the pixel circuits 12 (i, 1) to 12 (i, m) arranged in the row direction. 23 (i) is connected.
- the gate signal line 22 (i) is drawn from both sides of the display panel 11, one is connected to the first gate driver circuit 14, and the other is connected to the second gate driver circuit 15.
- the gate signal line 23 (i) is drawn only from one side of the display panel 11 and connected to the first gate driver circuit 14.
- the source driver circuit 16 supplies the video signal voltage Vsg (j) to each of the source signal lines 21 (j) independently.
- the video signal voltage Vsg (j) is used, it is not limited to the voltage.
- it may be a video signal current.
- the signal is not limited to an image, and may be any signal as long as it is a signal applied to the pixel circuit 12.
- the first gate driver circuit 14 supplies a write control signal CNT22 (i) that is a first control signal to each of the gate signal lines 22 (i), and supplies a second to each of the gate signal lines 23 (i).
- the display control signal CNT23 (i) which is the control signal is supplied.
- the second gate driver circuit 15 supplies a write control signal CNT22 (i) which is a first control signal to each of the gate signal lines 22 (i).
- the write control signal CNT22 (i) supplied by the second gate driver circuit 15 is a signal having the same voltage waveform as the write control signal CNT22 (i) supplied by the first gate driver circuit 14.
- the gate signal line 22 (i) is the first gate signal line that performs both-side driving
- the gate signal line 23 (i) is the second gate signal that performs one-side driving. Is a line.
- the write control signal CNT22 (i) that is the first control signal is simply the write control signal CNT22 (i)
- the display control signal CNT23 (i) that is the second control signal is simply the display control signal.
- the power supply circuit supplies the anode voltage Vdd to the high-voltage side power supply line commonly connected to all the pixel circuits 12 (1, 1) to 12 (n, m), and supplies the voltage Vss to the low-voltage side cathode power supply line. Supply.
- the power sources of the voltage Vdd and the voltage Vss are power sources for causing an EL element described later to emit light.
- FIG. 2 is a circuit diagram of the pixel circuit 12 (i, j) of the image display device 10 according to the present embodiment.
- the pixel circuit 12 (i, j) according to the present embodiment includes an EL element D20 that is a current light emitting element, a driving transistor Q20, a capacitor C20, and a transistor Q22 and a transistor Q23 that operate as switches. .
- the driving transistor Q20 supplies a current corresponding to the video signal voltage Vsg (j) to the EL element D20.
- the capacitor C20 holds the video signal voltage Vsg (j).
- the transistor Q22 is a switch for writing the video signal voltage Vsg (j) into the capacitor C20.
- the transistor Q23 is a switch for supplying current to the EL element D20 to emit light.
- the voltage Vdd is supplied from the power supply circuit to the high-voltage side power supply line 28 of the pixel circuit 12 (i, j), and the voltage Vss is supplied to the low-voltage power supply line 29 from the power supply circuit.
- the source of the driving transistor Q20 is connected to the power supply line 28, the drain of the driving transistor Q20 is connected to the source of the transistor Q23, and the drain of the transistor Q23 is connected to the power supply line 28 of the anode of the EL element D20.
- the cathode of the element D20 is connected to the power supply line 29.
- the transistor Q22 has a function of applying the video signal applied to the source signal line 21 (i) to the pixel circuit 12 (i, j).
- a capacitor C20 is connected between the gate terminal and the source terminal of the driving transistor Q20.
- the drain terminal (or source terminal) of the transistor Q22 is connected to the gate of the driving transistor Q20, and the source terminal (or drain terminal) of the transistor Q22 is the source signal line 21 (transmitting the video signal voltage Vsg (j). j), and the gate terminal of the transistor Q22 is connected to the gate signal line 22 (i).
- the transistor Q23 is a second switching transistor connected between the drain of the driving transistor Q20 and the anode terminal of the EL element D20 as described above. When the transistor Q23 is turned on, a current controlled by the driving transistor Q20 is supplied to the EL element D20.
- the display panel 11 has an independent video for each of the pixel circuit columns composed of the pixel circuits 12 (1, j) to 12 (n, j) arranged in the column direction.
- Each of the pixel circuit rows including the source signal line 21 (j) for supplying the signal voltage Vsg (j) and including the pixel circuits 12 (i, 1) to 12 (i, m) arranged in the row direction.
- a first gate signal line for supplying a first control signal (write control signal CNT22 (i)) from both sides of the pixel circuit row independently, and a pixel circuit row
- a second gate signal line for supplying a second control signal (display control signal CNT23 (i)) independently from one side of the pixel circuit row.
- the driving transistor Q20 and the transistors Q22 and Q23 are all assumed to be P-channel thin film transistors, but the present disclosure is not limited to this.
- an N-channel thin film transistor may be used.
- the pixel circuit 12 may be configured using both P-channel and N-channel thin film transistors.
- Each of the pixel circuits 12 (i, j) divides one field period into a plurality of periods including a writing period Tw and a display period Td, and displays in the pixel circuit 12 (i, j) in the writing period Tw.
- the write operation of the power video signal voltage Vsg (j) is performed, and the EL element D20 is caused to emit light based on the written video signal voltage Vsg (j) in the display period Td.
- FIG. 5 is a diagram for explaining the operation in the writing period Tw of the pixel circuit 12 (i, j) of the image display apparatus 10 according to the present embodiment.
- the transistors Q22 and Q23 of FIG. 1 are indicated by switch symbols.
- a path through which no current flows is indicated by a dotted line.
- the write control signal CNT22 (i) is turned on (V22on) to turn on the transistor Q22. Then, the video signal voltage Vsg (j) is applied to the gate terminal of the driving transistor Q20, and the voltage between the terminals of the capacitor C20 is charged to the voltage (Vdd ⁇ Vsg (j)). After completion of the write operation, the write control signal CNT22 (i) is set to the off voltage level (V22off) to turn off the transistor Q22.
- the display control signal CNT23 (i) is set to the off voltage level (V23off) to turn off the transistor Q23.
- writing is performed within one field period by n pixel circuits 12 (1, j) to 12 (n, j) arranged in the column direction using the source signal line 21 (j). Operations must be performed sequentially. Therefore, the writing period Tw assigned to one pixel circuit 12 (i, j) is very short, and is 1 ⁇ s in the present embodiment.
- FIG. 6 is a diagram for explaining the operation in the display period Td of the pixel circuit 12 (i, j) of the image display apparatus 10 according to the present embodiment.
- the EL element D20 emits light with a luminance corresponding to the video signal voltage Vsg (j) written in the writing period Tw.
- the light emission period of EL element D20 becomes long by setting display period Td long, the brightness
- most of one field period excluding the writing period Tw is set as the display period Td.
- FIG. 7 is a timing chart showing the operation of the image display apparatus 10 according to the present embodiment.
- the pixel row formed by the pixel circuits 12 (i, 1) to 12 (i, m) in the i-th row arranged in the row direction is abbreviated as line i.
- the writing period Tw1 of the pixel circuits 12 (1, 1) to 12 (1, m) on line 1 is set at the beginning of one field period (or one frame period), A predetermined period from the end of the insertion period Tw1 to the next writing period Tw1 is set as the display period Td1 of the pixel circuits 12 (1, 1) to 12 (1, m) of the line 1.
- the writing period Tw2 of the pixel circuits 12 (2,1) to 12 (2, m) in line 2 is set immediately after the end of the writing period Tw1, and after the end of the writing period Tw2 until the next writing period Tw2. Is set to the display period Td2 of the pixel circuits 12 (2,1) to 12 (2, m) on the line 2.
- the writing period Twi of the pixel circuits 12 (i, 1) to 12 (i, m) on the line i is set immediately after the end of the writing period Tw (i ⁇ 1), and the writing period Twi ends. Thereafter, a predetermined period until the next writing period Twi is set as the display period Tdi of the pixel circuits 12 (i, 1) to 12 (i, m) on the line i.
- the line 1 pixel circuits 12 (1, 1) to 12 (1, m) to the line n pixel circuits 12 (n, 1) to 12 ( The write operation is sequentially performed until n, m). Further, by setting the display periods Td1 to Tdn as described above, the display operation is performed in most of the pixel circuits except the writing period Tw.
- FIG. 8 shows video signal voltages Vsg (1) to Vsg (m), write control signals CNT22 (1) to CNT22 (n), and display control signal CNT23 (1) of the image display apparatus 10 according to the present embodiment.
- FIG. 11 is a timing chart of CNT23 (n).
- FIG. 8 shows only the video signal voltage Vsg (j).
- the source driver circuit 16 displays the source signal lines 21 (1) to 21 (m) with the pixel circuits 12 (1, 1) to 12 (1, m) on the first line.
- the power video signal voltages Vsg (1) to Vsg (m) are supplied.
- the gate drive circuit sets the write control signal CNT22 (1) of line 1 to the ON voltage level (V22on), and performs a write operation in the pixel circuits 12 (1, 1) to 12 (1, m) of line 1. . Thereafter, the gate drive circuit returns the write control signal CNT22 (1) of line 1 to the off voltage level (V22off).
- the source driver circuit 16 displays the source signal lines 21 (1) to 21 (m) on the pixel circuits 12 (2, 1) to 12 (2, m) on the second line.
- the power video signal voltages Vsg (1) to Vsg (m) are supplied.
- the gate drive circuit sets the write control signal CNT22 (2) on line 2 to the ON voltage level (V22on) and performs the write operation on the pixel circuits 12 (2, 1) to 12 (2, m) on line 2. . Thereafter, the gate drive circuit returns the write control signal CNT22 (2) to the off voltage level (V22off).
- the source driver circuit 16 connects the pixel circuits 12 (i, 1) to 12 (i, i-th line) to the source signal lines 21 (1) to 21 (m).
- the video signal voltages Vsg (1) to Vsg (m) to be displayed at m) are supplied.
- the gate drive circuit sets the write control signal CNT22 (i) for line i to voltage V22on and performs a write operation in the pixel circuits 12 (i, 1) to 12 (i, m) for line i. Thereafter, the gate drive circuit returns the write control signal CNT22 (i) to the voltage V22off.
- the gate drive circuit sequentially applies the pulse voltage V22on to each of the write control signals CNT22 (1) to CNT22 (n) so as not to overlap with each other, and the pixel circuits of the lines 1 to n The write operation is performed sequentially.
- the display control signal CNT23 (1) of the line 1 is set to the voltage V23on, and the display operation is performed by the pixel circuits 12 (1,1) to 12 (1, m) of the line 1. Then, the gate drive circuit sets the display control signal CNT23 (1) to the voltage V23off at the end of the display period Td1, and ends the display operation.
- the gate drive circuit sets the display control signal CNT23 (2) of the line 2 to the voltage V23on and performs a display operation with the pixel circuits 12 (2,1) to 12 (2, m) of the line 2. Do. Then, the gate drive circuit sets the display control signal CNT23 (2) to the voltage V23off at the end of the display period Td2, and ends the display operation.
- the gate drive circuit sets the display control signal CNT23 (i) of the line i to the voltage V23on and the pixel circuits 12 (i, 1) to 12 (i, m) of the line i. Perform display operation. Then, at the end of the display period Tdi, the display control signal CNT23 (i) is set to the voltage V23off to end the display operation.
- the gate drive circuit applies the voltage V22on to the display control signals CNT23 (1) to CNT23 (n) for most of one field period except the writing period Tw, and the lines 1 to n Display operations are sequentially performed in the pixel circuits.
- the writing period Tw allocated per line is very short as described above, and is set to 1 ⁇ s in this embodiment.
- the impedance of each gate signal line 22 (i) becomes larger and the accompanying additional capacitance also becomes larger.
- the write control signal CNT22 (i) is supplied to the gate signal line 22 (i) only from the first gate driver circuit 14 arranged on the left side of the display panel 11, the supply side, that is, the left side, is assumed.
- a voltage waveform substantially equal to the output waveform of the first gate driver circuit 14 is applied to the gate terminal of the transistor Q22 of the arranged pixel circuit. Therefore, transistor Q22 can be turned on or off at high speed.
- the voltage waveform becomes dull as the distance from the supply side increases. Therefore, the transistor Q22 of the pixel circuit arranged on the right side cannot be turned on or off at high speed. For this reason, the closer to the right side of the display screen, crosstalk, luminance gradient, display unevenness, and the like occur, and the image display quality deteriorates.
- both-side drive is performed on the gate signal line 22 (i) that supplies the write control signal CNT22 (i). That is, the write control signal CNT22 (i) is applied to the gate signal line 22 (i) from both sides of the first gate driver circuit 14 disposed on the left side of the display panel 11 and the second gate driver circuit 15 disposed on the right side. ). Therefore, the dullness of the voltage waveform can be greatly suppressed.
- the transistor Q22 of the pixel circuit 12 (i, j) in the entire display screen can be turned on or off at high speed, a high-quality image can be displayed.
- one-side drive is performed for the gate signal line 23 (i) that supplies the display control signal CNT23 (i). That is, the display control signal CNT23 (i) is supplied to the gate signal line 23 (i) only from the first gate driver circuit 14 arranged on the left side of the display panel 11. Therefore, in the gate signal line 23 (i), the voltage waveform becomes dull as the distance from the supply side increases.
- a switching transistor Q23 is connected to the gate signal line 23 (i). However, the dullness of the voltage waveform of the display control signal CNT23 (i) only slightly delays the start and end of the display operation of the pixel circuit, so that the image display quality does not deteriorate.
- the write control signals CNT22 (1) to CNT22 (n) are voltage waveforms having a voltage V22on or a voltage V22off, and the write control signal CNT22 (1) is sequentially shifted.
- the write control signals CNT22 (2) to CNT22 (n) can be generated.
- the display control signals CNT23 (1) to CNT23 (n) also have voltage waveforms having the voltage V23on or the voltage V23off, and the display control signal CNT23 (2) is sequentially shifted by the display control signal CNT23 (1).
- ⁇ CNT23 (n) can be generated.
- the first gate driver circuit 14 and the second gate driver circuit 15 include a shift register unit that shifts and outputs a digital signal for each clock input, and a voltage output that selects and outputs one of a plurality of voltages. It can comprise using a part.
- a circuit in which a shift register unit and a voltage output unit are combined is grouped for each of a plurality of outputs and integrated as one monolithic IC.
- this IC is referred to as a gate driver integrated circuit.
- a circuit combining the shift register unit and the voltage output unit is referred to as a gate signal line driving unit.
- n 128.
- one gate driver integrated circuit includes two gate signal line driving units each having an output of 64 pixels.
- the present disclosure does not limit the number of pixels in the row direction of the display panel 11 and the number of gate signal line driving units of the gate driver circuit and the number of outputs thereof.
- FIG. 9 is a circuit diagram of the gate driver integrated circuit 30 of the image display apparatus 10 according to the present embodiment.
- the gate driver integrated circuit 30 includes two gate signal line driving units 32A and 32B.
- the gate signal line drive unit 32A includes a shift register unit 36A and a voltage output unit 38A.
- the shift register unit 36A includes 64 D flip-flops 42 and 64 AND gates 44 provided at the outputs of the D flip-flops 42, respectively.
- Each of the clock terminals of the D flip-flop 42 is connected to the clock input terminal CkA of the gate driver integrated circuit 30.
- the 64 D flip-flops 42 are cascade-connected, the data terminal of the first D flip-flop 42 is connected to the data input terminal DinA of the gate driver integrated circuit 30, and the output terminal of the last D flip-flop 42 is integrated with the gate driver.
- the circuit 30 is connected to the data output terminal DoutA.
- One input terminal of each AND gate 44 is connected to the output terminal of the corresponding D flip-flop 42, and the other is connected to the enable input terminal EnA of the gate driver integrated circuit 30.
- the shift register unit 36A sequentially shifts the digital signal input to the data input terminal DinA for each clock and outputs it from the output terminal of each D flip-flop 42. At this time, if the enable input terminal EnA is at a high level, the output of the D flip-flop 42 is output from each of the corresponding AND gates 44. If the enable input terminal EneA is at a low level, the low level is output from all the AND gates 44 regardless of the output of the D flip-flop 42.
- the voltage output unit 38A includes 64 level shift units 46, 64 transistors 47, and 64 transistors 48.
- the level shifter 46 level-shifts the output of the corresponding AND gate 44 to a voltage that can turn on or off the transistor 47 and the transistor 48.
- the transistor 47 is a transistor that operates as a switch. One terminal is connected to the power supply terminal VonA of the gate driver integrated circuit 30 and the other terminal is connected to the output terminal OutAi (1 ⁇ i ⁇ 64) of the gate driver integrated circuit 30. Has been.
- the transistor 48 is also a transistor that operates as a switch. One terminal is connected to the power supply terminal VoffA of the gate driver integrated circuit 30 and the other terminal is connected to the output terminal OutAi of the gate driver integrated circuit 30.
- the transistor 47 is turned on and the transistor 48 is turned off to select and output the voltage at the power supply terminal VonA. Further, by turning off the transistor 47 and turning on the transistor 48, the voltage of the power supply terminal VoffA is selected and output.
- the gate signal line driving unit 32B has the same configuration as the gate signal line driving unit 32A, detailed description thereof is omitted.
- the gate signal line drive unit 32B has a clock input terminal CkB, a data input terminal DinB, a data output terminal DoutB, an enable input terminal EneB, a power supply terminal VonB, a power supply terminal VoffB, and output terminals OutB1 to OutB64, respectively.
- the drive unit 32A corresponds to the clock input terminal CkA, the data input terminal DinA, the data output terminal DoutA, the enable input terminal EnA, the power supply terminal VonA, the power supply terminal VoffA, and the output terminals OutA1 to OutA64.
- the gate driver integrated circuit 30 has independent clock input terminals CkA and CkB, enable input terminals EnA and EnB, and data input terminals DinA and DinB, and displays A plurality (36A, 36B) of shift register units having a length less than half the number of pixel circuit rows included in the panel are integrated.
- the number of gate register lines formed in the gate driver integrated circuit 30 or the gate driver circuits 14 and 15 of the present disclosure, or the number of the gate driver circuits 14 and 15 in the pixel circuit 12 is m. When it is done, it shall be m or more. Needless to say, the above matters also apply to other embodiments.
- FIG. 10 is a configuration diagram of the first gate driver circuit 14 and the second gate driver circuit 15 of the image display apparatus 10 according to the present embodiment.
- the first gate driver circuit 14 is composed of two gate driver integrated circuits 30 (1) and 30 (2), and the second gate driver circuit 15 is composed of one gate driver integrated circuit 30 (3).
- each of the gate driver integrated circuits 30 (1) to 30 (3) has the same circuit configuration as the gate driver integrated circuit 30 shown in FIG.
- Gate signal lines 22 (1) to 22 (128) and gate signal lines 23 (1) to 23 (128) drawn to the left side of the display panel 11 are gate drivers mounted on the first gate driver circuit 14.
- the output terminals of the integrated circuit 30 (1) and the gate driver integrated circuit 30 (2) are connected.
- the gate signal line 22 (1) is connected to the output terminal OutA1 of the gate driver integrated circuit 30 (1), and the gate signal line 22 (2) is connected to the gate driver integrated circuit 30 (1).
- Output terminal OutA2 is connected
- the gate signal line 22 (3) is connected to the output terminal OutA3 of the gate driver integrated circuit 30 (1),...
- the gate signal line 22 (64) is connected to the gate driver integrated circuit.
- 30 (1) output terminals OutA64 are connected.
- the gate signal line 23 (1) is connected to the output terminal OutB1 of the gate driver integrated circuit 30 (1), and the gate signal line 23 (2) is connected to the output terminal OutB2 of the gate driver integrated circuit 30 (1).
- the gate signal line 23 (64) is connected to the output terminal OutB64 of the gate driver integrated circuit 30 (1).
- the gate signal line 22 (65) is connected to the output terminal OutA1 of the gate driver integrated circuit 30 (2), and the gate signal line 22 (66) is connected to the output terminal OutA2 of the gate driver integrated circuit 30 (2).
- the gate signal line 22 (67) is connected to the output terminal OutA3 of the gate driver integrated circuit 30 (2),..., And the gate signal line 22 (128) is output from the gate driver integrated circuit 30 (2). Terminal OutA64 is connected.
- the gate signal line 23 (65) is connected to the output terminal OutB1 of the gate driver integrated circuit 30 (2), and the gate signal line 23 (66) is connected to the output terminal OutB2 of the gate driver integrated circuit 30 (2).
- the gate signal line 23 (128) is connected to the output terminal OutB64 of the gate driver integrated circuit 30 (2).
- the clock input terminal CkA and clock input terminal CkB of the gate driver integrated circuit 30 (1) and the clock input terminal CkA and clock input terminal CkB of the gate driver integrated circuit 30 (2) are connected to each other so that the first clock CK1 is Entered.
- the enable input terminal EnA and enable input terminal EneB of the gate driver integrated circuit 30 (1) and the enable input terminal EneA and enable input terminal EneB of the gate driver integrated circuit 30 (2) are connected to each other, and the enable signal EN1 is Entered.
- the data output terminal DoutA of the gate driver integrated circuit 30 (1) and the data input terminal DinA of the gate driver integrated circuit 30 (2) are connected, and the data output terminal DoutB of the gate driver integrated circuit 30 (1) and the gate driver integrated circuit. 30 (2) data input terminals DinB are connected.
- the gate driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2) are cascade-connected.
- a signal DI1 for generating the write control signals 22 (1) to 22 (128) is input to the data input terminal DinA of the gate driver integrated circuit 30 (1).
- a signal DI2 for generating display control signals 23 (1) to 23 (128) is input to the data input terminal DinB.
- the power supply terminal VonA of the gate driver integrated circuit 30 (1) and the power supply terminal VonA of the gate driver integrated circuit 30 (2) are connected and the voltage V22on is applied, and the power supply terminal VoffA of the gate driver integrated circuit 30 (1) is applied. Are connected to the power supply terminal VoffA of the gate driver integrated circuit 30 (2), and the voltage V22off is applied.
- the power supply terminal VonB of the gate driver integrated circuit 30 (1) and the power supply terminal VonB of the gate driver integrated circuit 30 (2) are connected to each other, and the voltage V23on is applied, so that the power supply terminal VoffB of the gate driver integrated circuit 30 (1) is applied.
- the power supply terminal VoffB of the gate driver integrated circuit 30 (1) is applied.
- a voltage V23off is applied.
- the output terminals of the gate driver integrated circuit 30 (3) mounted on the second gate driver circuit 15 are connected to the gate signal lines 22 (1) to 22 (128) drawn to the right side of the display panel 11. Has been.
- the odd-numbered gate signal line 22 (1) is connected to the output terminal OutA1 of the gate driver integrated circuit 30 (3).
- the gate signal line 22 (3) is connected to the output terminal OutA2 of the gate driver integrated circuit 30 (3), and the gate signal line 22 (5) is connected to the output terminal OutA3 of the gate driver integrated circuit 30 (3).
- the gate signal line 22 (127) is connected to the output terminal OutA64 of the gate driver integrated circuit 30 (3).
- the even-numbered gate signal line 22 (2) is connected to the output terminal OutB1 of the gate driver integrated circuit 30 (3), and the gate signal line 22 (4) is connected to the output terminal of the gate driver integrated circuit 30 (3).
- OutB2 is connected
- the gate signal line 22 (6) is connected to the output terminal OutB3 of the gate driver integrated circuit 30 (3),...
- the gate signal line 22 (128) is connected to the gate driver integrated circuit 30 (3 ) Output terminal OutB64.
- the clock input terminal CkA and the clock input terminal CkB of the gate driver integrated circuit 30 (3) are connected and the second clock CK2 is input.
- the enable signal EN2 is input to the enable input terminal EnA of the gate driver integrated circuit 30 (3), and the enable signal EN3 is input to the enable input terminal EneB.
- the data input terminal DinA and the data input terminal DinB of the gate driver integrated circuit 30 (3) are connected, and a signal DI2 for generating the write control signals 22 (1) to 22 (128) is input.
- the power supply terminal VonA and the power supply terminal VonB of the gate driver integrated circuit 30 (3) are connected and the voltage V22on is applied, and the power supply terminal VoffA and the power supply terminal VoffB are connected and the voltage V22off is applied.
- the gate driver circuit includes a first operation mode in which a scanning signal including an ON voltage and a first OFF voltage is applied to the gate signal line, and includes an ON voltage, a first OFF voltage, and a second OFF voltage.
- a second operation mode in which the scanning signal is applied to the gate signal line, and the first operation mode or the second operation mode is selected by a logic signal applied to the control terminal of the gate driver circuit.
- FIG. 11 is an explanatory diagram showing a connection state between the first gate driver circuit 14 and the second gate driver circuit 15 and the pixel circuit 12.
- the gate drive circuit has two gate signal line drive units.
- the first gate driver circuit 14 and the second gate driver circuit 15 drive the gate signal line 22, and the first gate driver circuit 14 further drives the gate signal line 23.
- the gate signal line driver 32A of the first gate driver circuit 14 and the gate signal line driver 32A of the second gate driver circuit 15 drive the gate signal line 23 (i).
- the gate signal line driver 32B of the first gate driver circuit 14 drives the gate signal line 22 (i).
- the gate signal line 23 (i) is a signal line for applying a signal for controlling on or off of the switching transistor Q23. Therefore, the switching transistor Q23 does not need to operate at a high slew rate. Accordingly, the gate signal line 23 (i) may be driven on one side.
- the first gate driver circuit 14 disposed on the left side drives all the gate signal lines formed on the display panel 11, whereas the second gate driver circuit 15 disposed on the right side 11 drives half of the gate signal lines. Therefore, the number of second gate driver circuits 15 arranged on the right side may be 1 ⁇ 2 compared to the number of first gate driver circuits 14 arranged on the left side. From the above, cost reduction can be realized.
- FIG. 12 is a timing chart showing the operation of the first gate driver circuit 14 of the image display apparatus 10 according to the present embodiment.
- the first clock CK1 having a period of 1 ⁇ s is input to the clock input terminal CkA of the gate signal line driving unit 32A of the gate driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2), and the enable input terminal Enena is high. Fix to level.
- a signal DI1 having a pulse width of approximately 1 ⁇ s is input to the data input terminal DinA of the gate driver integrated circuit 30 (1).
- the shift register unit 36A shifts and outputs the signal DI1 every time the clock CK1 is input.
- the voltage output unit 38A outputs the voltage V22off if the output of the shift register unit 36A is low level, and outputs the voltage V22on if the output of the shift register unit 36A is high level.
- the write control signal CNT22 (1) is output from the output terminal OutA1 of the gate driver integrated circuit 30 (1)
- the write control signal CNT22 (2) is output from the output terminal OutA2
- .., the write control signal CNT22 (64) is output from the output terminal OutA64. Since the gate driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2) are cascade-connected, the write control signal CNT22 (65) is output from the output terminal OutA1 of the gate driver integrated circuit 30 (2). Is output from the output terminal OutA2, and the write control signal CNT22 (128) is output from the output terminal OutA64.
- the first clock CK1 having a period of 1 ⁇ s is also input to the clock input terminal CkB of the gate driver integrated circuit 30 (1) and the gate signal line driver 32B of the gate driver integrated circuit 30 (2), and the enable input terminal EneB Is fixed at a high level.
- a signal DI2 that is at a high level during most of one field period except the high level period of the signal DI1 is input to the data input terminal DinB of the gate driver integrated circuit 30 (1).
- the shift register unit 36B shifts and outputs the signal DI2 every time the clock CK1 is input.
- the voltage output unit 38B outputs the voltage V23off if the output of the shift register unit 36B is low level, and outputs the voltage V23on if the output of the shift register unit 36B is high level.
- the display control signal CNT23 (1) is output from the output terminal OutB1 of the gate driver integrated circuit 30 (1), the display control signal CNT23 (2) is output from the output terminal OutB2, and so on.
- the display control signal CNT23 (64) is output from the output terminal OutB64.
- the display control signal CNT23 (65) is output from the output terminal OutB1 of the gate driver integrated circuit 30 (2)
- the display control signal CNT23 (66) is output from the output terminal OutB2,..., The output terminal OutB64.
- FIG. 13 is a timing chart showing the operation of the second gate driver circuit 15 of the image display apparatus 10 according to the present embodiment.
- the clock input terminal CkA of the gate signal line driver 32A of the gate driver integrated circuit 30 (3) receives the second clock CK2 having a period of 2 ⁇ s, which is twice the first clock CK1, and the enable input terminal EnA. Also, an enable signal EN2 having the same shape as that of the second clock CK2 is input. A signal DI2 having a pulse width of approximately 2 ⁇ s is input to the data input terminal DinA.
- the first clock that is the operation clock of the shift register of the first gate driver circuit 14 and the second clock that is the operation clock of the shift register of the second gate driver circuit 15 are different clocks. is there.
- the shift register unit 36A shifts the signal DI2 every time the clock CK2 is input, and outputs a logical product with the enable signal EN2. Then, the voltage output unit 38A outputs the voltage V22off if the output of the shift register unit 36A is low level, and outputs the voltage V22on if the output of the shift register unit 36A is high level.
- the odd line write control signals are output from the gate signal line driving unit 32A. That is, the write control signal CNT22 (1) is output from the output terminal OutA1, the write control signal CNT22 (3) is output from the output terminal OutA2, and the write control signal CNT22 is output from the output terminal OutA64. (127) is output.
- the second clock CK2 is input to the clock input terminal CkB of the gate signal line driver 32B of the gate driver integrated circuit 30 (3), but the cycle is the same as that of the second clock CK2 at the enable input terminal EneB. Yes, an enable signal EN3 having a phase different by 180 ° is input. A signal DI2 is input to the data input terminal DinB.
- the shift register unit 36B shifts the signal DI2 every time the clock CK2 is input, and outputs a logical product with the enable signal EN3.
- the voltage output unit 38B outputs the voltage V22off if the output of the shift register unit 36B is low level, and outputs the voltage V22on if the output of the shift register unit 36B is high level.
- the gate signal line drive unit 32B outputs the write control signal for even lines. That is, the write control signal CNT22 (2) is output from the output terminal OutB1, the write control signal CNT22 (4) is output from the output terminal OutB,..., And the write control signal CNT22 is output from the output terminal OutB64. (128) is output.
- the gate driver integrated circuit 30 in which a circuit in which the shift register units 36A and 36B and the voltage output units 38A and 38B are combined is integrated for each of a plurality of outputs and integrated as one monolithic IC.
- the first gate driver circuit 14 and the second gate driver circuit 15 are configured using the above.
- the gate driver circuit 14 can be made compact by integrating the gate driver circuit 14 into an IC. Therefore, the mounting area can be reduced and the cost can be reduced.
- the first gate driver circuit 14 cascades the gate driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2) so that the number of pixel circuit rows included in the display panel 11 is at least the same.
- a first shift register unit that is, a shift register unit 36A of the cascaded gate driver integrated circuit 30 (1) and a shift register unit 36A of the gate driver integrated circuit 30 (2)
- the first control signal (write control signal CNT22 (i)) generated by the first shift register unit using the clock CK1 is sent from one of the pixel circuit rows to the first gate signal line (gate signal line 22 (i )) To each supply.
- the first control signal (write control signal CNT22 (i)) created by each of the second shift register units is sent from the other of the pixel circuit rows to the first gate signal line (gate signal line 22 (i)). Supply to each.
- the first gate driver circuit 14 includes a first shift register unit having L stages
- the second gate driver circuit 15 includes an L / L N second shift register units having N stages may be provided.
- FIG. 14 is a timing chart showing another example of the operation of the second gate driver circuit 15 of the image display apparatus 10 according to the present embodiment.
- the second clock CK2 is input to the clock input terminal CkA of the gate signal line driver 32A of the gate driver integrated circuit 30 (3), and the enable signal EN2 having the same shape as the clock CK2 is input to the enable input terminal EnA.
- the signal DI2 is input to the data input terminal DinA.
- the clock CK3 whose period is equal to the second clock CK2 and whose phase is 180 ° different is input to the clock input terminal CkB of the gate signal line driver 32B of the gate driver integrated circuit 30 (3).
- An enable signal EN3 having the same shape as the clock CK3 is also input to the enable input terminal EneB.
- the signal DI2 is input to the data input terminal DinB.
- the odd line write control signal can be output from the gate signal line driver 32A, and the even line write control signal can be output from the gate signal line driver 32B.
- the gate driver integrated circuit 30 (3), the gate driver integrated circuit 30 (1), and the gate driver integrated circuit 30 (2) are integrated circuits having the same specifications. The arrangement is the same. Therefore, the gate driver integrated circuit 30 of the first gate driver circuit 14 and the gate driver integrated circuit 30 of the second gate driver circuit 15 must be mounted on the opposite sides with respect to the image display surface.
- the gate driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2) are mounted on the surface side of the first gate driver circuit 14 and the second gate driver circuit 15 shown in FIG.
- the driver integrated circuit 30 (3) must be mounted on the back side of the first gate driver circuit 14 and the second gate driver circuit 15 shown in FIG.
- the gate driver integrated circuit 30 (1) of the first gate driver circuit 14 is added.
- the gate driver integrated circuit 30 (2) and the gate driver integrated circuit 30 (3) of the second gate driver circuit 15 can be mounted on the same surface side.
- FIG. 15 is a configuration diagram of the first gate driver circuit 14 and the second gate driver circuit 15 of the image display apparatus 10 according to the present embodiment.
- the first gate driver circuit 14 and the second gate driver circuit 15 use a gate driver integrated circuit 50 to which a function of inverting the order of signals output to the output terminals OutA1 to OutA64 and the output terminals OutB1 to OutB64 is added. Yes.
- the gate driver integrated circuit 50 (3) of the second gate driver circuit 15 is The gate driver integrated circuit 50 (1) and the gate driver integrated circuit 50 (2) arranged in the first gate driver circuit 14 can be mounted on the same surface side.
- FIG. 16 is a circuit diagram of another gate driver integrated circuit 50 of the image display device 10 according to the present embodiment. Specifically, it is a circuit diagram of the gate driver integrated circuit 50 to which a function of inverting the order of signals output to the output terminal is added.
- the gate driver integrated circuit 50 has two gate signal line driving units 52A and 52B.
- the gate signal line drive unit 52A includes a shift register unit 56A and a voltage output unit 58A.
- the gate signal line driver 52B has the same circuit configuration as the gate signal line driver 52A.
- the gate signal line driving unit 52B includes a shift register unit 56B and a voltage output unit 58B.
- the voltage output unit 58A has the same circuit configuration as the voltage output unit 38A of the gate driver integrated circuit 30. Therefore, in the following, the shift register unit 56A will be described in detail.
- the shift register unit 56A includes 64 D flip-flops 72, a selector 73 provided at each input of the D flip-flop 72, and 64 AND gates 74 provided at each output from the D flip-flop 72.
- Each of the clock terminals of the D flip-flop 72 is connected to the clock input terminal CkA of the gate driver integrated circuit 50.
- the 64 D flip-flops (DFF) 72 are cascade-connected via the selector 73 so that the shift direction of the shift register is inverted by the selection of the selector 73.
- Input / output of the data input / output terminals Din / outA and Dout / inA of the shift register unit 56A is switched by the corresponding selectors 70 and 71, respectively.
- each AND gate 74 is connected to the output terminal of the corresponding D flip-flop 72, and the other is connected to the enable input terminal EnA of the gate driver integrated circuit 50.
- the shift register unit 56A sequentially shifts the digital signal input to the data input / output terminal Din / outA in the forward direction for each clock, Output from the output terminal of each D flip-flop 42. If the control terminal u / dA is at a low level, the digital signal input to the data input / output terminal Dout / inA is sequentially shifted in the reverse direction for each clock and output from the output terminal of each D flip-flop 42. To do.
- the enable input terminal EneA is at a high level, the output of the D flip-flop 72 is output from each of the AND gates 74. If the enable input terminal EneA is at low level, the low level is output from all the AND gates 74 regardless of the output of the D flip-flop 72.
- the pixel circuit 12 has one gate signal line 22 (j) that performs both-side driving and one gate signal line 23 (j) that performs one-side driving.
- the display panel 11 in which a plurality of (i, j) are arranged in a matrix has been described as an example.
- the number of gate signal lines of the pixel circuit is not limited to the above, and depending on the configuration of the pixel circuit 12 (i, j), a gate signal line that performs both-side driving and a gate signal that performs one-side driving. The number of lines is set optimally.
- the output voltages OutA and OutB are two types of voltages, voltage Von and voltage Voff.
- the present disclosure is not limited to this.
- a gate driver circuit or the like may be configured to apply three voltages to the gate signal line.
- FIG. 17 (a) shows a driving method in which two voltages of voltage Von and voltage Voff are applied to the gate signal line, as in FIG.
- the driving method for applying these two voltages is called gate voltage binary driving.
- the operation by the gate voltage binary driving corresponds to the first operation mode in the present embodiment.
- FIG. 17B shows a driving method in which three voltages of voltage Von, voltage Voff, and voltage Vovd are applied to the gate signal line.
- the driving method for applying these two voltages is called gate voltage ternary driving.
- the operation by gate voltage ternary driving corresponds to the second operation mode in the present embodiment.
- the gate voltage ternary driving is applied to the gate signal line 22 (i) to which the gate terminal of the transistor Q22 to which the video signal voltage is applied is connected. That is, it is carried out on the gate signal line that needs to be driven on both sides.
- the gate voltage binary driving is applied to the gate signal line 22 (i) to which the gate terminal of the transistor Q23 is connected. That is, the high slew rate is not required, and the gate signal line that performs one-side driving is used.
- FIG. 18 is an explanatory diagram of a driver gate signal line driving unit that can perform both gate voltage binary driving and gate voltage ternary driving.
- the difference between the configuration of the gate driver circuit shown in FIG. 18 and the configuration of the gate driver circuit shown in FIGS. 9 and 16 is that the shift register units 236A and 236B in FIG. 18 have Sel terminals (SelA and SelB) and Ct terminals (CtA). And CtB) are arranged.
- SelA and SelB Sel terminals
- CtA Ct terminals
- CtB Ct terminals
- FIG. 19 is an explanatory diagram schematically showing a state in which the gate driver integrated circuit 30 is mounted on the COF 191.
- the gate signal line output circuit (gate signal line driver) 32a has a data input terminal (DinA) for inputting data to a shift register (not shown), and an output of the shift register (not shown) is enabled (gate signal line).
- Enable input terminal (EneA) for disabling (outputting off voltage to the gate signal line) or clock input for inputting a clock for shifting data in a shift register (not shown).
- a terminal (ClkA) is connected or arranged.
- the gate signal line driver 32B has a data input terminal (DinB) for inputting data to a shift register (not shown), and an output of the shift register (not shown) is enabled (an ON voltage is output to the gate signal line).
- DinB data input terminal
- EneB enable input terminal
- ClkB clock input terminal
- a COF wiring 451 is formed on a flexible substrate (COF) 191, and a signal or a voltage is applied to each terminal from the driver input terminal 453 to the gate driver integrated circuit 30 via the COF wiring 451.
- COF flexible substrate
- the output from the gate driver integrated circuit 30 is connected to a connection terminal 455 via a driver output terminal 456 and a COF wiring 451e.
- the gate signal line 22 is connected to the connection terminal 455.
- one or more driver input terminals 453 are provided on the left and right sides of the long side of the driver integrated circuit chip. With such a configuration, it is difficult to be affected by the voltage drop of the voltage, and even if one driver input terminal (453a, 453b) is poorly connected, the operation of the driver integrated circuit is not affected.
- the SEL terminal and the Voff terminal are disposed between the Von input terminal (VonA, VonB) and the gate output terminal 456.
- Control signals such as DinA, EneA, ClkA, DinB, EneB, and ClkB are formed or arranged at two or more locations in the gate driver integrated circuit 30.
- the two places are preferably arranged at positions that are line-symmetric with respect to the center line of the short side of the gate driver integrated circuit.
- An input stage circuit such as a Schmitt circuit or a hysteresis circuit is formed at the input stage of control signals such as DinA, EnA, ClkA, DinB, EneB, and ClkB.
- the gate signal line driving unit 32 is configured to latch the input signal.
- the clock input to the connection terminal 454a is applied to the driver input terminal 453a via the COF wiring 451a.
- the noise signal is removed from the clock signal applied to the driver input terminal 453a by the Schmitt circuit of the gate signal line driver 32B, and is latched by the latch circuit (not shown).
- the latched clock data is output to the driver input terminal 453b via a wiring (not shown) formed inside the gate signal line driver 32A.
- the clock data ClkB output from the driver input terminal 453b is output from the connection terminal 454b via the COF wiring 451c.
- a COF wiring (not shown) may be formed between the driver input terminal 453a and the driver input terminal 453b. Control data can be stably transmitted by the COF wiring.
- a plurality of terminals are also arranged or formed as input terminals for the on-voltage Von (VonA, VonB).
- the gate driver integrated circuit 30 includes a gate signal line driving unit 32A and a gate signal line driving unit 32B. Selection terminals (SELA, SELB) are connected to the gate signal line driving unit 32, two off voltage input terminals (Voff, Vovd), one on voltage input terminal (the gate signal line driving unit 32A has VonA, a gate signal, The line driving unit 32B is connected to VonB).
- the SEL terminals are pulled down.
- the SEL terminal is a logic terminal that switches between gate voltage ternary driving and gate voltage binary driving.
- the on voltage and off voltage applied to the gate signal line 22 are output from the driver output terminal 456 of the gate driver integrated circuit 30.
- the driver output terminal 456 and the connection terminal 455 are electrically connected by a COF wiring 451e formed in the COF 191.
- the driver input terminal 453a and the connection terminal 454a are electrically connected by a COF wiring 451a formed on the COF 191.
- the driver input terminal 453b and the connection terminal 454b are electrically connected by a COF wiring 451c formed on the COF 191.
- a predetermined voltage such as a logic voltage is applied to the logic terminal such as SEL from the connection terminal 454c from the panel.
- the voltage is applied to the operation terminal 457 of the gate driver integrated circuit 30 through a wiring 451d formed in the COF 191 and connecting a point inside the COF and the connection terminal.
- the operation terminal 457 of the gate driver integrated circuit 30 is between the driver output terminal 456 and the driver input terminal 453a, between the driver output terminal 456 and the driver input terminal 453b, or both, and between the driver output terminal 456 and the driver input terminal 453a. And between the driver output terminal 456 and the driver input terminal 453b.
- the logic signal “high” may be expressed or illustrated as “H” and “low” as “L”.
- the Sel terminal is set to a pull-down setting by a resistor R or a transistor in the COF 191 or the gate driver integrated circuit 30.
- the Sel terminal is set to “low” by default, that is, gate voltage binary driving.
- the voltage Voff is configured so that a common voltage can be applied between the gate signal line driving units 32A and 32B.
- the voltage Voff is configured to be set by the COF 191 or the external power supply of the gate driver integrated circuit 30.
- the voltage Vovd is configured so that a common voltage can be applied between the gate signal line driving units 32A and 32B.
- the voltage Vovd is configured to be set by the COF 191 or the external power supply of the gate driver integrated circuit 30.
- the voltage Von is configured so that an independent voltage can be applied by the gate signal line driving units 32A and 32B (VonA terminal and VonB terminal). Further, the voltage Von is configured to be set by the COF 191 or the external power supply of the gate driver integrated circuit 30.
- the voltage Von of the switching transistor Q123 in FIG. 40 is set higher than the voltage Von of the other transistors (when the transistors are n-channel). This is because by increasing the on-voltage of the transistor Q123, the on-resistance of the transistor Q123 can be reduced, the Vdd voltage can be lowered, and the panel power can be reduced.
- the gate signal line driving unit 32 includes two systems of gate signal line driving units 32A and 32B, but the present disclosure is not limited to this.
- the gate signal line driving unit 32 employs two systems of gate driver integrated circuits 30.
- the gate signal lines of the pixel circuit 12 are four (not shown), the gate signal line driving unit 32 employs four systems of gate driver integrated circuits 30. That is, when the number of gate signal lines of the pixel circuit 12 is m (m is an integer of 1 or more), the gate signal line driving unit 32 employs m systems of gate driver integrated circuits or gate driver integrated circuits 30.
- FIG. 20 shows an embodiment in which the Sel terminal is set to a pull-down setting by a resistor R or the like in the gate driver integrated circuit 30.
- the image display device shown in FIG. 20 is one in which the En terminal of the image display device shown in FIG. 19 is a Ct terminal.
- the image display device shown in FIG. 21 is one in which the En terminal of the image display device shown in FIG. 15 is a Ct terminal.
- the Ct terminal has been described with reference to FIGS.
- the gate signal line driving unit 32 is controlled using the En terminal. Therefore, it is necessary to make the clock Ck of the gate driver circuit 14 different from the clock Ck of the gate driver circuit 15.
- the clock of the gate driver circuit 14 is used. Ck and the clock Ck of the gate driver circuit 15 can be made the same.
- the image display apparatus shown in FIGS. 18, 20, and 21 can easily set or change the driving method shown in FIGS. 23 to 39 by controlling or setting the Ct terminal and the Sel terminal.
- the gate voltage binary drive and the gate voltage ternary drive are determined by the logic voltage applied to the selection signal line (SelA terminal, SelB terminal) in FIG.
- the period from the voltage Von to the voltage Voff requires t1 and a long time. If t1 is long, the video signal written to the pixel during this period leaks, and crosstalk or the like occurs between pixels adjacent vertically.
- the voltage Vovd is applied for a period of 1H or shorter than 1H after the application period of the voltage Von.
- the 1H period is one horizontal scanning period or one pixel row selection period.
- the voltage Voff is applied to the gate signal line 22 (i) corresponding to the selected pixel row, and the voltage Von is applied to the gate signal line 22 (i) in the next frame period. Until the voltage Voff.
- the gate voltage binary drive and the gate voltage ternary drive are set by a logic signal applied to the Sel (Sel1, Sel2) terminal.
- the logic voltage applied to the Sel terminal is “L”
- the gate voltage binary drive mode is set.
- the gate voltage ternary drive mode is set.
- the period during which the voltage Vovd is applied is preferably set to a 1H period or a period shorter than the 1H period.
- the period during which the voltage Von is applied is at least 1H period, n times the 1H period (n is an integer of 1 or more), and the value of n can be varied.
- FIG. 17 shows the case where the transistor Q is a p-channel (p-polarity).
- FIG. 22 is a waveform diagram of gate voltage binary driving (FIG. 22A) and gate voltage ternary driving (FIG. 22B) when the transistor Q is n-channel (n polarity). As shown in FIG. 22, the polarity of the voltage waveform is inverted when the transistor Q is n-channel and when the transistor Q is p-channel as shown in FIG.
- the gate drive circuit (gate driver circuit) of the present disclosure is configured to be compatible with both the drive method of FIG. 17 and the drive method of FIG. 22 by adapting to the polarity of the switching transistor that constitutes the pixel circuit. ing.
- the switching between FIG. 17 and FIG. 22 can be handled by changing the voltage logic selected by the voltage output unit 38 of the gate driver circuit 14.
- the transistor Q constituting the pixel circuit of the present disclosure may be either p-channel or n-channel.
- the gate voltage binary driving and the gate voltage ternary driving are applied to the gate signal line in accordance with the polarity of the transistor Q.
- the gate voltage ternary drive is selected by setting the Sel terminal to “high”, and the gate voltage binary drive is selected by setting the Sel terminal to “low” or “open (open)”.
- FIG. 23 shows an embodiment of gate voltage ternary driving. As an example, it is an output waveform of the OutA terminal.
- the SelA terminal is at the H level. Therefore, gate voltage ternary driving is performed.
- the voltage V22on is output to the OutA1 terminal.
- the voltage V22on is output to the OutA1 terminal during the 1H period (selection period of one pixel row), and the voltage V22ovd is output during the next 1H period.
- the voltage V22off is output, and the voltage V22off is held in the corresponding gate signal line until the next selection period after one frame or one field.
- the CtA terminal (see FIGS. 18, 20, and 56) is set to “low”.
- the “low” setting of the Ct terminal is the operation of the gate driver circuit 14 in FIG. 1, and the data position (selected position) is shifted so that the shift register unit 36A of the gate driver circuit 14 sequentially selects one pixel row at a time. Is done.
- the voltage V22on is output to the OutA2 terminal with a delay of 1H period (one pixel row selection period) with respect to the OutA1 terminal.
- the voltage V22ovd is output in the next 1H period.
- the voltage V22off is output, and the voltage V22off is held in the corresponding gate signal line until the next selection period.
- the voltage V22on is output to the OutA3 terminal with a delay of 1H period (one pixel row selection period) with respect to the OutA2 terminal.
- the voltage V22ovd is output in the next 1H period.
- the voltage V22off is output, and the voltage V22off is held in the corresponding gate signal line until the next pixel row selection period. The above operation is performed on each OutA terminal.
- the voltage Vovd does not depend on the application period of the voltage Von, and is 1H period.
- the overdrive voltage Vovd is applied to the gate electrode of the transistor Q, so that the charge of the gate-source capacitance or the gate-drain capacitance can be reduced in a short time.
- the transistor Q can be discharged and the transistor Q can be quickly set to an off state. Thereby, fluctuations in the image signal voltage and crosstalk between the pixel circuits can be suppressed, and luminance gradients and display unevenness can be further suppressed.
- the reason why the overdrive voltage Vovd is returned to the voltage Voff after applying the overdrive voltage Vovd for 1 H period in the gate voltage ternary driving is that the characteristic of the transistor Q by continuously applying an excessive overdrive voltage Vovd to the gate electrode of the transistor Q for a long time. This is to prevent the change of.
- the gate signal line 22 (i) is driven on both sides, and the switching transistor Q22 is turned off at a high speed slew rate.
- FIG. 24 shows an embodiment of gate voltage binary driving.
- the SelA terminal is at L level.
- the voltage V22on is output to the OutA1 terminal.
- the voltage V22on is output to the OutA1 terminal during the 1H period, the voltage V22off is output during the next 1H period, and the voltage V22off is held in the corresponding gate signal line until the next selection period.
- the voltage V22on is output to the OutA2 terminal with a delay of 1H period (one pixel row selection period) with respect to the OutA1 terminal. After the next 1H period, the voltage V22off is output, and the voltage V22off is held in the corresponding gate signal line until the next selection period.
- the voltage V22on is output to the OutA3 terminal with a delay of 1H period (one pixel row selection period) with respect to the OutA2 terminal. After the next 1H period, the voltage V22off is output, and the voltage V22off is held in the corresponding gate signal line until the next selection period. The above operation is performed on each OutA terminal.
- the gate voltage ternary driving is performed on a gate signal line that requires high slew rate driving or performs both-side driving. For example, it is applied to the gate signal line 22 (i) in FIG. 2, the gate signal lines 122 (i) and 123 (i) in FIG. 40, and the gate signal line 122 (i) in FIG.
- the gate voltage binary driving is performed on a gate signal line that does not require relatively high slew rate driving or that performs one-side driving.
- FIG. 25 shows an embodiment of a driving method in which the period during which the voltage Von is applied is 2H (two pixel row selection period). Compared to FIG. 23, the DinA period is set to 2H, and CkA is input twice during the period when the DinA period is “high (H)”.
- the SelA terminal is set to H level.
- the voltage V22on is output to the OutA1 terminal for a period of 2H.
- the voltage V22ovd is output in the next 1H period.
- the period during which the voltage Von is output can be set to nH (n is an integer of 1 or more). Even when n is 2 or more, the period during which the voltage Vovd is applied to the gate signal line is set to the 1H period.
- the reason why the voltage Vovd is applied from the voltage Von is that the period during which the transistor Q is turned off is shortened by changing the voltage Von to the voltage Vovd (FIGS. 17 and 22).
- the voltage Vovd may be applied for a period of 2H or more. However, if the application state of the voltage Vovd is continued for a long period, off-leakage of the transistor Q may occur. After the voltage Vovd is applied, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA1 terminal for a period of 2H.
- the voltage V22off is output for a period of 1H.
- the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA2 terminal for a period of 2H, delayed by 1H period (one pixel row selection period) with respect to the OutA1 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA3 terminal for a period of 2H, delayed by 1H period (one pixel row selection period) with respect to the OutA2 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage Von, the voltage Vovd, and the voltage Voff are sequentially applied to the OutA4 terminal in the same manner.
- the gate voltage ternary driving and the gate voltage binary driving can be selected or set by the logic signal applied to the Sel terminal.
- the SelA terminal is described as an example.
- the present invention is not limited to this, and the same applies to the SelB terminal.
- a Sel terminal is arranged in each gate driver circuit, and gate voltage ternary driving and gate voltage binary driving are performed by a logic signal (logic level) applied to the Sel terminal. And can be set individually.
- the Sel terminal is at the H level (high) and the gate voltage is ternary driving, and the Sel terminal is at the L level (low) and the gate voltage is binary driving.
- the present invention is not limited to this. Absent.
- the Sel terminal may be L level (low) and the gate voltage ternary driving may be performed, and the Sel terminal may be H level (high) and the gate voltage binary driving may be performed.
- the Sel terminal may be an open collector specification. Note that the Sel terminal is preferably configured to be pulled down inside the driver (semiconductor IC) and to be driven by a gate voltage binary by default.
- the present disclosure is configured such that the voltage Von, the voltage Voff, and the voltage Vovd can be set independently for each gate signal line driving unit.
- the voltage Von of the voltage output unit 238A and the voltage output unit 238B can be set to different voltages.
- the voltage Voff of the voltage output unit 238A and the voltage output unit 238B is configured to be set to different voltages.
- the voltage Vovd between the voltage output unit 238A and the voltage output unit 238B is configured to be set to a different voltage.
- FIG. 26 shows that the SelA terminal which is an embodiment in which the period during which the on-voltage Von is applied is 3H (when nH is 3) is at the H level.
- the voltage V22on is output to the OutA1 terminal during a period of 3H (a selection period of three pixel rows).
- the voltage V22off is output for a period of 1H.
- the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA2 terminal for a period of 3H, delayed by 1H period (one pixel row selection period) with respect to the OutA1 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA3 terminal for a period of 3H, delayed by 1H period (one pixel row selection period) with respect to the OutA2 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage Von, the voltage Vovd, and the voltage Voff are sequentially applied to the OutA4 terminal in the same manner.
- the application period of the voltage Von is 2H (two pixel row selection period).
- the voltage V22on is output to the OutA1 terminal for a period of 2H.
- the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA2 terminal for a period of 2H, delayed by 1H period (one pixel row selection period) with respect to the OutA1 terminal. After the application period of the voltage V22on, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA3 terminal for a period of 2H, delayed by 1H period (one pixel row selection period) with respect to the OutA2 terminal. After the application period of the voltage V22on, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- FIG. 23, FIG. 24, FIG. 25, FIG. 27, and FIG. 26 are embodiments in which the transistor Q is a p-channel (p polarity).
- FIG. 28, FIG. 29, FIG. 30, and FIG. 31 are embodiments in which the transistor Q is n-channel (n polarity).
- FIG. 23 is a timing chart in which the transistor Q is the p-channel and the Sel terminal is at the H level (gate voltage ternary driving).
- FIG. 28 is a timing chart in which the transistor Q is n-channel and the Sel terminal is at the H level (gate voltage ternary driving). The description of the operation is omitted because only the potential levels of the voltage Von, the voltage Voff, and the voltage Vovd are different.
- FIG. 29 is a timing chart in which the transistor Q is n-channel and the Sel terminal is at L level (gate voltage binary drive). The operation is different from that in FIG. 24 in that only the potential levels of the voltage Von, the voltage Voff, and the voltage Vovd are different, and a description thereof will be omitted.
- FIG. 18 shows an embodiment of the gate driver circuit of the present disclosure in which a part of the configuration shown in FIGS. 9 and 16 is changed. However, unnecessary parts and matters for explanation are omitted.
- FIGS. 13 and 14 which are examples of the operation timing charts of FIGS. 9, 10, 15, and 16, the OutA terminal and the OutB terminal are output with a gate signal line shifted by 1H period. Therefore, if the OutA terminal selects the gate signal line 22 in the odd pixel row, the OutB terminal selects the gate signal line 22 in the even pixel row.
- the gate signal line driver 32A of the gate driver circuit 15 sequentially selects the gate signal lines 22 (i) in the odd pixel rows, and the gate signal line driver 32B of the gate driver circuit 15
- the gate signal lines 22 (i) on the rows are sequentially selected. That is, the OutA terminal that is the output of the gate signal line driver 32A of the gate driver circuit 15 is connected to the odd-numbered pixel row, and the transistors in the odd-numbered pixel row are selected and turned on or off.
- the OutB terminal, which is the output of the gate signal line driver 32B of the gate driver circuit 15, is connected to the even-numbered pixel row, and the transistors in the even-numbered pixel row are selected and controlled to be turned on or off.
- the selection of OutA and OutB is realized by controlling the En terminal (EneA terminal, EneB terminal) and the like.
- CtA terminal, CtB terminal a Ct terminal (CtA terminal, CtB terminal) is formed or arranged instead of controlling the En terminal or the like in the gate drive circuit of the present disclosure of FIG.
- the control of the Out terminal (OutA, OutB) selected by the gate signal line driving unit is realized by the logic signal to the Ct terminal.
- FIG. 32 is a timing chart when the CtA terminal is set to H level (high level) in the gate signal line driving unit of FIG.
- the timing charts of FIGS. 13 and 14 are realized by controlling the Ct terminal.
- the “high” setting of the Ct terminal is the operation of the gate driver circuit 15 of FIG. 1, and the shift register circuit of the gate driver circuit 15 skips one pixel row (for example, the shift register circuit 36A selects an odd pixel row).
- the data position (selected position) is shifted so that the shift register unit 36B selects even-numbered pixel rows.
- the Ct terminals (CtA, CtB) of the gate signal line driving units 32A and 32B of the gate driver integrated circuit 30 (1) are connected in common.
- the Ct terminals (CtA, CtB) of the gate signal line driving units 32A and 32B of the gate driver integrated circuit 30 (3) are connected in common.
- the gate signal line driving units 32A and 32B of the gate driver circuit 14 arranged on the left side of the display panel 111 operate with the same signal (UD1, CT1, CK1).
- the data inputs DI1 and DI2 are controlled corresponding to the selected position of the gate signal line.
- the gate signal line driving units 32A and 32B of the gate driver circuit 15 arranged on the right side of the display panel 111 operate with the same signal (UD2, CT2, CK2).
- the data inputs DI3 and DI3 are controlled in correspondence with the selected position of the gate signal line.
- the above matters also apply to the CtB terminal (see FIGS. 18, 20, and 56).
- the above embodiment is an embodiment in which the gate driver integrated circuit 30 is formed with two gate signal line driving units 32 (32A, 32B).
- a Ct terminal is disposed in each gate signal line driving unit 32.
- Two Sel terminals (SelA, SelB) are arranged corresponding to each gate signal line driving unit 32 (32A, 32B).
- each gate signal line drive unit 32 (32A, 32B,... 32m)
- Sel terminals (SelA, SelB,... Selm).
- the CtA terminal is set to “low”.
- the “low” setting of the CtA terminal is the operation of the first gate driver circuit 14 of FIG. 1, and the shift register circuit 36A of the first gate driver circuit 14 selects the data position so as to sequentially select one pixel row at a time. (Selection position) is shifted.
- the “high” setting of the Ct terminals (CtA, CtB) is the operation of the second gate driver circuit 15 shown in FIG. 1, and the shift register circuit 36 of the first gate driver circuit 14 Alternatively, the data position (selection position) is shifted so as to sequentially select a plurality of pixel rows.
- the gate driver circuit 15 shown in FIG. 11, the second gate driver circuit 15 shown in FIG. 11, the second gate driver circuit 15 shown in FIG. 33, the second gate driver circuit 15 shown in FIG. The operation, drive system, and configuration of the second gate driver circuit 15, the second gate driver circuit 15 shown in FIG. 36, and the second gate driver circuit 15 shown in FIG.
- the voltage V22on is output to the OutA1 terminal during the 1H period (selection period of one pixel row).
- the voltage V22off is output for a period of 1H.
- the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA2 terminal for a period of 1H, delayed by 2H periods (two pixel row selection period) with respect to the OutA1 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the application period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutA3 terminal for a period of 1H with a delay of 2H periods (one pixel row selection period) with respect to the OutA2 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage Von, the voltage Vovd, and the voltage Voff are sequentially applied to the OutA4 terminal in the same manner.
- the voltage V22on is output to the OutB1 terminal for a period of 1H (selection period of one pixel row) with a delay of 1H from the OutA1 terminal.
- the output to the OutA terminal and OutB terminal of the second gate driver circuit 15 is controlled by data applied to the DI1 and DI2 terminals in FIG. 21, for example.
- the output to the OutA terminal and OutB terminal of the second gate driver circuit 15 is controlled by data applied to the DI3 and DI4 terminals.
- the voltage V22off is output for a period of 1H. After the application period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutB2 terminal for a period of 1H with a delay of 2H periods (two pixel row selection periods) with respect to the OutB1 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the application period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage V22on is output to the OutB3 terminal for a period of 1H with a delay of 2H periods (one pixel row selection period) with respect to the OutB2 terminal. After the application period of the voltage V22on, the voltage V22off is output for a period of 1H. After the application period of the voltage V22ovd, the voltage V22off is applied to the corresponding gate signal line until the next selection period, and the state is maintained.
- the voltage Von, the voltage Vovd, and the voltage Voff are sequentially applied to the OutB4 terminal in the same manner.
- the voltage applied to the gate signal line 22 (i) changes between OutA and OutB with a time difference of 1H. Focusing on the voltage Von, the timing at which the voltage Von is applied is OutA1, OutB1, OutA2, OutB2, OutA3, OutB3, OutA4, OutB4,.
- the output of the OutB terminal is delayed by 1H period from the output of the OutA terminal. Therefore, in FIG. 10, the selection timing of the OutA terminal of the gate signal line driving unit 32A and the selection timing of the OutB terminal of the gate signal line driving unit 32B can be realized by controlling the CtA and CtB terminals. In the case of FIG. 15 as well, similar to or similar to FIG. 10, the drive systems of FIGS. 13 and 14 can be realized. Therefore, the output timings OutA and OutB in FIGS. 13 and 14 can be realized by controlling the Ct terminal.
- the gate signal line driver 32 ⁇ / b> A of the first gate driver circuit 14 and the second gate driver circuit 15 are connected to the gate signal line 22 (1).
- the gate signal line driving unit 32B performs gate voltage ternary driving.
- a gate voltage ternary drive is performed on the gate signal line 22 (2) by the gate signal line driver 32A of the first gate driver circuit 14 and the gate signal line driver 32A of the second gate driver circuit 15.
- a gate voltage binary drive is performed on the gate signal line 23 (1) by the gate signal line drive unit 32B of the first gate driver circuit 14.
- the gate signal line 22 (1) is driven on both sides by the gate signal line drive unit 32 A of the first gate driver circuit 14 and the gate signal line drive unit 32 B of the second gate driver circuit 15.
- the gate signal line 23 (1) is driven on one side by the gate signal line driving unit 32B of the first gate driver circuit 14.
- the above matters are sequentially applied to the gate signal line 22 (the gate signal line driver 32A of the first gate driver circuit 14 and the second gate driver circuit 15 and the data position of the shift register of the second gate driver circuit 15 in order. i) and 23 (i) are selected and the driving method is implemented.
- the operation or control method is the same as or similar to that shown in FIGS.
- the operation or control method is the same as or similar to that shown in FIGS.
- the operation or control method is the same as or similar to that shown in FIGS.
- the operation or control method is the same as or similar to that shown in FIGS.
- the operation or control method is the same as or similar to that shown in FIGS.
- the operation or control method is the same as or similar to that shown in FIGS.
- FIG. 10, FIG. 15, FIG. 43, FIG. 44, FIG. 48, FIG. 34, FIG. 35, FIG. 36, FIG. 37, etc. can be realized.
- the image display device of the present disclosure is realized by changing the clocks of the first gate driver circuit 14 and the second gate driver circuit 15.
- the Ct terminal controls the data or control signal applied to the shift register by dividing the clock input to the CK terminal.
- the logic control of the Ct terminal eliminates the need for different clocks of the first gate driver circuit 14 and the second gate driver circuit 15, or the first gate driver circuit 114 and the second gate driver circuit 115. .
- the DinA terminal and the DinB terminal are provided, they may be shared.
- the CkA terminal and the CkB terminal are provided, they may be shared.
- FIG. 21 shows an embodiment in which the gate driver integrated circuit shown in FIGS. 18 and 20 or the gate driver circuit is applied to the image display device of the present disclosure.
- FIG. 5 is a configuration diagram using a gate driver integrated circuit 30 to which a function (UD1, UD2) for inverting the order of signals output to output terminals OutA1 to OutA64 and output terminals OutB1 to OutB64 is added.
- a function UD1, UD2
- the gate driver integrated circuit 30 (3) of the second gate driver circuit 15 is changed to the first gate driver.
- the circuit 14 can be mounted on the same side as the gate driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2).
- the first gate driver circuit 14 is composed of two gate driver integrated circuits 30 (1) and 30 (2), and the second gate driver circuit 15 is composed of one gate driver integrated circuit 30 (3). .
- Gate signal lines 22 (1) to 22 (128) and gate signal lines 23 (1) to 23 (128) drawn to the left side of the display panel 11 are gates mounted on the first gate driver circuit 14.
- the output terminals of the driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2) are connected.
- the gate signal line 22 (1) is connected to the output terminal OutA1 of the gate driver integrated circuit 30 (1), and the gate signal line 22 (2) is connected to the gate driver integrated circuit 30 (1).
- the output terminal OutA2 is connected
- the gate signal line 22 (3) is connected to the output terminal OutA3 of the gate driver integrated circuit 30 (1),...
- the gate signal line 22 (64) is connected to the gate driver integrated circuit 30.
- the output terminal OutA64 of (1) is connected.
- the gate signal line 23 (1) is connected to the output terminal OutB1 of the gate driver integrated circuit 30 (1), and the gate signal line 23 (2) is connected to the output terminal OutB2 of the gate driver integrated circuit 30 (1).
- the gate signal line 23 (64) is connected to the output terminal OutB64 of the gate driver integrated circuit 30 (1).
- the gate signal line 22 (65) is connected to the output terminal OutA1 of the gate driver integrated circuit 30 (2), and the gate signal line 22 (66) is connected to the output terminal OutA2 of the gate driver integrated circuit 30 (2).
- the gate signal line 22 (67) is connected to the output terminal OutA3 of the gate driver integrated circuit 30 (2),..., And the gate signal line 22 (128) is output from the gate driver integrated circuit 30 (2). Terminal OutA64 is connected.
- the gate signal line 23 (65) is connected to the output terminal OutB1 of the gate driver integrated circuit 30 (2), and the gate signal line 23 (66) is connected to the output terminal OutB2 of the gate driver integrated circuit 30 (2).
- the gate signal line 23 (128) is connected to the output terminal OutB64 of the gate driver integrated circuit 30 (2).
- the clock input terminal CkA and clock input terminal CkB of the gate driver integrated circuit 30 (1) and the clock input terminal CkA and clock input terminal CkB of the gate driver integrated circuit 30 (2) are connected to each other so that the first clock CK1 is Entered.
- control input terminal CtA and the control input terminal CtB of the gate driver integrated circuit 30 (1) and the control input terminal CtA and the control input terminal CtB of the gate driver integrated circuit 30 (2) are connected to each other, and the control signal DT1 is Entered.
- the control signal DT1 is set to “low”.
- the data output terminal DoutA of the gate driver integrated circuit 30 (1) and the data input terminal DinA of the gate driver integrated circuit 30 (2) are connected, and the data output terminal DoutB of the gate driver integrated circuit 30 (1) and the gate driver integrated circuit. 30 (2) data input terminals DinB are connected.
- the gate driver integrated circuit 30 (1) and the gate driver integrated circuit 30 (2) are cascade-connected.
- a signal DI1 for generating the write control signals 22 (1) to 22 (128) is input to the data input terminal DinA of the gate driver integrated circuit 30 (1).
- a signal DI2 for generating display control signals 23 (1) to 23 (128) is input to the data input terminal DinB.
- the power supply terminal VonA of the gate driver integrated circuit 30 (1) and the power supply terminal VonA of the gate driver integrated circuit 30 (2) are connected to each other, and the voltage V22on is applied to the gate driver integrated circuit 30 (1).
- the power supply terminal VoffA of 1) and the power supply terminal VoffA of the gate driver integrated circuit 30 (2) are connected to each other and a voltage V22off is applied.
- the power supply terminal VovdA of the gate driver integrated circuit 30 (1) and the power supply terminal VovdA of the gate driver integrated circuit 30 (2) are connected to each other, and a voltage V22ovd is applied.
- the power supply terminal VonB of the gate driver integrated circuit 30 (1) and the power supply terminal VonB of the gate driver integrated circuit 30 (2) are connected to each other, and the voltage V23on is applied, so that the power supply terminal VoffB of the gate driver integrated circuit 30 (1) is applied.
- the power supply terminal VovdB of the gate driver integrated circuit 30 (1) and the power supply terminal VovdB of the gate driver integrated circuit 30 (2) are connected to each other, and a voltage V22ovd is applied.
- the output terminals of the gate driver integrated circuit 30 (3) mounted on the second gate driver circuit 15 are connected to the gate signal lines 22 (1) to 22 (128) drawn to the right side of the display panel 11. Has been.
- the odd-numbered gate signal line 22 (1) is connected to the output terminal OutA1 of the gate driver integrated circuit 30 (3).
- the gate signal line 22 (3) is connected to the output terminal OutA2 of the gate driver integrated circuit 30 (3), and the gate signal line 22 (5) is connected to the output terminal OutA3 of the gate driver integrated circuit 30 (3).
- the gate signal line 22 (127) is connected to the output terminal OutA64 of the gate driver integrated circuit 30 (3).
- the even-numbered gate signal line 22 (2) is connected to the output terminal OutB1 of the gate driver integrated circuit 30 (3), and the gate signal line 22 (4) is connected to the output terminal of the gate driver integrated circuit 30 (3).
- OutB2 is connected
- the gate signal line 22 (6) is connected to the output terminal OutB3 of the gate driver integrated circuit 30 (3),...
- the gate signal line 22 (128) is connected to the gate driver integrated circuit 30 (3 ) Output terminal OutB64.
- the clock input terminal CkA and the clock input terminal CkB of the gate driver integrated circuit 30 (3) are connected and the second clock CK2 is input.
- the control signal CT2 is input to the control terminals CtA and CtB of the gate driver integrated circuit 30 (3).
- the control signal CT2 is set to “high”.
- the DI3 signal is applied to the data input terminal DinA of the gate driver integrated circuit 30 (3), and the DI4 signal is applied to the data input terminal DinB.
- Data inputs DI1, DI2, DI3, and DI4 are controlled corresponding to the selected position of the gate signal line.
- Embodiments such as FIGS. 9, 16, and 18 are embodiments of two gate signal line driving units.
- the embodiment and technical idea of FIG. 9, FIG. 16, FIG. 18 and the like can be applied to a configuration having three or more gate signal line driving units (for example, FIG. 42, FIG. 43, etc.) as shown in FIG. Needless to say.
- a circuit for driving a gate signal line (gate driver circuit, gate driver integrated circuit) will be described as a gate driver circuit, but the present disclosure is not limited to this.
- the gate driver circuit may be directly formed on the display panel substrate simultaneously with the process of forming the pixel circuit or the like using TAOS, low-temperature polysilicon, or high-temperature polysilicon technology.
- the source driver circuit is not limited to a semiconductor chip, but means a source driver circuit. Needless to say, if the source driver circuit is formed directly on the display panel substrate simultaneously with the process of forming the pixel circuit, etc., using TAOS, low temperature polysilicon, or high temperature polysilicon technology, it goes without saying.
- the transistor Q including the driving transistor and the switching transistor is described as a thin film transistor (TFT), it is not limited to this.
- a thin film diode (TFD), a ring diode, or the like can also be used.
- the transistor Q may be a FET, a MOS-FET, a MOS transistor, or a bipolar transistor. These are also basically thin film transistors.
- varistors, thyristors, ring diodes, photodiodes, phototransistors, PLZT elements may be used.
- the transistor is not limited to a thin film element, and may be a transistor formed on a silicon wafer.
- a transistor formed of a silicon wafer, peeled off and transferred to a glass substrate is exemplified.
- a display panel in which a transistor chip is formed using a silicon wafer and a glass substrate is mounted by bonding is exemplified.
- the transistor Q can constitute a pixel circuit by either an n-type or a p-type transistor.
- the transistor Q preferably employs an LDD (Lightly Doped Drain) structure.
- the transistor Q includes high-temperature polysilicon (HTPS), low-temperature polysilicon (LTPS), continuous grain boundary silicon (CGS: Continuous silicon amorphous semiconductor, transparent silicon oxide), and high-temperature polysilicon (HTPS: High-temperature polycrystal silicon).
- HTPS high-temperature polysilicon
- LTPS low-temperature polysilicon
- CGS Continuous grain boundary silicon
- HTPS High-temperature polysilicon
- TAOS Transparent Amorphous Oxide Semiconductors
- AS Amorphous Silicon
- RTA rapid thermal annealing
- the first gate driver circuit 14, the second gate driver circuit 15, and the source driver circuit 16 are not limited to those formed of a simple conductor chip, and the pixel circuit is formed by using the polysilicon technique described above. You may form directly on the board
- all the transistors Q constituting the pixel are p-type.
- the present disclosure is not limited to only configuring the pixel transistor Q to be p-type. You may comprise only n type and may comprise only p type. Further, the pixel circuit 12 may be configured using both n-type and p-type.
- the switching transistor Q (for example, Q22, Q20) is not limited to a transistor.
- the switching transistor Q is configured by an analog switch configured by using both a p-type transistor and an n-type transistor. Also good.
- the transistor Q preferably has a top gate structure.
- the parasitic capacitance is reduced, the gate electrode pattern of the top gate becomes a light shielding layer, and the light emitted from the light emitting element 15 is blocked by the light shielding layer, so that malfunction of the transistor and off-leakage current can be reduced. It is.
- a process in which copper wiring or copper alloy wiring can be adopted as the wiring material of the gate signal line 22 (i) or the source signal line 21 (i) or both of the gate signal line 22 (i) and the source signal line 21 (i). It is preferable to implement. This is because the wiring resistance of the signal line can be reduced and a larger display panel can be realized.
- the gate signal line 22 (i) driven (controlled) by the gate driver circuit 14 has a low impedance. Therefore, it is preferable to implement a process that can employ copper wiring or copper alloy wiring as the wiring material in the configuration or structure of the gate signal line 22 (i).
- LTPS Low-temperature polysilicon
- a transistor formed by low-temperature polysilicon technology can be easily formed in a top gate structure.
- the top gate structure has a small parasitic capacitance, can produce n-type and p-type transistors, and can use a copper wiring or a copper alloy wiring process, so that it can be used for the image display device of the present disclosure.
- the copper wiring preferably employs a three-layer structure of Ti—Cu—Ti.
- the wiring such as the gate signal line 22 (i) or the source signal line 21 (i) is made of Mo (molybdenum) -Cu-Mo when the transistor Q is a transparent amorphous oxide semiconductor (TAOS). It is preferable to adopt a three-layer structure.
- FIG. 40 is a circuit diagram of the pixel circuit 112 (i, j) of the image display device 110 according to the present embodiment.
- the pixel circuit 112 (i, j) according to the present embodiment includes an EL element D120, a driving transistor Q120, a capacitor C120, and transistors Q122, Q123, Q124, and Q125 that operate as switches.
- the driving transistor Q120 allows a current corresponding to the video signal voltage Vsg (j) to flow through the EL element D120.
- the capacitor C120 holds the video signal voltage Vsg (j).
- the transistor Q122 is a switch for writing the video signal voltage Vsg (j) into the capacitor C120.
- the transistor Q123 is a switch that supplies current to the EL element D120 to emit light.
- the transistor Q124 is a switch that applies the voltage Vini to the source of the driving transistor Q120, and the transistor Q125 is a switch that applies the voltage Vref to the gate terminal of the driving transistor Q120.
- the anode voltage Vdd is supplied from the power supply circuit to the high-voltage side power supply line 128 of the pixel circuit 112 (i, j), and the cathode voltage Vss is supplied from the power supply circuit to the low-voltage power supply line 129.
- the drain of the transistor Q123 is connected to the high-voltage power supply line 128, and the source terminal of the transistor Q123 is connected to the drain terminal of the driving transistor Q120.
- the source of the driving transistor Q120 is connected to the anode of the EL element D120, and the cathode of the EL element D120 is connected to the low-voltage power supply line 129.
- the pixel circuit 12 (i, j) shown in FIG. 40 is supplied with the anode voltage Vdd, the cathode voltage Vss, the reference voltage Vref, and the initial voltage Vini, and these voltages are commonly applied to all the pixel circuits 12 (i, j). Has been.
- Vini may be substantially the same voltage as the cathode voltage Vss.
- anode voltage Vdd 10 to 18 (V)
- reference voltage Vref 1.5 to 3 (V)
- cathode voltage Vss 0.5 to 2.5 (V)
- initial voltage Vini 0 to -3 (V).
- a capacitor C120 is connected between the gate terminal and the source of the driving transistor Q120.
- the drain terminal (or source terminal) of the transistor Q124 is connected to the source terminal of the driving transistor Q120, and the source terminal (or drain terminal) of the transistor Q124 is connected to the power supply line of the voltage Vini.
- the drain terminal (or source terminal) of the transistor Q125 is connected to the gate terminal of the driving transistor Q120, and the source terminal (or drain terminal) of the transistor Q125 is connected to the power supply line of the voltage Vref.
- the source terminal (or drain terminal) of the transistor Q122 is connected to the source signal line 121 (j) that supplies the video signal voltage Vsg (j), and the drain terminal (or source terminal) of the transistor Q122 is connected to the driving transistor Q120. Connected to the gate terminal.
- the gate terminal of the transistor Q122 is connected to the gate signal line 122 (i)
- the gate terminal of the transistor Q123 is connected to the gate signal line 123 (i)
- the gate terminal of the transistor Q124 is connected to the gate signal line 124 (i).
- the gate terminal of the transistor Q125 is connected to the gate signal line 125 (i).
- the gate signal line 122 (i) is drawn from the left side of the display panel 111 and connected to the first gate driver circuit 114, and is also drawn from the right side of the display panel 111 and connected to the second gate driver circuit 115. ing.
- the gate signal lines 123 (i), 124 (i), and 125 (i) are drawn from the left side of the display panel 111 and connected to the first gate driver circuit 114.
- the gate signal line 122 (i) is the first gate signal line driven on both sides, and the gate signal lines 123 (i), 124 (i), and 125 (i) are respectively This is a second gate signal line driven on one side.
- the driving transistor Q120 and the transistors Q122, Q123, Q124, and Q125 are all assumed to be N-channel thin film transistors, but the present disclosure is not limited to this.
- FIG. 41 is a timing chart for explaining the operation of the pixel circuit 112 (i, j) of the image display device 110 according to the present embodiment. Specifically, it is a timing chart for the pixel circuits 112 (i, 1) to 112 (i, m) on the line i.
- Each of the pixel circuits 112 (i, j) divides one field period into a plurality of periods including an initialization period Ti, a detection period To, a writing period Tw, and a display period Td. Then, the voltage between the terminals of the capacitor C120 is initialized in the initialization period Ti, the offset voltage Vos of the driving transistor Q120 is detected in the detection period To, and displayed in the pixel circuit 112 (i, j) in the writing period Tw. The writing operation of the video signal voltage Vsg (j) is performed, and the EL element D120 is caused to emit light based on the written video signal voltage Vsg (j) in the display period Td.
- control signal CNT124 (i) is set to the voltage V124on to turn on the transistor Q124, the control signal CNT125 is set to the voltage V125on, and the transistor Q125 is turned on. Further, the write control signal CNT122 (i) is set to the voltage V122off to turn off the transistor Q122, the display control signal CNT123 is set to the voltage V123off to turn off the transistor Q123.
- the voltage Vini is applied to the source of the driving transistor Q120, and the voltage Vref is applied to the gate of the driving transistor Q120.
- the terminal voltage of the capacitor C120 is set to the voltage (Vref ⁇ Vini). Since the voltage Vini is set to a voltage equal to or lower than the voltage Vss, the EL element D120 does not emit light.
- control signal CNT124 is set to the voltage V124off to turn off the transistor Q124.
- the display control signal CNT123 (i) is set to the voltage V123on, and the transistor Q123 is turned on. Then, since the voltage (Vref ⁇ Vini) of the capacitor C120 is applied between the gate and source of the driving transistor Q120, a current flows from the high-voltage power supply line 128 through the transistor Q123 and the driving transistor Q120. At first, the electric charge of the capacitor C120 starts to be discharged.
- the EL element D120 When no current flows through the EL element D120, the EL element D120 operates as a capacitor having a large capacity between the anode and the cathode.
- control signal CNT125 is set to the voltage V125off to turn off the transistor Q125
- display control signal CNT123 is set to the voltage V123off to turn off the transistor Q123.
- the EL element D120 operates as a capacitor having a sufficiently large capacity compared to the capacitor C120, the anode of the EL element D120 is kept at a voltage (Vref ⁇ Vos). Therefore, the voltage between the terminals of the capacitor C120 is charged to a voltage (Vsg (j) ⁇ (Vref ⁇ Vos)), that is, a voltage ((Vsg (j) + Vos) ⁇ (Vref)).
- the write control signal CNT122 (i) is set to the voltage V122off to turn off the transistor Q122.
- the voltage Vos is the offset voltage Vos of the driving transistor Q120. Therefore, the current flowing through the EL element D120 depends on the voltage Vsg (j) obtained by subtracting the offset voltage Vos from the voltage (Vsg (j) + Vos) between the gate and source terminals of the driving transistor Q120.
- the EL element D120 emits light with luminance depending on the video signal voltage Vsg (j) written in the writing period Tw.
- the offset voltage Vos of the driving transistor Q120 has a large variation.
- the image display device 110 according to the present embodiment can display an image while suppressing the influence of the variation in the offset voltage Vos.
- the initialization period Ti and the detection period To are each set to one horizontal blanking period, and in order to stabilize the operation, the horizontal period between the initialization period Ti and the detection period To is also one horizontal.
- the return period is set.
- the display period Td is almost all of one field period excluding the initialization period Ti, the detection period To, and the writing period Tw. . Further, the time of the writing period Tw is 1 ⁇ s as in the first embodiment.
- FIG. 42 is a circuit diagram of the gate driver integrated circuit 130 of the image display device 110 according to the present embodiment.
- the gate driver integrated circuit 130 according to the present embodiment has four gate signal line driving units 132A, 132B, 132C, and 132D.
- Each of the gate signal line drive units 132A, 132B, 132C, and 132D has the same configuration as the gate signal line drive unit 32A of the gate driver integrated circuit 30 according to the first embodiment.
- the gate signal line driver 132A includes a clock input terminal CkA, a data input terminal DinA, an enable input terminal EnA, a data output terminal DoutA, a power supply terminal VonA, a power supply terminal VoffA, and an output terminal OutAi (1 ⁇ i ⁇ ). 64).
- the gate signal line driving unit 132B includes a clock input terminal CkB, a data input terminal DinB, an enable input terminal EneB, a data output terminal DoutB, a power supply terminal VonB, a power supply terminal VoffB, and an output terminal OutBi of the gate driver integrated circuit 130.
- the gate signal line driver 132C is connected to the clock input terminal CkC, the data input terminal DinC, the enable input terminal EneC, the data output terminal DoutC, the power supply terminal VonC, the power supply terminal VoffC, and the output terminal OutCi of the gate driver integrated circuit 130.
- the gate signal line driver 132D is connected to the clock input terminal CkD, the data input terminal DinD, the enable input terminal EneD, the data output terminal DoutD, the power supply terminal VonD, and the power supply terminal Vo of the gate driver integrated circuit 130. fD and is connected to an output terminal OutDi.
- the data output terminals of the gate driver integrated circuit 130 are arranged in the order of OutA1, OutB1, OutC1, OutD1, OutA2, OutB2, OutC2, OutD2, ..., OutA64, OutB64, OutC64, OutD64. Yes.
- FIG. 43 is a configuration diagram of the first gate driver circuit 114 and the second gate driver circuit 115 of the image display device 110 according to the present embodiment.
- FIG. 44 is a schematic diagram showing the configuration of the image display apparatus 110 in the present embodiment.
- the image display device 110 includes a display panel 111 as a display panel and a drive circuit that drives the display panel 111.
- the drive circuit includes a source driver circuit 16, a first gate driver circuit 114, a second gate driver circuit 115, and a power supply circuit (not shown).
- the power supply terminal VonA, the power supply terminal VoffA, the power supply terminal VonB, the power supply terminal VoffB, the power supply terminal VonC, the power supply terminal VoffC, the power supply terminal VonD, and the power supply terminal VoffD are omitted.
- the first gate driver circuit 114 is composed of four gate driver integrated circuits 130 (1) to 30 (4), and the second gate driver circuit 115 is composed of one gate driver integrated circuit 130 (5).
- each of the gate driver integrated circuits 130 (1) to 30 (5) has the same circuit configuration as the gate driver integrated circuit 130 shown in FIG.
- the output terminals of the gate driver integrated circuits 130 (1) to 130 (4) mounted on the first gate driver circuit 114 are connected to the gate signal line drawn to the left side of the display panel 111.
- the gate signal lines 122 (1) to 122 (64) are connected to the corresponding output terminals of the output terminals OutA1 to OutA64 of the gate driver integrated circuit 130 (1).
- Output terminals OutB1 to OutB64 corresponding to the output terminals OutB1 to OutB64 of the gate driver integrated circuit 130 (1) are connected to (1) to 123 (64), respectively, and the gate signal lines 124 (1) to 124 (64) are respectively connected.
- the corresponding output terminals of the terminals OutD1 to OutD64 are connected.
- Each of the gate signal lines 122 (65) to 122 (128) is connected to a corresponding output terminal of the output terminals OutA1 to OutA64 of the gate driver integrated circuit 130 (2), and the gate signal lines 123 (65) to 123 (128).
- ) Are connected to corresponding output terminals of the output terminals OutB1 to OutB64 of the gate driver integrated circuit 130 (2), and each of the gate signal lines 124 (65) to 124 (128) is connected to the gate driver integrated circuit 130 ( 2) corresponding output terminals OutC1 to OutC64 are connected, and the gate signal lines 125 (65) to 125 (128) correspond to the output terminals OutD1 to OutD64 of the gate driver integrated circuit 130 (2), respectively.
- the output terminal is connected.
- the gate signal lines 122 (129) to 122 (192) are connected to the corresponding output terminals of the output terminals OutA1 to OutA64 of the gate driver integrated circuit 130 (3), and the gate signal lines 123 (129) to 123 (192). ) Are connected to corresponding output terminals of the output terminals OutB1 to OutB64 of the gate driver integrated circuit 130 (3), and each of the gate signal lines 124 (129) to 124 (192) is connected to the gate driver integrated circuit 130 ( 3) corresponding output terminals OutC1 to OutC64 are connected, and the gate signal lines 125 (129) to 125 (192) correspond to the output terminals OutD1 to OutD64 of the gate driver integrated circuit 130 (3), respectively.
- the output terminal is connected.
- the gate signal lines 122 (193) to 122 (256) are connected to the corresponding output terminals of the output terminals OutA1 to OutA64 of the gate driver integrated circuit 130 (4), and the gate signal lines 123 (193) to 123 (256). ) Are connected to corresponding output terminals of the output terminals OutB1 to OutB64 of the gate driver integrated circuit 130 (4), and each of the gate signal lines 124 (193) to 124 (256) is connected to the gate driver integrated circuit 130 ( 4) corresponding output terminals OutC1 to OutC64 are connected, and the gate signal lines 125 (193) to 125 (256) correspond to the output terminals OutD1 to OutD64 of the gate driver integrated circuit 130 (4), respectively.
- the output terminal is connected.
- the clock input terminals CkA, CkB, CkC and CkD are connected to the clock input terminals CkA, CkB, CkC and CkD of the gate driver integrated circuit 130 (4), and the first clock CK1 is input.
- the enable input terminals EneA, EneB, EneC, and EneD and the enable input terminals EneA, EneB, EneC, and EneD of the gate driver integrated circuit 130 (4) are connected to each other, and the enable signal EN1 is input thereto.
- Each of the data output terminals DoutA, DoutB, DoutC and DoutD of the gate driver integrated circuit 130 (1) is connected to corresponding terminals of the data input terminals DinA, DinB, DinC and DinD of the gate driver integrated circuit 130 (2).
- the data output terminals DoutA, DoutB, DoutC, and DoutD of the gate driver integrated circuit 130 (2) are connected to the corresponding terminals of the data input terminals DinA, DinB, DinC, and DinD of the gate driver integrated circuit 130 (3), respectively.
- the data output terminals DoutA, DoutB, DoutC and DoutD of the gate driver integrated circuit 130 (3) are respectively connected to the data input terminals DinA, DinB, DinC and D of the gate driver integrated circuit 130 (4). nD corresponding terminal is connected to.
- the gate driver integrated circuits 130 (1) to 130 (4) are cascade-connected.
- the signal DI1 is input to the data input terminal DinA of the gate driver integrated circuit 130 (1), the signal DI2 is input to the data input terminal DinB of the gate driver integrated circuit 130 (1), and the gate driver integrated circuit 30 (1).
- the signal DI3 is input to the data input terminal DinC, and the signal DI4 is input to the data input terminal DinD of the gate driver integrated circuit 30 (1).
- the power supply terminals VonA of the gate driver integrated circuits 30 (1) to 30 (4) are connected to each other and applied with the voltage V122on, and the power supply terminals VoffA are connected to each other and applied with the voltage V122off. Is done.
- the power supply terminals VonB are connected to each other and applied with a voltage V123on, and the power supply terminals VoffB are connected to each other and applied with a voltage V123off.
- the power supply terminals VonC are connected to each other and applied with a voltage V124on, and the power supply terminals VoffC are connected to each other and applied with a voltage V124off.
- the power supply terminals VonD are connected to each other and applied with a voltage V125on, and the power supply terminals VoffD are connected to each other and applied with a voltage V125off.
- the gate signal lines 122 (1) to 122 (256) drawn to the right side of the display panel 111 are connected to the gate driver integrated circuit 130 (5) mounted on the second gate driver circuit 115. .
- the (multiple of 4 + 1) th gate signal line 122 (1) is connected to the output terminal of the gate driver integrated circuit 130 (5).
- OutA1 is connected
- the gate signal line 122 (5) is connected to the output terminal OutA2 of the gate driver integrated circuit 130 (5)
- the gate signal line 122 (9) is connected to the output terminal of the gate driver integrated circuit 130 (5).
- OutA3 is connected to the gate signal line 122 (253) and the output terminal OutA64 of the gate driver integrated circuit 130 (5).
- the output terminal OutB1 of the gate driver integrated circuit 130 (5) is connected to the (multiple of 4 + 2) th gate signal line 122 (2), and the gate driver integrated circuit 130 (5) is connected to the gate signal line 122 (6).
- Output terminal OutB2 is connected, the gate signal line 22 (10) is connected to the output terminal OutB3 of the gate driver integrated circuit 130 (5),...,
- the gate signal line 122 (254) is connected to the gate driver integrated circuit.
- 130 (5) output terminals OutB64 are connected.
- the output terminal OutC1 of the gate driver integrated circuit 130 (5) is connected to the (multiple of 4 + 3) th gate signal line 122 (3), and the gate driver integrated circuit 130 (5) is connected to the gate signal line 122 (7).
- Output terminal OutC2 is connected, the gate signal line 22 (11) is connected to the output terminal OutC3 of the gate driver integrated circuit 130 (5),..., And the gate signal line 122 (255) is connected to the gate driver integrated circuit. 130 (5) output terminals OutC64 are connected.
- the (multiple of 4) -th gate signal line 122 (4) is connected to the output terminal OutD1 of the gate driver integrated circuit 130 (5), and the gate signal line 122 (8) is connected to the gate driver integrated circuit 130 (5).
- the output terminal OutD2 is connected, the gate signal line 22 (12) is connected to the output terminal OutD3 of the gate driver integrated circuit 130 (5),...,
- the gate signal line 122 (256) is connected to the gate driver integrated circuit 130.
- the output terminal OutD64 of (5) is connected.
- the clock input terminals CkA, CkB, CkC, and CkD of the gate driver integrated circuit 130 (5) are connected to each other and receive the second clock CK2.
- the enable signal EN2 is input to the enable input terminal EnA of the gate driver integrated circuit 130 (5)
- the enable signal EN3 is input to the enable input terminal EneB
- the enable signal EN4 is input to the enable input terminal EneC
- the enable input terminal EneD is input to.
- the data input terminals DinA, DinB, DinC and DinD of the gate driver integrated circuit 130 (5) are connected to each other, and a signal DI5 for generating the write control signals 122 (1) to 122 (256) is input. .
- the power supply terminals VonA, VonB, VonC and VonD of the gate driver integrated circuit 130 (5) are connected to each other and the voltage V122on is applied, and the power supply terminals VoffA, VoffB, VoffC and VoffD are connected to each other. A voltage V122off is applied.
- the first clock CK1 having a period of 1 ⁇ s is input to the clock input terminals CkA, CkB, CkC, and CkD of the gate driver integrated circuits 130 (1) to 130 (4) of the first gate driver circuit 114, and the enable input terminal EneA is fixed at a high level.
- a signal DI1 for generating write control signals CNT122 (1) to CNT122 (256) is input to the data input terminal DinA of the gate driver integrated circuit 130 (1), and the data input of the gate driver integrated circuit 130 (1) is performed.
- a signal DI2 for generating display control signals CNT123 (1) to CNT123 (256) is input to the terminal DinB, and control signals CNT124 (1) to CNT124 are input to the data input terminal DinC of the gate driver integrated circuit 30 (1).
- the signal DI3 for generating (256) is input, and the signal DI4 for generating the control signals CNT125 (1) to CNT125 (256) is input to the data input terminal DinD of the gate driver integrated circuit 30 (1). Is done.
- the signals DI1, DI2, DI3, and DI4 are shifted and the corresponding control signals are output.
- the write control signals CNT22 (1) to CNT122 (256) as the first control signals are output from the output terminals OutA1 to OutA64 of the gate driver integrated circuits 30 (1) to 130 (4).
- the output terminals OutB1 to OutB64 output display control signals CNT23 (1) to CNT123 (256), the output terminals OutC1 to OutC64 output control signals CNT124 (1) to CNT124 (256), and the output terminals OutD1 to Control signals CNT125 (1) to CNT125 (256) are output from OutD64.
- FIG. 45 is a timing chart showing the operation of the second gate driver circuit 15 of the image display device 110 in the present embodiment.
- the second clock CK2 of 4 ⁇ s whose period is four times the clock CK1 is input to the clock input terminals CkA, CkB, CkC, and CkD of the gate driver integrated circuit 130 (5).
- a signal DI5 for generating write control signals CNT122 (1) to CNT122 (256) is input to the data input terminals DinA, DinB, DinC, and DinD of the gate driver integrated circuit 130 (5).
- the enable signal EN2 having a period equal to the clock CK2 and a duty equal to 1/4 and a rising timing equal to the clock CK2 is input to the enable input terminal EnA.
- An enable signal EN3 having a shape delayed from the enable signal EN2 by 90 ° is input to the enable input terminal EnenB, and an enable signal EN4 having a shape delayed from the enable signal EN3 by 90 ° is input to the enable input terminal EneC.
- An enable signal EN4 having a shape obtained by further delaying the enable signal EN4 by 90 ° is input to EneD.
- the gate driver integrated circuit 130 (5) shifts the signal DI5 every time the clock CK2 is input. Then, the second write control signals CNT22 (1), CNT22 (5),..., CNT22 (253) are output by performing a logical product with the enable signal EN2. Further, the logical product with the enable signal EN3 is taken and the second write control signals CNT22 (2), CNT22 (6),..., CNT22 (254) are outputted, and the logical product with the enable signal EN4 is taken. The second write control signals CNT22 (3), CNT22 (7),..., CNT22 (255) are output, and the logical product with the enable signal EN5 is obtained to obtain the second write control signal CNT22 (4). , CNT22 (8),..., CNT22 (256) are output.
- the first gate driver circuit 114 cascades the gate driver integrated circuits 130 (1) to 130 (4) so that the pixel circuit rows included in the display panel are connected.
- a first shift register unit having at least the same number of stages (that is, the shift register unit 136A of the cascaded gate driver integrated circuits 30 (1) to 130 (4)), and the first clock CK1
- the first control signal write control signal CNT122 (i)
- the first gate signal line gate signal line 122 (i)
- N shift registers (136A, 136B, 136C, 136D of the gate driver integrated circuit 130 (5)) and the second clock CK2 having a cycle N times the first clock CK1.
- a first control signal (write control signal CNT122 (i)) created by each of the second shift register units is sent from the other of the pixel circuit rows to each of the first gate signal lines (gate signal lines 122 (i)). To supply.
- M types of gate signal lines are formed for one pixel circuit. Of these, both sides are driven by S types of gate signal lines, and one side is driven by (MS) types of gate signal lines.
- MS (MS) types of gate signal lines.
- the gate signal line 124 (i) is driven on both sides, and the other gate signal lines 123 (i), 124 (i), and 125 (i) are driven on one side.
- the present disclosure is not limited thereto.
- the gate signal line 125 (i) is driven on one side by the gate driver circuit 14, and the other gate signal lines 123 (i), 122 ( In i) and 124 (i), both-side drive by the first gate driver circuit 14 and the second gate driver circuit 15 may be performed.
- the gate signal line 122 (i) is preferably subjected to gate voltage ternary driving.
- the number of first gate driver circuits 14 (gate driver integrated circuits 30) arranged on the left side of the display screen and the second gate driver circuit 15 arranged on the right side of the display screen.
- the number of (gate driver integrated circuits 30) is a ratio of 4: 3.
- the gate driver circuit or the gate driver integrated circuit of the present disclosure shown in FIGS. 19 and 21 is adopted, or the configuration of FIG. Needless to say, the driving method described in 45 and the like can be realized. Needless to say, the present invention can be applied to matters relating to the Sel terminal, Ct terminal, and the like.
- FIG. 47 is a schematic diagram illustrating a configuration of a pixel of the image display device 10 according to the present embodiment. It is.
- FIG. 48 is a schematic diagram showing a configuration of the image display apparatus 10 in the present embodiment.
- the image display apparatus 10 includes a display panel 11 and a drive circuit that drives the display panel 11.
- the drive circuit includes a source driver circuit 16, a first gate driver circuit 14, a second gate driver circuit 15, and a power supply circuit (not shown).
- the first gate driver circuit 14 is arranged for the gate signal lines 122 (i), 123 (i), 124 (i) and 125 (i), and the gate signal lines 122 (i) and 125 (i)
- a first gate driver circuit 14 and a second gate driver circuit 15 are arranged.
- the gate signal lines 125 (i) and 122 (i) are driven on both sides by the first gate driver circuit 14 and the second gate driver circuit 15.
- the gate signal line 122 (i) is subjected to gate voltage ternary driving.
- the other gate signal lines 125 (i), 124 (i), and 123 (i) are driven by gate voltage binary driving.
- the gate signal lines 124 (i) and 123 (i) are driven on one side by the first gate driver circuit 14.
- the first terminal of the P-channel driving transistor Q120 is connected to the electrode or wiring of the anode voltage Vdd, and the second terminal is the first terminal of the switching transistor Q123. Is connected to the terminal.
- the gate terminal of the switching transistor Q123 is connected to the gate signal line 123 (i).
- the second terminal of the switching transistor Q123 is connected to the first terminal of the EL element D120. Further, the second terminal of the EL element D120 is connected to an electrode or a wiring to which the cathode voltage Vss is applied.
- the transistor is a p-channel transistor, but is not limited to this, and may be an n-channel transistor.
- the pixel circuit 112 (i, j) may be configured by mixing p-channel and n-channel transistors.
- the first terminal of the switching transistor Q125 is connected to the electrode or the wiring to which the reset voltage Vref is applied, and the second terminal of the switching transistor Q125 is connected to the gate terminal of the driving transistor Q120.
- the gate terminal of the switching transistor Q125 is connected to the gate signal line 125 (i).
- the first terminal of the switching transistor Q122 that applies the video signal to the pixel is connected to the source signal line 121 (j), and the second terminal of the switching transistor Q122 is connected to the first terminal of the second capacitor C120. It is connected.
- the second terminal of the second capacitor C120 is connected to the gate terminal of the driving transistor Q120.
- the gate terminal of the switching transistor Q122 is connected to the gate signal line 122 (i).
- the first terminal of the first capacitor C121 is connected to the anode voltage Vdd, and the second terminal of the first capacitor C121 is connected to the first terminal of the second capacitor or the gate terminal of the driving transistor Q120. Connected.
- the first terminal of the switching transistor Q124 is connected to the gate terminal of the driving transistor Q120, and the second terminal of the switching transistor Q124 is connected to the second terminal of the driving transistor Q120.
- the gate terminal of the switching transistor Q124 is connected to the gate signal line 123 (i).
- At least one of the transistors Q125 and Q124 uses a multi-gate (dual gate or higher) structure, and is further combined with an LDD (Lightly Doped Drain) structure. Thereby, off-leakage can be suppressed and good contrast and offset cancel operation can be realized. In addition, good high-luminance display and image display can be realized.
- a multi-gate dual gate or higher
- LDD Lightly Doped Drain
- the gate signal line 125 (i) and the gate signal line 122 (i) are driven on both sides by the first gate driver circuit 14 and the second gate driver circuit 15.
- the gate signal line 124 (i) and the gate signal line 123 (i) are driven on one side by the gate driver circuit 14.
- both-side driving is performed on the gate signal line 122 (i) to which the switching transistor Q122 for applying the video signal to the pixel circuit 112 (i, j) is connected. Further, both-side driving is performed on the gate signal line 123 (i) to which the switching transistor Q125 that operates or controls when the offset of the driving transistor Q120 is canceled.
- the drive method of the present disclosure can be applied to the pixel circuit configuration shown in FIG. Needless to say, it can be combined with other embodiments.
- FIGS. 9, 16, 18, 19, 20, and 42 may be applied to the first gate driver circuit 14 and the second gate driver circuit 15 in FIG. it can.
- the panel configurations shown in FIGS. 3, 10, 11, 15, 15, 20, 21, 33, 34, 35, 36, 37, 43, 44, and 48 should be applied. Can do.
- the driving method described in FIGS. 17 and 22 can be applied. 5, 8, 12, 13, 14, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 38, The drive systems shown in FIGS. 39, 45, 49, 50, 51, 52 and 53 can be applied.
- an image display apparatus includes a first gate driver circuit, a second gate driver circuit, and a source driver circuit that outputs a video signal to a source signal line.
- the first gate driver circuit is connected to one end of the gate signal
- the second gate driver circuit is connected to the other end of the gate signal line to drive the gate signal line on both sides.
- One gate driver circuit is connected to one end of a gate signal line that does not require a high-speed slew rate, and one-side driving is performed.
- the first gate driver circuit is connected to the n gate signal lines of each pixel with respect to the pixel circuit having n gate signal lines in the pixel.
- the second gate driver circuit is connected to m (m is an integer greater than or equal to 1 and smaller than n) gate signal lines among the n gate signal lines.
- the first gate driver circuit and the second gate driver circuit have n shift register circuits, and the first to nth gate driver circuits.
- the shift register circuits are electrically connected to the 1st to nth gate signal lines of one pixel row, respectively, and the 1st to nth shift register circuits of the second gate driver circuit are gates of at least a plurality of pixel rows. It is electrically connected to the signal line.
- the gate signal line driving unit includes a first shift register unit having at least the same number of stages as the number of pixel circuit rows, and the first shift using the first clock CK1.
- a first gate driver circuit for supplying a first control signal generated in the register unit to each of the first gate signal lines 22 (i) from one of the pixel circuit rows; and at least 1 / number of the number of pixel circuit rows.
- the second shift register unit is provided with N second shift register units having a length of N (N is an integer equal to or greater than 2), and the second shift register CK2 has a period N times as long as the first clock. It includes a second gate driver circuit 15 that supplies a first control signal created by each of the register units to each of the first gate signal lines 22 (i) from the other of the pixel circuit rows.
- the display panel shown in FIG. 33 is an image display panel in which four gate signal lines are formed (arranged) in the pixel circuit 112 (i). One of the four gate signal lines is driven on both sides by the first gate driver circuit 14 and the second gate driver circuit 15 on one gate signal line, and the other three gate signal lines have The one-side drive by the first gate driver circuit 14 is performed.
- FIG. 34 is an explanatory diagram of FIG. In FIG. 34, the gate driver integrated circuits 130 (1), 130 (2), 130 (3) and 130 (4) of the first gate driver circuit 14 and the gate driver integrated circuit 130 (5) of the gate driver circuit 15. Are arranged as one delimiter.
- the image display device of the present disclosure includes a display screen having pixel circuits arranged in a matrix and a gate driver circuit that drives the display screen.
- a first gate driver circuit 14 and a second gate driver circuit 15 are arranged on the left and right sides of the display screen.
- the pixel circuit is provided with a plurality of gate signal lines, and one or more of the gate signal lines are driven by the first gate driver circuit 14 and the second gate driver circuit 15 arranged on the left and right, The other gate signal line is driven by either the gate driver circuit 14 or the second gate driver circuit 15 arranged on the left and right.
- the image display device of the present disclosure is as follows. It has the structure of.
- the second gate driver circuit 15 includes a first shift register unit having the same number of stages as the number of effective pixel circuit rows on the display screen, and the first control signal created by the first shift register unit is a pixel.
- a first gate signal line driver is provided to supply each of the first gate signal lines from one of the circuit rows. Note that the effective number of pixel circuit rows in the display screen is the number of pixel circuits that perform image display or the number of pixel circuit rows that need to be driven by a gate driver circuit.
- the first gate driver circuit 14 includes N second shift register units having a length of at least 1 / N (N is an integer of 2 or more) of the number of effective pixel circuit rows on the display screen. And a second gate signal line driver that supplies the first control signal generated by each of the shift register units to the first gate signal line from the other of the pixel circuit rows.
- the length of the shift register is divided by the length of the shift register built in the gate driver circuit.
- Effective pixels are pixel rows that contribute to image display. For example, dummy pixels (rows) that do not contribute to image display are not included. However, even a dummy pixel (row) needs to be driven by a driver IC.
- the number of effective pixel circuits on the display screen is not a multiple of the number of output terminals of the gate driver circuit, the number of necessary gate driver circuits will increase.
- FIG. 35 shows an image display panel in which four gate signal lines are formed (arranged) in the pixel circuit 112 (i). Of the four gate signal lines, three gate signal lines are driven on both sides by the first gate driver circuit 14 and the second gate driver circuit 15, and the other gate signal line is One-side driving is performed by one gate driver circuit 14.
- FIG. 46 is illustrated as a pixel circuit.
- the number of gate signal lines in the pixel circuit is an even number, but the present disclosure is not limited to this.
- FIG. 36 shows an image display panel in which three gate signal lines are formed (arranged) in the pixel circuit 112 (i). One of the three gate signal lines is driven on both sides by the first gate driver circuit 14 and the second gate driver circuit 15 and the other two gate signal lines are One-side driving is performed by one gate driver circuit 14.
- FIG. 37 shows an image display panel in which three gate signal lines are formed (arranged) in the pixel circuit 112 (i). Of the three gate signal lines, two gate signal lines are driven on both sides by the first gate driver circuit 14 and the second gate driver circuit 15, and the other gate signal line is One-side driving is performed by one gate driver circuit 14.
- the numerical values of the pixel circuit configuration, voltage, time, and the like shown in the first, second, and third embodiments are examples, and the pixel circuit configuration and the numerical values are the characteristics of the EL element and the image display device. It is desirable to set the optimum as appropriate according to the specifications.
- a circularly polarizing plate (circularly polarizing film) (not shown) can be disposed on the light exit surface of the display device. What integrated the polarizing plate and the phase film is called a circularly polarizing plate (circularly polarizing film).
- the light emitting element is an EL element, but is not limited thereto.
- the technical idea of the present disclosure can be applied to, for example, a surface-conduction electron-emission device display (SED) and a field emission display (FED).
- the present disclosure is not limited to a self-luminous display such as an EL display panel.
- the technical idea of the present disclosure is that a plurality of gate signal lines are arranged in a pixel circuit, and at least one gate signal line among the plurality of gate signal lines is driven on both sides, and among other gate signal lines, Needless to say, the present invention can be applied to an image display apparatus in which one-side driving is performed on at least one gate signal line.
- a gate driver circuit (circuit) in which a plurality of gate signal lines are arranged in a pixel circuit and a plurality of shift register circuits corresponding to the plurality of gate signal lines.
- the technical idea of the present disclosure is that a plurality of gate signal lines are arranged in the pixel circuit, the first gate driver circuit 14 is arranged on one side of the display screen, and the second gate driver circuit 15 is arranged on the other side. Needless to say, this is the case for the image display apparatus.
- the transistor Q including the driving transistor and the switching transistor is described as a thin film transistor (TFT) in FIG. 2 described above, but is not limited thereto.
- a thin film diode (TFD), a ring diode, or the like can also be used.
- the transistor Q may be a FET, a MOS-FET, a MOS transistor, or a bipolar transistor. These are also basically thin film transistors.
- varistors, thyristors, ring diodes, photodiodes, phototransistors, PLZT elements may be used.
- the transistor is not limited to a thin film element, and may be a transistor formed on a silicon wafer.
- a transistor formed of a silicon wafer, peeled off and transferred to a glass substrate is exemplified.
- a display panel in which a transistor chip is formed using a silicon wafer and a glass substrate is mounted by bonding is exemplified.
- the transistor Q can constitute a pixel circuit by either an n-type or a p-type transistor.
- the transistor Q preferably adopts an LDD structure.
- the transistor Q includes high-temperature polysilicon (HTPS), low-temperature polysilicon (LTPS), continuous grain boundary silicon (CGS), transparent amorphous oxide semiconductor (TAOS, IZO), amorphous silicon (AS), infrared RTA. Any of those formed by (RTA) may be used.
- the first gate driver circuit 14, the second gate driver circuit 15, and the source driver circuit 16 are not limited to those formed of a semiconductor chip, and a pixel circuit is formed using the polysilicon technique described above. It may be formed directly on the formed substrate.
- all the transistors Q constituting the pixel are p-type.
- the present disclosure is not limited to only configuring the pixel transistor Q to be p-type. You may comprise only n type and may comprise only p type. Further, the pixel circuit 12 may be configured using both n-type and p-type.
- the switching transistor Q (for example, Q22, Q20) is not limited to a transistor.
- the switching transistor Q is configured by an analog switch configured by using both a p-type transistor and an n-type transistor. Also good.
- the transistor Q preferably has a top gate structure.
- the parasitic capacitance is reduced, the gate electrode pattern of the top gate becomes a light shielding layer, and the light emitted from the light emitting element 15 is blocked by the light shielding layer, so that malfunction of the transistor and off-leakage current can be reduced. It is.
- a process in which copper wiring or copper alloy wiring can be adopted as the wiring material of the gate signal line 22 (i) or the source signal line 21 (i) or both of the gate signal line 22 (i) and the source signal line 21 (i). It is preferable to implement. This is because the wiring resistance of the signal line can be reduced and a larger display panel can be realized.
- the gate signal line 22 (i) driven (controlled) by the first gate driver circuit 14 has a low impedance. Therefore, it is preferable to implement a process that can employ copper wiring or copper alloy wiring as the wiring material in the configuration or structure of the gate signal line 22 (i).
- the pixel circuit 12 it is preferable to employ low-temperature polysilicon.
- a transistor formed by low-temperature polysilicon technology can be easily formed in a top gate structure.
- the top gate structure has a small parasitic capacitance, can produce n-type and p-type transistors, and can use a copper wiring or a copper alloy wiring process, so that it can be used for the image display device of the present disclosure.
- the copper wiring preferably employs a three-layer structure of Ti—Cu—Ti.
- the wiring such as the gate signal line 22 (i) or the source signal line 21 (i) preferably adopts a Mo—Cu—Mo three-layer structure when the transistor Q is a transparent amorphous oxide semiconductor.
- the contents (or part of the contents) described in each drawing of the above embodiment can be applied to various electronic devices. Specifically, it can be applied to a display portion of an electronic device.
- Such electronic devices include video cameras, digital cameras, goggles-type displays, navigation systems, sound playback devices (car audio, audio components, etc.), computers, game devices, portable information terminals (mobile computers, mobile phones, portable games) Image reproducing device (specifically, a device equipped with a display capable of reproducing a recording medium such as Digital Versatile Disc (DVD) and displaying the image). It is done.
- video cameras digital cameras, goggles-type displays, navigation systems, sound playback devices (car audio, audio components, etc.), computers, game devices, portable information terminals (mobile computers, mobile phones, portable games)
- Image reproducing device specifically, a device equipped with a display capable of reproducing a recording medium such as Digital Versatile Disc (DVD) and displaying the image). It is done.
- DVD Digital Versatile Disc
- FIG. 54 shows a display, which includes a column 542, a holding base 543, and an EL display device (EL display panel) 541 of the present invention.
- the display shown in FIG. 54 has a function of displaying various kinds of information (still images, moving images, text images, and the like) on the display unit. Note that the function of the display illustrated in FIG. 54 is not limited thereto, and the display can have various functions.
- FIG. 55 shows a camera, which includes a shutter 551, a viewfinder 552, and a cursor 553.
- the camera shown in FIG. 55 has a function of shooting a still image. Has a function to shoot movies. Note that the functions of the camera illustrated in FIG. 55 are not limited thereto, and the camera can have various functions.
- FIG. 56 shows a computer, which includes a keyboard 561 and a touch pad 562.
- the computer illustrated in FIG. 56 has a function of displaying various information (still images, moving images, text images, and the like) on the display portion. Note that the functions of the computer illustrated in FIG. 56 are not limited thereto, and the computer can have various functions.
- the display device display panel
- the driving method described in the above embodiment for the display portion of the electronic device, the image quality of the information devices shown in FIGS. 54, 55, and 56 is improved.
- the cost can be reduced.
- inspection and adjustment can be easily performed.
- the display device (display panel) illustrated or described in the above-described embodiment can be adopted as the display device of the notebook personal computer of FIG. 56, and an information device can be configured.
- the information display device shown in FIGS. 54, 55, and 56 is configured by adding a touch panel to the display devices according to the above-described embodiments such as FIGS. 3, 10, 15, and 43. Can do.
- the display device is a concept including system devices such as information devices.
- the concept of a display panel includes system devices such as information devices in a broad sense.
- the image display device has been described.
- the technical idea described in the present specification can be applied not only to the image display device but also to other display devices.
- the image display apparatus is a concept including system equipment such as information equipment.
- the concept of a display panel includes system devices such as information devices in a broad sense.
- the present disclosure can provide an image display device using a highly versatile gate driver integrated circuit that can be used regardless of the number and arrangement of terminals of the gate signal line, regardless of the specifications of the image display device, and the like. It is useful as an image display device such as an active matrix image display device using a current light emitting element.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of El Displays (AREA)
- Electroluminescent Light Sources (AREA)
Abstract
Description
以下、本開示を説明する前に、本開示の基礎となった知見について説明する。
本開示の一態様に係る画像表示装置は、画素回路を行列状に複数配置した表示パネルと、表示パネルを駆動する駆動回路とを備えた画像表示装置であって、マトリックス状に配置された画素回路を有する表示画面と、表示画面を駆動するゲートドライバ回路とを備えたものである。表示画面の左辺および右辺には、ゲートドライバ回路が配置されているものである。
図5は、本実施の形態にかかる画像表示装置10の画素回路12(i、j)の書込期間Twにおける動作を説明するための図である。なお、図5には、図1のトランジスタQ22およびQ23をそれぞれスイッチの記号で示している。また、電流の流れない経路については点線で示している。
図6は、本実施の形態にかかる画像表示装置10の画素回路12(i、j)の表示期間Tdにおける動作を説明するための図である。
次に、両側駆動を行うゲート信号線を1本、片側駆動を行うゲート信号線を3本備えた画素回路を複数配置した表示パネル111を用いた画像表示装置の例について説明する。
初期化を行うには、制御信号CNT124(i)を電圧V124onとしてトランジスタQ124をオン状態とし、制御信号CNT125を電圧V125onとして、トランジスタQ125をオン状態とする。また、書込制御信号CNT122(i)を電圧V122offとしてトランジスタQ122をオフ状態とし、表示制御信号CNT123を電圧V123offとしてトランジスタQ123をオフ状態とする。
表示制御信号CNT123(i)を電圧V123onとして、トランジスタQ123をオン状態とする。すると、駆動用トランジスタQ120のゲート-ソース間にはコンデンサC120の電圧(Vref-Vini)が印加されているので、高圧側の電源線128から、トランジスタQ123および駆動用トランジスタQ120を介して電流が流れ始め、コンデンサC120の電荷が放電し始める。
書込み動作を行うには、トランジスタQ123、トランジスタQ124およびトランジスタQ125をオフ状態としたまま、書込制御信号CNT122(i)を電圧V122onにして、トランジスタQ122をオン状態とする。すると、駆動用トランジスタQ120のゲートが映像信号電圧Vsg(j)となる。
トランジスタQ122、Q124およびQ125をそれぞれオフ状態としたまま、表示制御信号CNT123(i)を電圧V123onにして、トランジスタQ123をオン状態とする。すると、ゲート-ソース間の電圧(Vsg(j)+Vos)に応じた電流がEL素子D120に流れる。
次に、両側駆動を行うゲート信号線を2本、片側駆動を行うゲート信号線を2本備えた画素回路を複数配置した表示パネル111を用いた画像表示装置の例について説明する。図47は、本実施の形態にかかる画像表示装置10の画素の構成を示す模式図である。である。図48は、本実施の形態における画像表示装置10の構成を示す模式図である。
以上の事項は、前述した画素回路だけでなく、他の画素回路の構成に適用できることは言うまでもない。また、本開示に記載する他の駆動方式および画像表示装置に適応できることは言うまでもない。また、図54、図55および図56に示す電子機器に本開示の画像表示に適用すること、あるいは、これらを組み合わせることができることも言うまでもない。
11 表示パネル
12、112 画素回路
14 第1のゲートドライバ回路
15 第2のゲートドライバ回路
16 ソースドライバ回路
21 ソース信号線
22 第1のゲート信号線
23 第2のゲート信号線
28 アノード電源線
29 カソード電源線
30 ゲートドライバ集積回路(ゲートドライバ回路)
32 ゲート信号線駆動部(ゲート信号線出力回路)
36 シフトレジスタ部
38 電圧出力部
42 Dフリップフロップ
44 アンドゲート
46 レベルシフト部
47 トランジスタ
48 トランジスタ
50 ゲートドライバ集積回路(ゲートドライバ回路)
52 ゲート信号線駆動部
56 シフトレジスタ部
58 電圧出力部
70 セレクタ
72 Dフリップフロップ
74 アンドゲート
76 レベルシフト部
77 トランジスタ
78 トランジスタ
114 ゲートドライバ回路
115 ゲートドライバ回路
121 ソース信号線
122 ゲート信号線
123 ゲート信号線
124 ゲート信号線
125 ゲート信号線
128 アノード電源線
129 カソード電源線
130 ゲートドライバ集積回路(ゲートドライバ回路)
132 ゲート信号線駆動部
136 シフトレジスタ部
138 電圧出力部
142 Dフリップフロップ
144 アンドゲート
146 レベルシフト部
147 トランジスタ
148 トランジスタ
191 COF
192 表示画面
193 ソースプリント基板
194 ゲートプリント基板
234 ゲート信号線駆動部
236 シフトレジスタ部
238 電圧出力部
451 COF配線
453 ドライバ入力端子
454 接続端子
455 出力端子
456 ドライバ出力端子
457 操作端子
541 EL表示装置
542 支柱
543 保持台
551 シャッターボタン
552 ビューファインダ
553 カーソル
561 キーボード
562 タッチパッド
C20、C120 コンデンサ
D20、D120 EL素子
Q20、Q120 駆動用トランジスタ
Q22、Q23、Q122、Q123、Q124、Q125 スイッチ用トランジスタ
CkA、CkB、 CkC、CkD クロック入力端子
DinA、 DinB、DinC、DinD データ入力端子
EneA、EneB、EneC、EneD イネーブル入力端子
Din/out、Dout/in データ入出力端子
DoutA、DoutB、DoutC、DoutD データ出力端子
OutA1、OutBi、OutCi、OutDi 出力端子
VonA、VonB、VonC、VonD、VoffA、VoffB、VoffC、VoffD 電源端子
u/dA、u/dB 制御端子
Ti 初期化期間
To 検出期間
Tw、Tw1、Tw2、Twi 書込期間
Td、Td1、Td2、Tdi 表示期間
CK1、CK2、CK3 クロック
DI1、DI2、DI3、DI4、DI5 信号
EN1、EN2、EN3、EN4、EN5 イネーブル信号
CNT22、CNT122 第1の制御信号(書込制御信号)
CNT23、CNT123 第2の制御信号(表示制御信号)
CNT124、CNT125 制御信号
Vsg 映像信号電圧
Vos オフセット電圧
V22off、V22on、V23off、V23on、V122off、V122on、V123off、V123on、V124off、V124on、V125off、V125on、Vini、Vref、Vdd、Vss 電圧
Claims (20)
- 発光素子を有する画素がマトリックス状に配置され、L(Lは2以上の整数)画素行の有効画素行を有する表示画面と、
前記画素行ごとに配置された、N(Nは2以上の整数)本のゲート信号線と、
前記画素列ごとに配置されたソース信号線と、
第1のゲートドライバ回路と、
第2のゲートドライバ回路と、
前記ソース信号線に映像信号を出力するソースドライバ回路とを具備し、
前記第1のゲートドライバ回路および前記第2のゲートドライバ回路は、それぞれN個のシフトレジスタ回路を有し、
前記画素行ごとに配置された、N本のゲート信号線のうち、a(aは1以上、(N-1)以下の整数)本のゲート信号線は、一端を前記第1のゲートドライバ回路と接続され、他端を前記第2のゲートドライバ回路に接続され、
前記第1のゲートドライバ回路の1番目からN番目の前記シフトレジスタ回路のM1(M1は1以上、L以下の整数)段目は、前記M1画素行目の1番目からN番目の前記ゲート信号線と電気的に接続され、
前記第2のゲートドライバ回路のa+1番目からN番目の前記シフトレジスタ回路のM2(M2は1以上、L×a/N以下の整数)段目は、前記M2画素行目以外の1番目からa番目のゲート信号線と電気的に接続されている、
画像表示装置。 - 前記ゲートドライバ回路は、制御端子を具備し、
前記ゲートドライバ回路は、
オン電圧と第1のオフ電圧とからなる走査信号を、前記ゲート信号線に印加する第1の動作モードと、
オン電圧と第1のオフ電圧と第2のオフ電圧とからなる走査信号を、前記ゲート信号線に印加する第2の動作モードとを有し、
前記ゲートドライバ回路の前記制御端子に印加したロジック信号により、前記第1の動作モードまたは前記第2の動作モードを選択する、
請求項1記載の画像表示装置。 - 前記第1のゲートドライバ回路のシフトレジスタの動作クロックと、
前記第2のゲートドライバ回路のシフトレジスタの動作クロックとは、異なるクロックである、
請求項1記載の画像表示装置。 - 前記画素に、前記ソースドライバ回路からの映像信号を印加するスイッチ用トランジスタを備え、
前記スイッチ用トランジスタのゲート端子が接続されたゲート信号線に、オン電圧と、第1のオフ電圧と、第2のオフ電圧とからなる走査信号を印加する、
請求項1記載の画像表示装置。 - 前記画素に、前記ソースドライバ回路からの映像信号を印加するスイッチ用トランジスタを備え、
前記スイッチ用トランジスタのゲート端子が接続されたゲート信号線の一端に前記第1のゲートドライバ回路が接続され、前記ゲート信号線の他端に前記第2のゲートドライバ回路が接続されている、
請求項1記載の画像表示装置。 - 前記ゲートドライバ回路は、走査方向を反転する機能を有している、
請求項1記載の画像表示装置。 - 前記発光素子は、EL表示素子である、
請求項1記載の画像表示装置。 - 発光素子を有する画素がマトリックス状に配置された表示画面と、
前記画素行ごとに配置された、第1のゲート信号線および第2のゲート信号線と、
前記画素列ごとに配置されたソース信号線と、
第1のゲートドライバ回路と、
第2のゲートドライバ回路と、
前記ソース信号線に映像信号を出力するソースドライバ回路とを具備し、
前記第1のゲート信号線および前記第2のゲート信号線の一端に、前記第1のゲートドライバ回路が接続され、
前記第1のゲート信号線の他端に前記第2のゲートドライバ回路が接続され、
前記第1のゲートドライバ回路と前記第2のゲートドライバ回路とは、前記第1のゲート信号線に第1の走査信号を印加し、
前記第1のゲートドライバ回路は、前記第2のゲート信号線に第2の走査信号を印加する、
画像表示装置。 - 前記ゲートドライバ回路は、制御端子を具備し、
前記ゲートドライバ回路は、
オン電圧と第1のオフ電圧とからなる走査信号を、前記ゲート信号線に印加する第1の動作モードと、
オン電圧と第1のオフ電圧と第2のオフ電圧とからなる走査信号を、前記ゲート信号線に印加する第2の動作モードとを有し、
前記ゲートドライバ回路の前記制御端子に印加したロジック信号により、前記第1の動作モードまたは前記第2の動作モードを選択する、
請求項8記載の画像表示装置。 - 前記第1のゲートドライバ回路のシフトレジスタの動作クロックと、
前記第2のゲートドライバ回路のシフトレジスタの動作クロックとは、異なるクロックである、
請求項8記載の画像表示装置。 - 前記画素に、前記ソースドライバ回路からの映像信号を印加するスイッチ用トランジスタを備え、
前記スイッチ用トランジスタのゲート端子が接続されたゲート信号線に、オン電圧と、第1のオフ電圧と、第2のオフ電圧とからなる走査信号を印加する、
請求項8記載の画像表示装置。 - 前記画素に、前記ソースドライバ回路からの映像信号を印加するスイッチ用トランジスタを備え、
前記スイッチ用トランジスタのゲート端子が接続されたゲート信号線の一端に前記第1のゲートドライバ回路が接続され、前記ゲート信号線の他端に前記第2のゲートドライバ回路が接続されている、
請求項8記載の画像表示装置。 - 前記ゲートドライバ回路は、走査方向を反転する機能を有している、
請求項8記載の画像表示装置。 - 前記発光素子は、EL表示素子である、
請求項8記載の画像表示装置。 - 発光素子を有する画素がマトリックス状に配置され、L(Lは2以上の整数)画素行の有効画素行を有する表示画面と、
前記画素行ごとに配置された、N(Nは2以上の整数)本のゲート信号線と、
前記画素列ごとに配置されたソース信号線と、
第1のゲートドライバ回路と、
第2のゲートドライバ回路と、
前記ソース信号線に映像信号を出力するソースドライバ回路とを具備し、
前記第1のゲートドライバ回路は、L個の段数を有する第1のシフトレジスタ部を備え、
前記第2のゲートドライバ回路は、L/N個の段数を有する第2のシフトレジスタ部をN個備えている、
画像表示装置。 - 前記第1のゲートドライバ回路のシフトレジスタの動作クロックと、
前記第2のゲートドライバ回路のシフトレジスタの動作クロックとは、異なるクロックである、
請求項15記載の画像表示装置。 - 前記画素に、前記ソースドライバ回路からの映像信号を印加するスイッチ用トランジスタを備え、
前記スイッチ用トランジスタのゲート端子が接続されたゲート信号線に、オン電圧と、第1のオフ電圧と、第2のオフ電圧とからなる走査信号を印加する、
請求項15記載の画像表示装置。 - 前記画素に、前記ソースドライバ回路からの映像信号を印加するスイッチ用トランジスタを備え、
前記スイッチ用トランジスタのゲート端子が接続されたゲート信号線の一端に前記第1のゲートドライバ回路が接続され、前記ゲート信号線の他端に前記第2のゲートドライバ回路が接続されている、
請求項15記載の画像表示装置。 - 前記ゲートドライバ回路は、走査方向を反転する機能を有している、
請求項15記載の画像表示装置。 - 前記発光素子は、EL表示素子である、
請求項15記載の画像表示装置。
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/433,479 US9595222B2 (en) | 2012-10-09 | 2013-10-07 | Image display apparatus |
JP2014540737A JP6332695B2 (ja) | 2012-10-09 | 2013-10-07 | 画像表示装置 |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2012223886 | 2012-10-09 | ||
JP2012-223886 | 2012-10-09 | ||
JP2012-229448 | 2012-10-17 | ||
JP2012229448 | 2012-10-17 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2014057650A1 true WO2014057650A1 (ja) | 2014-04-17 |
Family
ID=50477132
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2013/005966 WO2014057650A1 (ja) | 2012-10-09 | 2013-10-07 | 画像表示装置 |
Country Status (3)
Country | Link |
---|---|
US (1) | US9595222B2 (ja) |
JP (1) | JP6332695B2 (ja) |
WO (1) | WO2014057650A1 (ja) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9595222B2 (en) | 2012-10-09 | 2017-03-14 | Joled Inc. | Image display apparatus |
JP6248941B2 (ja) * | 2012-10-17 | 2017-12-20 | 株式会社Joled | El表示装置 |
JP6248268B2 (ja) | 2012-10-17 | 2017-12-20 | 株式会社Joled | 画像表示装置 |
JP6281141B2 (ja) | 2013-07-18 | 2018-02-21 | 株式会社Joled | ゲートドライバ回路およびそれを用いた画像表示装置 |
US9293102B1 (en) * | 2014-10-01 | 2016-03-22 | Apple, Inc. | Display having vertical gate line extensions and minimized borders |
JP6560175B2 (ja) | 2016-09-13 | 2019-08-14 | 株式会社東芝 | 半導体装置 |
KR20200025091A (ko) * | 2018-08-29 | 2020-03-10 | 엘지디스플레이 주식회사 | 게이트 드라이버, 유기발광표시장치 및 그의 구동방법 |
CN113906492B (zh) * | 2020-03-27 | 2023-04-28 | 京东方科技集团股份有限公司 | 栅极驱动电路及其驱动方法、显示面板 |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002098939A (ja) * | 2000-07-19 | 2002-04-05 | Matsushita Electric Ind Co Ltd | 液晶表示装置 |
JP2003167551A (ja) * | 2001-11-28 | 2003-06-13 | Internatl Business Mach Corp <Ibm> | 画素回路の駆動方法、画素回路及びこれを用いたel表示装置並びに駆動制御装置 |
JP2007086728A (ja) * | 2005-09-20 | 2007-04-05 | Samsung Sdi Co Ltd | 走査駆動回路,および走査駆動回路を利用した有機電界発光表示装置 |
JP2010266715A (ja) * | 2009-05-15 | 2010-11-25 | Seiko Epson Corp | 電気光学装置及び電子機器 |
JP2011237763A (ja) * | 2010-05-07 | 2011-11-24 | Samsung Mobile Display Co Ltd | ゲート駆動回路及びこれを利用した有機電界発光表示装置 |
JP2012058748A (ja) * | 2011-11-04 | 2012-03-22 | Sony Corp | 画素回路および表示装置 |
JP2012068592A (ja) * | 2010-09-27 | 2012-04-05 | Hitachi Displays Ltd | 駆動回路及び画像表示装置 |
Family Cites Families (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3405657B2 (ja) | 1996-11-29 | 2003-05-12 | シャープ株式会社 | テープキャリアパッケージ及びそれを使った表示装置 |
US7339568B2 (en) | 1999-04-16 | 2008-03-04 | Samsung Electronics Co., Ltd. | Signal transmission film and a liquid crystal display panel having the same |
JP2001264731A (ja) | 2000-03-16 | 2001-09-26 | Sharp Corp | 液晶表示装置およびその駆動方法 |
WO2002007142A1 (en) | 2000-07-19 | 2002-01-24 | Matsushita Electric Industrial Co., Ltd. | Ocb liquid crystal display with active matrix and supplemental capacitors and driving method for the same |
JP3756418B2 (ja) | 2001-02-28 | 2006-03-15 | 株式会社日立製作所 | 液晶表示装置及びその製造方法 |
KR100774896B1 (ko) | 2001-05-31 | 2007-11-08 | 샤프 가부시키가이샤 | 액정 패널과 직접 접속된 유연성 기판 상에 탑재된 구동ic를 구비한 액정 표시 장치 |
JP2003050402A (ja) | 2001-05-31 | 2003-02-21 | Fujitsu Display Technologies Corp | 液晶表示装置及びフレキシブル基板 |
JP2003167269A (ja) | 2001-11-29 | 2003-06-13 | Sharp Corp | 表示装置 |
JP4314084B2 (ja) | 2002-09-17 | 2009-08-12 | シャープ株式会社 | 表示装置 |
KR100598032B1 (ko) | 2003-12-03 | 2006-07-07 | 삼성전자주식회사 | 테이프 배선 기판, 그를 이용한 반도체 칩 패키지 및 그를이용한 디스플레이패널 어셈블리 |
JP4982663B2 (ja) | 2004-06-25 | 2012-07-25 | 京セラ株式会社 | 表示パネル用ドライバ手段および画像表示装置 |
JP4304134B2 (ja) | 2004-08-03 | 2009-07-29 | シャープ株式会社 | 入力用配線フィルムおよびこれを備えた表示装置 |
KR100611660B1 (ko) | 2004-12-01 | 2006-08-10 | 삼성에스디아이 주식회사 | 유기 전계 발광 장치 및 동작 방법 |
JP2006285141A (ja) | 2005-04-05 | 2006-10-19 | Mitsubishi Electric Corp | マトリックス表示装置 |
KR101217083B1 (ko) | 2006-01-13 | 2012-12-31 | 삼성디스플레이 주식회사 | 연성회로기판과, 이를 갖는 디스플레이 유닛 및 표시장치 |
JP2008158378A (ja) | 2006-12-26 | 2008-07-10 | Sony Corp | 表示装置及びその駆動方法 |
KR100916911B1 (ko) | 2008-01-18 | 2009-09-09 | 삼성모바일디스플레이주식회사 | 유기전계발광 표시장치 |
JP5010030B2 (ja) | 2008-07-04 | 2012-08-29 | パナソニック株式会社 | 表示装置及びその制御方法 |
WO2010004875A1 (ja) | 2008-07-08 | 2010-01-14 | シャープ株式会社 | フレキシブル基板および電気回路構造体 |
JP2010145893A (ja) | 2008-12-22 | 2010-07-01 | Sony Corp | 表示装置、表示装置の駆動方法および電子機器 |
JP2010282060A (ja) | 2009-06-05 | 2010-12-16 | Panasonic Corp | 表示駆動用基板、表示装置、及び表示駆動用基板の製造方法 |
WO2011061799A1 (ja) | 2009-11-19 | 2011-05-26 | パナソニック株式会社 | 表示パネル装置、表示装置及びその制御方法 |
CN102138172B (zh) | 2009-11-19 | 2014-11-12 | 松下电器产业株式会社 | 显示面板装置、显示装置及其控制方法 |
JP5184634B2 (ja) | 2009-11-19 | 2013-04-17 | パナソニック株式会社 | 表示パネル装置、表示装置及びその制御方法 |
JP5692717B2 (ja) | 2010-09-10 | 2015-04-01 | 独立行政法人産業技術総合研究所 | ゲート駆動回路及びゲート駆動方法 |
JP5791984B2 (ja) * | 2011-07-13 | 2015-10-07 | 株式会社Joled | ディスプレイ装置 |
JP5974387B2 (ja) * | 2011-07-22 | 2016-08-23 | 株式会社Joled | 表示パネル及び表示装置 |
WO2013051236A1 (ja) | 2011-10-05 | 2013-04-11 | パナソニック株式会社 | 表示装置 |
WO2013076950A1 (ja) | 2011-11-24 | 2013-05-30 | パナソニック株式会社 | フレキシブル表示装置 |
JP5778680B2 (ja) | 2011-12-28 | 2015-09-16 | 株式会社Joled | レベルシフタ、インバータ回路及びシフトレジスタ |
CN103299546B (zh) | 2011-12-28 | 2016-09-21 | 株式会社日本有机雷特显示器 | 移位寄存器 |
US9443608B2 (en) | 2012-04-25 | 2016-09-13 | Joled Inc. | Shift register having multiple output units connected in cascade as display device scan line driving circuit |
US9595222B2 (en) | 2012-10-09 | 2017-03-14 | Joled Inc. | Image display apparatus |
JP6248268B2 (ja) | 2012-10-17 | 2017-12-20 | 株式会社Joled | 画像表示装置 |
JP6281141B2 (ja) | 2013-07-18 | 2018-02-21 | 株式会社Joled | ゲートドライバ回路およびそれを用いた画像表示装置 |
JP6167355B2 (ja) | 2013-07-18 | 2017-07-26 | 株式会社Joled | El表示装置 |
-
2013
- 2013-10-07 US US14/433,479 patent/US9595222B2/en active Active
- 2013-10-07 WO PCT/JP2013/005966 patent/WO2014057650A1/ja active Application Filing
- 2013-10-07 JP JP2014540737A patent/JP6332695B2/ja active Active
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002098939A (ja) * | 2000-07-19 | 2002-04-05 | Matsushita Electric Ind Co Ltd | 液晶表示装置 |
JP2003167551A (ja) * | 2001-11-28 | 2003-06-13 | Internatl Business Mach Corp <Ibm> | 画素回路の駆動方法、画素回路及びこれを用いたel表示装置並びに駆動制御装置 |
JP2007086728A (ja) * | 2005-09-20 | 2007-04-05 | Samsung Sdi Co Ltd | 走査駆動回路,および走査駆動回路を利用した有機電界発光表示装置 |
JP2010266715A (ja) * | 2009-05-15 | 2010-11-25 | Seiko Epson Corp | 電気光学装置及び電子機器 |
JP2011237763A (ja) * | 2010-05-07 | 2011-11-24 | Samsung Mobile Display Co Ltd | ゲート駆動回路及びこれを利用した有機電界発光表示装置 |
JP2012068592A (ja) * | 2010-09-27 | 2012-04-05 | Hitachi Displays Ltd | 駆動回路及び画像表示装置 |
JP2012058748A (ja) * | 2011-11-04 | 2012-03-22 | Sony Corp | 画素回路および表示装置 |
Also Published As
Publication number | Publication date |
---|---|
JPWO2014057650A1 (ja) | 2016-08-25 |
US9595222B2 (en) | 2017-03-14 |
US20150255015A1 (en) | 2015-09-10 |
JP6332695B2 (ja) | 2018-05-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP6332695B2 (ja) | 画像表示装置 | |
JP6561292B2 (ja) | El表示装置 | |
US10235938B2 (en) | Gate driver circuit including variable clock cycle control, and image display apparatus including the same | |
JP6333951B2 (ja) | El表示装置 | |
JP6248268B2 (ja) | 画像表示装置 | |
JP4835626B2 (ja) | シフトレジスタ回路、表示パネル及び電子機器 | |
US7002545B2 (en) | Shift register and method of driving the same | |
JP5780650B2 (ja) | レベルシフタ回路、走査回路、表示装置、及び、電子機器 | |
US20220013065A1 (en) | Display apparatus | |
WO2015001709A1 (ja) | El表示装置およびel表示装置の駆動方法 | |
JP6155453B2 (ja) | 表示装置 | |
KR102666874B1 (ko) | 게이트 드라이버와 이를 포함한 유기발광 표시장치 | |
WO2023221042A9 (zh) | 驱动模组、显示面板和显示装置 | |
JP6332783B2 (ja) | 画像表示装置 | |
JP5187150B2 (ja) | 集積回路装置、電気光学装置及び電子機器 | |
JP2015018100A (ja) | El表示装置およびel表示装置の駆動方法 | |
TW201340064A (zh) | 影像顯示系統與顯示器面板 | |
JP2015090492A (ja) | El表示装置 | |
JP2015094789A (ja) | 画像表示装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 13846198 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 14433479 Country of ref document: US |
|
ENP | Entry into the national phase |
Ref document number: 2014540737 Country of ref document: JP Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 13846198 Country of ref document: EP Kind code of ref document: A1 |