US12354968B2 - Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration - Google Patents
Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration Download PDFInfo
- Publication number
- US12354968B2 US12354968B2 US18/362,433 US202318362433A US12354968B2 US 12354968 B2 US12354968 B2 US 12354968B2 US 202318362433 A US202318362433 A US 202318362433A US 12354968 B2 US12354968 B2 US 12354968B2
- Authority
- US
- United States
- Prior art keywords
- substrate
- insulating layer
- layer
- vias
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H10W70/614—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4864—Cleaning, e.g. removing of solder
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/147—Semiconductor insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
- H01L23/49894—Materials of the insulating layers or coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5385—Assembly of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5386—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q1/00—Details of, or arrangements associated with, antennas
- H01Q1/12—Supports; Mounting means
- H01Q1/22—Supports; Mounting means by structural association with other equipment or articles
- H01Q1/2283—Supports; Mounting means by structural association with other equipment or articles mounted in or on the surface of a semiconductor substrate as a chip-type antenna or integrated with other components into an IC package
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01Q—ANTENNAS, i.e. RADIO AERIALS
- H01Q1/00—Details of, or arrangements associated with, antennas
- H01Q1/12—Supports; Mounting means
- H01Q1/22—Supports; Mounting means by structural association with other equipment or articles
- H01Q1/24—Supports; Mounting means by structural association with other equipment or articles with receiving set
- H01Q1/241—Supports; Mounting means by structural association with other equipment or articles with receiving set used in mobile communications, e.g. GSM
- H01Q1/242—Supports; Mounting means by structural association with other equipment or articles with receiving set used in mobile communications, e.g. GSM specially adapted for hand-held use
- H01Q1/243—Supports; Mounting means by structural association with other equipment or articles with receiving set used in mobile communications, e.g. GSM specially adapted for hand-held use with built-in antennas
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
- H05K1/0243—Printed circuits associated with mounted high frequency components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/182—Printed circuits structurally associated with non-printed electric components associated with components mounted in the printed circuit board, e.g. insert mounted components [IMC]
- H05K1/185—Components encapsulated in the insulating substrate of the printed circuit or incorporated in internal layers of a multilayer circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4673—Application methods or materials of intermediate insulating layers not specially adapted to any one of the previous methods of adding a circuit layer
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D88/00—Three-dimensional [3D] integrated devices
-
- H10W20/081—
-
- H10W44/20—
-
- H10W70/05—
-
- H10W70/09—
-
- H10W70/095—
-
- H10W70/097—
-
- H10W70/611—
-
- H10W70/635—
-
- H10W70/65—
-
- H10W70/66—
-
- H10W70/68—
-
- H10W70/69—
-
- H10W70/692—
-
- H10W70/698—
-
- H10W72/0198—
-
- H10W72/851—
-
- H10W90/00—
-
- H10W90/401—
-
- H10W95/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
- H01L2021/60007—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation involving a soldering or an alloying process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1035—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement the lowermost container comprising a device support the device being entirely enclosed by the support, e.g. high-density interconnect [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/10—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
- H01L2225/1011—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/107—Indirect electrical connections, e.g. via an interposer, a flexible substrate, using TAB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/14—Related to the order of processing steps
- H05K2203/1476—Same or similar kind of process performed in phases, e.g. coarse patterning followed by fine patterning
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/107—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by filling grooves in the support with conductive material
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4007—Surface contacts, e.g. bumps
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4623—Manufacturing multilayer circuits by laminating two or more circuit boards the circuit boards having internal via connections between two or more circuit layers before lamination, e.g. double-sided circuit boards
-
- H10W70/099—
-
- H10W70/60—
-
- H10W72/07236—
-
- H10W72/073—
-
- H10W72/874—
-
- H10W72/9413—
-
- H10W90/291—
-
- H10W90/722—
-
- H10W90/732—
Definitions
- the present disclosure generally relates to device packaging processes, and in particular, relates to methods of forming a reconstituted substrate for advanced 3D packaging applications.
- a method of forming a 3D integrated semiconductor device includes positioning a first semiconductor die within at least one cavity formed in a first substrate; disposing a first flowable material over a first surface and a second surface of the first substrate, the first flowable material filling voids formed between surfaces of the semiconductor die and surfaces of the at least one cavity in the first substrate, the first flowable material further disposed on a surface of at least one via formed through the first substrate; forming a first conductive layer in the at least one via through the first substrate, the first flowable material disposed between the first conductive layer and the surface of the at least one via through the first substrate; disposing a second flowable material over a surface of the first flowable material, the second flowable material integrating with the first flowable material; positioning a second substrate on the second flowable material, the second substrate having at least one cavity and at least one via formed therein; positioning a second semiconductor die within the at least one cavity formed in the second substrate; disposing a third flowable material over an exposed surface of the second substrate,
- FIG. 1 illustrates a flow diagram of a process for forming a reconstituted substrate, according to embodiments described herein.
- FIG. 2 illustrates a flow diagram of a substrate structuring process during formation of a reconstituted substrate, according to embodiments described herein.
- FIGS. 3 A- 3 E schematically illustrate cross-sectional views of a substrate at different stages of the substrate structuring process depicted in FIG. 2 .
- FIGS. 4 A- 4 B illustrate schematic top views of substrates structured with the processes depicted in FIGS. 2 and 3 A- 3 E according to embodiments described herein.
- FIGS. 8 A- 8 G schematically illustrate cross-sectional views of the intermediary die assembly at different stages of the process depicted in FIG. 7 .
- FIG. 9 illustrates a flow diagram of a process for forming interconnections in an intermediary die assembly, according to embodiments described herein.
- FIGS. 10 A- 10 K schematically illustrate cross-sectional views of the intermediary die assembly at different stages of the interconnection formation process depicted in FIG. 9 .
- FIG. 11 illustrates a flow diagram of a process for forming a redistribution layer on a reconstituted substrate followed by singulation, according to embodiments described herein.
- FIGS. 12 A- 12 N schematically illustrate cross-sectional views of a reconstituted substrate at different stages of forming a redistribution layer followed by singulation, as depicted in FIG. 11 .
- FIG. 13 illustrates a flow diagram of a process for forming a stacked 3D structure integrating a reconstituted substrate by build-up stacking, according to embodiments described herein.
- FIGS. 14 A- 14 D schematically illustrate cross-sectional views of a stacked 3D structure at different stages of build-up stacking, as depicted in FIG. 13 .
- FIG. 15 A- 15 C schematically illustrate cross-sectional views of structures incorporating dynamic random access memory (DRAM) stacks formed by the process depicted in FIG. 13 , according to embodiments described herein.
- DRAM dynamic random access memory
- FIG. 16 schematically illustrates a stacked 3D structure integrating a reconstituted substrate, according to embodiments described herein.
- FIGS. 17 A- 17 B schematically illustrate stacked 3D structures integrating a reconstituted substrate, according to embodiments described herein.
- FIG. 18 schematically illustrates cross-sectional views of dynamic random access memory (DRAM) stacks formed by processes described herein, according to certain embodiments.
- DRAM dynamic random access memory
- FIG. 19 illustrates a flow diagram of a process for forming a stacked 3D structure integrating a reconstituted substrate by build-up stacking, according to embodiments described herein.
- FIGS. 20 A- 20 F schematically illustrate cross-sectional views of a stacked 3D structure at different stages of build-up stacking, as depicted in FIG. 19 .
- the present disclosure relates to thin-form-factor reconstituted substrates and methods for forming the same.
- the reconstituted substrates described herein may be utilized to fabricate homogeneous or heterogeneous high-density 3D integrated devices.
- a silicon substrate is structured by laser ablation to include one or more cavities and one or more vias.
- One or more semiconductor dies of the same or different types may be placed within the cavities and thereafter embedded in the substrate upon formation of an insulating layer thereon.
- One or more conductive interconnections are formed in the vias and may have contact points redistributed to desired surfaces of the reconstituted substrate.
- the reconstituted substrate may thereafter be integrated into a stacked 3D device, such as a 3D DRAM stack.
- FIG. 1 illustrates a flow diagram of a representative method 100 of forming a reconstituted substrate and/or subsequent package, which may be homogeneous or heterogeneous.
- the method 100 has multiple operations 110 , 120 , 130 , and 140 a - 140 c . Each operation is described in greater detail with reference to FIGS. 2 - 14 D .
- the method may include one or more additional operations which are carried out before any of the defined operations, between two of the defined operations, or after all of the defined operations (except where the context excludes the possibility).
- the method 100 includes structuring a substrate to be used as a frame at operation 110 , further described in greater detail with reference to FIGS. 2 , 3 A- 3 E , and 4 A- 4 B.
- an intermediary die assembly having one or more embedded dies and insulating layers is formed, which is described in greater detail with reference to FIGS. 5 and 6 A- 6 K and FIGS. 7 and 8 A- 8 G .
- One or more interconnections are formed in and/or through the intermediary die assembly to form a functional reconstituted substrate at operation 130 , which is described in greater detail with reference to FIGS. 9 and 10 A- 10 K .
- the lamination process is a vacuum lamination process that may be performed in an autoclave or other suitable device. In one embodiment, the lamination process is performed by use of a hot pressing process. In one embodiment, the lamination process is performed at a temperature of between about 80° C. and about 140° C. and for a period between about 1 minute and about 30 minutes. In some embodiments, the lamination process includes the application of a pressure of between about 10 psig and about 150 psig while a temperature of between about 80° C. and about 140° C. is applied to substrate 302 and insulting film 616 b for a period between about 1 minute and about 30 minutes.
- the insulating dielectric material of the flowable layers 618 a , 618 b encases the substrate 302 such that the insulating material covers at least two surfaces or sides of the substrate 302 , such as major surfaces 606 , 608 , and covers all sides of the embedded semiconductor dies 626 .
- the protective layers 622 a , 622 b are also removed from the intermediary die assembly 602 at operation 518 .
- the protective layers 622 a and 622 b , the carrier 624 , and the protective films 662 and 664 are removed from the intermediary die assembly 602 by any suitable mechanical processes, such as peeling therefrom.
- the intermediary die assembly 602 Upon removal of the protective layers 622 a , 622 b and the protective films 662 , 664 , the intermediary die assembly 602 is exposed to a cure process to fully cure (i.e., harden through chemical reactions and cross-linking) the insulating dielectric material of the flowable layers 618 a , 618 b , thus forming a cured insulating layer 619 .
- the insulating layer 619 substantially surrounds the substrate 302 and the semiconductor dies 626 embedded therein.
- the through-assembly vias 603 have a diameter of less than about 100 ⁇ m, such as less than about 75 ⁇ m.
- the through-assembly vias 603 have a diameter of less than about 60 ⁇ m, such as less than about 50 ⁇ m.
- the through-assembly vias 603 have a diameter of between about 25 ⁇ m and about 50 ⁇ m, such as a diameter of between about 35 ⁇ m and about 40 ⁇ m.
- the through assembly vias 603 are formed using any suitable mechanical process.
- the through-assembly vias 603 are formed using a mechanical drilling process.
- through-assembly vias 603 are formed through the intermediary die assembly 602 by laser ablation.
- the through-assembly vias 603 are formed using an ultraviolet laser.
- the laser source utilized for laser ablation has a frequency between about 5 kHz and about 500 kHz.
- the laser source is configured to deliver a pulsed laser beam at a pulse duration between about 10 ns and about 100 ns with a pulse energy of between about 50 microjoules ( ⁇ J) and about 500 ⁇ J.
- Utilizing an epoxy resin material having small ceramic filler particles for the insulating layer 619 promotes more precise and accurate laser patterning of small-diameter vias, such as the vias 603 , as the small ceramic filler particles therein exhibit reduced laser light reflection, scattering, diffraction, and transmission of the laser light away from the area in which the via is to be formed during the laser ablation process.
- one or more contact holes 632 are drilled through the insulating layer 619 to expose one or more contacts 630 formed on the active surface 628 of each embedded semiconductor die 626 .
- the contact holes 632 are drilled through the insulating layer 619 by laser ablation, leaving all external surfaces of the semiconductor dies 626 covered and surrounded by the insulating layer 619 and the contacts 630 exposed. Thus, the contacts 630 are exposed by the formation of the contact holes 632 .
- the laser source may generate a pulsed laser beam having a frequency between about 100 kHz and about 1000 kHz.
- the laser source is configured to deliver a pulsed laser beam at a wavelength of between about 100 nm and about 2000 nm, at a pulse duration between about 10E-4 ns and about 10E-2 ns, and with a pulse energy of between about 10 ⁇ J and about 300 ⁇ J.
- the contact holes 632 are drilled using a CO 2 , green, or UV laser. In one embodiment, the contact holes 632 have a diameter of between about 5 ⁇ m and about 60 ⁇ m, such as a diameter of between about 20 ⁇ m and about 50 ⁇ m.
- the intermediary die assembly 602 is ready for the formation of interconnection paths therein, described below with reference to FIG. 9 and FIGS. 10 A- 10 K .
- FIG. 5 and FIGS. 6 A- 6 K illustrate a representative method 500 for forming the intermediary die assembly 602 .
- FIG. 7 and FIGS. 8 A- 8 G illustrate an alternative method 700 substantially similar to the method 500 but with fewer operations.
- the method 700 generally includes seven operations 710 - 770 .
- operations 710 , 720 , 760 , and 770 of the method 700 are substantially similar to the operations 502 , 504 , 520 , and 522 of the method 500 , respectively.
- FIGS. 8 C, 8 D, and 8 E are herein described for clarity.
- the second insulating film 616 b is positioned over the second side 677 (e.g., major surface 608 ) of the substrate 302 at operation 730 and FIG. 8 C , prior to lamination.
- the second insulating film 616 b is positioned on the second side 677 of the substrate 302 such that the flowable layer 618 b of the second insulating film 616 b contacts and covers the active surface 628 of the semiconductor dies 626 within the cavities 305 .
- a second carrier 825 is affixed to the protective layer 622 b of the second insulating film 616 b for additional mechanical support during later processing operations.
- one or more voids 650 are formed between the insulating films 616 a and 616 b through the vias 303 and gaps 651 between the semiconductor dies 626 and interior walls of the cavities 305 .
- the lamination process at operation 740 may be a vacuum lamination process that may be performed in an autoclave or other suitable device.
- the lamination process is performed by use of a hot pressing process.
- the lamination process is performed at a temperature of between about 80° C. and about 140° C. and for a period between about 1 minute and about 30 minutes.
- the lamination process includes the application of a pressure of between about 1 psig and about 150 psig while a temperature of between about 80° C. and about 140° C.
- the intermediary die assembly 602 includes the substrate 302 having one or more cavities 305 and/or vias 303 formed therein and filled with the insulating dielectric material of the flowable layers 618 a , 618 b , as well as the embedded dies 626 within the cavities 305 .
- the insulating material encases the substrate 302 such that the insulating material covers at least two surfaces or sides of the substrate 302 , for example major surfaces 606 , 608 .
- FIG. 9 illustrates a flow diagram of a representative method 900 of forming electrical interconnections through the intermediary die assembly 602 .
- FIGS. 10 A- 10 K schematically illustrate cross-sectional views of the intermediary die assembly 602 at different stages of the process of the method 900 depicted in FIG. 9 .
- FIG. 9 and FIGS. 10 A- 10 K are herein described together for clarity.
- the electrical interconnections formed through the intermediary die assembly 602 are formed of copper.
- the method 900 may optionally begin at operation 910 and FIG. 10 A wherein the intermediary die assembly 602 , having through-assembly vias 603 and contact holes 632 formed therein, has an adhesion layer 1040 and/or a seed layer 1042 formed thereon.
- An enlarged partial view of the adhesion layer 1040 and the seed layer 1042 formed on the intermediary die assembly 602 is depicted in FIG. 10 H for reference.
- the optional adhesion layer 1040 is formed of titanium, titanium nitride, tantalum, tantalum nitride, manganese, manganese oxide, molybdenum, cobalt oxide, cobalt nitride, or any other suitable materials or combinations thereof.
- the adhesion layer 1040 has a thickness of between about 10 nm and about 300 nm, such as between about 50 nm and about 150 nm.
- the adhesion layer 1040 has a thickness between about 75 nm and about 125 nm, such as about 100 nm.
- the adhesion layer 1040 is formed by any suitable deposition process, including but not limited to chemical vapor deposition (CVD), physical vapor deposition (PVD), plasma enhanced CVD (PECVD), atomic layer deposition (ALD), or the like.
- the optional seed layer 1042 may be formed on the adhesion layer 1040 or directly on the insulating layer 619 (e.g., without the formation of the adhesion layer 1040 ).
- the seed layer 1042 is formed of a conductive material such as copper, tungsten, aluminum, silver, gold, or any other suitable materials or combinations thereof.
- the seed layer 1042 and subsequently plated interconnections 1044 may have different grain sizes.
- the seed layer 1042 when deposited electrolessly and when composed of copper, typically has a grain size between 20 nm and 100 nm.
- the electrodeposited copper interconnection 1044 typically has a larger grain size of the order of 100 nm-5 um.
- the grain size in the seed layer 1042 is also of the order of 20 nm to 100 nm.
- the seed layer 1042 has a thickness between about 50 nm and about 500 nm, such as between about 100 nm and about 300 nm.
- the seed layer 1042 has a thickness between about 150 nm and about 250 nm, such as about 200 nm.
- the seed layer 1042 has a thickness of between about 0.1 ⁇ m and about 1.5 ⁇ m.
- the seed layer 1042 is formed by any suitable deposition process, such as CVD, PVD, PECVD, ALD dry processes, wet electroless plating processes, or the like.
- a molybdenum adhesion layer 1040 is formed on the intermediary die assembly in combination with a seed layer 1042 formed of copper.
- the Mo—Cu adhesion and seed layer combination enables improved adhesion with the surfaces of the insulating layer 619 and reduces undercut of conductive interconnect lines during a subsequent seed layer etch process at operation 970 .
- a spin-on/spray-on or dry resist film 1050 such as a photoresist, is applied on both major surfaces 1005 , 1007 of the intermediary die assembly 602 and is subsequently patterned.
- the resist film 1050 is patterned via selective exposure to UV radiation.
- an adhesion promoter (not shown) is applied to the intermediary die assembly 602 prior to formation of the resist film 1050 .
- the adhesion promoter improves adhesion of the resist film 1050 to the intermediary die assembly 602 by producing an interfacial bonding layer for the resist film 1050 and by removing any moisture from the surface of the intermediary die assembly 602 .
- the adhesion promoter is formed of bis(trimethylsilyl)amine or hexamethyldisilazane (HMDS) and propylene glycol monomethyl ether acetate (PGMEA).
- the intermediary die assembly 602 is exposed to resist film development, ashing, and descum processes.
- the descum process is an oxygen plasma treatment for removal of any residual organic resist residues.
- the development of the resist film 1050 results in exposure of the through-assembly vias 603 and contact holes 632 , now having an adhesion layer 1040 and a seed layer 1042 formed thereon.
- the film development process is a wet process, such as a wet process that includes exposing the resist to a solvent.
- the film development process is a wet etch process utilizing an aqueous etch process.
- the film development process is a wet etch process utilizing a buffered etch process selective for a desired material. Any suitable wet solvents or combination of wet etchants may be used for the resist film development process.
- interconnections 1044 are formed on exposed surfaces of the intermediary die assembly 602 , such as through the exposed through-assembly vias 603 and contact holes 632 , and the resist film 1050 is thereafter removed.
- the interconnections 1044 are formed by any suitable methods including electroplating and electroless deposition.
- the resist film 1050 is removed via a wet process. As depicted in FIGS.
- the formed interconnections 1044 completely fill the through-assembly vias 603 and contact holes 632 or only cover inner circumferential walls thereof and protrude from the surfaces 1005 , 1007 of the intermediary die assembly 602 upon removal of the resist film 1050 .
- the interconnections 1044 may line the inner circumferential walls of the through-assembly vias 603 and have hollow cores.
- the interconnections 1044 are formed of copper.
- the interconnections 1044 may be formed of any suitable conductive material including but not limited to aluminum, gold, nickel, silver, palladium, tin, or the like.
- the interconnections 1044 include lateral trace (e.g., line or pad) regions for electrical connection of interconnections 1044 with other electrical contacts or devices, such as redistribution connections 1244 described below.
- the lateral trace regions can include a portion of the conductive layer formed in operation 950 and will typically extend across a portion of the major surfaces 1007 or 1005 .
- the intermediary die assembly 602 having interconnections 1044 formed therein is exposed to an adhesion and/or seed layer etch process to remove the adhesion layer 1040 and the seed layer 1042 , thus resulting in the formation of the completed reconstituted substrate 1000 .
- the seed layer etch is a wet etch process including a rinse and drying of the intermediary die assembly 602 .
- the seed layer etch process is a buffered etch process selective for a desired material such as copper, tungsten, aluminum, silver, or gold.
- the etch process is an aqueous etch process. Any suitable wet etchant or combination of wet etchants may be used for the seed layer etch process.
- FIGS. 10 I and 10 J depict further exemplary arrangements for the reconstituted substrate 1000 according to certain embodiments.
- the packaging schemes depicted in FIGS. 10 I and 10 J are particularly beneficial for memory die stacking, as they reduce the amount of operations required to stack a desired number of memory dies (e.g., stacking eight memory dies to form a “byte” now only requires stacking of four packages or reconstituted substrates).
- the reconstituted substrate 1000 includes two semiconductor dies 626 stacked backside-to-backside in a die stack 1026 within each cavity 305 , wherein the backsides of the semiconductor dies 626 are coupled to one another by an adhesive layer 1048 . Accordingly, active sides 628 of the stacked semiconductor dies 626 face opposite sides of the reconstituted substrate 1000 and have interconnections 1044 extending in opposite directions therefrom.
- the stacked semiconductor dies 626 are of the same type and/or have substantially the same lateral dimensions, as shown in FIG. 10 I . In certain other embodiments, the stacked semiconductor dies 626 are of different types and/or have different lateral dimensions, shown in FIG. 10 J .
- a dummy die 627 may be placed alongside the semiconductor die 626 having the smaller lateral dimension to ensure substantially similar overall dimensions of each layer of the die stack 1026 .
- the adhesive layer 1048 utilized to couple the backsides of the semiconductor dies 626 may be any suitable type of adhesive, such as a laminated adhesive material, die attach film, glue, or the like.
- the semiconductor dies 626 can be attached to each other prior to placement of the die stack 1026 within cavities 305 of the substrate 302 .
- An exemplary process flow for forming the die stack 1026 is shown in FIG. 10 K .
- backsides of two die substrates 1002 e.g., DRAM substrates
- the die substrates 1002 may be thinned before or after bonding, depending on the desired thickness of the die stack 1026 .
- the die substrates 1002 are then singulated into individual die stacks 1026 , which may be placed within cavities 305 of the substrate 302 and encapsulated within the insulating layer 619 , as described with reference to methods 500 and 700 . Thereafter, interconnections and/or redistribution layers may be formed according to any of the operations described herein (e.g., methods 900 and 1200 ), substantially similar to examples wherein a single semiconductor die 626 or side-by-side semiconductor dies 626 are embedded within a cavity 305 of the substrate 302 .
- the reconstituted substrate 1000 may be singulated into one or more electrically functioning packages or SiPs (e.g., each singulated package or SiP may include a single region 412 of the substrate 302 , now having the insulating layer 619 and interconnections 1044 formed thereon, and the semiconductor dies 626 embedded therein).
- Each package or SiP may thereafter be integrated with other semiconductor devices and packages in various 2.5D and 3D arrangements and architectures.
- the packages or SiPs may be vertically stacked with additional packages or SiPs and/or other semiconductor devices and systems to form homogeneous or heterogeneous 3D stacked systems.
- the reconstituted substrate 1000 may be integrated with additional semiconductor devices and systems prior to singulation. Such 3D integration of the 2D reconstituted substrate 1000 is further described below with reference to FIG. 13 and FIGS. 14 A- 14 D .
- the reconstituted substrate 1000 may have one or more redistribution layers 1258 , 1260 (shown in FIGS. 12 K- 12 N ) formed thereon as needed to enable rerouting and/or extension of contact points of the interconnections 1044 to desired locations on the surfaces of the reconstituted substrate 1000 .
- FIG. 11 illustrates a flow diagram of a representative method 1100 of forming a redistribution layer 1258 on the reconstituted substrate 1000 .
- FIGS. 12 A- 12 N schematically illustrate cross-sectional views of the reconstituted substrate 1000 at different stages of the method 1100 , depicted in FIG. 11 .
- FIG. 11 and FIGS. 12 A- 12 N are herein described together for clarity.
- the redistribution connections 1244 may also include lateral trace regions for electrical connection of redistribution connections 1244 with other electrical contacts or devices.
- the lateral trace regions can include a portion of the conductive layer formed in operation 1116 and will typically extend across a portion of the major surfaces of the reconstituted substrate 1000 .
- the lateral dimensions of the reconstituted substrates 1000 a , 1000 b are still substantially the same to enable build-up stacking.
- reconstituted substrates of different lateral dimensions may be stacked together by the build-up stacking methods described herein.
- operations 512 - 522 of the method 500 and operations 910 - 970 of the method 900 are performed to the substrate 302 b at operation 1308 to form a completed reconstituted substrate 1000 b over the reconstituted substrate 1000 a , thus forming the 3D stacked structure 1400 .
- an insulating layer is formed around the substrate 302 b by placing, laminating, and curing an insulating film substantially similar to films 616 and 1416 over the substrate 302 b .
- a flowable layer of the insulating film may flow into the vias 303 b and the cavities 305 b and integrate with the base layer 1410 and insulating layer 619 upon lamination, thus forming an extension of the insulating layer 619 .
- the insulating layer 619 may be described as being extended to substantially surround both the substrate 302 a and the substrate 302 b to form a singular and integrated 3D device structure.
- the substrate 302 b Upon the formation of an insulating layer around the substrate 302 b , the substrate 302 b has one or more interconnections 1044 b formed therein. Similar to the processes described above, one or more through-assembly vias are laser-drilled through the vias 303 b , now filled with the extended insulating layer 619 . The drilling of through-assembly vias in the substrate 302 b exposes contact points (e.g., top surfaces) of the redistribution connections 1244 a and the interconnections 1044 a of the reconstituted substrate 1000 a below, enabling the interconnections 1044 b to be formed in direct contact with the redistribution connections 1244 a and the interconnections 1044 a .
- contact points e.g., top surfaces
- interconnections 1044 b may be formed in (e.g., by growing or plating conductive material) directly over and in contact with the redistribution connections 1244 a and the interconnections 1044 a , eliminating any need for the utilization of intermediary electrical coupling structures between the reconstituted substrates 1000 a and 1000 b , such as solder bumps or contact pads.
- the interconnections 1044 b may be formed of the same or different conductive material than the interconnections 1044 a and/or redistribution connections 1244 a of the reconstituted substrate 1000 b .
- the material of the interconnections 1044 b of the reconstituted has a different grain size than the material of the interconnections 1044 a and/or the redistribution connections 1244 a.
- one or more redistribution layers 1258 b having redistribution connections 1244 b may be formed upon the reconstituted substrate 1000 b . Accordingly, the formation of the reconstituted substrate 1000 b results in a fully functional stacked 3D structure 1400 that vertically integrates the reconstituted substrates 1000 a , 1000 b , depicted in FIG. 14 D .
- one or more additional devices may be stacked upon the 3D structure 1400 by build-up stacking or other stacking methods, or the 3D structure 1400 may be singulated into individual 3D packages or SiPs.
- the method 1300 is utilized to efficiently form 3D stacked DRAM structures 1500 a - c in heterogeneous batches, with each stacked DRAM structure 1500 a - c having a different grade of memory die 1526 a - c embedded therein, respectively.
- each grade of memory dies 1526 a - c is sorted and placed in the same designated cavities formed in the substrate frames (e.g., substrate 302 ) of each reconstituted substrate 1000 .
- individual stacked DRAM structures 1500 a - c may then be singulated from the stacked reconstituted substrates 1000 to form individual stacks.
- the method 1300 may be utilized to achieve batch memory stacking, wherein each memory stack may comprise of only one type of memory die for performance matching. While not illustrated in FIG. 15 A , in some embodiments, the singulated stacks may include two or more silicon dies within a cavity 305 thereof.
- the stacked DRAM structures 1500 a - c are integrated into high bandwidth memory (HBM) modules having large parallel interconnect densities between memory dies and central processing unit (CPU) cores or logic dies.
- HBM modules include a flip chip DRAM die stack interconnected to a logic die by a silicon interposer and solder bumps. Bandwidth between the DRAM die stack and the logic die is therefore limited by the size of the solder bumps and the pitch therebetween, which is generally larger than about 20 ⁇ m.
- a smaller pitch between memory die interconnections of an HBM module is enabled by utilizing stacked memory dies, such as the stacked DRAM structures 1500 a - c described above, and embedding them into the cavity 305 of a larger reconstituted substrate 1000 along with a logic die, as illustrated in FIGS. 15 b and 15 c.
- an HBM structure 1550 may include any of the stacked DRAM structures 1500 a - c embedded within the cavity 305 of the reconstituted substrate 1000 .
- FIG. 15 c illustrates an HBM structure 1560 having an exemplary HBM flip chip stack 1570 in place of the DRAM structures 1500 a - c .
- the HBM flip chip stack 1570 generally comprises a stack of DRAM memory dies 1572 communicatively coupled to a controller die 1574 , all interconnected by solder bumps 1576 .
- the substrate 302 of the reconstituted substrate 1000 has a thickness less than about 900 ⁇ m, such as less than about 800 ⁇ m, such as for example, less than about 775 ⁇ m.
- a pitch Pi between centers of the interconnections 1044 through the reconstituted substrate 1000 is between 150 ⁇ m and about 250 ⁇ m, such as about 200 ⁇ m.
- the DRAM structure 1500 a - c or HBM flip chip stack 1570 are embedded within the cavity 305 alongside an active logic die 1528 and are interconnected therewith by the interconnections 1044 and redistribution connections 1244 . Utilizing the methods described above, such as methods 900 and 1100 , a pitch PM of less than about 20 ⁇ m between interconnections 1044 coupled to the contacts 1530 of the memory stacks as well as the interconnections 1044 coupled to the active logic die 1528 is enabled. Thus, the density of the interconnections 1044 coupling the DRAM structure 1500 a - c or the HBM flip chip stack 1570 with the active logic die 1528 is increased, improving the performance of the HBM structures 1550 and 1560 .
- each package 1200 includes a memory die 1526 embedded within the substrate 302 and encapsulated by the insulating layer 619 (e.g., having a portion of each side in contact with the insulating layer 619 ).
- One or more interconnections 1044 are formed though the entire thickness of each package 1200 , which are directly bonded with one or more adjacent packages 1200 .
- memory dies 1526 are depicted, any type of semiconductor device or die, such as semiconductor dies 626 , may be utilized.
- the wafer-to-wafer bonding of the packages 1200 may be accomplished by planarizing the major surfaces 1005 , 1007 of adjacent reconstituted substrates 1000 (prior to singulation) or packages 1200 (after singulation) and placing the major surfaces 1005 , 1007 against one another while applying physical pressure, elevated temperatures, or an electrical field to the packages.
- the one or more interconnections 1044 and/or redistribution connections 1244 of each reconstituted substrate 1000 or package 1200 directly contact one or more interconnections or redistribution connections of an adjacent reconstituted substrate 1000 or package 1200 , thus forming electrically conducting paths that may span the thickness or height of the entire DRAM structure 1600 .
- One or more solder bumps 1246 may then be plated or deposited over the interconnections 1044 and/or redistribution connections 1244 for further integration with other systems and/or devices.
- Wafer-to-wafer bonding of the packages 1200 enables the stacking of semiconductor dies 626 differing in size and without the utilization of solder bumps, providing a CTE-matched stack since both the semiconductor dies 626 and the substrates 302 are made of silicon.
- the close-proximity stacking of individual packages 1200 further provides a rigid structure that reduces or eliminates warping and/or sagging thereof.
- copper interconnections 1044 of individual packages 1200 may also be directly coupled to each other, thus reducing or eliminating reliability issues associated with intermetallic reactions caused by solder bumps.
- FIGS. 17 A- 17 B illustrate additional exemplary stacked structures 1700 a and 1700 b similar to stacked structure 1600 .
- one or more interconnections 1044 are directly in contact with one or more solder bumps 1246 disposed between major surfaces 1005 and 1007 of adjacent (i.e., stacked above or below) packages 1200 .
- solder bumps 1246 are disposed between adjacent packages 1200 to bridge (e.g., connect, couple) the interconnections 1044 of each package 1200 with the interconnections 1044 of an adjacent package 1200 .
- FIG. 17 A illustrates four stacked memory dies 1526 and packages 1200 having substantially the same lateral dimensions
- FIG. 17 B illustrates two stacked packages 1200 with memory dies 1526 having different dimensions.
- solder bumps 1246 to bridge interconnections 1044 of adjacent packages 1200 further creates a space (e.g., distance) between the insulating layers 619 thereof. In one embodiment, these spaces are filled with an encapsulation material 1748 to enhance the reliability of the solder bumps 1246 .
- the encapsulation material 1748 may be any suitable type of encapsulant or underfill.
- the encapsulation material 1748 includes a pre-assembly underfill material, such as a no-flow underfill (NUF) material, a nonconductive paste (NCP) material, and a nonconductive film (NCF) material.
- NUF no-flow underfill
- NCP nonconductive paste
- NCF nonconductive film
- the encapsulation material 1748 includes a post-assembly underfill material, such as a capillary underfill (CUF) material and a molded underfill (MUF) material.
- the encapsulation material 1748 includes a low-expansion-filler-containing resin, such as an epoxy resin filled with (e.g., containing) SiO 2 , AlN, Al 2 O 3 , SIC, Si 3 N 4 , Sr 2 Ce 2 Ti 5 O 16 , ZrSiO 4 , CaSiO 3 , BeO, CeO 2 , BN, CaCu 3 Ti 4 O 12 , MgO, TiO 2 , ZnO and the like.
- the encapsulation material 1748 has a thickness corresponding to the diameters of the solder bumps 1246 .
- the solder bumps 1246 are formed of one or more intermetallic compounds, such as a combination of tin (Sn) and lead (Pb), silver (Ag), Cu, or any other suitable metals thereof.
- the solder bumps 1246 are formed of a solder alloy such as Sn—Pb, Sn—Ag, Sn—Cu, or any other suitable materials or combinations thereof.
- the solder bumps 1246 include C4 (controlled collapse chip connection) bumps.
- the solder bumps 1246 include C2 (chip connection, such as a Cu-pillar with a solder cap) bumps.
- the solder bumps 1246 have a diameter between about 10 ⁇ m and about 150 ⁇ m, such as a diameter between about 50 ⁇ m and about 100 ⁇ m.
- the solder bumps 1246 may further be formed by any suitable wafer bumping processes, including but not limited to electrochemical deposition (ECD) and electroplating.
- FIG. 18 schematically illustrates an efficient method of forming individual stacked memory (e.g., DRAM) structures 1800 a - c utilizing solder bumps 1246 instead of build-up stacking methods, similar to stacked structure 1700 a .
- desired memory dies 1526 are embedded within reconstituted substrates 1000 and stacked utilizing solder bumps 1246 to provide coupling between interconnections and/or redistribution connections of each reconstituted substrate 1000 .
- the memory dies 1526 in each reconstituted substrate 1000 are arranged within die stacks 1026 , previously described with reference to FIGS. 10 I- 10 K and the method 900 .
- the memory dies 1526 may be individual placed or arranged in a side-by-side configuration with additional memory dies 1526 in each cavity of the reconstituted substrates 1000 . After a desired number of reconstituted substrates 1000 are stacked with the solder bumps 1246 , individual stacked DRAM structures 1800 a - c may be singulated therefrom, thus enabling batch memory stacking with solder bumps 1246 .
- FIG. 19 illustrates a flow diagram of a representative method 1900 of forming an exemplary stacked 3D structure 2000 wherein embedded semiconductor dies or other devices have different vertical orientations between different layers (e.g., levels).
- FIGS. 20 A- 20 F schematically illustrate cross-sectional views of the stacked 3D structure 2000 at different stages of the method 1900 .
- FIG. 19 and FIGS. 20 A- 20 F are herein described together for clarity.
- the methods depicted with reference to FIGS. 19 and 20 A- 20 F may also be described as “build-up stacking.”
- the method 1900 begins at operation 1902 and FIG. 20 A wherein a base layer 2010 is formed on a desired surface of the reconstituted substrate 1000 a to be integrated with another layer of devices.
- the reconstituted substrate 1000 a may include all of the features described above, including a structural frame formed from a silicon substrate 302 a and having cavities 305 a and vias 303 a patterned therein.
- the base layer 2010 is substantially similar to the base layer 1410 and may be formed of the same materials and by the same methods described above with reference to FIGS. 13 and 14 A- 14 D .
- the base layer 2010 is formed over the major surface 1007 having a single redistribution layer 1258 a thereon. Though depicted as having a single redistribution layer 1258 a , the reconstituted substrate 1000 a may have more or less than one redistribution layer formed on any desired surfaces thereof. Generally, the base layer 2010 is formed on a surface of the reconstituted substrate 1000 a corresponding with the side towards which active surfaces 628 a of semiconductor dies 626 a are facing (e.g., oriented towards). In the present example, the active surfaces 628 a are oriented towards the side 677 of the substrate 302 a.
- a structured substrate 302 b is aligned and placed upon the base layer 2010 formed on the reconstituted substrate 1000 a .
- the structured substrate 302 b has dimensions substantially the same as the substrate 302 a of the reconstituted substrate 1000 a .
- the second structured substrate 302 b may include any desired features patterned therein, including vias 303 b and cavities 305 b .
- the substrate 302 b further includes an oxide layer 314 or metal cladding layer 315 .
- the substrate 302 b is aligned with the reconstituted substrate 1000 a such that vias 303 b formed in the substrate 302 b are aligned with contact points of the redistribution connections 1244 a or interconnections 1044 a.
- one or more singulated packages 1200 are placed within the cavities 305 b and are thereafter laminated. As depicted in FIG. 20 C , the singulated packages 1200 are placed in the cavities 305 b with active surfaces 628 b of the semiconductor dies 626 b facing the base layer 2010 , therefore being in an orientation opposite that of the active surfaces 628 a . As previously described, the cavities 305 b may have any desired lateral dimensions and geometries to enable placement of packages 1200 having different types of semiconductor devices and/or dies therein.
- the semiconductor dies 626 b may be of the same type or of different types from each other and/or the semiconductor dies 626 a embedded within the reconstituted substrate 1000 a . It is further contemplated that in certain embodiments, intermediary die assemblies 602 may be placed within the cavities 305 b in place of the singulated packages 1200 , or in addition thereto.
- an insulating layer 2019 is formed over the packages 1200 and the substrate 302 b at operation 1908 and FIG. 20 D .
- the insulating layer 2019 is substantially similar to the insulating layer 619 , and may be formed of the same materials and by the same methods described above. Accordingly, formation of the insulating layer 2019 over the substrate 302 results in any unoccupied cavities 305 b and vias 303 b of the substrate 302 b being filled with insulating dielectric material, as well as the packages 1200 being embedded within the substrate 302 b.
- one or more interconnections 1044 c are formed through the dielectric-filled vias 303 b and connected with interconnections 1044 a or redistribution connections 1244 a of the reconstituted substrate 1000 a . Additionally, new redistribution connections 1244 c may be formed in the insulating layer 2019 to reroute interconnections 1044 b of the packages 1200 . Prior to metallization, one or more through-assembly vias 603 and/or redistribution vias 1203 are laser-drilled through the dielectric material of the insulating layer 2019 , packages 1200 , and/or base layer 2010 , similar to the processes described above.
- through-assembly vias 603 and/or redistribution vias 1203 exposes contact points (e.g., top surfaces) of the interconnections 1044 a , redistribution connections 1244 a , and/or interconnections 1044 b , enabling the interconnections 1044 b and/or redistribution connections 1244 c to be formed in direct contact therewith.
- the interconnections 1044 c may be formed in (e.g., by growing or plating conductive material, as described in embodiments above) directly over and in contact with the redistribution connections 1244 a and the interconnections 1044 a , eliminating any need for the utilization of intermediary electrical coupling structures between the reconstituted substrate 1000 a and the packages 1200 integrated above, such as solder bumps or contact pads.
- one or more additional redistribution layers may be formed and/or devices stacked over desired surfaces of the stacked structure 2000 .
- the stacked structures 1400 , 1500 a - d , 1600 , 1700 a - b , 1800 a - c , and 1900 provide multiple advantages over conventional stacked structures. Such benefits include thin form factor and high die-to-package volume ratio, which enable greater I/O scaling to meet the ever-increasing bandwidth and power efficiency demands of artificial intelligence (AI) and high performance computing (HPC).
- AI artificial intelligence
- HPC high performance computing
- the utilization of a structured silicon frame provides optimal material stiffness and thermal conductivity for improved electrical performance, thermal management, and reliability of 3-dimensional integrated circuit (3D IC) architecture.
- 3D IC 3-dimensional integrated circuit
- the fabrication methods for through-assembly vias and via-in-via structures described herein provide high performance and flexibility for 3D integration with relatively low manufacturing costs as compared to conventional TSV technologies.
- the embodiments described herein advantageously provide improved methods of reconstituted substrate formation and wafer-to-wafer stacking for fabricating advanced integrated semiconductor devices.
- high aspect ratio features may be formed on glass and/or silicon substrates, thus enabling the economical formation of thinner and narrower reconstituted substrates for 2D and 3D integration.
- the thin and small-form-factor reconstituted substrates and reconstituted substrate stacks described herein provide the benefits of not only high I/O density and improved bandwidth and power, but also more economical manufacturing with dual-sided metallization and high production yield by eliminating single-die flip-chip attachment, wire bonding, and over-molding steps, which are prone to feature damage in high-volume manufacturing of integrated semiconductor devices.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Networks & Wireless Communication (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Geometry (AREA)
- Ceramic Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Physical Vapour Deposition (AREA)
- Physical Or Chemical Processes And Apparatus (AREA)
- Silicon Compounds (AREA)
- Laser Beam Processing (AREA)
- Drying Of Semiconductors (AREA)
- Weting (AREA)
- Glass Compositions (AREA)
- Laminated Bodies (AREA)
- Electrical Discharge Machining, Electrochemical Machining, And Combined Machining (AREA)
- Control And Other Processes For Unpacking Of Materials (AREA)
- Chemical & Material Sciences (AREA)
Abstract
The present disclosure relates to thin-form-factor reconstituted substrates and methods for forming the same. The reconstituted substrates described herein may be utilized to fabricate homogeneous or heterogeneous high-density 3D integrated devices. In one embodiment, a silicon substrate is structured by direct laser patterning to include one or more cavities and one or more vias. One or more semiconductor dies of the same or different types may be placed within the cavities and thereafter embedded in the substrate upon formation of an insulating layer thereon. One or more conductive interconnections are formed in the vias and may have contact points redistributed to desired surfaces of the reconstituted substrate. The reconstituted substrate may thereafter be integrated into a stacked 3D device.
Description
This application is a continuation of U.S. patent application Ser. No. 17/227,983, filed Apr. 12, 2021, now U.S. Pat. No. 11,715,700, which is continuation of U.S. patent application Ser. No. 16/870,843, filed May 8, 2020, now U.S. Pat. No. 11,364,333, which claims priority to Italian patent application number 102019000006736, filed May 10, 2019, each of which is herein incorporated by reference in its entirety.
Embodiments of the present disclosure generally relate to the field of semiconductor device manufacturing, and more particularly, to structures and methods of packaging semiconductor devices.
The ever-increasing demand for miniaturized semiconductor devices has led to continuously increasing circuit densities and decreasing device sizes. As a result of the continued scaling of these devices, integrated circuits have evolved into complex 3D devices that can include millions of transistors, capacitors, and resistors on a single chip. 3D integration allows a significant reduction in device footprint and enables ever shorter and faster connections between that device's sub-components, thus improving processing capabilities and speed thereof. These capabilities make 3D integration a desirable technique for the semiconductor device industry to keep pace with Moore's law.
Currently, the 3D device technology landscape includes several general classes of 3D integration processes that vary in the level at which the devices are partitioned into different pieces. Such 3D integration processes include stacked integrated circuit (“SIC”) technology, system-in-package (“SiP”) technology, and system-on-chip (“SOC”) technology. SIC devices are formed by stacking individual semiconductor dies on top of one another. Currently, such SIC devices are achieved by die-to-interposer stacking or die-to-wafer stacking approaches. SiP devices, on the other hand, are formed by stacking packages on top of one another, or by integrating multiple semiconductor dies or devices in a single package. Current approaches to fabricate SiP devices include package-to-package reflow and fan-out wafer level packaging. Lastly, SOCs realize higher density by heterogeneously stacking several different functional partitions of a circuit. Conventionally, these functional circuit partitions are stacked through wafer-to-wafer bonding techniques.
Despite the promise of 3D device technology, current approaches to 3D integration face many challenges. One of the major drawbacks associated with current 3D integration techniques and particularly SiP fabrication processes is sub-optimal thermal management. As a result of the thermal properties of the molding compound materials utilized during conventional packaging manufacturing processes, coefficient of thermal expansion (“CTE”) mismatch may occur between the molding compound and any integrated semiconductor device components (e.g., semiconductor dies). The existence of CTE mismatch may cause undesirable repositioning of device components and warpage of wafers and/or even entire integrated packages, thus inducing misalignment between device contacts and via interconnects in any subsequently formed redistribution layers.
Accordingly, there is a need in the art for improved methods of forming reconstituted substrates for packaging schemes.
The present disclosure generally relates to device packaging processes, and in particular, relates to methods of forming a reconstituted substrate for advanced 3D packaging applications.
In one embodiment, a method of forming a 3D integrated semiconductor device includes positioning a first semiconductor die within at least one cavity formed in a first substrate; disposing a first flowable material over a first surface and a second surface of the first substrate, the first flowable material filling voids formed between surfaces of the semiconductor die and surfaces of the at least one cavity in the first substrate, the first flowable material further disposed on a surface of at least one via formed through the first substrate; forming a first conductive layer in the at least one via through the first substrate, the first flowable material disposed between the first conductive layer and the surface of the at least one via through the first substrate; disposing a second flowable material over a surface of the first flowable material, the second flowable material integrating with the first flowable material; positioning a second substrate on the second flowable material, the second substrate having at least one cavity and at least one via formed therein; positioning a second semiconductor die within the at least one cavity formed in the second substrate; disposing a third flowable material over an exposed surface of the second substrate, the third flowable material filling voids formed between surfaces of the second semiconductor die and surfaces of the at least one cavity in the second substrate, the third flowable material integrating with the second flowable material; and forming a second conductive layer in the at least one via through the second substrate, the third flowable material disposed between the conductive layer and the surface of the at least one via through the second substrate.
So that the manner in which the above recited features of the present disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only exemplary embodiments and are therefore not to be considered limiting of its scope, and may admit to other equally effective embodiments.
To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. It is contemplated that elements and features of one embodiment may be beneficially incorporated in other embodiments without further recitation.
The present disclosure relates to thin-form-factor reconstituted substrates and methods for forming the same. The reconstituted substrates described herein may be utilized to fabricate homogeneous or heterogeneous high-density 3D integrated devices. In one embodiment, a silicon substrate is structured by laser ablation to include one or more cavities and one or more vias. One or more semiconductor dies of the same or different types may be placed within the cavities and thereafter embedded in the substrate upon formation of an insulating layer thereon. One or more conductive interconnections are formed in the vias and may have contact points redistributed to desired surfaces of the reconstituted substrate. The reconstituted substrate may thereafter be integrated into a stacked 3D device, such as a 3D DRAM stack.
In general, the method 100 includes structuring a substrate to be used as a frame at operation 110, further described in greater detail with reference to FIGS. 2, 3A-3E , and 4A-4B. At operation 120, an intermediary die assembly having one or more embedded dies and insulating layers is formed, which is described in greater detail with reference to FIGS. 5 and 6A-6K and FIGS. 7 and 8A-8G . One or more interconnections are formed in and/or through the intermediary die assembly to form a functional reconstituted substrate at operation 130, which is described in greater detail with reference to FIGS. 9 and 10A-10K . At operation 140, the reconstituted substrate may then have one or more redistribution layers formed thereon (140 a), be singulated into individual packages or systems-in-packages (“SiPs”) (140 b), and/or be utilized to form a stacked 3D structure (140 c). Formation of the redistribution layers is described with reference to FIGS. 11 and 12A-12N . Stacking is described with reference to FIGS. 13 and 14A-20F .
The method 200 begins at operation 210 and corresponding FIG. 3A , wherein the substrate 302 is exposed to a first defect removal process. The substrate 302 is formed of any suitable substrate material including but not limited to a III-V compound semiconductor material, silicon (e.g., having a resistivity between about 1 and about 10 Ohm-com or conductivity of about 100 W/mK), crystalline silicon (e.g., Si<100> or Si<111>), silicon oxide, silicon germanium, doped or undoped silicon, undoped high resistivity silicon (e.g., float zone silicon having lower dissolved oxygen content and a resistivity between about 5000 and about 10000 ohm-cm), doped or undoped polysilicon, silicon nitride, silicon carbide (e.g., having a conductivity of about 500 W/mK), quartz, glass (e.g., borosilicate glass), sapphire, alumina, and/or ceramic materials. In one embodiment, the substrate 302 is a monocrystalline p-type or n-type silicon substrate. In one embodiment, the substrate 302 is a polycrystalline p-type or n-type silicon substrate. In another embodiment, the substrate 302 is a p-type or n-type silicon solar substrate. The substrate 302 may further have a polygonal or circular shape. For example, the substrate 302 may include a substantially square silicon substrate having lateral dimensions between about 120 mm and about 180 mm, such as about 150 mm or between about 156 mm and about 166 mm, with or without chamfered edges. In another example, the substrate 302 may include a circular silicon-containing wafer having a diameter between about 20 mm and about 700 mm, such as between about 100 mm and about 500 mm, for example about 200 mm or about 300 mm.
Unless otherwise noted, embodiments and examples described herein are conducted on substrates having a thickness between about 50 μm and about 1500 μm, such as between about 90 μm and about 780 μm. For example, the substrate 302 has a thickness between about 100 μm and about 300 μm, such as a thickness between about 110 μm and about 200 μm. In another example, the substrate 302 has a thickness between about 60 μm and about 160 μm, such as a thickness between about 80 μm and about 120 μm.
Prior to operation 210, the substrate 302 may be sliced and separated from a bulk material by wire sawing, scribing and breaking, mechanical abrasive sawing, or laser cutting. Slicing typically causes mechanical defects or deformities in substrate surfaces, such as scratches, micro-cracking, chipping, and other mechanical defects. Thus, the substrate 302 is exposed to the first defect removal process at operation 210 to smoothen and planarize surfaces thereof and remove any mechanical defects in preparation for later structuring and packaging operations. In some embodiments, the substrate 302 may further be thinned by adjusting the process parameters of the first defect removal process. For example, a thickness of the substrate 302 may be decreased with increased (e.g., additional) exposure to the first defect removal process.
In some embodiments, the first defect removal process at operation 210 includes exposing the substrate 302 to a substrate polishing process and/or an etch process followed by rinsing and drying processes. For example, the substrate 302 may be exposed to a chemical mechanical polishing (CMP) process at operation 210. In some embodiments, the etch process is a wet etch process, including a buffered etch process that is selective for the removal of desired materials (e.g., contaminants and other undesirable compounds). In other embodiments, the etch process is a wet etch process utilizing an isotropic aqueous etch process. Any suitable wet etchant or combination of wet etchants may be used for the wet etch process. In one embodiment, the substrate 302 is immersed in an aqueous HF etching solution for etching. In another embodiment, the substrate 302 is immersed in an aqueous KOH etching solution for etching. During the etch process, the etching solution may be heated to a temperature between about 30° C. and about 100° C., such as between about 40° C. and about 90° C., in order to accelerate the etching process. For example, the etching solution is heated to a temperature of about 70° C. during the etch process. In still other embodiments, the etch process at operation 210 is a dry etch process. An example of a dry etch process includes a plasma-based dry etch process.
The thickness of the substrate 302 may be modulated by controlling the time of exposure of the substrate 302 to the polishing process and/or the etchants (e.g., the etching solution) used during the etch process. For example, a final thickness of the substrate 302 may be reduced with increased exposure to the polishing process and/or etchants. Alternatively, the substrate 302 may have a greater final thickness with decreased exposure to the polishing process and/or the etchants.
At operations 220 and 230, the now planarized and substantially defect-free substrate 302 has one or more features, such as vias 303 and cavities 305, patterned therein and smoothened (two cavities 305 and eight vias 303 are depicted in the lower cross-section of the substrate 302 in FIG. 3B for clarity). The vias 303 are utilized to form direct contact electrical interconnections through the substrate 302 and the cavities 305 are utilized to receive and enclose (i.e., embed) one or more semiconductor dies or devices therein.
In embodiments where the substrate 302 has a relatively small thickness, such as a thickness less than 200 μm, the substrate 302 may be coupled to a carrier plate (not shown) prior to patterning. For example, where the substrate 302 has a thickness less than about 100 μm, such as a thickness of about 50 μm, the substrate 302 is placed on a carrier plate for mechanical support and stabilization during the substrate structuring processes at operations 220 and 230, thus preventing the substrate 302 from breaking. The carrier plate is formed of any suitable chemically and thermally stable rigid material including but not limited to glass, ceramic, metal, or the like, and has a thickness between about 1 mm and about 10 mm. In some embodiments, the carrier plate has a textured surface to hold the substrate 302 in place during structuring. In other embodiments, the carrier plate has a polished or smooth surface.
The substrate 302 may be coupled to the carrier plate via an adhesive such as wax, glue, or any suitable temporary bonding material which may be applied to the carrier plate by mechanical rolling, pressing, lamination, spin coating, or doctor-blading. In some embodiments, the substrate 302 is coupled to the carrier plate via a water-soluble or solvent-soluble adhesive. In other embodiments, the adhesive is a thermal release or UV release adhesive. For example, the substrate 302 may be released from the carrier plate by exposure to a bake process with temperatures between about 50° C. and about 300° C., such as temperatures between about 100° C. and about 200° C., such as temperatures between about 125° C. and about 175° C.
In one embodiment, a desired pattern is formed in the substrate 302, such as a solar substrate or even a semiconductor wafer, by laser ablation. The laser ablation system utilized to laser drill features in the substrate 302 may include any suitable type of laser source. In some examples, the laser source is an infrared (IR) laser. In some examples the laser source is a picosecond UV laser. In other examples, the laser source is a femtosecond UV laser. In yet other examples, the laser source is a femtosecond green laser. The laser source generates a continuous or pulsed laser beam for patterning of the substrate. For example, the laser source may generate a pulsed laser beam having a frequency between 5 kHz and 500 kHz, such as between 10 kHz and about 200 kHz. In one example, the laser source is configured to deliver a pulsed laser beam at a wavelength of between about 200 nm and about 1200 nm and at a pulse duration between about 10 ns and about 5000 ns with an output power of between about 10 Watts and about 100 Watts. The laser source is configured to form any desired pattern and features in the substrate 302, including the cavities 305 and the vias 303 described above and depicted in FIG. 3B .
Similar to the process of separating the substrate 302 from the bulk material, the laser patterning of the substrate 302 may cause unwanted mechanical defects on the surfaces of the substrate 302, such as chipping and cracking. Thus, after forming desired features in the substrate 302 by direct laser patterning, the substrate 302 is exposed to a second defect removal and cleaning process at operation 230 substantially similar to the first defect removal process described above. FIGS. 3B and 3C illustrate the structured substrate 302 before and after performing the second damage removal and cleaning process at operation 230, resulting in a smoothened substrate 302 having the cavities 305 and vias 303 formed therein.
During the second damage removal process, the substrate 302 is etched, rinsed, and dried. The etch process proceeds for a predetermined duration to smoothen the surfaces of the substrate 302, and in particular, the surfaces exposed to laser patterning. In another aspect, the etch process is utilized to remove any undesired debris remaining from the laser ablation process. The etch process may be isotropic or anisotropic. In some embodiments, the etch process is a wet etch process utilizing any suitable wet etchant or combination of wet etchants in aqueous solution. For example, the substrate 302 may be immersed in an aqueous HF etching solution or an aqueous KOH etching solution. In some embodiments, the etching solution is heated to further accelerate the etching process. For example, the etching solution may be heated to a temperature between about 40° C. and about 80° C., such as between about 50° C. and about 70° C., such as a temperature of about 60° C. during etching of the substrate 302. In still other embodiments, the etch process at operation 230 is a dry etch process. An example of a dry etch process includes a plasma-based dry etch process.
At operation 240, the substrate 302 is then exposed to an optional oxidation or metallization process to grow an oxide layer 314 or a metal cladding layer 315 on desired surfaces thereof after removal of mechanical defects. For example, the oxide layer 314 or metal cladding layer 315 may be formed on all surfaces of the substrate 302 (e.g., including sidewalls of the cavities 305 and vias 303) such that the layer 314 or 315 surrounds the substrate 302.
As shown in FIG. 3D , the oxide layer 314 acts as a passivating layer on the substrate 302 and provides a protective outer barrier against corrosion and other forms of damage. In one embodiment, the substrate 302 is exposed to a thermal oxidation process to grow the oxide layer 314 thereon. The thermal oxidation process is performed at a temperature of between about 800° C. and about 1200° C., such as between about 850° C. and about 1150° C. For example, the thermal oxidation process is performed at a temperature of between about 900° C. and about 1100° C., such as a temperature of between about 950° C. and about 1050° C. In one embodiment, the thermal oxidation process is a wet oxidation process utilizing water vapor as an oxidant. In one embodiment, the thermal oxidation process is a dry process utilizing molecular oxygen as the oxidant. It is contemplated that the substrate 302 may be exposed to any suitable oxidation process at operation 240 to form the oxide layer 314 thereon. In some embodiments, the oxide layer 314 is a silicon dioxide film. The oxide layer 314 formed at operation 240 generally has a thickness between about 100 nm and about 3 μm, such as between about 200 nm and about 2.5 μm. For example, the oxide layer 314 has a thickness between about 300 nm and about 2 μm, such as about 1.5 μm.
In embodiments where a metal cladding layer 315 is formed on the substrate 302 (depicted in FIG. 3E ), the metal cladding layer 315 acts as a reference layer (e.g., grounding layer or a voltage supply layer). The metal cladding layer 315 is disposed on the substrate 302 to protect subsequently integrated semiconductor devices and connections from electromagnetic interference and shield semiconductor signals from the semiconductor material (Si) that is used to form the substrate 302. In one embodiment, the metal cladding layer 315 includes a conductive metal layer that includes nickel, aluminum, gold, cobalt, silver, palladium, tin, or the like. In one embodiment, the metal cladding layer 315 includes a metal layer that includes an alloy or pure metal that includes nickel, aluminum, gold, cobalt, silver, palladium, tin, or the like. The metal cladding layer 315 generally has thickness between about 50 nm and about 10 μm such as between about 100 nm and about 5 μm.
The metal cladding layer 315 may be formed by any suitable deposition process, including an electroless deposition process, an electroplating process, a chemical vapor deposition process, an evaporation deposition process, and/or an atomic layer deposition process. In certain embodiments, at least a portion of the metal cladding layer 315 includes a deposited nickel (Ni) layer formed by direct displacement or displacement plating on the surfaces of the substrate 302 (e.g., n-Si substrate or p-Si substrate). For example, the substrate 302 is exposed to a nickel displacement plating bath having a composition including 0.5 M NiSO4 and NH4OH at a temperature between about 60° C. and about 95° C. and a pH of about 11, for a period of between about 2 and about 4 minutes. The exposure of the silicon substrate 302 to a nickel ion-loaded aqueous electrolyte in the absence of reducing agent causes a localized oxidation/reduction reaction at the surface of the substrate 302, thus leading to plating of metallic nickel thereon. Accordingly, nickel displacement plating enables selective formation of thin and pure nickel layers on the silicon material of substrate 302 utilizing stable solutions. Furthermore, the process is self-limiting and thus, once all surfaces of the substrate 302 are plated (e.g., there is no remaining silicon upon which nickel can form), the reaction stops. In certain embodiments, the nickel metal cladding layer 315 may be utilized as a seed layer for plating of additional metal layers, such as for plating of nickel or copper by electroless and/or electrolytic plating methods. In further embodiments, the substrate 302 is exposed to an SC-1 pre-cleaning solution and a HF oxide etching solution prior to a nickel displacement plating bath to promote adhesion of the nickel metal cladding layer 315 thereto.
Each region 412 includes five quadrilateral cavities 305 a-305 e, each cavity 305 a-305 e surrounded by two rows 403 a, 403 b of vias 303 along major sides thereof. As depicted, cavities 305 a-305 c are structured to have substantially similar morphologies and thus, may each accommodate the placement (e.g., integration) of the same type of semiconductor device or die. Cavities 305 d and 305 e, however, have substantially differing morphologies from each other in addition to that of the cavities 305 a-305 c and thus, may accommodate the placement of two additional types of semiconductor devices or dies. Accordingly, the structured substrate 302 may be utilized to form a reconstituted substrate for singulation of heterogonous 2D packages or SiPs having three types of semiconductor devices or dies integrated therein. Although depicted as having three types of quadrilateral cavities 305, each region 412 may have more or less than three types of cavities 305 with morphologies other than quadrilateral. For example, each region 412 may have one type of cavity 305 formed therein, thus enabling the formation of homogeneous 2D packages.
In one embodiment, the cavities 305 and vias 303 have a depth equal to the thickness of the substrate 302, thus forming holes on opposing surfaces of the substrate 302 (e.g., through the thickness of the substrate 302). For example, the cavities 305 and the vias 303 formed in the substrate 302 may have a depth of between about 50 μm and about 1 mm, such as between about 100 μm and about 200 μm, such as between about 110 μm and about 190 μm, depending on the thickness of the substrate 302. In other embodiments, the cavities 305 and/or the vias 303 may have a depth equal to or less than the thickness of the substrate 302, thus forming a hole in only one surface (e.g., side) of the substrate 302.
In one embodiment, each cavity 305 has lateral dimensions ranging between about 0.5 mm and about 50 mm, such as between about 3 mm and about 12 mm, such as between about 8 mm and about 11 mm, depending on the size and number of semiconductor devices or dies to be embedded therein during package or reconstituted substrate fabrication. Semiconductor dies generally include a plurality of integrated electronic circuits that are formed on and/or within a substrate material, such as a piece of semiconductor material. In one embodiment, the cavities 305 are sized to have lateral dimensions substantially similar to that of the semiconductor devices or dies to be embedded (e.g., integrated) therein. For example, each cavity 305 is formed having lateral dimensions (i.e., X-direction or Y-direction in FIG. 4A ) exceeding those of the semiconductor devices or dies by less than about 150 μm, such as less than about 120 μm, such as less than 100 μm. Having a reduced variance in the size of the cavities 305 and the semiconductor devices or dies to be embedded therein reduces the amount of gap-fill material necessitated thereafter.
Although each cavity 305 is depicted as being surrounded by two rows 403 a, 403 b of vias 303 along major sides thereof, each region 412 may have different arrangements of vias 303. For example, the cavities 305 may be surrounded by more or less than two rows 403 of vias 303 wherein the vias 303 in each row 403 are staggered and unaligned with vias 303 of an adjacent row 403. In some embodiments, the vias 303 are formed as singular and isolated vias through the substrate 302.
Generally, the vias 303 are substantially cylindrical in shape. However, other morphologies for the vias 303 are also contemplated. For example, the vias 303 may have a tapered or conical morphology, wherein a diameter at a first end thereof (e.g., at one surface of the substrate 302) is larger than a diameter at a second end thereof. Formation of tapered or conical morphologies may be accomplished by moving the laser beam of the laser source utilized during structuring in a spiraling (e.g., circular, corkscrew) motion relative to the central axis of each of the vias 303. The laser beam may also be angled using a motion system to form tapered vias 303. The same methods may also be utilized to form cylindrical vias 303 having uniform diameters therethrough.
In one embodiment, each via 303 has a diameter ranging between about 20 μm and about 200 μm, such as between about 50 μm and about 150 μm, such as between about 60 μm and about 130 μm, such as between about 80 μm and 110 μm. A minimum pitch between centers of the vias 303 is between about 70 μm and about 200 μm, such as between about 85 μm and about 160 μm, such as between about 100 μm and 140 μm. Although embodiments are described with reference to FIG. 4A , the substrate structuring processes described above with reference to operations 210-240 and FIGS. 2 and 3A-3E may be utilized to form patterned features in the substrate 302 having any desired depth, lateral dimensions, and morphologies.
After structuring, the substrate 302 may be utilized as a frame to form a reconstituted substrate in subsequent packaging operations. FIGS. 5 and 7 illustrate flow diagrams of representative methods 500 and 700, respectively, for fabricating an intermediary die assembly 602 around the substrate 302 prior to completed (e.g., final) reconstituted substrate formation. FIGS. 6A-6K schematically illustrate cross-sectional views of the substrate 302 at different stages of the method 500 depicted in FIG. 5 , and are herein described together with FIG. 5 for clarity. Similarly, FIGS. 8A-8G schematically illustrate cross-sectional views of the substrate 302 at different stages of the method 700 depicted in FIG. 7 , and are herein described together with FIG. 7 .
Generally, the method 500 begins at operation 502 and FIG. 6A , wherein a first side 675 (e.g., a first major surface 606) of the substrate 302, now having desired features formed therein, is placed on a first insulating film 616 a. In one embodiment, the first insulating film 616 a includes one or more layers 618 a formed of flowable and polymer-based dielectric materials, such as an insulating build-up material. In the embodiment depicted in FIG. 6A , the first insulating film 616 a includes a flowable layer 618 a formed of an epoxy resin. For example, the flowable layer 618 a may be formed of a ceramic-filler-containing epoxy resin, such as an epoxy resin filled with (e.g., containing) substantially spherical silica (SiO2) particles. As used herein, the term “spherical” refers to any round, ellipsoid, or spheroid shape. For example, in some embodiments, the ceramic fillers may have an elliptic shape, an oblong oval shape, or other similar round shape. However, other morphologies are also contemplated. Other examples of ceramic fillers that may be utilized to form the flowable layer 618 a and other layers of the insulating film 616 a include aluminum nitride (AlN), aluminum oxide (Al2O3), silicon carbide (SiC), silicon nitride (Si3N4), Sr2Ce2Ti5O16 ceramics, zirconium silicate (ZrSiO4), wollastonite (CaSiO3), beryllium oxide (BeO), cerium dioxide (CeO2), boron nitride (BN), calcium copper titanium oxide (CaCu3Ti4O12), magnesium oxide (MgO), titanium dioxide (TiO2), zinc oxide (ZnO) and the like.
In some examples, the ceramic fillers utilized to form the flowable layer 618 a have particles ranging in size between about 40 nm and about 1.5 μm, such as between about 80 nm and about 1 μm. For example, the ceramic fillers utilized to form the flowable layer 618 a have particles ranging in size between about 200 nm and about 800 nm, such as between about 300 nm and about 600 nm. In some embodiments, the ceramic fillers include particles having a size less than about 25% of a width or diameter of the features (e.g., via, cavity, or through-assembly via) formed in the substrate, such as less than about 15% of a desired feature's width or diameter.
The flowable layer 618 a typically has a thickness less than about 60 μm, such as between about 5 μm and about 50 μm. For example, the flowable layer 618 a has a thickness between about 10 μm and about 25 μm. In one embodiment, the insulating film 616 a may further include one or more protective layers. For example, the insulating film 616 a includes a polyethylene terephthalate (PET) protective layer 622 a. However, any suitable combination of layers and insulating materials is contemplated for the insulating film 616 a. In some embodiments, the entire insulating film 616 a has a thickness less than about 120 μm, such as a thickness less than about 90 μm.
The substrate 302, which is coupled to the insulating film 616 a on the first side 675 thereof, and specifically to the flowable layer 618 a of the insulating film 616 a, may further be optionally placed on a carrier 624 for mechanical support during later processing operations. The carrier 624 is formed of any suitable mechanically and thermally stable material. For example, the carrier 624 is formed of polytetrafluoroethylene (PTFE). In another example, the carrier 624 is formed of PET.
At operation 504 and depicted in FIG. 6B , one or more semiconductor dies 626 are placed within the cavities 305 formed in the substrate 302 so that the semiconductor dies 626 are now bound by the insulating film 616 a on one side (two semiconductor dies 626 are depicted in FIG. 6B ). In one embodiment, the semiconductor dies 626 are multipurpose dies having integrated circuits formed on active surfaces 628 thereof. In one embodiment, the semiconductor dies 626 are the same type of semiconductor devices or dies. In another embodiment, the semiconductor dies 626 are different types of semiconductor devices or dies. The semiconductor dies 626 are placed within the cavities 305 (e.g., cavities 350 a-305 e of FIG. 4 ) and positioned onto a surface of the insulating film 616 a exposed through the cavities 305. In one embodiment, the semiconductor dies 626 are placed on an optional adhesive layer (not shown) disposed or formed on the insulating film 616 a.
After placement of the dies 626 within the cavities 305, a first protective film 660 is placed over a second side 677 (e.g., surface 608) of the substrate 302 at operation 506 and FIG. 6C . The protective film 660 is coupled to the second side 677 of the substrate 302 and opposite of the first insulating film 616 a such that it contacts and covers the active surfaces 628 of the dies 626 disposed within the cavities 305. In one embodiment, the protective film 660 is formed of a similar material to that of the protective layer 622 a. For example, the protective film 660 is formed of PET, such as biaxial PET. However, the protective film 660 may be formed of any suitable protective materials. In some embodiments, the protective film 660 has a thickness between about 50 μm and about 150 μm.
The substrate 302, now affixed to the insulating film 616 a on the first side 675 and the protective film 660 on the second side 677 and further having dies 626 disposed therein, is exposed to a first lamination process at operation 508. During the lamination process, the substrate 302 is exposed to elevated temperatures, causing the flowable layer 618 a of the insulating film 616 a to soften and flow into open voids or volumes between the insulating film 616 a and the protective film 660, such as into voids 650 within the vias 303 and gaps 651 between the interior walls of the cavities 305 and the dies 626. Accordingly, the semiconductor dies 626 become at least partially embedded within the material of the insulating film 616 a and the substrate 302, as depicted in FIG. 6D .
In one embodiment, the lamination process is a vacuum lamination process that may be performed in an autoclave or other suitable device. In one embodiment, the lamination process is performed by use of a hot pressing process. In one embodiment, the lamination process is performed at a temperature of between about 80° C. and about 140° C. and for a period between about 5 seconds and about 1.5 minutes, such as between about 30 seconds and about 1 minute. In some embodiments, the lamination process includes the application of a pressure of between about 1 psig and about 50 psig while a temperature of between about 80° C. and about 140° C. is applied to substrate 302 and insulating film 616 a for a period between about 5 seconds and about 1.5 minutes. For example, the lamination process is performed at a pressure of between about 5 psig and about 40 psig and a temperature of between about 100° C. and about 120° C. for a period between about 10 seconds and about 1 minute. For example, the lamination process is performed at a temperature of about 110° C. for a period of about 20 seconds.
At operation 510, the protective film 660 is removed and the substrate 302, now having the laminated insulating material of the flowable layer 618 a at least partially surrounding the substrate 302 and the one or more dies 626, is coupled to a second protective film 662. As depicted in FIG. 6E , the second protective film 662 is coupled to the first side 675 of the substrate 302 such that the second protective film 662 is disposed against (e.g., adjacent) the protective layer 622 a of the insulating film 616 a. In some embodiments, the substrate 302 now coupled to the protective film 662, may be optionally placed on the carrier 624 for additional mechanical support on the first side 675. In some embodiments, the protective film 662 is placed on the carrier 624 prior to coupling the protective film 662 with the substrate 302, now laminated with the insulating film 616 a. Generally, the protective film 662 is substantially similar in composition to the protective film 660. For example, the protective film 662 may be formed of PET, such as biaxial PET. However, the protective film 662 may be formed of any suitable protective materials. In some embodiments, the protective film 662 has a thickness between about 50 μm and about 150 μm.
Upon coupling the substrate 302 to the second protective film 662, a second insulating film 616 b substantially similar to the first insulating film 616 a is placed on the second side 677 of the substrate 302 at operation 512 and FIG. 6F , thus replacing the protective film 660. In one embodiment, the second insulating film 616 b is positioned on the second side 677 of the substrate 302 such that a flowable layer 618 b of the second insulating film 616 b contacts and covers the active surface 628 of the dies 626 within the cavities 305. In one embodiment, the placement of the second insulating film 616 b on the substrate 302 may form one or more voids 650 and gaps 651 between the insulating film 616 b and the already-laminated insulating material of the flowable layer 618 a partially surrounding the one or more dies 626. The second insulating film 616 b may include one or more layers formed of polymer-based dielectric materials. As depicted in FIG. 6F , the second insulating film 616 b includes a flowable layer 618 b, which is similar to the flowable layer 618 a described above. The second insulating film 616 b may further include a protective layer 622 b formed of similar materials to the protective layer 622 a, such as PET.
At operation 514, a third protective film 664 is placed over the second insulating film 616 b, as depicted in FIG. 6G . Generally, the protective film 664 is substantially similar in composition to the protective films 660, 662. For example, the protective film 664 is formed of PET, such as biaxial PET. However, the protective film 664 may be formed of any suitable protective materials. In some embodiments, the protective film 664 has a thickness between about 50 μm and about 150 μm.
The substrate 302, now affixed to the insulating film 616 b and protective layer 664 on the second side 677 and the protective film 662 and optional carrier 624 on the first side 675, is exposed to a second lamination process at operation 516 and FIG. 6H . Similar to the lamination process at operation 508, the substrate 302 is exposed to elevated temperatures, causing the flowable layer 618 b of the insulating film 616 b to soften and flow into the voids 650 and gaps 651 between the insulating film 616 b and the already-laminated insulating material of the flowable layer 618 a, thus integrating itself with the insulating material of the flowable layer 618 a. Accordingly, the cavities 305 and the vias 303 become filled (e.g., packed, sealed) with an insulating material, and the semiconductor dies 626 previously placed within the cavities 305 become entirely embedded within the insulating material of the flowable layers 618 a, 618 b.
In one embodiment, the lamination process is a vacuum lamination process that may be performed in an autoclave or other suitable device. In one embodiment, the lamination process is performed by use of a hot pressing process. In one embodiment, the lamination process is performed at a temperature of between about 80° C. and about 140° C. and for a period between about 1 minute and about 30 minutes. In some embodiments, the lamination process includes the application of a pressure of between about 10 psig and about 150 psig while a temperature of between about 80° C. and about 140° C. is applied to substrate 302 and insulting film 616 b for a period between about 1 minute and about 30 minutes. For example, the lamination process is performed at a pressure of between about 20 psig and about 100 psig, a temperature of between about 100° C. and about 120° C. for a period between about 2 minutes and 10 minutes. For example, the lamination process is performed at a temperature of about 110° C. for a period of about 5 minutes.
After lamination, the substrate 302 is disengaged from the carrier 624 and the protective films 662, 664 are removed at operation 518, resulting in a laminated intermediary die assembly 602. As depicted in FIG. 6I , the intermediary die assembly 602 includes the substrate 302 having one or more cavities 305 and/or vias 303 formed therein and filled with the insulating dielectric material of the flowable layers 618 a, 618 b, in addition to the dies 626 embedded within the cavities 305. The insulating dielectric material of the flowable layers 618 a, 618 b encases the substrate 302 such that the insulating material covers at least two surfaces or sides of the substrate 302, such as major surfaces 606, 608, and covers all sides of the embedded semiconductor dies 626. In some examples, the protective layers 622 a, 622 b are also removed from the intermediary die assembly 602 at operation 518. Generally, the protective layers 622 a and 622 b, the carrier 624, and the protective films 662 and 664 are removed from the intermediary die assembly 602 by any suitable mechanical processes, such as peeling therefrom.
Upon removal of the protective layers 622 a, 622 b and the protective films 662, 664, the intermediary die assembly 602 is exposed to a cure process to fully cure (i.e., harden through chemical reactions and cross-linking) the insulating dielectric material of the flowable layers 618 a, 618 b, thus forming a cured insulating layer 619. The insulating layer 619 substantially surrounds the substrate 302 and the semiconductor dies 626 embedded therein. For example, the insulating layer 619 contacts or encapsulates at least the sides 675, 677 of the substrate 302 (including surfaces 606, 608), and at least six sides or surfaces of each semiconductor die 626, which have rectangular prism shapes as illustrated in FIG. 6I .
In one embodiment, the cure process is performed at high temperatures to fully cure the insulating layer 619. For example, the cure process is performed at a temperature of between about 140° C. and about 220° C. and for a period between about 15 minutes and about 45 minutes, such as a temperature of between about 160° C. and about 200° C. and for a period between about 25 minutes and about 35 minutes. For example, the cure process is performed at a temperature of about 180° C. for a period of about 30 minutes. In further embodiments, the cure process at operation 518 is performed at or near ambient (e.g., atmospheric) pressure conditions.
After curing, one or more through-assembly vias 603 are drilled through the intermediary die assembly 602 at operation 520, forming channels through the entire thickness of the intermediary die assembly 602 for subsequent interconnection formation. In some embodiments, the intermediary die assembly 602 may be placed on a carrier, such as the carrier 624, for mechanical support during the formation of the through-assembly vias 603 and subsequent contact holes 632. The through-assembly vias 603 are drilled through the vias 303 that were formed in the substrate 302 and subsequently filled with the insulating layer 619. Thus, the through-assembly vias 603 may be circumferentially surrounded by the insulating layer 619 filled within the vias 303. By having the polymer-based dielectric material of the insulating layer 619 (e.g., a ceramic-filler-containing epoxy resin material) line the walls of the vias 303, capacitive coupling between the conductive silicon-based substrate 302 and interconnections 1044 (described with reference to FIG. 9 and FIGS. 10E-10K ), and thus capacitive coupling between adjacently positioned vias 303 and/or redistribution connections 1244 (described with reference to FIG. 11 and FIGS. 12H-12N ), in a completed 2D reconstituted substrate 1000 is significantly reduced as compared to other conventional interconnecting structures that utilize conventional via insulating liners or films. Furthermore, the flowable nature of the epoxy resin material enables more consistent and reliable encapsulation and insulation, thus enhancing electrical performance by minimizing leakage current of the completed reconstituted substrate 1000.
In one embodiment, the through-assembly vias 603 have a diameter of less than about 100 μm, such as less than about 75 μm. For example, the through-assembly vias 603 have a diameter of less than about 60 μm, such as less than about 50 μm. In one embodiment, the through-assembly vias 603 have a diameter of between about 25 μm and about 50 μm, such as a diameter of between about 35 μm and about 40 μm. In one embodiment, the through assembly vias 603 are formed using any suitable mechanical process. For example, the through-assembly vias 603 are formed using a mechanical drilling process. In one embodiment, through-assembly vias 603 are formed through the intermediary die assembly 602 by laser ablation. For example, the through-assembly vias 603 are formed using an ultraviolet laser. In one embodiment, the laser source utilized for laser ablation has a frequency between about 5 kHz and about 500 kHz. In one embodiment, the laser source is configured to deliver a pulsed laser beam at a pulse duration between about 10 ns and about 100 ns with a pulse energy of between about 50 microjoules (μJ) and about 500 μJ. Utilizing an epoxy resin material having small ceramic filler particles for the insulating layer 619 promotes more precise and accurate laser patterning of small-diameter vias, such as the vias 603, as the small ceramic filler particles therein exhibit reduced laser light reflection, scattering, diffraction, and transmission of the laser light away from the area in which the via is to be formed during the laser ablation process.
At operation 522 and FIG. 6K , one or more contact holes 632 are drilled through the insulating layer 619 to expose one or more contacts 630 formed on the active surface 628 of each embedded semiconductor die 626. The contact holes 632 are drilled through the insulating layer 619 by laser ablation, leaving all external surfaces of the semiconductor dies 626 covered and surrounded by the insulating layer 619 and the contacts 630 exposed. Thus, the contacts 630 are exposed by the formation of the contact holes 632. In one embodiment, the laser source may generate a pulsed laser beam having a frequency between about 100 kHz and about 1000 kHz. In one embodiment, the laser source is configured to deliver a pulsed laser beam at a wavelength of between about 100 nm and about 2000 nm, at a pulse duration between about 10E-4 ns and about 10E-2 ns, and with a pulse energy of between about 10 μJ and about 300 μJ. In one embodiment, the contact holes 632 are drilled using a CO2, green, or UV laser. In one embodiment, the contact holes 632 have a diameter of between about 5 μm and about 60 μm, such as a diameter of between about 20 μm and about 50 μm.
After the formation of the contact holes 632, the intermediary die assembly 602 is exposed to a de-smear process at operation 522 to remove any unwanted residues and/or debris caused by laser ablation during the formation of the through-assembly vias 603 and the contact holes 632. The de-smear process thus cleans the through-assembly vias 603 and contact holes 632 and fully exposes the contacts 630 on the active surfaces 628 of the embedded semiconductor die 626 for subsequent metallization. In one embodiment, the de-smear process is a wet de-smear process. Any suitable aqueous etchants, solvents, and/or combinations thereof may be utilized for the wet de-smear process. In one example, a potassium permanganate (KMnO4) solution may be utilized as an etchant. Depending on the residue thickness, exposure of the intermediary die assembly 602 to the wet de-smear process at operation 522 may be varied. In another embodiment, the de-smear process is a dry de-smear process. For example, the de-smear process may be a plasma de-smear process with an O2:CF4 mixture gas. The plasma de-smear process may include generating a plasma by applying a power of about 700 W and flowing O2:CF4 at a ratio of about 10:1 (e.g., 100:10 sccm) for a time period between about 60 seconds and about 120 seconds. In further embodiments, the de-smear process is a combination of wet and dry processes.
Following the de-smear process at operation 522, the intermediary die assembly 602 is ready for the formation of interconnection paths therein, described below with reference to FIG. 9 and FIGS. 10A-10K .
As previously discussed, FIG. 5 and FIGS. 6A-6K illustrate a representative method 500 for forming the intermediary die assembly 602. FIG. 7 and FIGS. 8A-8G illustrate an alternative method 700 substantially similar to the method 500 but with fewer operations. The method 700 generally includes seven operations 710-770. However, operations 710, 720, 760, and 770 of the method 700 are substantially similar to the operations 502, 504, 520, and 522 of the method 500, respectively. Thus, only operations 730, 740, and 750, depicted in FIGS. 8C, 8D, and 8E , respectively, are herein described for clarity.
Accordingly, after placement of the one or more semiconductor dies 626 onto a surface of the insulating film 616 a exposed through the cavities 305, the second insulating film 616 b is positioned over the second side 677 (e.g., major surface 608) of the substrate 302 at operation 730 and FIG. 8C , prior to lamination. In some embodiments, the second insulating film 616 b is positioned on the second side 677 of the substrate 302 such that the flowable layer 618 b of the second insulating film 616 b contacts and covers the active surface 628 of the semiconductor dies 626 within the cavities 305. In some embodiments, a second carrier 825 is affixed to the protective layer 622 b of the second insulating film 616 b for additional mechanical support during later processing operations. As depicted in FIG. 8C , one or more voids 650 are formed between the insulating films 616 a and 616 b through the vias 303 and gaps 651 between the semiconductor dies 626 and interior walls of the cavities 305.
At operation 740 and FIG. 8D , the substrate 302, now affixed to the insulating films 616 a and 616 b and having dies 626 disposed therein, is exposed to a single lamination process. During the single lamination process, the substrate 302 is exposed to elevated temperatures, causing the flowable layers 618 a and 618 b of both insulating films 616 a, 616 b to soften and flow into the open voids 650 or gaps 651 between the insulating films 616 a, 616 b. Accordingly, the semiconductor dies 626 become embedded within the material of the insulating films 616 a, 616 b, and the vias 303 filled therewith.
Similar to the lamination processes described with reference to FIG. 5 and FIGS. 6A-6K , the lamination process at operation 740 may be a vacuum lamination process that may be performed in an autoclave or other suitable device. In another embodiment, the lamination process is performed by use of a hot pressing process. In one embodiment, the lamination process is performed at a temperature of between about 80° C. and about 140° C. and for a period between about 1 minute and about 30 minutes. In some embodiments, the lamination process includes the application of a pressure of between about 1 psig and about 150 psig while a temperature of between about 80° C. and about 140° C. is applied to substrate 302 and insulating film 616 a, 616 b layers for a period between about 1 minute and about 30 minutes. For example, the lamination process is performed at a pressure of between about 10 psig and about 100 psig, a temperature of between about 100° C. and about 120° C. for a period between about 2 minutes and 10 minutes. For example, the lamination process is performed at a temperature of about 110° C. for a period of about 5 minutes.
At operation 750, the one or more protective layers of the insulating films 616 a and 616 b are removed from the substrate 302, resulting in the laminated intermediary die assembly 602. As depicted in FIG. 8E , the intermediary die assembly 602 includes the substrate 302 having one or more cavities 305 and/or vias 303 formed therein and filled with the insulating dielectric material of the flowable layers 618 a, 618 b, as well as the embedded dies 626 within the cavities 305. The insulating material encases the substrate 302 such that the insulating material covers at least two surfaces or sides of the substrate 302, for example major surfaces 606, 608. In one example, the protective layers 622 a, 622 b are removed from the intermediary die assembly 602, and thus the intermediary die assembly 602 is disengaged from the carriers 624, 825. Generally, the protective layers 622 a, 622 b and the carriers 624, 825 are removed by any suitable mechanical processes, such as peeling therefrom.
Upon removal of the protective layers 622 a, 622 b, the intermediary die assembly 602 is exposed to a cure process to fully cure the insulating dielectric material of the flowable layers 618 a, 618 b. Curing of the insulating material results in the formation of the cured insulating layer 619. As depicted in FIG. 8E and similar to operation 518 corresponding with FIG. 71 , the insulating layer 619 substantially surrounds the substrate 302 and the semiconductor dies 626 embedded therein.
In one embodiment, the cure process is performed at high temperatures to fully cure the intermediary die assembly 602. For example, the cure process is performed at a temperature of between about 140° C. and about 220° C. and for a period between about minutes and about 45 minutes, such as a temperature of between about 160° C. and about 200° C. and for a period between about 25 minutes and about 35 minutes. For example, the cure process is performed at a temperature of about 180° C. for a period of about 30 minutes. In further embodiments, the cure process at operation 750 is performed at or near ambient (e.g. atmospheric) pressure conditions.
After curing at operation 750, the method 700 is substantially similar to operations 520 and 522 of the method 500. For example, the intermediary die assembly 602 has one or more through-assembly vias 603 and one or more contact holes 632 drilled through the insulating layer 619. Subsequently, the intermediary die assembly 602 is exposed to a de-smear process, after which the intermediary die assembly 602 is ready for the formation of interconnection paths therein, as described below.
In one embodiment, the electrical interconnections formed through the intermediary die assembly 602 are formed of copper. Thus, the method 900 may optionally begin at operation 910 and FIG. 10A wherein the intermediary die assembly 602, having through-assembly vias 603 and contact holes 632 formed therein, has an adhesion layer 1040 and/or a seed layer 1042 formed thereon. An enlarged partial view of the adhesion layer 1040 and the seed layer 1042 formed on the intermediary die assembly 602 is depicted in FIG. 10H for reference. The adhesion layer 1040 may be formed on desired surfaces of the insulating layer 619, such as major surfaces 1005, 1007 of the intermediary die assembly 602, as well as on the active surfaces 628 within the contact holes 632 on each semiconductor die 626 and interior walls of the through-assembly vias 603, to assist in promoting adhesion and blocking diffusion of the subsequently formed seed layer 1042 and copper interconnections 1044. Thus, in one embodiment, the adhesion layer 1040 acts as an adhesion layer; in another embodiment, the adhesion layer 1040 acts as a barrier layer. In both embodiments, however, the adhesion layer 1040 will be hereinafter described as an “adhesion layer.”
In one embodiment, the optional adhesion layer 1040 is formed of titanium, titanium nitride, tantalum, tantalum nitride, manganese, manganese oxide, molybdenum, cobalt oxide, cobalt nitride, or any other suitable materials or combinations thereof. In one embodiment, the adhesion layer 1040 has a thickness of between about 10 nm and about 300 nm, such as between about 50 nm and about 150 nm. For example, the adhesion layer 1040 has a thickness between about 75 nm and about 125 nm, such as about 100 nm. The adhesion layer 1040 is formed by any suitable deposition process, including but not limited to chemical vapor deposition (CVD), physical vapor deposition (PVD), plasma enhanced CVD (PECVD), atomic layer deposition (ALD), or the like.
The optional seed layer 1042 may be formed on the adhesion layer 1040 or directly on the insulating layer 619 (e.g., without the formation of the adhesion layer 1040). The seed layer 1042 is formed of a conductive material such as copper, tungsten, aluminum, silver, gold, or any other suitable materials or combinations thereof. Where the seed layer 1042 and subsequently plated interconnections 1044 are formed of the same conductive material, the seed layer 1042 and the interconnections 1044 may have different grain sizes. For example, the seed layer 1042, when deposited electrolessly and when composed of copper, typically has a grain size between 20 nm and 100 nm. The electrodeposited copper interconnection 1044 typically has a larger grain size of the order of 100 nm-5 um. When the seed layer 1042 is deposited by sputtering (PVD), then the grain size is also smaller than the electroplated copper interconnection 1044 formed thereon. In the case of PVD (sputtering), the grain size in the seed layer 1042 is also of the order of 20 nm to 100 nm.
In one embodiment, the seed layer 1042 has a thickness between about 50 nm and about 500 nm, such as between about 100 nm and about 300 nm. For example, the seed layer 1042 has a thickness between about 150 nm and about 250 nm, such as about 200 nm. In one embodiment, the seed layer 1042 has a thickness of between about 0.1 μm and about 1.5 μm. Similar to the adhesion layer 1040, the seed layer 1042 is formed by any suitable deposition process, such as CVD, PVD, PECVD, ALD dry processes, wet electroless plating processes, or the like. In one embodiment, a molybdenum adhesion layer 1040 is formed on the intermediary die assembly in combination with a seed layer 1042 formed of copper. The Mo—Cu adhesion and seed layer combination enables improved adhesion with the surfaces of the insulating layer 619 and reduces undercut of conductive interconnect lines during a subsequent seed layer etch process at operation 970.
At operations 920 and 930, corresponding to FIGS. 10B and 10C , respectively, a spin-on/spray-on or dry resist film 1050, such as a photoresist, is applied on both major surfaces 1005, 1007 of the intermediary die assembly 602 and is subsequently patterned. In one embodiment, the resist film 1050 is patterned via selective exposure to UV radiation. In one embodiment, an adhesion promoter (not shown) is applied to the intermediary die assembly 602 prior to formation of the resist film 1050. The adhesion promoter improves adhesion of the resist film 1050 to the intermediary die assembly 602 by producing an interfacial bonding layer for the resist film 1050 and by removing any moisture from the surface of the intermediary die assembly 602. In some embodiments, the adhesion promoter is formed of bis(trimethylsilyl)amine or hexamethyldisilazane (HMDS) and propylene glycol monomethyl ether acetate (PGMEA).
At operation 940 and FIG. 10D , the intermediary die assembly 602 is exposed to resist film development, ashing, and descum processes. In certain embodiments, the descum process is an oxygen plasma treatment for removal of any residual organic resist residues. As depicted in FIG. 10D , the development of the resist film 1050 results in exposure of the through-assembly vias 603 and contact holes 632, now having an adhesion layer 1040 and a seed layer 1042 formed thereon. In one embodiment, the film development process is a wet process, such as a wet process that includes exposing the resist to a solvent. In one embodiment, the film development process is a wet etch process utilizing an aqueous etch process. In other embodiments, the film development process is a wet etch process utilizing a buffered etch process selective for a desired material. Any suitable wet solvents or combination of wet etchants may be used for the resist film development process.
At operations 950 and 960, corresponding to FIGS. 10E and 10F respectively, interconnections 1044 are formed on exposed surfaces of the intermediary die assembly 602, such as through the exposed through-assembly vias 603 and contact holes 632, and the resist film 1050 is thereafter removed. The interconnections 1044 are formed by any suitable methods including electroplating and electroless deposition. In one embodiment, the resist film 1050 is removed via a wet process. As depicted in FIGS. 10E and 10F , the formed interconnections 1044 completely fill the through-assembly vias 603 and contact holes 632 or only cover inner circumferential walls thereof and protrude from the surfaces 1005, 1007 of the intermediary die assembly 602 upon removal of the resist film 1050. For example, the interconnections 1044 may line the inner circumferential walls of the through-assembly vias 603 and have hollow cores. In one embodiment, the interconnections 1044 are formed of copper. In other embodiments, the interconnections 1044 may be formed of any suitable conductive material including but not limited to aluminum, gold, nickel, silver, palladium, tin, or the like.
In some embodiments, the interconnections 1044 include lateral trace (e.g., line or pad) regions for electrical connection of interconnections 1044 with other electrical contacts or devices, such as redistribution connections 1244 described below. The lateral trace regions can include a portion of the conductive layer formed in operation 950 and will typically extend across a portion of the major surfaces 1007 or 1005.
At operation 970 and FIG. 10G , the intermediary die assembly 602 having interconnections 1044 formed therein is exposed to an adhesion and/or seed layer etch process to remove the adhesion layer 1040 and the seed layer 1042, thus resulting in the formation of the completed reconstituted substrate 1000. In one embodiment, the seed layer etch is a wet etch process including a rinse and drying of the intermediary die assembly 602. In one embodiment, the seed layer etch process is a buffered etch process selective for a desired material such as copper, tungsten, aluminum, silver, or gold. In other embodiments, the etch process is an aqueous etch process. Any suitable wet etchant or combination of wet etchants may be used for the seed layer etch process.
As shown, the reconstituted substrate 1000 includes two semiconductor dies 626 stacked backside-to-backside in a die stack 1026 within each cavity 305, wherein the backsides of the semiconductor dies 626 are coupled to one another by an adhesive layer 1048. Accordingly, active sides 628 of the stacked semiconductor dies 626 face opposite sides of the reconstituted substrate 1000 and have interconnections 1044 extending in opposite directions therefrom. In certain embodiments, the stacked semiconductor dies 626 are of the same type and/or have substantially the same lateral dimensions, as shown in FIG. 10I . In certain other embodiments, the stacked semiconductor dies 626 are of different types and/or have different lateral dimensions, shown in FIG. 10J . In such embodiments, a dummy die 627 may be placed alongside the semiconductor die 626 having the smaller lateral dimension to ensure substantially similar overall dimensions of each layer of the die stack 1026. The adhesive layer 1048 utilized to couple the backsides of the semiconductor dies 626 may be any suitable type of adhesive, such as a laminated adhesive material, die attach film, glue, or the like.
To form the arrangements depicted in FIGS. 101 and 10J , the semiconductor dies 626 can be attached to each other prior to placement of the die stack 1026 within cavities 305 of the substrate 302. An exemplary process flow for forming the die stack 1026 is shown in FIG. 10K . As depicted, backsides of two die substrates 1002 (e.g., DRAM substrates) are aligned and bonded to each other using the adhesive layer 1048. In certain embodiments, the die substrates 1002 may be thinned before or after bonding, depending on the desired thickness of the die stack 1026. The die substrates 1002 are then singulated into individual die stacks 1026, which may be placed within cavities 305 of the substrate 302 and encapsulated within the insulating layer 619, as described with reference to methods 500 and 700. Thereafter, interconnections and/or redistribution layers may be formed according to any of the operations described herein (e.g., methods 900 and 1200), substantially similar to examples wherein a single semiconductor die 626 or side-by-side semiconductor dies 626 are embedded within a cavity 305 of the substrate 302.
Following the adhesion and/or seed layer etch process at operation 970, the reconstituted substrate 1000 may be singulated into one or more electrically functioning packages or SiPs (e.g., each singulated package or SiP may include a single region 412 of the substrate 302, now having the insulating layer 619 and interconnections 1044 formed thereon, and the semiconductor dies 626 embedded therein). Each package or SiP may thereafter be integrated with other semiconductor devices and packages in various 2.5D and 3D arrangements and architectures. For example, the packages or SiPs may be vertically stacked with additional packages or SiPs and/or other semiconductor devices and systems to form homogeneous or heterogeneous 3D stacked systems. Alternatively, the reconstituted substrate 1000 may be integrated with additional semiconductor devices and systems prior to singulation. Such 3D integration of the 2D reconstituted substrate 1000 is further described below with reference to FIG. 13 and FIGS. 14A-14D .
In yet another embodiment, upon etching of the adhesion and/or seed layers, the reconstituted substrate 1000 may have one or more redistribution layers 1258, 1260 (shown in FIGS. 12K-12N ) formed thereon as needed to enable rerouting and/or extension of contact points of the interconnections 1044 to desired locations on the surfaces of the reconstituted substrate 1000. FIG. 11 illustrates a flow diagram of a representative method 1100 of forming a redistribution layer 1258 on the reconstituted substrate 1000. FIGS. 12A-12N schematically illustrate cross-sectional views of the reconstituted substrate 1000 at different stages of the method 1100, depicted in FIG. 11 . Thus, FIG. 11 and FIGS. 12A-12N are herein described together for clarity.
The method 1100 is substantially similar to the methods 500, 700, and 900 described above. Generally, the method 1100 begins at operation 1102 and FIG. 12A , wherein an insulating film 1216 is placed on the reconstituted substrate 1000, already having the insulating layer 619 formed thereon, and thereafter laminated. The insulating film 1216 may be substantially similar to the insulating films 616 and may include one or more flowable layers 1218 formed of polymer-based dielectric materials and one or more protective layers 1222 formed of PET.
In one embodiment, the flowable layer 1218 includes an epoxy resin material. In one embodiment, the flowable layer 1218 includes a ceramic-filler-containing epoxy resin material. In another embodiment, the flowable layer 1218 includes a photodefinable polyimide material. The material properties of photodefinable polyimide enable the formation of smaller (e.g., narrower) vias through the resulting interconnect redistribution layer formed from the insulating film 1216. However, any suitable combination of flowable layers 1218 and insulating materials is contemplated for the insulating film 1216. For example, the insulating film 1216 may include one or more flowable layers 1218 including a non-photosensitive polyimide material, a polybenzoxazole (PBO) material, a silicon dioxide material, and/or a silicon nitride material.
In some examples, the material of the flowable layer 1218 is different from the flowable layers 618 of the insulating films 616. For example, the flowable layers 618 may include a ceramic-filler-containing epoxy resin material and the flowable layer 1218 may include a photodefinable polyimide material. In another example, the flowable layer 1218 includes a different inorganic dielectric material from the flowable layers 618. For example, the flowable layers 618 may include a ceramic-filler-containing epoxy resin material and the flowable layer 1218 may include a silicon dioxide material.
The insulating film 1216 has a total thickness of less than about 120 μm, such as between about 40 μm and about 100 μm. For example, the insulating film 1216 including the flowable layer 1218 and the protective layer 1222 has a total thickness of between about 50 μm and about 90 μm. In one embodiment, the flowable layer 1218 has a thickness of less than about 60 μm, such as a thickness between about 5 μm and about 50 μm, such as a thickness of about 20 μm. The insulating film 1216 is placed on a surface of the reconstituted substrate 1000 having exposed interconnections 1044 that are coupled to the contacts 630 on the active surface 628 of semiconductor dies 626 and/or coupled to the metallized through-assembly vias 603, such as the major surface 1007.
After placement of the insulating film 1216, the reconstituted substrate 1000 is exposed to a lamination process substantially similar to the lamination process described with reference to operations 508, 516, and 740. The reconstituted substrate 1000 is exposed to elevated temperatures to soften the flowable layer 1218, which subsequently bonds to the insulating layer 619 already formed on the reconstituted substrate 1000. Thus, in one embodiment, the flowable layer 1218 becomes integrated with the insulating layer 619 and forms an extension thereof. The integration of the flowable layer 1218 and the insulating layer 619 results in an expanded and integrated insulating layer 619, covering the previously exposed interconnections 1044. Accordingly, the bonded flowable layer 1218 and the insulating layer 619 will herein be jointly described as the insulating layer 619. In other embodiments, however, the lamination and subsequent curing of the flowable layer 1218 forms a second insulating layer (not shown) on the insulating layer 619. In some examples, the second insulating layer is formed of a different material layer than the insulating layer 619.
In one embodiment, the lamination process is a vacuum lamination process that may be performed in an autoclave or other suitable device. In one embodiment, the lamination process is performed by use of a hot pressing process. In one embodiment, the lamination process is performed at a temperature of between about 80° C. and about 140° C. and for a period between about 1 minute and about 30 minutes. In some embodiments, the lamination process includes the application of a pressure of between psig and about 100 psig while a temperature of between about 80° C. and about 140° C. is applied to the substrate 302 and insulating film 1216 for a period between about 1 minute and about 30 minutes. For example, the lamination process is performed at a pressure of between about 30 psig and about 80 psig and a temperature of between about 100° C. and about 120° C. for a period between about 2 minutes and about 10 minutes. For example, the lamination process is performed at a temperature of about 110° C. for a period of about 5 minutes. In further examples, the lamination process is performed at a pressure between about 30 psig and about 70 psig, such as about 50 psig.
At operation 1104 and FIG. 12B , the protective layer 1222 is removed from the reconstituted substrate 1000 by mechanical processes. After removal of the protective layer 1322 and carrier 1324, the reconstituted substrate 1000 is exposed to a cure process to fully cure the newly expanded insulating layer 619. In one embodiment, the cure process is substantially similar to the cure process described with reference to operations 518 and 750. For example, the cure process is performed at a temperature of between about 140° C. and about 220° C. and for a period between about 15 minutes and about 45 minutes, such as a temperature of between about 160° C. and about 200° C. and for a period between about 25 minutes and about 35 minutes. For example, the cure process is performed at a temperature of about 180° C. for a period of about 30 minutes. In further embodiments, the cure process at operation 1104 is performed at or near ambient pressure conditions.
The reconstituted substrate 1000 is then selectively patterned by laser ablation at operation 1106 and FIG. 12C . The laser ablation at operation 1106 forms redistribution vias 1203 through the newly expanded insulating layer 619 and exposes desired interconnections 1044 for redistribution of contact points thereof. In one embodiment, the redistribution vias 1203 have a diameter of between about 5 μm and about 60 μm, such as a diameter of between about 10 μm and about 50 μm, such as between about 20 μm and about 45 μm. In one embodiment, the laser ablation process at operation 1106 is performed utilizing a CO2 laser. In one embodiment, the laser ablation process at operation 1106 is performed utilizing a UV laser. In one embodiment, the laser ablation process at operation 1106 is performed utilizing a green laser. For example, the laser source may generate a pulsed laser beam having a frequency between about 100 kHz and about 1000 kHz. In one example, the laser source is configured to deliver a pulsed laser beam at a wavelength of between about 100 nm and about 2000 nm, at a pulse duration between about 10E-4 ns and about 10E-2 ns, and with a pulse energy of between about 10 μJ and about 300 μJ.
Upon patterning of the reconstituted substrate 1000, the reconstituted substrate 1000 is exposed to a de-smear process substantially similar to the de-smear process at operations 522 and 770. During the de-smear process at operation 1106, any unwanted residues and debris formed by laser ablation during the formation of the redistribution vias 1203 are removed from the redistribution vias 1203 to clear (e.g., clean) the surfaces thereof for subsequent metallization. In one embodiment, the de-smear process is a wet process. Any suitable aqueous etchants, solvents, and/or combinations thereof may be utilized for the wet de-smear process. In one example, KMnO4 solution may be utilized as an etchant. In another embodiment, the de-smear process is a dry de-smear process. For example, the de-smear process may be a plasma de-smear process with an O2/CF4 mixture gas. In further embodiments, the de-smear process is a combination of wet and dry processes.
At operation 1108 and FIG. 12D , an optional adhesion layer 1240 and/or seed layer 1242 are formed on the insulating layer 619. In one embodiment, the adhesion layer 1240 is formed from titanium, titanium nitride, tantalum, tantalum nitride, manganese, manganese oxide, molybdenum, cobalt oxide, cobalt nitride, or any other suitable materials or combinations thereof. In one embodiment, the adhesion layer 1240 has a thickness of between about 10 nm and about 300 nm, such as between about 50 nm and about 150 nm. For example, the adhesion layer 1240 has a thickness between about 75 nm and about 125 nm, such as about 100 nm. The adhesion layer 1240 may be formed by any suitable deposition process, including but not limited to CVD, PVD, PECVD, ALD, or the like.
The optional seed layer 1242 is formed from a conductive material such as copper, tungsten, aluminum, silver, gold, or any other suitable materials or combinations thereof. In one embodiment, the seed layer 1242 has a thickness between about 50 nm and about 500 nm, such as between about 100 nm and about 300 nm. For example, the seed layer 1242 has a thickness between about 150 nm and about 250 nm, such as about 200 nm. In one embodiment, the seed layer 1242 has a thickness of between about 0.1 μm and about 1.5 μm. Similar to the adhesion layer 1240, the seed layer 1242 may be formed by any suitable deposition process, such as CVD, PVD, PECVD, ALD dry processes, wet electroless plating processes, or the like. In one embodiment, a molybdenum adhesion layer 1240 and a copper seed layer 1242 are formed on the reconstituted substrate 1000 to reduce undercut of conductive interconnect lines during a subsequent seed layer etch process at operation 1120.
At operations 1110, 1112, and 1114, corresponding to FIGS. 12E, 12F, and 12G respectively, a spin-on/spray-on or dry resist film 1250, such as a photoresist, is applied over the adhesion and/or seed surfaces of the reconstituted substrate 1000 and subsequently patterned and developed. In one embodiment, an adhesion promoter (not shown) is applied to the reconstituted substrate 1000 prior to placement of the resist film 1250. The exposure and development of the resist film 1250 results in the opening of the redistribution vias 1203 and exposure of the insulating layer 619, adhesion layer 1240, or copper seed layer 1242 for formation of redistribution connections 1244 thereon. Thus, patterning of the resist film 1250 may be performed by selectively exposing portions of the resist film 1250 to UV radiation and subsequent development of the resist film 1250 by a wet process, such as a wet etch process. In one embodiment, the resist film development process is a wet etch process utilizing a buffered etch process selective for a desired material. In other embodiments, the resist film development process is a wet etch process utilizing an aqueous etch process. Any suitable wet etchant or combination of wet etchants may be used for the resist film development process.
At operations 1116 and 1118, corresponding to FIGS. 12H and 121 respectively, redistribution connections 1244 are formed on exposed surfaces of the reconstituted substrate 1000, such as through the exposed redistribution vias 1203, and the resist film 1250 is thereafter removed. The redistribution connections 1244 are formed by any suitable methods, including electroplating and electroless deposition. In one embodiment, the resist film 1250 is removed via a wet process. As depicted in FIGS. 12H and 121 , the redistribution connections 1244 fill the redistribution vias 1203 and protrude from the surfaces of the reconstituted substrate 1000 upon removal of the resist film 1250. In one embodiment, the redistribution connections 1244 are formed of copper. In other embodiments, the redistribution connections 1244 may be formed of any suitable conductive material including but not limited to aluminum, gold, nickel, silver, palladium, tin, or the like.
As described with reference to the interconnections 1044, the redistribution connections 1244 may also include lateral trace regions for electrical connection of redistribution connections 1244 with other electrical contacts or devices. The lateral trace regions can include a portion of the conductive layer formed in operation 1116 and will typically extend across a portion of the major surfaces of the reconstituted substrate 1000.
At operation 1120 and FIG. 12J , the reconstituted substrate 1000 having the redistribution connections 1244 formed thereon is exposed to an adhesion and/or seed layer etch process substantially similar to that of operation 970. In one embodiment, the adhesion and/or seed layer etch is a wet etch process including a rinse and drying of the reconstituted substrate 1000. In one embodiment, the adhesion and/or seed layer etch process is a wet etch process utilizing a buffered etch process selective for a desired material of the seed layer 1242. In other embodiments, the etch process is a wet etch process utilizing an aqueous etch process. Any suitable wet etchant or combination of wet etchants may be used for the seed layer etch process.
At operation 1122 and depicted in FIG. 12K , one or more functional 2D packages 1200 may be singulated from the 2D reconstituted substrate 1000. (Although described as a package, the packages 1200 may also refer to SiPs and other functional packaged devices.) In some embodiments, however, additional redistribution layers may be formed on the reconstituted substrate 1000 prior to singulation of packages 1200 by utilizing the sequences and processes described above. For example, one or more additional redistribution layers 1260 may be formed on a side or surface of the reconstituted substrate 1000 opposite of the first redistribution layer 1258, such as the major surface 1007, as depicted in FIG. 12L . Alternatively, one or more additional redistribution layers 1260 may be formed on the same side or surface of the first redistribution layer 1258, such as major surface 1007. The packages 1200 may then be singulated from the reconstituted substrate 1000 after all desired redistribution layers are formed. Each package 1200 may thereafter be integrated with other semiconductor devices and packages in desired 2.5D and 3D arrangements and architectures, which may be heterogeneous or homogeneous. For example, the packages 1200 may be vertically stacked with other semiconductor devices and systems to form heterogeneous 3D stacked systems. In yet another embodiment, however, the reconstituted substrate 1000 having one or more redistribution layers 1258, 1260 formed thereon may be 3D integrated with additional semiconductor devices and systems prior to singulation into individual 3D packages or SiPs, which may be heterogeneous or homogeneous.
Similarly, in FIG. 12M , the metal cladding layer 315 is formed on all surfaces of the substrate 302. However, unlike the oxide layer 314, the metal cladding layer 315 is coupled to at least one cladding connection 1290 forming at least one connection point on at least one side of the package 1200, or as shown in FIGS. 12N-12M , a cladding connection 1290 forming at least one connection point on both sides 677 and 675. The cladding connections 1290 are connected to a common ground used by one or more the semiconductor dies disposed with the package 1200. Alternatively, the cladding connections 1290 are connected to a reference voltage, such as a power voltage. As depicted, the cladding connections 1290 are formed in the insulating layer 619 and connect the metal cladding layer 315 to connection ends of the cladding connections 1290 that are disposed on or at the surface of the package 1200, such as major surfaces 1007 and 1005, so that the metal cladding layer 315 can be connected to an external common ground or reference voltage (shown in FIG. 12N as an exemplary connection to ground. The cladding connections 1290 are formed of any suitable conductive material, including but not limited to nickel, copper, aluminum, gold, cobalt, silver, palladium, tin, or the like. The cladding connections 1290 are deposited or plated through cladding vias 633 that may be formed at operation 522 and are substantially similar to the contact holes 632. Accordingly, the cladding vias 633 may be laser drilled through the insulating layer 619 directly above or below the substrate 302 having the metal cladding layer 315 formed thereon. Furthermore, like the interconnections 1044, the cladding connections 1290 may completely fill the cladding vias 633 or line the inner circumferential walls thereof, thus having a hollow core. In some embodiments, the cladding vias 633 have a diameter about 5 μm.
To further clarify the grounding function of the metal cladding layer 315 and the cladding connections 1290, FIG. 12N schematically depicts the package 1200 of FIG. 12M simultaneously stacked with two electronic systems 1295, 1296 and coupled to exemplary ground 1299 (3D integration of the reconstituted substrates 1000 and/or packages 1200, however, is described in greater detail with reference to FIGS. 13A-20F below). Although depicted as being connected to ground 1299, the metal cladding layer 315 may alternatively be connected to, for example, a reference voltage as described above. Each electronic system 1295, 1296 includes a 2D or 3D circuit that includes traces, interconnection wiring, and typically one or more electrical devices. In some embodiments, the electronic system 1295, 1296 include one or more electrical device that form part of an electrical system, such as a SIP, SIC, or SOC, which can include one or more semiconductor devices 1297, 1298, respectively. As shown, the semiconductor device 1297 is electrically coupled to interconnections 1044 adjacent to the major surface 1007 of the package 1200 and the semiconductor device 1298 is electrically coupled to interconnections 1044 adjacent to the major surface 1005. Device connections 1297A, 1298A (which may include interconnections and redistribution connections) of the semiconductor devices 1297, 1298, respectively, may be coupled with the interconnections 1044 or redistribution connections 1244 via any suitable structures and methods, including solder bumps or balls 1246.
Simultaneously, the metal cladding layer 315 may be electrically coupled to external ground 1299 via the cladding connections 1290 and any other suitable coupling means. For example, the cladding connections 1290 may be indirectly coupled to external ground 1299 via solder bumps 1246 on opposing sides of the package 1200. In some embodiments, the cladding connections 1290 may be first routed through a separate electronic system, such as electronic system 1295, before coupling to the external ground 1299. The utilization of a grounding pathway between the metal cladding layer 315 and the external ground 1299 reduces or eliminates interference between interconnections 1044 and/or redistribution connections 1244 and prevents shorting of integrated circuits coupled thereto, which may damage the semiconductor dies 626, package 1200, and any systems or devices integrated therewith.
The method 1300 begins at operation 1302 and FIG. 14A wherein a first insulating film 1416 is placed on a desired surface of a reconstituted substrate 1000 a to be integrated with another device, such as another reconstituted substrate, and thereafter laminated. The reconstituted substrate 1000 a may include all of the features described above with reference to the reconstituted substrate 1000, including a structural frame formed from a substrate 302 a having cavities 305 a and vias 303 a patterned therein.
As depicted in FIG. 14A , the insulating film 1416 is placed on the major surface 1007 having a single redistribution layer 1258 a formed thereon. Generally, the insulating film 1416 is placed on a surface of the reconstituted substrate 1000 a having exposed interconnections, such as redistribution connections 1244 a, that are conductively coupled to the contacts 630 a on the active surfaces 628 a of the semiconductor dies 626 a and/or interconnections 1044 a. Though depicted as having a single redistribution layer 1258 a, the reconstituted substrate 1000 a may have more or less than one redistribution layer formed on any desired surfaces thereof. Furthermore, the method 1300 may be utilized to 3D integrate structures other than the reconstituted substrate 1000 a, such as the intermediary die assembly 602. Still further, prior to placement and lamination of the insulating film 1416, the reconstituted substrate 1000 a may be secured on a carrier, such as the carrier 624, for mechanical support during any of the operations of the method 1300.
The insulating film 1416 is substantially similar to the insulating films 616 and 1216 and may include one or more flowable layers 1418 formed of polymer-based dielectric materials and one or more protective layers 1422 formed of, for example, PET. In one embodiment, the flowable layer 1418 includes an epoxy resin material, such as a ceramic-filler-containing epoxy resin material. In another embodiment, the flowable layer 1418 includes a polyimide material, such as a photosensitive or non-photosensitive polyimide material. In still other embodiments, the flowable layer 1418 includes a PBO material, a silicon dioxide material, and/or a silicon nitride material.
In some examples, the material of the flowable layer 1418 is different from the material of the flowable layer 618 and/or the flowable layer 1218. In other examples, the flowable layer 1418 includes the same materials as the flowable layer 618 and/or the flowable layer 1218.
The insulating film 1416 has a total thickness of less than about 80 μm, such as between about 10 μm and about 60 μm. For example, the insulating film 1416 including the flowable layer 1418 and the protective layer 1422 has a total thickness of less than about 120 μm, such as between about 20 μm and about 40 μm. The flowable layer 1418 itself may have a thickness between about 5 and about 50, such as a thickness between about 10 and about 25.
Upon placement of the insulating film 1416, the reconstituted substrate 1000 a is exposed to a lamination process substantially similar to the lamination processes described above with reference to operations 508, 516, 740, and 1102. The reconstituted substrate 1000 a is exposed to elevated temperatures to soften the flowable layer 1418 of the insulating film 1416, which subsequently bonds to the major surface 1007 of the reconstituted substrate 1000 a (e.g., with the redistribution layer 1258 a). The flowable layer 1418 thus becomes integrated with the insulating layer 619 of the reconstituted substrate 1000 a and forms a base layer 1410 for any devices and/or structures to be stacked directly thereon. The base layer 1410 covers any exposed interconnections on the surface it is bonded to, such as the redistribution connections 1244 a on the major surface 1007, and provides a substantially planar structure upon which additional devices may be formed.
In one embodiment, the lamination process at operation 1302 is a vacuum lamination process that may be performed in an autoclave or other suitable device. In one embodiment, the lamination process is performed by use of a hot pressing process. In one embodiment, the lamination process is performed at a temperature of between about 80° C. and about 140° C. and for a period between about 1 minute and about 30 minutes. In some embodiments, the lamination process includes the application of a pressure of between 10 psig and about 100 psig while a temperature of between about 80° C. and about 140° C. is applied to the substrate 302 and insulating film 1216 for a period between about 1 minute and about 30 minutes. For example, the lamination process is performed at a pressure of between about 30 psig and about 80 psig and a temperature of between about 100° C. and about 120° C. for a period between about 2 minutes and about 10 minutes. For example, the lamination process is performed at a temperature of about 110° C. for a period of about 5 minutes. In further examples, the lamination process is performed at a pressure between about 30 psig and about 70 psig, such as about 50 psig.
After lamination, the protective layer 1422 is mechanically removed from the base layer 1410 and the reconstituted substrate 1000 a is ready to have another device stacked thereon (e.g., vertically integrated therewith).
In the exemplary embodiment depicted in FIG. 13 and FIGS. 14A-14D , the reconstituted substrate 1000 a is stacked with a second reconstituted substrate 1000 b by build-up stacking, wherein the second reconstituted substrate 1000 b is built up directly over the reconstituted substrate 1000 a in a manner substantially similar to the operations described with reference to methods 500 and 900. Thus, for clarity, only operations 1304 and 1306 will be described in further detail, as the remaining operations of method 1300 are described above with reference to methods 500 and 900.
At operation 1304, a second structured substrate 302 b is placed upon the base layer 1410 formed on the reconstituted substrate 1000 a. The second structured substrate 302 b may include any desired features patterned therein, including vias 303 b for formation of interconnections therethrough and cavities 305 b for placement of semiconductor dies therein. In some embodiments, the substrate 302 b further includes an oxide layer 314, such as a silicon oxide film formed on desired surfaces thereof for insulation. During placement, the substrate 302 b is aligned with the reconstituted substrate 1000 a such that vias 303 b formed in the substrate 302 b are aligned with contact points of the redistribution connections 1244 a or interconnections 1044 a. In some embodiments, the substrate 302 b may be placed over the base layer 1410 such that the vias 303 b are disposed directly above the interconnections 1044 a and/or redistribution connections 1244 a.
At operation 1306, one or more semiconductor dies 626 b are placed within the cavities 305 b formed in the substrate 302 b. As described above, the cavities 305 b may have any desired lateral dimensions and geometries, thus enabling placement of different types of semiconductor devices and/or dies in any desired arrangement for heterogeneous 3D integration. Accordingly, the one or more semiconductor dies 626 placed in the cavities 305 b may be of the same type or of different types from each other and/or the semiconductor dies 626 embedded within the reconstituted substrate 1000 a. Furthermore, the semiconductor dies 626 within each reconstituted substrate 1000 a and 1000 b may be of the same or different types and have different shapes, dimensions, and/or arrangements. Generally, even if the semiconductor dies 626 in each reconstituted substrate 1000 a or 1000 b are of different types and/or have different shapes, dimensions, and/or arrangements, the lateral dimensions of the reconstituted substrates 1000 a, 1000 b (e.g., the substrates 302 a, 302 b) are still substantially the same to enable build-up stacking. However, it is contemplated that reconstituted substrates of different lateral dimensions may be stacked together by the build-up stacking methods described herein.
After placement of the dies 626 b within the cavities 305 b (i.e., FIG. 14C ), operations 512-522 of the method 500 and operations 910-970 of the method 900 are performed to the substrate 302 b at operation 1308 to form a completed reconstituted substrate 1000 b over the reconstituted substrate 1000 a, thus forming the 3D stacked structure 1400. For example, an insulating layer is formed around the substrate 302 b by placing, laminating, and curing an insulating film substantially similar to films 616 and 1416 over the substrate 302 b. A flowable layer of the insulating film may flow into the vias 303 b and the cavities 305 b and integrate with the base layer 1410 and insulating layer 619 upon lamination, thus forming an extension of the insulating layer 619. Accordingly, the insulating layer 619 may be described as being extended to substantially surround both the substrate 302 a and the substrate 302 b to form a singular and integrated 3D device structure.
Upon the formation of an insulating layer around the substrate 302 b, the substrate 302 b has one or more interconnections 1044 b formed therein. Similar to the processes described above, one or more through-assembly vias are laser-drilled through the vias 303 b, now filled with the extended insulating layer 619. The drilling of through-assembly vias in the substrate 302 b exposes contact points (e.g., top surfaces) of the redistribution connections 1244 a and the interconnections 1044 a of the reconstituted substrate 1000 a below, enabling the interconnections 1044 b to be formed in direct contact with the redistribution connections 1244 a and the interconnections 1044 a. Therefore, after exposing the underlying conductive features by laser drilling, interconnections 1044 b may be formed in (e.g., by growing or plating conductive material) directly over and in contact with the redistribution connections 1244 a and the interconnections 1044 a, eliminating any need for the utilization of intermediary electrical coupling structures between the reconstituted substrates 1000 a and 1000 b, such as solder bumps or contact pads.
The interconnections 1044 b formed through the reconstituted substrate 1000 b are formed by any suitable methods including electroplating and electroless deposition. In some embodiments, the interconnections 1044 b completely fill the through-assembly vias and contact holes in which they are formed or only cover inner circumferential walls thereof. For example, the interconnections 1044 b may line the inner circumferential walls of their corresponding through-assembly vias and have hollow cores. In some embodiments, the interconnections 1044 b are formed of copper. In other embodiments, the interconnections 1044 b may be formed of any suitable conductive material including but not limited to aluminum, gold, nickel, silver, palladium, tin, or the like. Further, the interconnections 1044 b may be formed of the same or different conductive material than the interconnections 1044 a and/or redistribution connections 1244 a of the reconstituted substrate 1000 b. In some embodiments, the material of the interconnections 1044 b of the reconstituted has a different grain size than the material of the interconnections 1044 a and/or the redistribution connections 1244 a.
In some embodiments, after interconnection formation, one or more redistribution layers 1258 b having redistribution connections 1244 b may be formed upon the reconstituted substrate 1000 b. Accordingly, the formation of the reconstituted substrate 1000 b results in a fully functional stacked 3D structure 1400 that vertically integrates the reconstituted substrates 1000 a, 1000 b, depicted in FIG. 14D . Thus, after formation of the stacked 3D structure 1400, one or more additional devices may be stacked upon the 3D structure 1400 by build-up stacking or other stacking methods, or the 3D structure 1400 may be singulated into individual 3D packages or SiPs.
The devices and methods described above provide many advantages over conventional stacking arrangements and may be utilized in any suitable advanced 2.5D or 3D integration application. In one exemplary embodiment depicted in FIG. 15A , the method 1300 is utilized to efficiently form 3D stacked DRAM structures 1500 a-c in heterogeneous batches, with each stacked DRAM structure 1500 a-c having a different grade of memory die 1526 a-c embedded therein, respectively. Thus, during formation or the reconstituted substrates 1000, each grade of memory dies 1526 a-c is sorted and placed in the same designated cavities formed in the substrate frames (e.g., substrate 302) of each reconstituted substrate 1000. Upon forming the stack of the reconstituted substrates 1000, individual stacked DRAM structures 1500 a-c may then be singulated from the stacked reconstituted substrates 1000 to form individual stacks. Accordingly, the method 1300 may be utilized to achieve batch memory stacking, wherein each memory stack may comprise of only one type of memory die for performance matching. While not illustrated in FIG. 15A , in some embodiments, the singulated stacks may include two or more silicon dies within a cavity 305 thereof.
In another exemplary embodiment, the stacked DRAM structures 1500 a-c are integrated into high bandwidth memory (HBM) modules having large parallel interconnect densities between memory dies and central processing unit (CPU) cores or logic dies. Traditionally, HBM modules include a flip chip DRAM die stack interconnected to a logic die by a silicon interposer and solder bumps. Bandwidth between the DRAM die stack and the logic die is therefore limited by the size of the solder bumps and the pitch therebetween, which is generally larger than about 20 μm. A smaller pitch between memory die interconnections of an HBM module, however, is enabled by utilizing stacked memory dies, such as the stacked DRAM structures 1500 a-c described above, and embedding them into the cavity 305 of a larger reconstituted substrate 1000 along with a logic die, as illustrated in FIGS. 15 b and 15 c.
As depicted in FIG. 15 b , an HBM structure 1550 may include any of the stacked DRAM structures 1500 a-c embedded within the cavity 305 of the reconstituted substrate 1000. Alternatively, FIG. 15 c illustrates an HBM structure 1560 having an exemplary HBM flip chip stack 1570 in place of the DRAM structures 1500 a-c. The HBM flip chip stack 1570 generally comprises a stack of DRAM memory dies 1572 communicatively coupled to a controller die 1574, all interconnected by solder bumps 1576. To account for the thickness of the memory die stacks, the substrate 302 of the reconstituted substrate 1000 has a thickness less than about 900 μm, such as less than about 800 μm, such as for example, less than about 775 μm. A pitch Pi between centers of the interconnections 1044 through the reconstituted substrate 1000 is between 150 μm and about 250 μm, such as about 200 μm.
The DRAM structure 1500 a-c or HBM flip chip stack 1570 are embedded within the cavity 305 alongside an active logic die 1528 and are interconnected therewith by the interconnections 1044 and redistribution connections 1244. Utilizing the methods described above, such as methods 900 and 1100, a pitch PM of less than about 20 μm between interconnections 1044 coupled to the contacts 1530 of the memory stacks as well as the interconnections 1044 coupled to the active logic die 1528 is enabled. Thus, the density of the interconnections 1044 coupling the DRAM structure 1500 a-c or the HBM flip chip stack 1570 with the active logic die 1528 is increased, improving the performance of the HBM structures 1550 and 1560.
Another exemplary embodiment of a stacked structure utilizing the devices and methods described above is depicted in FIG. 16 , where four packages 1200 are homogenously integrated by wafer-to-wafer polymer-copper hybrid bonding to form a stacked structure 1600. As depicted, each package 1200 includes a memory die 1526 embedded within the substrate 302 and encapsulated by the insulating layer 619 (e.g., having a portion of each side in contact with the insulating layer 619). One or more interconnections 1044 are formed though the entire thickness of each package 1200, which are directly bonded with one or more adjacent packages 1200. Although memory dies 1526 are depicted, any type of semiconductor device or die, such as semiconductor dies 626, may be utilized.
The wafer-to-wafer bonding of the packages 1200 may be accomplished by planarizing the major surfaces 1005, 1007 of adjacent reconstituted substrates 1000 (prior to singulation) or packages 1200 (after singulation) and placing the major surfaces 1005, 1007 against one another while applying physical pressure, elevated temperatures, or an electrical field to the packages. Upon bonding, the one or more interconnections 1044 and/or redistribution connections 1244 of each reconstituted substrate 1000 or package 1200 directly contact one or more interconnections or redistribution connections of an adjacent reconstituted substrate 1000 or package 1200, thus forming electrically conducting paths that may span the thickness or height of the entire DRAM structure 1600. One or more solder bumps 1246 may then be plated or deposited over the interconnections 1044 and/or redistribution connections 1244 for further integration with other systems and/or devices.
Wafer-to-wafer bonding of the packages 1200 enables the stacking of semiconductor dies 626 differing in size and without the utilization of solder bumps, providing a CTE-matched stack since both the semiconductor dies 626 and the substrates 302 are made of silicon. The close-proximity stacking of individual packages 1200 further provides a rigid structure that reduces or eliminates warping and/or sagging thereof. Without solder bumps, copper interconnections 1044 of individual packages 1200 may also be directly coupled to each other, thus reducing or eliminating reliability issues associated with intermetallic reactions caused by solder bumps.
The utilization of solder bumps 1246 to bridge interconnections 1044 of adjacent packages 1200 further creates a space (e.g., distance) between the insulating layers 619 thereof. In one embodiment, these spaces are filled with an encapsulation material 1748 to enhance the reliability of the solder bumps 1246. The encapsulation material 1748 may be any suitable type of encapsulant or underfill. In one example, the encapsulation material 1748 includes a pre-assembly underfill material, such as a no-flow underfill (NUF) material, a nonconductive paste (NCP) material, and a nonconductive film (NCF) material. In one example, the encapsulation material 1748 includes a post-assembly underfill material, such as a capillary underfill (CUF) material and a molded underfill (MUF) material. In one embodiment, the encapsulation material 1748 includes a low-expansion-filler-containing resin, such as an epoxy resin filled with (e.g., containing) SiO2, AlN, Al2O3, SIC, Si3N4, Sr2Ce2Ti5O16, ZrSiO4, CaSiO3, BeO, CeO2, BN, CaCu3Ti4O12, MgO, TiO2, ZnO and the like. In some embodiments, the encapsulation material 1748 has a thickness corresponding to the diameters of the solder bumps 1246.
In one embodiment, the solder bumps 1246 are formed of one or more intermetallic compounds, such as a combination of tin (Sn) and lead (Pb), silver (Ag), Cu, or any other suitable metals thereof. For example, the solder bumps 1246 are formed of a solder alloy such as Sn—Pb, Sn—Ag, Sn—Cu, or any other suitable materials or combinations thereof. In one embodiment, the solder bumps 1246 include C4 (controlled collapse chip connection) bumps. In one embodiment, the solder bumps 1246 include C2 (chip connection, such as a Cu-pillar with a solder cap) bumps. Utilization of C2 solder bumps enables a smaller pitch between contact pads and improved thermal and/or electrical properties for the stacked structure 1700. In some embodiments, the solder bumps 1246 have a diameter between about 10 μm and about 150 μm, such as a diameter between about 50 μm and about 100 μm. The solder bumps 1246 may further be formed by any suitable wafer bumping processes, including but not limited to electrochemical deposition (ECD) and electroplating.
The stacked structures and methods described above generally include embedded semiconductor dies and devices having substantially the same vertical orientation, wherein active surfaces thereof face the same direction or side of the stacked structure. It is further contemplated, however, that semiconductor dies and other devices may be embedded within the above-described structures having differing (e.g., opposite) orientations. FIG. 19 illustrates a flow diagram of a representative method 1900 of forming an exemplary stacked 3D structure 2000 wherein embedded semiconductor dies or other devices have different vertical orientations between different layers (e.g., levels). FIGS. 20A-20F schematically illustrate cross-sectional views of the stacked 3D structure 2000 at different stages of the method 1900. Thus, FIG. 19 and FIGS. 20A-20F are herein described together for clarity. As with the method 1300, the methods depicted with reference to FIGS. 19 and 20A-20F may also be described as “build-up stacking.”
Generally, the method 1900 begins at operation 1902 and FIG. 20A wherein a base layer 2010 is formed on a desired surface of the reconstituted substrate 1000 a to be integrated with another layer of devices. The reconstituted substrate 1000 a may include all of the features described above, including a structural frame formed from a silicon substrate 302 a and having cavities 305 a and vias 303 a patterned therein. The base layer 2010 is substantially similar to the base layer 1410 and may be formed of the same materials and by the same methods described above with reference to FIGS. 13 and 14A-14D .
As depicted in FIG. 20A , the base layer 2010 is formed over the major surface 1007 having a single redistribution layer 1258 a thereon. Though depicted as having a single redistribution layer 1258 a, the reconstituted substrate 1000 a may have more or less than one redistribution layer formed on any desired surfaces thereof. Generally, the base layer 2010 is formed on a surface of the reconstituted substrate 1000 a corresponding with the side towards which active surfaces 628 a of semiconductor dies 626 a are facing (e.g., oriented towards). In the present example, the active surfaces 628 a are oriented towards the side 677 of the substrate 302 a.
At operation 1904 and FIG. 20B , a structured substrate 302 b is aligned and placed upon the base layer 2010 formed on the reconstituted substrate 1000 a. Generally, the structured substrate 302 b has dimensions substantially the same as the substrate 302 a of the reconstituted substrate 1000 a. As described with reference to the method 1300, the second structured substrate 302 b may include any desired features patterned therein, including vias 303 b and cavities 305 b. In some embodiments, the substrate 302 b further includes an oxide layer 314 or metal cladding layer 315. During placement, the substrate 302 b is aligned with the reconstituted substrate 1000 a such that vias 303 b formed in the substrate 302 b are aligned with contact points of the redistribution connections 1244 a or interconnections 1044 a.
At operation 1906, one or more singulated packages 1200, each having one or more semiconductor dies 626 b, are placed within the cavities 305 b and are thereafter laminated. As depicted in FIG. 20C , the singulated packages 1200 are placed in the cavities 305 b with active surfaces 628 b of the semiconductor dies 626 b facing the base layer 2010, therefore being in an orientation opposite that of the active surfaces 628 a. As previously described, the cavities 305 b may have any desired lateral dimensions and geometries to enable placement of packages 1200 having different types of semiconductor devices and/or dies therein. Accordingly, the semiconductor dies 626 b may be of the same type or of different types from each other and/or the semiconductor dies 626 a embedded within the reconstituted substrate 1000 a. It is further contemplated that in certain embodiments, intermediary die assemblies 602 may be placed within the cavities 305 b in place of the singulated packages 1200, or in addition thereto.
Upon lamination of the packages 1200 within the substrate 302 b, an insulating layer 2019 is formed over the packages 1200 and the substrate 302 b at operation 1908 and FIG. 20D . The insulating layer 2019 is substantially similar to the insulating layer 619, and may be formed of the same materials and by the same methods described above. Accordingly, formation of the insulating layer 2019 over the substrate 302 results in any unoccupied cavities 305 b and vias 303 b of the substrate 302 b being filled with insulating dielectric material, as well as the packages 1200 being embedded within the substrate 302 b.
At operations 1910-1912 and FIGS. 20E-20F , one or more interconnections 1044 c are formed through the dielectric-filled vias 303 b and connected with interconnections 1044 a or redistribution connections 1244 a of the reconstituted substrate 1000 a. Additionally, new redistribution connections 1244 c may be formed in the insulating layer 2019 to reroute interconnections 1044 b of the packages 1200. Prior to metallization, one or more through-assembly vias 603 and/or redistribution vias 1203 are laser-drilled through the dielectric material of the insulating layer 2019, packages 1200, and/or base layer 2010, similar to the processes described above. The drilling of through-assembly vias 603 and/or redistribution vias 1203 exposes contact points (e.g., top surfaces) of the interconnections 1044 a, redistribution connections 1244 a, and/or interconnections 1044 b, enabling the interconnections 1044 b and/or redistribution connections 1244 c to be formed in direct contact therewith. Thus, after exposing the underlying conductive features by laser drilling, the interconnections 1044 c may be formed in (e.g., by growing or plating conductive material, as described in embodiments above) directly over and in contact with the redistribution connections 1244 a and the interconnections 1044 a, eliminating any need for the utilization of intermediary electrical coupling structures between the reconstituted substrate 1000 a and the packages 1200 integrated above, such as solder bumps or contact pads. Upon completion of operation 1912, one or more additional redistribution layers may be formed and/or devices stacked over desired surfaces of the stacked structure 2000.
The stacked structures 1400, 1500 a-d, 1600, 1700 a-b, 1800 a-c, and 1900 provide multiple advantages over conventional stacked structures. Such benefits include thin form factor and high die-to-package volume ratio, which enable greater I/O scaling to meet the ever-increasing bandwidth and power efficiency demands of artificial intelligence (AI) and high performance computing (HPC). The utilization of a structured silicon frame provides optimal material stiffness and thermal conductivity for improved electrical performance, thermal management, and reliability of 3-dimensional integrated circuit (3D IC) architecture. Furthermore, the fabrication methods for through-assembly vias and via-in-via structures described herein provide high performance and flexibility for 3D integration with relatively low manufacturing costs as compared to conventional TSV technologies.
In sum, the embodiments described herein advantageously provide improved methods of reconstituted substrate formation and wafer-to-wafer stacking for fabricating advanced integrated semiconductor devices. By utilizing the methods described above, high aspect ratio features may be formed on glass and/or silicon substrates, thus enabling the economical formation of thinner and narrower reconstituted substrates for 2D and 3D integration. The thin and small-form-factor reconstituted substrates and reconstituted substrate stacks described herein provide the benefits of not only high I/O density and improved bandwidth and power, but also more economical manufacturing with dual-sided metallization and high production yield by eliminating single-die flip-chip attachment, wire bonding, and over-molding steps, which are prone to feature damage in high-volume manufacturing of integrated semiconductor devices.
While the foregoing is directed to embodiments of the present disclosure, other and further embodiments of the disclosure may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.
Claims (20)
1. A method of forming a stacked semiconductor device, comprising:
placing a first dielectric film over a semiconductor package, the semiconductor package comprising:
a first semiconductor die disposed within a first cavity of a first substrate and embedded within a first insulating layer, the first insulating layer disposed over a first side and a second side of the first substrate and contacting each side of the first semiconductor die, the first substrate comprising a material to be selected from a group comprising at least one of: silicon or glass; and
a first conductive interconnection disposed within a first via of the first substrate and extending from at least the first side to the second side of the first substrate, wherein the first insulating layer is disposed between the first conductive interconnection and a sidewall of the first via;
positioning a second substrate over the first dielectric film, the second substrate comprising a second cavity and a second via formed therein, the second substrate comprising a material to be selected from a group comprising silicon or glass;
placing a second semiconductor die within the second cavity formed in the second substrate;
placing a second dielectric film over the second substrate, wherein the second substrate is disposed between the second dielectric film and the first dielectric film;
laminating the first and second dielectric films to form a second insulating layer, the second insulating layer embedding the second semiconductor die within the second cavity; and
forming a second conductive interconnection within the second via.
2. The method of claim 1 , wherein the forming the second conductive interconnection comprises:
laser ablating a hole in the second insulating layer disposed within the second via; and
forming a metal layer over a surface of the hole in the second insulating layer.
3. The method of claim 2 , wherein the forming the second conductive interconnection further comprises:
forming a molybdenum adhesion layer and a copper seed layer over the surface of the hole prior to forming the metal layer.
4. The method of claim 2 , wherein the laser ablation exposes a surface of the first conductive interconnection through the hole, and wherein the second conductive interconnection is electrically coupled to the first conductive interconnection.
5. The method of claim 2 , wherein the forming the metal layer comprises one of electroplating and electroless deposition.
6. The method of claim 2 , wherein the second conductive interconnection extends at least from a first surface to a second surface of the second substrate, wherein the cavity extends from the first surface.
7. The method of claim 1 , wherein the first and the second semiconductor dies comprise different circuit configurations.
8. The method of claim 1 , wherein the first and the second semiconductor dies comprise the same circuit configuration.
9. The method of claim 8 , wherein the first and second semiconductor dies are DRAM dies and the stacked semiconductor device is a stacked DRAM device.
10. The method of claim 1 , wherein the first insulating layer and the second insulating layer comprise the same material.
11. The method of claim 10 , wherein the first insulating layer and the second insulating comprise an epoxy resin material having ceramic fillers.
12. The method of claim 1 , wherein the second insulating layer comprises a polyimide material.
13. A method of forming a stacked semiconductor device, comprising:
placing a first dielectric film over a semiconductor package, the semiconductor package comprising:
a first plurality of semiconductor dies disposed within one or more first cavities of a first substrate and embedded within a first insulating layer, the first insulating layer disposed over a first side and a second side of the first substrate and contacting each side of each of the first plurality of semiconductor dies, the first substrate comprising a material to be selected from a group comprising at least one of: silicon or glass; and
a first plurality of conductive interconnections disposed within a first plurality of vias of the first substrate and extending from at least the first side to the second side of the first substrate, wherein the first insulating layer is disposed between the each of the first plurality of conductive interconnection and surfaces of the first plurality of vias;
positioning a second substrate over the first dielectric film, the second substrate comprising one or more second cavities and a second plurality of vias formed therein, the second substrate comprising a material to be selected from a group comprising silicon or glass;
placing a second plurality of semiconductor dies within the one or more second cavities formed in the second substrate;
placing a second dielectric film over the second substrate, wherein the second substrate is disposed between the second dielectric film and the first dielectric film;
laminating the first and second dielectric films to form a second insulating layer, the second insulating layer embedding the second plurality of semiconductor dies within the one or more second cavities and filling each of the second plurality of vias;
laser ablating a plurality of holes in the second insulating layer, each of the plurality of holes formed through a portion of the second insulating layer filling one of the second plurality of vias; and
forming a second plurality of conductive interconnections, each of the second plurality of conductive interconnections formed over a surface of one of the plurality of holes.
14. The method of claim 13 , wherein the forming the second plurality of conductive interconnections further comprises:
forming a molybdenum adhesion layer and a copper seed layer over the surfaces of each of the plurality of holes.
15. The method of claim 13 , wherein the laser ablation exposes a surface of at least one of the first plurality of conductive interconnections through the plurality of holes, and wherein at least one of the second plurality of conductive interconnections is electrically coupled to the at least one of the first plurality of conductive interconnections.
16. The method of claim 13 , wherein the forming the second plurality of conductive interconnections comprises one of electroplating and electroless deposition of the second plurality of conductive interconnections.
17. The method of claim 13 , wherein at least one of the second plurality of conductive interconnections extends at least from a first surface to a second surface of the second substrate.
18. The method of claim 13 , wherein at least one of the first plurality of semiconductor dies and at least one of the second plurality of semiconductor dies are different materials.
19. The method of claim 13 , wherein at least one of the first plurality of semiconductor dies and at least one of the second plurality of semiconductor dies are the same material.
20. A method of forming a stacked DRAM device, comprising:
placing a first dielectric film over a semiconductor package, the semiconductor package comprising:
a first DRAM die disposed within a first cavity of a first substrate and embedded within a first insulating layer, the first insulating layer disposed over a first side and a second side of the first substrate and contacting each side of the first DRAM die, the first substrate comprising a material to be selected from a group comprising at least one of: silicon or glass; and
a first conductive interconnection disposed within a first via of the first substrate and extending from at least the first side to the second side of the first substrate, wherein the first insulating layer is disposed between the first conductive interconnection and surfaces of the first via;
positioning a second substrate over the first dielectric film, the second substrate comprising a second cavity and a second via formed therein, the second substrate comprising a material to be selected from a group comprising silicon or glass;
placing a second DRAM die within the second cavity formed in the second substrate;
placing a second dielectric film over the second substrate, wherein the second substrate is disposed between the second dielectric film and the first dielectric film;
laminating the first and second dielectric films to form a second insulating layer, the second insulating layer embedding the second DRAM die within the second cavity and filling the second via;
laser ablating a hole in the second insulating layer filling the second via; and
forming a second conductive interconnection over a surface of the hole.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US18/362,433 US12354968B2 (en) | 2019-05-10 | 2023-07-31 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| IT102019000006736 | 2019-05-10 | ||
| IT102019000006736A IT201900006736A1 (en) | 2019-05-10 | 2019-05-10 | PACKAGE MANUFACTURING PROCEDURES |
| US16/870,843 US11264333B2 (en) | 2019-05-10 | 2020-05-08 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/227,983 US11715700B2 (en) | 2019-05-10 | 2021-04-12 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US18/362,433 US12354968B2 (en) | 2019-05-10 | 2023-07-31 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/227,983 Continuation US11715700B2 (en) | 2019-05-10 | 2021-04-12 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20240021533A1 US20240021533A1 (en) | 2024-01-18 |
| US12354968B2 true US12354968B2 (en) | 2025-07-08 |
Family
ID=67470582
Family Applications (12)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/687,567 Active 2040-10-16 US11264331B2 (en) | 2019-05-10 | 2019-11-18 | Package structure and fabrication methods |
| US16/746,711 Active US10886232B2 (en) | 2019-05-10 | 2020-01-17 | Package structure and fabrication methods |
| US16/841,766 Active 2040-11-21 US11417605B2 (en) | 2019-05-10 | 2020-04-07 | Reconstituted substrate for radio frequency applications |
| US16/870,843 Active US11264333B2 (en) | 2019-05-10 | 2020-05-08 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/005,905 Active 2040-06-26 US11476202B2 (en) | 2019-05-10 | 2020-08-28 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/005,955 Active 2040-06-18 US11398433B2 (en) | 2019-05-10 | 2020-08-28 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/227,811 Active 2040-01-16 US11521935B2 (en) | 2019-05-10 | 2021-04-12 | Package structure and fabrication methods |
| US17/227,983 Active US11715700B2 (en) | 2019-05-10 | 2021-04-12 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/872,731 Active 2040-04-07 US12051653B2 (en) | 2019-05-10 | 2022-07-25 | Reconstituted substrate for radio frequency applications |
| US18/075,141 Active 2039-11-18 US11887934B2 (en) | 2019-05-10 | 2022-12-05 | Package structure and fabrication methods |
| US18/362,433 Active US12354968B2 (en) | 2019-05-10 | 2023-07-31 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US18/788,906 Pending US20240404960A1 (en) | 2019-05-10 | 2024-07-30 | Reconstituted substrate for radio frequency applications |
Family Applications Before (10)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/687,567 Active 2040-10-16 US11264331B2 (en) | 2019-05-10 | 2019-11-18 | Package structure and fabrication methods |
| US16/746,711 Active US10886232B2 (en) | 2019-05-10 | 2020-01-17 | Package structure and fabrication methods |
| US16/841,766 Active 2040-11-21 US11417605B2 (en) | 2019-05-10 | 2020-04-07 | Reconstituted substrate for radio frequency applications |
| US16/870,843 Active US11264333B2 (en) | 2019-05-10 | 2020-05-08 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/005,905 Active 2040-06-26 US11476202B2 (en) | 2019-05-10 | 2020-08-28 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/005,955 Active 2040-06-18 US11398433B2 (en) | 2019-05-10 | 2020-08-28 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/227,811 Active 2040-01-16 US11521935B2 (en) | 2019-05-10 | 2021-04-12 | Package structure and fabrication methods |
| US17/227,983 Active US11715700B2 (en) | 2019-05-10 | 2021-04-12 | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US17/872,731 Active 2040-04-07 US12051653B2 (en) | 2019-05-10 | 2022-07-25 | Reconstituted substrate for radio frequency applications |
| US18/075,141 Active 2039-11-18 US11887934B2 (en) | 2019-05-10 | 2022-12-05 | Package structure and fabrication methods |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/788,906 Pending US20240404960A1 (en) | 2019-05-10 | 2024-07-30 | Reconstituted substrate for radio frequency applications |
Country Status (7)
| Country | Link |
|---|---|
| US (12) | US11264331B2 (en) |
| JP (6) | JP7386902B2 (en) |
| KR (7) | KR102868625B1 (en) |
| CN (3) | CN113811994A (en) |
| IT (1) | IT201900006736A1 (en) |
| TW (9) | TWI895066B (en) |
| WO (2) | WO2020231545A1 (en) |
Families Citing this family (60)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12406959B2 (en) | 2018-07-26 | 2025-09-02 | Adeia Semiconductor Bonding Technologies Inc. | Post CMP processing for hybrid bonding |
| WO2020217394A1 (en) * | 2019-04-25 | 2020-10-29 | 日立化成株式会社 | Semiconductor device having dolmen structure and method of manufacturing same and laminate film for forming support piece and method of manufacturing same |
| SG11202110111YA (en) | 2019-04-25 | 2021-11-29 | Showa Denko Materials Co Ltd | Semiconductor device having dolmen structure and method for manufacturing same |
| WO2020217401A1 (en) | 2019-04-25 | 2020-10-29 | 日立化成株式会社 | Semiconductor device having dolmen structure, method for manufacturing same, laminated film for forming support piece, and method for manufacturing same |
| IT201900006736A1 (en) * | 2019-05-10 | 2020-11-10 | Applied Materials Inc | PACKAGE MANUFACTURING PROCEDURES |
| IT201900006740A1 (en) | 2019-05-10 | 2020-11-10 | Applied Materials Inc | SUBSTRATE STRUCTURING PROCEDURES |
| CN112086547A (en) * | 2019-06-13 | 2020-12-15 | 光宝光电(常州)有限公司 | Light emitting diode packaging structure |
| US12183724B2 (en) * | 2019-06-13 | 2024-12-31 | Lite-On Opto Technology (Changzhou) Co., Ltd. | Multiple pixel package structure with buried chip and electronic device using the same |
| US11931855B2 (en) | 2019-06-17 | 2024-03-19 | Applied Materials, Inc. | Planarization methods for packaging substrates |
| US11862546B2 (en) | 2019-11-27 | 2024-01-02 | Applied Materials, Inc. | Package core assembly and fabrication methods |
| US11257790B2 (en) | 2020-03-10 | 2022-02-22 | Applied Materials, Inc. | High connectivity device stacking |
| US11454884B2 (en) | 2020-04-15 | 2022-09-27 | Applied Materials, Inc. | Fluoropolymer stamp fabrication method |
| US11400545B2 (en) | 2020-05-11 | 2022-08-02 | Applied Materials, Inc. | Laser ablation for package fabrication |
| JP2022002249A (en) * | 2020-06-19 | 2022-01-06 | キオクシア株式会社 | Semiconductor device and manufacturing method thereof |
| CN111785645B (en) * | 2020-07-13 | 2021-12-03 | 珠海越亚半导体股份有限公司 | Package substrate and manufacturing method thereof |
| US11232951B1 (en) | 2020-07-14 | 2022-01-25 | Applied Materials, Inc. | Method and apparatus for laser drilling blind vias |
| US11676832B2 (en) | 2020-07-24 | 2023-06-13 | Applied Materials, Inc. | Laser ablation system for package fabrication |
| US11742282B2 (en) * | 2020-08-07 | 2023-08-29 | Micron Technology, Inc. | Conductive interconnects |
| US11315890B2 (en) | 2020-08-11 | 2022-04-26 | Applied Materials, Inc. | Methods of forming microvias with reduced diameter |
| KR102792976B1 (en) * | 2020-08-31 | 2025-04-11 | 에스케이하이닉스 주식회사 | Semiconductor package including stacked semiconductor chips |
| US11462488B2 (en) * | 2020-09-03 | 2022-10-04 | Intel Corporation | Substrate cores for warpage control |
| US11521937B2 (en) | 2020-11-16 | 2022-12-06 | Applied Materials, Inc. | Package structures with built-in EMI shielding |
| US11404318B2 (en) | 2020-11-20 | 2022-08-02 | Applied Materials, Inc. | Methods of forming through-silicon vias in substrates for advanced packaging |
| EP4016618B1 (en) * | 2020-12-21 | 2025-01-29 | Hamilton Sundstrand Corporation | Power device packaging |
| CN112820693B (en) * | 2020-12-31 | 2022-03-04 | 广东工业大学 | A kind of nano metal-based embedded three-dimensional interconnect structure preparation method |
| CN112908943A (en) * | 2021-01-12 | 2021-06-04 | 华为技术有限公司 | Embedded packaging structure, preparation method thereof and terminal equipment |
| US20220238473A1 (en) * | 2021-01-25 | 2022-07-28 | Stmicroelectronics S.R.L. | Method of manufacturing semiconductor devices and corresponding semiconductor device |
| US11715696B2 (en) * | 2021-04-22 | 2023-08-01 | Micron Technology, Inc. | Semiconductor devices with recessed pads for die stack interconnections |
| US11705365B2 (en) | 2021-05-18 | 2023-07-18 | Applied Materials, Inc. | Methods of micro-via formation for advanced packaging |
| US11728248B2 (en) * | 2021-07-01 | 2023-08-15 | Deca Technologies Usa, Inc. | Fully molded semiconductor structure with through silicon via (TSV) vertical interconnects |
| KR20230012365A (en) * | 2021-07-15 | 2023-01-26 | 삼성전자주식회사 | Semiconductor package and manufacturing method of the same |
| US12406949B2 (en) * | 2021-08-04 | 2025-09-02 | Nxp Usa, Inc. | Semiconductor device with RF interposer and method therefor |
| US12040266B2 (en) * | 2021-08-30 | 2024-07-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package substrate, package using the same, and method of manufacturing the same |
| WO2023038757A1 (en) * | 2021-09-09 | 2023-03-16 | Applied Materials, Inc. | Stiffener frame for semiconductor device packages |
| US12183684B2 (en) * | 2021-10-26 | 2024-12-31 | Applied Materials, Inc. | Semiconductor device packaging methods |
| WO2023081273A1 (en) * | 2021-11-05 | 2023-05-11 | Adeia Semiconductor Bonding Technologies Inc. | Multi-channel device stacking |
| US12463156B2 (en) * | 2021-11-10 | 2025-11-04 | Intel Corporation | Packaging architectures for sub-terahertz radio frequency devices |
| JP2024543400A (en) * | 2021-11-11 | 2024-11-21 | アプライド マテリアルズ インコーポレイテッド | Semiconductor Device Package |
| EP4181179A1 (en) | 2021-11-16 | 2023-05-17 | Imec VZW | A method for producing a hybrid semiconductor wafer |
| CN114141720B (en) * | 2021-12-07 | 2025-11-18 | 华东光电集成器件研究所 | An integrated circuit packaging structure and its assembly method |
| KR20230086509A (en) * | 2021-12-08 | 2023-06-15 | 삼성전자주식회사 | Semiconductor device, semiconductor package, and method of fabricating semiconductor device |
| US12094726B2 (en) * | 2021-12-13 | 2024-09-17 | Applied Materials, Inc. | Adapting electrical, mechanical, and thermal properties of package substrates |
| US12500180B2 (en) | 2021-12-14 | 2025-12-16 | Mediatek Inc. | Semiconductor package with integrated antenna and shielding pillars |
| JP2024545355A (en) * | 2021-12-27 | 2024-12-05 | アデイア セミコンダクター ボンディング テクノロジーズ インコーポレイテッド | Directly bonded frame wafer |
| US20230317633A1 (en) * | 2022-03-30 | 2023-10-05 | Win Semiconductors Corp. | Semiconductor chip |
| US20230378047A1 (en) * | 2022-05-18 | 2023-11-23 | Applied Materials, Inc. | Semiconductor device packages with enhanced thermo-mechanical reliability |
| US12014484B2 (en) | 2022-06-13 | 2024-06-18 | National Technology & Engineering Solutions Of Sandia, Llc | Thermographic phosphor digital image correlation |
| US20250233087A1 (en) * | 2022-07-14 | 2025-07-17 | Advanced Micro Devices, Inc. | Systems and methods for embedding electronic components in substrates |
| CN115377052B (en) * | 2022-08-25 | 2025-03-25 | 飞腾信息技术有限公司 | Package substrate design method and related equipment |
| CN115172176B (en) * | 2022-09-06 | 2023-09-22 | 合肥圣达电子科技实业有限公司 | Ceramic substrate and preparation method thereof, microwave device and packaging shell structure thereof |
| US20240105557A1 (en) * | 2022-09-23 | 2024-03-28 | Texas Instruments Incorporated | No-lead integrated circuit having an ablated mold compound and extruded contacts |
| EP4391741A1 (en) * | 2022-12-22 | 2024-06-26 | AT & S Austria Technologie & Systemtechnik Aktiengesellschaft | Glass barrier layer product, and manufacture method |
| US12431410B2 (en) * | 2023-01-06 | 2025-09-30 | Nanya Technology Corporation | Semiconductor device with polymer liner and method for fabricating the same |
| US20240321763A1 (en) * | 2023-03-24 | 2024-09-26 | Qualcomm Incorporated | Package substrate comprising at least two core layers |
| US12512593B2 (en) * | 2023-04-13 | 2025-12-30 | Qualcomm Incorporated | Antenna module as a radio-frequency (RF) integrated circuit (IC) die with an integrated antenna substrate, and related fabrication methods |
| WO2025022670A1 (en) * | 2023-07-27 | 2025-01-30 | 株式会社レゾナック | Semiconductor device manufacturing method and semiconductor device |
| CN116666231A (en) * | 2023-08-01 | 2023-08-29 | 广东佛智芯微电子技术研究有限公司 | Embedded chip fan-out packaging structure and preparation method thereof |
| WO2025114130A1 (en) * | 2023-11-29 | 2025-06-05 | At & S Austria Technologie & Systemtechnik Aktiengesellschaft | A component carrier assembly and method for manufacturing a component carrier assembly |
| JP2025096932A (en) * | 2023-12-18 | 2025-06-30 | 東京エレクトロン株式会社 | Embedding method and system |
| US20250372526A1 (en) * | 2024-05-31 | 2025-12-04 | Applied Materials, Inc. | Interposer devices with mutliple interposer cores |
Citations (371)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4073610A (en) | 1976-02-05 | 1978-02-14 | Cox Bernard K | Apparatus for producing a foldable plastic strip |
| EP0264134A2 (en) | 1986-10-16 | 1988-04-20 | International Business Machines Corporation | Zirconium as an adhesion material in a multi-layer wiring substrate |
| US5126016A (en) | 1991-02-01 | 1992-06-30 | International Business Machines Corporation | Circuitization of polymeric circuit boards with galvanic removal of chromium adhesion layers |
| US5268194A (en) | 1990-08-10 | 1993-12-07 | Nippon Cmk Corp. | Method of packing filler into through-holes in a printed circuit board |
| JPH06152089A (en) | 1992-10-09 | 1994-05-31 | Internatl Business Mach Corp <Ibm> | Printed wiring board and its manufacture |
| US5353195A (en) | 1993-07-09 | 1994-10-04 | General Electric Company | Integral power and ground structure for multi-chip modules |
| US5367143A (en) | 1992-12-30 | 1994-11-22 | International Business Machines Corporation | Apparatus and method for multi-beam drilling |
| US5474834A (en) | 1992-03-09 | 1995-12-12 | Kyocera Corporation | Superconducting circuit sub-assembly having an oxygen shielding barrier layer |
| US5670262A (en) | 1995-05-09 | 1997-09-23 | The Dow Chemical Company | Printing wiring board(s) having polyimidebenzoxazole dielectric layer(s) and the manufacture thereof |
| US5767480A (en) | 1995-07-28 | 1998-06-16 | National Semiconductor Corporation | Hole generation and lead forming for integrated circuit lead frames using laser machining |
| US5783870A (en) | 1995-03-16 | 1998-07-21 | National Semiconductor Corporation | Method for connecting packages of a stacked ball grid array structure |
| US5841102A (en) | 1996-11-08 | 1998-11-24 | W. L. Gore & Associates, Inc. | Multiple pulse space processing to enhance via entrance formation at 355 nm |
| US5878485A (en) | 1991-06-04 | 1999-03-09 | Micron Technologoy, Inc. | Method for fabricating a carrier for testing unpackaged semiconductor dice |
| JPH11233950A (en) | 1997-12-11 | 1999-08-27 | Ibiden Co Ltd | Manufacture of multilayer printed wiring board |
| US6013948A (en) | 1995-11-27 | 2000-01-11 | Micron Technology, Inc. | Stackable chip scale semiconductor package with mating contacts on opposed surfaces |
| US6039889A (en) | 1999-01-12 | 2000-03-21 | Fujitsu Limited | Process flows for formation of fine structure layer pairs on flexible films |
| US6087719A (en) | 1997-04-25 | 2000-07-11 | Kabushiki Kaisha Toshiba | Chip for multi-chip semiconductor device and method of manufacturing the same |
| US6117704A (en) | 1999-03-31 | 2000-09-12 | Irvine Sensors Corporation | Stackable layers containing encapsulated chips |
| US6211485B1 (en) | 1996-06-05 | 2001-04-03 | Larry W. Burgess | Blind via laser drilling system |
| JP2001244591A (en) | 2001-02-06 | 2001-09-07 | Ngk Spark Plug Co Ltd | Wiring board and manufacturing method thereof |
| US20010020548A1 (en) | 1996-06-05 | 2001-09-13 | Burgess Larry W. | Blind via laser drilling system |
| US20010030059A1 (en) | 1999-12-20 | 2001-10-18 | Yasuhiro Sugaya | Circuit component built-in module, radio device having the same, and method for producing the same |
| US20020036054A1 (en) | 1997-11-25 | 2002-03-28 | Seiichi Nakatani | Printed circuit board and method manufacturing the same |
| US20020048715A1 (en) | 2000-08-09 | 2002-04-25 | Bret Walczynski | Photoresist adhesive and method |
| US6384473B1 (en) | 2000-05-16 | 2002-05-07 | Sandia Corporation | Microelectronic device package with an integral window |
| US6388207B1 (en) | 2000-12-29 | 2002-05-14 | Intel Corporation | Electronic assembly with trench structures and methods of manufacture |
| US6388202B1 (en) | 1997-10-06 | 2002-05-14 | Motorola, Inc. | Multi layer printed circuit board |
| US6392290B1 (en) | 2000-04-07 | 2002-05-21 | Siliconix Incorporated | Vertical structure for semiconductor wafer-level chip scale packages |
| US20020070443A1 (en) | 2000-12-08 | 2002-06-13 | Xiao-Chun Mu | Microelectronic package having an integrated heat sink and build-up layers |
| US20020074615A1 (en) | 1997-04-03 | 2002-06-20 | Nobuaki Honda | Circuit substrate, detector, and method of manufacturing the same |
| JP2002208778A (en) | 2001-01-10 | 2002-07-26 | Ibiden Co Ltd | Multilayer printed wiring board |
| JP2002246755A (en) | 2000-12-15 | 2002-08-30 | Ibiden Co Ltd | Manufacturing method of multilayer printed wiring board |
| US20020135058A1 (en) | 2001-01-19 | 2002-09-26 | Matsushita Electric Industrial Co., Ltd. | Component built-in module and method of manufacturing the same |
| US6459046B1 (en) | 2000-08-28 | 2002-10-01 | Matsushita Electric Industrial Co., Ltd. | Printed circuit board and method for producing the same |
| US6465084B1 (en) | 2001-04-12 | 2002-10-15 | International Business Machines Corporation | Method and structure for producing Z-axis interconnection assembly of printed wiring board elements |
| CN1376554A (en) | 2001-03-22 | 2002-10-30 | 松下电器产业株式会社 | Dielectric base plate for laser process and process method thereof, semiconductor components and manufacturing method thereof |
| US20020158334A1 (en) | 2001-04-30 | 2002-10-31 | Intel Corporation | Microelectronic device having signal distribution functionality on an interfacial layer thereof |
| US20020170891A1 (en) | 2001-03-22 | 2002-11-21 | Adrian Boyle | Laser machining system and method |
| US6506632B1 (en) | 2002-02-15 | 2003-01-14 | Unimicron Technology Corp. | Method of forming IC package having downward-facing chip cavity |
| US6512182B2 (en) | 2001-03-12 | 2003-01-28 | Ngk Spark Plug Co., Ltd. | Wiring circuit board and method for producing same |
| US20030059976A1 (en) | 2001-09-24 | 2003-03-27 | Nathan Richard J. | Integrated package and methods for making same |
| US6555906B2 (en) | 2000-12-15 | 2003-04-29 | Intel Corporation | Microelectronic package having a bumpless laminated interconnection layer |
| US6576869B1 (en) | 1998-05-27 | 2003-06-10 | Excellon Automation Co. | Method and apparatus for drilling microvia holes in electrical circuit interconnection packages |
| JP2003188340A (en) | 2001-12-19 | 2003-07-04 | Matsushita Electric Ind Co Ltd | Component built-in module and manufacturing method thereof |
| US6593240B1 (en) | 2000-06-28 | 2003-07-15 | Infineon Technologies, North America Corp | Two step chemical mechanical polishing process |
| US20030221864A1 (en) | 1998-10-06 | 2003-12-04 | Leif Bergstedt | Printed board assembly and method of its manufacture |
| US20030222330A1 (en) | 2000-01-10 | 2003-12-04 | Yunlong Sun | Passivation processing over a memory link |
| US6661084B1 (en) | 2000-05-16 | 2003-12-09 | Sandia Corporation | Single level microelectronic device package with an integral window |
| US6677552B1 (en) | 2001-11-30 | 2004-01-13 | Positive Light, Inc. | System and method for laser micro-machining |
| US6713719B1 (en) | 1999-09-30 | 2004-03-30 | Siemens Aktiengesellschaft | Method and device for laser drilling laminates |
| US6724638B1 (en) | 1999-09-02 | 2004-04-20 | Ibiden Co., Ltd. | Printed wiring board and method of producing the same |
| US20040080040A1 (en) | 2002-10-28 | 2004-04-29 | Sharp Kabushiki Kaisha | Semiconductor device and chip-stack semiconductor device |
| US20040118824A1 (en) | 1996-06-05 | 2004-06-24 | Laservia Corporation, An Oregon Corporation | Conveyorized blind microvia laser drilling system |
| US20040134682A1 (en) | 1998-09-14 | 2004-07-15 | Ibiden Co., Ltd. | Printed wiring board and its manufacturing method |
| US6775907B1 (en) | 1999-06-29 | 2004-08-17 | International Business Machines Corporation | Process for manufacturing a printed wiring board |
| US6781093B2 (en) | 1999-08-03 | 2004-08-24 | Xsil Technology Limited | Circuit singulation system and method |
| JP2004311788A (en) | 2003-04-08 | 2004-11-04 | Matsushita Electric Ind Co Ltd | Sheet-shaped module and manufacturing method thereof |
| KR20040096537A (en) | 2002-12-11 | 2004-11-16 | 다이니폰 인사츠 가부시키가이샤 | Multilayer printed circuit board and method for manufacturing same |
| JP2004335641A (en) | 2003-05-06 | 2004-11-25 | Canon Inc | Manufacturing method of semiconductor device embedded substrate |
| US20040248412A1 (en) | 2003-06-06 | 2004-12-09 | Liu Feng Q. | Method and composition for fine copper slurry for low dishing in ECMP |
| US20050070092A1 (en) | 2003-09-29 | 2005-03-31 | Kirby Kyle K. | Method for creating electrical pathways for semiconductor device structures using laser machining processes |
| EP1536673A1 (en) | 2002-05-30 | 2005-06-01 | Taiyo Yuden Co., Ltd. | Composite multi-layer substrate and module using the substrate |
| CN1646650A (en) | 2002-02-11 | 2005-07-27 | 杜邦空中产品纳米材料公司 | Free radical-forming activator attached to solid and used to enhance CMP formulations |
| US20050170292A1 (en) | 2004-02-04 | 2005-08-04 | Industrial Technology Research Institute | Structure of imprint mold and method for fabricating the same |
| CN1714608A (en) | 2003-01-16 | 2005-12-28 | 富士通株式会社 | Multilayer wiring board, method for manufacturing same, method for manufacturing fiber-reinforced resin board |
| US20060014532A1 (en) | 2004-07-15 | 2006-01-19 | Seligmann Doree D | Proximity-based authorization |
| JP2006032556A (en) | 2004-07-14 | 2006-02-02 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
| US20060073234A1 (en) | 2004-10-06 | 2006-04-06 | Williams Michael E | Concrete stamp and method of manufacture |
| US7028400B1 (en) | 2002-05-01 | 2006-04-18 | Amkor Technology, Inc. | Integrated circuit substrate having laser-exposed terminals |
| US20060128069A1 (en) | 2004-12-10 | 2006-06-15 | Phoenix Precision Technology Corporation | Package structure with embedded chip and method for fabricating the same |
| US7064069B2 (en) | 2003-10-21 | 2006-06-20 | Micron Technology, Inc. | Substrate thinning including planarization |
| US20060145328A1 (en) | 2005-01-06 | 2006-07-06 | Shih-Ping Hsu | Three dimensional package structure with semiconductor chip embedded in substrate and method for fabricating the same |
| US7078788B2 (en) | 2000-08-16 | 2006-07-18 | Intel Corporation | Microelectronic substrates with integrated devices |
| US20060160332A1 (en) | 2002-03-27 | 2006-07-20 | Bo Gu | Method and system for high-speed precise laser trimming, scan lens system for use therein and electrical device produced thereby |
| US7091593B2 (en) | 2003-07-09 | 2006-08-15 | Matsushita Electric Industrial Co., Ltd. | Circuit board with built-in electronic component and method for manufacturing the same |
| US7105931B2 (en) | 2003-01-07 | 2006-09-12 | Abbas Ismail Attarwala | Electronic package and method |
| US7129117B2 (en) | 2004-09-09 | 2006-10-31 | Phoenix Precision Technology Corporation | Method of embedding semiconductor chip in support plate and embedded structure thereof |
| US20060270242A1 (en) | 2000-06-26 | 2006-11-30 | Steven Verhaverbeke | Cleaning method and solution for cleaning a wafer in a single wafer process |
| US20060283716A1 (en) | 2003-07-08 | 2006-12-21 | Hooman Hafezi | Method of direct plating of copper on a ruthenium alloy |
| US7166914B2 (en) | 1994-07-07 | 2007-01-23 | Tessera, Inc. | Semiconductor package with heat sink |
| US7170152B2 (en) | 2004-03-11 | 2007-01-30 | Siliconware Precision Industries Co., Ltd. | Wafer level semiconductor package with build-up layer and method for fabricating the same |
| US20070035033A1 (en) | 2005-05-26 | 2007-02-15 | Volkan Ozguz | Stackable tier structure comprising high density feedthrough |
| US20070042563A1 (en) | 2005-08-19 | 2007-02-22 | Honeywell International Inc. | Single crystal based through the wafer connections technical field |
| US7192807B1 (en) | 2002-11-08 | 2007-03-20 | Amkor Technology, Inc. | Wafer level package and fabrication method |
| US20070077865A1 (en) | 2005-10-04 | 2007-04-05 | Cabot Microelectronics Corporation | Method for controlling polysilicon removal |
| US7211899B2 (en) | 2002-01-18 | 2007-05-01 | Fujitsu Limited | Circuit substrate and method for fabricating the same |
| KR100714196B1 (en) | 2005-07-11 | 2007-05-02 | 삼성전기주식회사 | Printed Circuit Boards Incorporating Electrical Elements And Manufacturing Method Thereof |
| US20070111401A1 (en) | 2003-12-05 | 2007-05-17 | Mitsui Mining & Smelting Co., Ltd | Printed wiring board, its manufacturing method, and circuit device |
| CN1971894A (en) | 2005-11-25 | 2007-05-30 | 全懋精密科技股份有限公司 | Chip-embedded modular structure |
| US20070130761A1 (en) | 2005-12-14 | 2007-06-14 | Samsung Electro-Mechanics Co., Ltd. | Method of manufacturing printed circuit board having landless via hole |
| KR100731112B1 (en) | 2006-07-24 | 2007-06-22 | 동부일렉트로닉스 주식회사 | CPM Slurry for Removing Photoresist |
| US7271012B2 (en) | 2003-07-15 | 2007-09-18 | Control Systemation, Inc. | Failure analysis methods and systems |
| US7276446B2 (en) | 1999-04-09 | 2007-10-02 | Micron Technology, Inc. | Planarizing solutions, planarizing machines and methods for mechanical or chemical-mechanical planarization of microelectronic-device substrate assemblies |
| US7279357B2 (en) | 2002-05-27 | 2007-10-09 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a chip-scale-packaging (CSP) having an inductor |
| US20070290300A1 (en) | 2006-05-22 | 2007-12-20 | Sony Corporation | Semiconductor device and method for manufacturing same |
| US7312405B2 (en) | 2005-02-01 | 2007-12-25 | Phoenix Precision Technology Corporation | Module structure having embedded chips |
| US20080006945A1 (en) | 2006-06-27 | 2008-01-10 | Megica Corporation | Integrated circuit and method for fabricating the same |
| US20080011852A1 (en) | 2004-06-30 | 2008-01-17 | Gsi Group Corporation | Laser-based method and system for processing targeted surface material and article produced thereby |
| US7321164B2 (en) | 2005-08-15 | 2008-01-22 | Phoenix Precision Technology Corporation | Stack structure with semiconductor chip embedded in carrier |
| JP2008066517A (en) | 2006-09-07 | 2008-03-21 | Shinko Electric Ind Co Ltd | Semiconductor device |
| US20080076256A1 (en) | 2006-09-22 | 2008-03-27 | Disco Corporation | Via hole forming method |
| US20080090095A1 (en) | 2004-09-01 | 2008-04-17 | Sumitomo Metal Mining Co., Ltd. | Adhesiveless Copper Clad Laminates And Method For Manufacturing Thereof |
| KR20080037296A (en) | 2006-10-25 | 2008-04-30 | 삼성전자주식회사 | Thin film transistor substrate and manufacturing method thereof |
| US20080113283A1 (en) | 2006-04-28 | 2008-05-15 | Polyset Company, Inc. | Siloxane epoxy polymers for redistribution layer applications |
| US20080119041A1 (en) | 2006-11-08 | 2008-05-22 | Motorola, Inc. | Method for fabricating closed vias in a printed circuit board |
| KR20080052491A (en) | 2006-12-07 | 2008-06-11 | 어드벤스드 칩 엔지니어링 테크놀로지, 인크. | Multi-chip package structure and manufacturing method thereof |
| EP1478021B1 (en) | 2003-05-15 | 2008-07-16 | Sanyo Electric Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US20080173792A1 (en) | 2007-01-23 | 2008-07-24 | Advanced Chip Engineering Technology Inc. | Image sensor module and the method of the same |
| US20080173999A1 (en) | 2007-01-23 | 2008-07-24 | Samsung Electronics Co., Ltd. | Stack package and method of manufacturing the same |
| US7449363B2 (en) | 2004-11-26 | 2008-11-11 | Phoenix Precision Technology Corporation | Semiconductor package substrate with embedded chip and fabrication method thereof |
| US20080277776A1 (en) | 2006-01-27 | 2008-11-13 | Ibiden Co., Ltd. | Substrate and multilayer circuit board |
| US7458794B2 (en) | 2004-08-10 | 2008-12-02 | Webasto Ag | Injection moulding machine |
| US20080296273A1 (en) | 2007-06-01 | 2008-12-04 | Electro Scientific Industries, Inc. | Method of and apparatus for laser drilling holes with improved taper |
| EP2023382A1 (en) | 2006-05-01 | 2009-02-11 | Mitsubishi Chemical Corporation | Etching method, etching mask and method for manufacturing semiconductor device using the same |
| CN100463128C (en) | 2005-11-25 | 2009-02-18 | 全懋精密科技股份有限公司 | Three-dimensional packaging structure of semiconductor chip embedded substrate and manufacturing method thereof |
| US7511365B2 (en) | 2005-04-21 | 2009-03-31 | Industrial Technology Research Institute | Thermal enhanced low profile package structure |
| US20090084596A1 (en) | 2007-09-05 | 2009-04-02 | Taiyo Yuden Co., Ltd. | Multi-layer board incorporating electronic component and method for producing the same |
| JP2009081423A (en) | 2007-09-05 | 2009-04-16 | Taiyo Yuden Co Ltd | Electronic component built-in multilayer substrate and method for manufacturing the same |
| CN100502040C (en) | 2005-01-21 | 2009-06-17 | 株式会社半导体能源研究所 | Semiconductor device, method for manufacturing the same, and electronic apparatus |
| US20090224372A1 (en) | 2008-03-07 | 2009-09-10 | Advanced Inquiry Systems, Inc. | Wafer translator having a silicon core isolated from signal paths by a ground plane |
| US20090243065A1 (en) | 2006-04-27 | 2009-10-01 | Mitsuo Sugino | Semiconductor Device and Method for Manufacturing Semiconductor Device |
| US20090250823A1 (en) | 2008-04-04 | 2009-10-08 | Racz Livia M | Electronic Modules and Methods for Forming the Same |
| US20090278126A1 (en) | 2008-05-06 | 2009-11-12 | Samsung Electronics Co., Ltd. | Metal line substrate, thin film transistor substrate and method of forming the same |
| CN100561696C (en) | 2007-03-01 | 2009-11-18 | 全懋精密科技股份有限公司 | Structure of embedded semiconductor chip and its manufacturing method |
| US20100013081A1 (en) | 2008-07-18 | 2010-01-21 | United Test And Assembly Center Ltd. | Packaging structural member |
| US20100059876A1 (en) | 2008-09-05 | 2010-03-11 | Shinko Electric Industries Co., Ltd. | Electronic component package and method of manufacturing the same |
| US20100062287A1 (en) | 2008-09-10 | 2010-03-11 | Seagate Technology Llc | Method of polishing amorphous/crystalline glass to achieve a low rq & wq |
| US20100068837A1 (en) | 2008-09-12 | 2010-03-18 | Kumar Ananda H | Structures and Methods for Wafer Packages, and Probes |
| US20100078805A1 (en) | 2008-09-30 | 2010-04-01 | Yonggang Li | Method and core materials for semiconductor packaging |
| US7723838B2 (en) | 2004-01-20 | 2010-05-25 | Shinko Electric Industries Co., Ltd. | Package structure having semiconductor device embedded within wiring board |
| US20100144101A1 (en) | 2008-12-05 | 2010-06-10 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Conductive Posts Embedded in Photosensitive Encapsulant |
| JP2010129723A (en) | 2008-11-27 | 2010-06-10 | Shinko Electric Ind Co Ltd | Method of forming via hole |
| US20100148305A1 (en) | 2008-12-12 | 2010-06-17 | Jong Yong Yun | Semiconductor Device and Fabricating Method Thereof |
| US20100160170A1 (en) | 2006-08-25 | 2010-06-24 | Nihon Micro Coating Co., Ltd. | Method for polishing tape-shaped substrate for oxide superconductor, oxide superconductor, and base material for oxide superconductor |
| JP2010529664A (en) | 2007-06-07 | 2010-08-26 | コミサリア ア レネルジ アトミク | Multi-component device integrated in a semiconductor die |
| KR20100097893A (en) | 2009-02-27 | 2010-09-06 | 주식회사 티지솔라 | Method for manufacturing solar cell using substrare having concavo-convex activestructure |
| US20100248451A1 (en) | 2009-03-27 | 2010-09-30 | Electro Sceintific Industries, Inc. | Method for Laser Singulation of Chip Scale Packages on Glass Substrates |
| US7808799B2 (en) | 2006-04-25 | 2010-10-05 | Ngk Spark Plug Co., Ltd. | Wiring board |
| US20100264538A1 (en) | 2007-10-15 | 2010-10-21 | Imec | Method for producing electrical interconnects and devices made thereof |
| US7839649B2 (en) | 2006-12-25 | 2010-11-23 | Unimicron Technology Corp. | Circuit board structure having embedded semiconductor element and fabrication method thereof |
| US7843064B2 (en) | 2007-12-21 | 2010-11-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and process for the formation of TSVs |
| TW201042019A (en) | 2009-04-20 | 2010-12-01 | Hitachi Chemical Co Ltd | Polishing agent for semiconductor substrate and method for polishing semiconductor substrate |
| US20100301023A1 (en) | 2009-05-28 | 2010-12-02 | Electro Scientific Industries, Inc. | Acousto-optic deflector applications in laser processing of dielectric or other materials |
| KR100997993B1 (en) | 2009-03-20 | 2010-12-03 | 삼성전기주식회사 | Circuit board having metal wiring of multi-layer structure and manufacturing method thereof |
| US20100307798A1 (en) | 2009-06-03 | 2010-12-09 | Izadian Jamal S | Unified scalable high speed interconnects technologies |
| US7852634B2 (en) | 2000-09-25 | 2010-12-14 | Ibiden Co., Ltd. | Semiconductor element, method of manufacturing semiconductor element, multi-layer printed circuit board, and method of manufacturing multi-layer printed circuit board |
| US7855460B2 (en) | 2007-04-25 | 2010-12-21 | Tdk Corporation | Electronic component to protect an interface between a conductor and an insulator and method for manufacturing the same |
| US7868464B2 (en) | 2004-09-16 | 2011-01-11 | Tdk Corporation | Multilayer substrate and manufacturing method thereof |
| US20110062594A1 (en) | 2008-10-16 | 2011-03-17 | Dai Nippon Printing, Co., Ltd. | Through hole electrode substrate, method for manufacturing the through hole electrode substrate, and semiconductor device using the through hole electrode substrate |
| US7915737B2 (en) | 2006-12-15 | 2011-03-29 | Sanyo Electric Co., Ltd. | Packing board for electronic device, packing board manufacturing method, semiconductor module, semiconductor module manufacturing method, and mobile device |
| US7914693B2 (en) | 2005-10-18 | 2011-03-29 | Korea Institute Of Machinery & Materials | Stamp for micro/nano imprint lithography using diamond-like carbon and method of fabricating the same |
| CN102024713A (en) | 2009-09-14 | 2011-04-20 | 台湾积体电路制造股份有限公司 | Semiconductor Package Process |
| US7932608B2 (en) | 2009-02-24 | 2011-04-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-silicon via formed with a post passivation interconnect structure |
| US20110097432A1 (en) | 2009-10-23 | 2011-04-28 | Hon Hai Precision Industry Co., Ltd. | Injection mold |
| US20110111300A1 (en) | 2009-11-11 | 2011-05-12 | Amprius Inc. | Intermediate layers for electrode fabrication |
| EP1845762B1 (en) | 2005-02-02 | 2011-05-25 | Ibiden Co., Ltd. | Multilayer printed wiring board |
| US7955942B2 (en) | 2009-05-18 | 2011-06-07 | Stats Chippac, Ltd. | Semiconductor device and method of forming a 3D inductor from prefabricated pillar frame |
| US20110151663A1 (en) | 2007-05-29 | 2011-06-23 | Freescale Semiconductor Inc. | Method to form a via |
| US7982305B1 (en) | 2008-10-20 | 2011-07-19 | Maxim Integrated Products, Inc. | Integrated circuit package including a three-dimensional fan-out / fan-in signal routing |
| US7988446B2 (en) | 2009-05-27 | 2011-08-02 | Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. | Mold assembly |
| US20110204505A1 (en) | 2010-02-23 | 2011-08-25 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming TMV and TSV in WLCSP Using Same Carrier |
| WO2011130300A1 (en) | 2010-04-12 | 2011-10-20 | Ikonics Corporation | Photoresist film and methods for abrasive etching and cutting |
| US20110259631A1 (en) | 2008-12-13 | 2011-10-27 | M-Solv Ltd. | Method and apparatus for laser machining relatively narrow and relatively wide structures |
| US20110272191A1 (en) | 2010-05-05 | 2011-11-10 | Tyco Electronics Services Gmbh | Potting for electronic components |
| US20110291293A1 (en) | 2003-04-01 | 2011-12-01 | Imbera Electronics Oy | Method for manufacturing an electronic module and an electronic module |
| US20110304024A1 (en) | 2010-06-15 | 2011-12-15 | STMicroelectrionic S.r.l. | Vertical conductive connections in semiconductor substrates |
| US20110316147A1 (en) | 2010-06-25 | 2011-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded 3D Interposer Structure |
| US8137497B2 (en) | 2008-03-25 | 2012-03-20 | Shinko Electric Industries Co., Ltd. | Method of manufacturing wiring substrate |
| JP2012069926A (en) | 2010-08-21 | 2012-04-05 | Ibiden Co Ltd | Printed wiring board and manufacturing method therefor |
| CN102437110A (en) | 2011-11-30 | 2012-05-02 | 北京大学 | Method for producing graphene vertical interconnection structure |
| US20120128891A1 (en) | 2009-07-29 | 2012-05-24 | Nissan Chemical Industries, Ltd. | Composition for forming resist underlayer film for nanoimprint |
| US20120135608A1 (en) | 2010-07-26 | 2012-05-31 | Hamamatsu Photonics K.K. | Substrate processing method |
| US20120146209A1 (en) | 2010-12-14 | 2012-06-14 | Unimicron Technology Corporation | Packaging substrate having through-holed interposer embedded therein and fabrication method thereof |
| US20120164827A1 (en) | 2010-12-22 | 2012-06-28 | Applied Materials, Inc. | Fabrication of through-silicon vias on silicon wafers |
| US20120229990A1 (en) | 2011-03-08 | 2012-09-13 | Ibiden Co., Ltd. | Multilayer printed wiring board and method for manufacturing multilayer printed wiring board |
| US8283778B2 (en) | 2005-06-14 | 2012-10-09 | Cufer Asset Ltd. L.L.C. | Thermally balanced via |
| US20120261805A1 (en) | 2011-04-14 | 2012-10-18 | Georgia Tech Research Corporation | Through package via structures in panel-based silicon substrates and methods of making the same |
| CA2481616C (en) | 2003-09-15 | 2013-01-08 | Rohm And Haas Electronic Materials, Llc | Device package and methods for the fabrication and testing thereof |
| JP5111342B2 (en) | 2008-12-01 | 2013-01-09 | 日本特殊陶業株式会社 | Wiring board |
| WO2013008415A1 (en) | 2011-07-08 | 2013-01-17 | パナソニック株式会社 | Wiring board and method for manufacturing three-dimensional wiring board |
| US8367943B2 (en) | 2005-02-02 | 2013-02-05 | Ibiden Co., Ltd. | Multilayered printed wiring board |
| US20130074332A1 (en) | 2011-09-28 | 2013-03-28 | Ngk Spark Plug Co., Ltd. | Method of manufacturing wiring substrate having built-in component |
| US8426246B2 (en) | 2007-06-07 | 2013-04-23 | United Test And Assembly Center Ltd. | Vented die and package |
| US20130105329A1 (en) | 2010-08-02 | 2013-05-02 | Atotech Deutschland Gmbh | Method to form solder deposits and non-melting bump structures on substrates |
| US8470708B2 (en) | 2010-02-25 | 2013-06-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Double patterning strategy for contact hole and trench in photolithography |
| US8476769B2 (en) | 2007-10-17 | 2013-07-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-silicon vias and methods for forming the same |
| US20130196501A1 (en) | 2007-12-06 | 2013-08-01 | Micron Technology, Inc. | Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods |
| US20130203190A1 (en) | 2012-02-02 | 2013-08-08 | Harris Corporation, Corporation Of The State Of Delaware | Method for making a redistributed wafer using transferrable redistribution layers |
| US20130200528A1 (en) | 2008-12-12 | 2013-08-08 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming a Vertical Interconnect Structure for 3-D FO-WLCSP |
| US8518746B2 (en) | 2010-09-02 | 2013-08-27 | Stats Chippac, Ltd. | Semiconductor device and method of forming TSV semiconductor wafer with embedded semiconductor die |
| WO2013126927A2 (en) | 2012-02-26 | 2013-08-29 | Solexel, Inc. | Systems and methods for laser splitting and device layer transfer |
| KR101301507B1 (en) | 2012-11-26 | 2013-09-04 | (주)씨엠코리아 | Semiconductor heater manufacturing method and heater thereusing |
| JP2013176835A (en) | 2012-02-02 | 2013-09-09 | Shin-Etsu Chemical Co Ltd | Method for manufacturing synthetic quartz glass substrate |
| US8536695B2 (en) | 2011-03-08 | 2013-09-17 | Georgia Tech Research Corporation | Chip-last embedded interconnect structures |
| JP2013207006A (en) | 2012-03-28 | 2013-10-07 | Toppan Printing Co Ltd | Wiring board with through electrode and manufacturing method of the same |
| JP2013222889A (en) | 2012-04-18 | 2013-10-28 | Mitsubishi Chemicals Corp | Interlayer filler composition for three-dimensional lamination type semiconductor device and coating liquid thereof |
| US20130341738A1 (en) | 2012-06-21 | 2013-12-26 | Robert Bosch Gmbh | Method for manufacturing a component having an electrical through-connection |
| US8628383B2 (en) | 2008-07-22 | 2014-01-14 | Saint-Gobain Abrasives, Inc. | Coated abrasive products containing aggregates |
| US8633397B2 (en) | 2009-08-25 | 2014-01-21 | Samsung Electro-Mechanics Co., Ltd. | Method of processing cavity of core substrate |
| US20140054075A1 (en) | 2012-08-24 | 2014-02-27 | Zhen Ding Technology Co., Ltd. | Printed circuit baord and method for manufacturing same |
| US20140094094A1 (en) | 2012-09-28 | 2014-04-03 | Robert A. Rizzuto | Modified Microgrinding Process |
| US20140092519A1 (en) | 2012-09-28 | 2014-04-03 | Beijing Boe Optoelectronics Technology Co., Ltd. | Touch panel, touch display device and method for manufacturing the touch panel |
| US8698293B2 (en) | 2012-05-25 | 2014-04-15 | Infineon Technologies Ag | Multi-chip package and method of manufacturing thereof |
| US20140103499A1 (en) | 2012-10-11 | 2014-04-17 | International Business Machines Corporation | Advanced handler wafer bonding and debonding |
| US8728341B2 (en) | 2009-10-22 | 2014-05-20 | Hitachi Chemical Company, Ltd. | Polishing agent, concentrated one-pack type polishing agent, two-pack type polishing agent and method for polishing substrate |
| US8772087B2 (en) | 2009-10-22 | 2014-07-08 | Infineon Technologies Ag | Method and apparatus for semiconductor device fabrication using a reconstituted wafer |
| KR20140086375A (en) | 2012-12-28 | 2014-07-08 | (재)한국나노기술원 | Manufacturing method of space transformer for glass base probe card and the space transformer for glass base probe card thereby |
| US8786098B2 (en) | 2010-10-11 | 2014-07-22 | Advanced Semiconductor Engineering, Inc. | Semiconductor element having conductive vias and semiconductor package having a semiconductor element with conductive vias and method for making the same |
| US20140252655A1 (en) | 2013-03-05 | 2014-09-11 | Maxim Integrated Products, Inc. | Fan-out and heterogeneous packaging of electronic components |
| JP5608605B2 (en) | 2010-11-05 | 2014-10-15 | 新光電気工業株式会社 | Wiring board manufacturing method |
| US8877554B2 (en) | 2013-03-15 | 2014-11-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices, methods of packaging semiconductor devices, and PoP devices |
| US8890628B2 (en) | 2012-08-31 | 2014-11-18 | Intel Corporation | Ultra slim RF package for ultrabooks and smart phones |
| WO2014186538A1 (en) | 2013-05-17 | 2014-11-20 | Advanced Technology Materials, Inc. | Compositions and methods for removing ceria particles from a surface |
| US20140353019A1 (en) | 2013-05-30 | 2014-12-04 | Deepak ARORA | Formation of dielectric with smooth surface |
| US8907471B2 (en) | 2009-12-24 | 2014-12-09 | Imec | Window interposed die packaging |
| US20150021081A1 (en) | 2013-07-16 | 2015-01-22 | Sony Corporation | Wiring substrate, method of manufacturing wiring substrate, component-embedded glass substrate, and method of manufacturing component-embedded glass substrate |
| US8952544B2 (en) | 2013-07-03 | 2015-02-10 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method thereof |
| KR101494413B1 (en) | 2013-05-29 | 2015-02-17 | 주식회사 네패스 | Support frame, and method of manufacturing semiconductor package using the same |
| TW201511634A (en) | 2013-06-17 | 2015-03-16 | Ajinomoto Kk | Manufacturing method of substrate having elements wiring therein and semiconductor device |
| US8980691B2 (en) | 2013-06-28 | 2015-03-17 | Stats Chippac, Ltd. | Semiconductor device and method of forming low profile 3D fan-out package |
| US8980727B1 (en) | 2014-05-07 | 2015-03-17 | Applied Materials, Inc. | Substrate patterning using hybrid laser scribing and plasma etching processing schemes |
| US8990754B2 (en) | 2007-04-04 | 2015-03-24 | Cisco Technology, Inc. | Optimizing application specific integrated circuit pinouts for high density interconnect printed circuit boards |
| US8994185B2 (en) | 2011-12-14 | 2015-03-31 | Stats Chippac, Ltd. | Semiconductor device and method of forming vertical interconnect structure with conductive micro via array for 3-D Fo-WLCSP |
| JP5693977B2 (en) | 2011-01-11 | 2015-04-01 | 新光電気工業株式会社 | Wiring board and manufacturing method thereof |
| US8999759B2 (en) | 2009-09-08 | 2015-04-07 | Unimicron Technology Corporation | Method for fabricating packaging structure having embedded semiconductor element |
| JP2015070007A (en) | 2013-09-26 | 2015-04-13 | 新光電気工業株式会社 | Wiring board and manufacturing method of the same |
| JP5700241B2 (en) | 2009-11-09 | 2015-04-15 | 日立化成株式会社 | Multilayer wiring board and manufacturing method thereof |
| CN104637912A (en) | 2013-11-11 | 2015-05-20 | 英飞凌科技股份有限公司 | Electrically conductive frame on substrate for accommodating electronic chips |
| US9059186B2 (en) | 2008-07-14 | 2015-06-16 | Stats Chippac, Ltd. | Embedded semiconductor die package and method of making the same using metal frame carrier |
| US9070637B2 (en) | 2011-03-17 | 2015-06-30 | Seiko Epson Corporation | Device-mounted substrate, infrared light sensor and through electrode forming method |
| US20150187691A1 (en) | 2012-06-25 | 2015-07-02 | Research Triangle Institute | Three-dimensional electronic packages utilizing unpatterned adhesive layer |
| US9099313B2 (en) | 2012-12-18 | 2015-08-04 | SK Hynix Inc. | Embedded package and method of manufacturing the same |
| US20150228416A1 (en) | 2013-08-08 | 2015-08-13 | Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. | Polymer Frame for a Chip, Such That the Frame Comprises at Least One Via in Series with a Capacitor |
| WO2015126438A1 (en) | 2014-02-20 | 2015-08-27 | Applied Materials, Inc. | Laser ablation platform for solar cells |
| US20150255344A1 (en) | 2012-09-27 | 2015-09-10 | Silex Microsystems Ab | Electroless metal through silicon via |
| TW201536130A (en) | 2013-12-04 | 2015-09-16 | 日本特殊陶業股份有限公司 | Wiring substrate for built-in parts and manufacturing method thereof |
| US9161453B2 (en) | 2012-06-15 | 2015-10-13 | Shinko Electric Industries Co., Ltd. | Wiring board and method of manufacturing the same |
| US9159678B2 (en) | 2013-11-18 | 2015-10-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method thereof |
| US20150296610A1 (en) | 2014-04-09 | 2015-10-15 | Finisar Corporation | Aluminum nitride substrate |
| US20150311093A1 (en) | 2014-04-28 | 2015-10-29 | National Center For Advanced Packaging Co., Ltd. | Method for Polishing a Polymer Surface |
| EP2942808A1 (en) | 2013-01-07 | 2015-11-11 | A.L.M.T. Corp. | Ceramic wiring substrate, semiconductor device, and method for manufacturing ceramic wiring substrate |
| US9210809B2 (en) | 2010-12-20 | 2015-12-08 | Intel Corporation | Reduced PTH pad for enabling core routing and substrate layer count reduction |
| US20150359098A1 (en) | 2012-12-26 | 2015-12-10 | Hana Micron Inc. | Circuit Board Having Interposer Embedded Therein, Electronic Module Using Same, and Method for Manufacturing Same |
| US9224674B2 (en) | 2011-12-15 | 2015-12-29 | Intel Corporation | Packaged semiconductor die with bumpless die-package interface for bumpless build-up layer (BBUL) packages |
| US20150380356A1 (en) | 2013-09-26 | 2015-12-31 | General Electric Company | Embedded semiconductor device package and method of manufacturing thereof |
| US20160013135A1 (en) | 2014-07-14 | 2016-01-14 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures and fabrication method thereof |
| US20160020163A1 (en) | 2014-07-16 | 2016-01-21 | Shinko Electric Industries Co., Ltd. | Wiring Substrate and Semiconductor Device |
| KR20160013706A (en) | 2014-07-28 | 2016-02-05 | 삼성전기주식회사 | Printed circuit board and method of manufacturing the same |
| US20160049371A1 (en) | 2013-06-29 | 2016-02-18 | Intel Corporation | Interconnect structure comprising fine pitch backside metal redistribution lines combined with vias |
| US9275934B2 (en) | 2010-03-03 | 2016-03-01 | Georgia Tech Research Corporation | Through-package-via (TPV) structures on inorganic interposer and methods for fabricating same |
| US20160088729A1 (en) | 2013-05-31 | 2016-03-24 | Epcos Ag | Multilayer Wiring Substrate |
| CN105436718A (en) | 2014-08-26 | 2016-03-30 | 安捷利电子科技(苏州)有限公司 | UV laser drilling method for preparing blind holes controllable in taper |
| US20160095203A1 (en) | 2014-09-30 | 2016-03-31 | Samsung Electro-Mechanics Co., Ltd. | Circuit board |
| US9318376B1 (en) | 2014-12-15 | 2016-04-19 | Freescale Semiconductor, Inc. | Through substrate via with diffused conductive component |
| US20160118337A1 (en) | 2014-10-23 | 2016-04-28 | SK Hynix Inc. | Embedded packages, methods of fabricating the same, electronic systems including the same, and memory cards including the same |
| US20160118325A1 (en) | 2008-07-22 | 2016-04-28 | Advanced Semiconductor Engineering, Inc. | Fabrication method of embedded chip substrate |
| CN105575938A (en) | 2016-02-26 | 2016-05-11 | 中国科学院微电子研究所 | A silicon-based adapter plate and its preparation method |
| JP2016092107A (en) | 2014-10-31 | 2016-05-23 | 日立化成株式会社 | Semiconductor device and manufacturing method thereof |
| US9355881B2 (en) | 2014-02-18 | 2016-05-31 | Infineon Technologies Ag | Semiconductor device including a dielectric material |
| JP2016102964A (en) | 2014-11-28 | 2016-06-02 | 株式会社Joled | Method of manufacturing display panel and method of repairing display panel |
| US9396999B2 (en) | 2014-07-01 | 2016-07-19 | Freescale Semiconductor, Inc. | Wafer level packaging method |
| JP5981232B2 (en) | 2012-06-06 | 2016-08-31 | 新光電気工業株式会社 | Semiconductor package, semiconductor device, and semiconductor package manufacturing method |
| US20160270242A1 (en) | 2013-11-14 | 2016-09-15 | Amogreentech Co., Ltd. | Flexible printed circuit board and method for manufacturing same |
| WO2016143797A1 (en) | 2015-03-10 | 2016-09-15 | 日立化成株式会社 | Polishing agent, stock solution for polishing agent, and polishing method |
| US20160276325A1 (en) | 2014-09-18 | 2016-09-22 | Intel Corporation | Method of embedding wlcsp components in e-wlb and e-plb |
| JP2016171118A (en) | 2015-03-11 | 2016-09-23 | イビデン株式会社 | Circuit board and manufacturing method thereof |
| US20160329299A1 (en) | 2015-05-05 | 2016-11-10 | Mediatek Inc. | Fan-out package structure including antenna |
| US20160336296A1 (en) | 2015-05-15 | 2016-11-17 | Samsung Electro-Mechanics Co., Ltd. | Electronic component package and package-on-package structure including the same |
| US9499397B2 (en) | 2014-03-31 | 2016-11-22 | Freescale Semiconductor, Inc. | Microelectronic packages having axially-partitioned hermetic cavities and methods for the fabrication thereof |
| US9554469B2 (en) | 2014-12-05 | 2017-01-24 | Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. | Method of fabricating a polymer frame with a rectangular array of cavities |
| US20170047308A1 (en) | 2015-08-12 | 2017-02-16 | Semtech Corporation | Semiconductor Device and Method of Forming Inverted Pyramid Cavity Semiconductor Package |
| US20170064835A1 (en) | 2015-08-31 | 2017-03-02 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing printed wiring board |
| CN106531647A (en) | 2016-12-29 | 2017-03-22 | 华进半导体封装先导技术研发中心有限公司 | Fan-out chip packaging structure and packaging method thereof |
| CN106653703A (en) | 2015-11-04 | 2017-05-10 | 美光科技公司 | Package-on-package structure |
| US9660037B1 (en) | 2015-12-15 | 2017-05-23 | Infineon Technologies Austria Ag | Semiconductor wafer and method |
| WO2017111957A1 (en) | 2015-12-22 | 2017-06-29 | Intel Corporation | Semiconductor package with through bridge die connections |
| US20170207197A1 (en) | 2016-01-19 | 2017-07-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices, packaged semiconductor devices, and semiconductor device packaging methods |
| TWI594397B (en) | 2014-12-19 | 2017-08-01 | 英特爾Ip公司 | Stacked semiconductor device package with improved interconnect bandwidth |
| US20170223842A1 (en) | 2004-11-24 | 2017-08-03 | Dai Nippon Printing Co., Ltd. | Method for manufacturing multilayer wiring board |
| US20170229432A1 (en) | 2013-01-31 | 2017-08-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package |
| US9735134B2 (en) | 2014-03-12 | 2017-08-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packages with through-vias having tapered ends |
| US9748167B1 (en) | 2016-07-25 | 2017-08-29 | United Microelectronics Corp. | Silicon interposer, semiconductor package using the same, and fabrication method thereof |
| JP2017148920A (en) | 2016-02-26 | 2017-08-31 | 株式会社フジミインコーポレーテッド | Polishing method |
| US9754849B2 (en) | 2014-12-23 | 2017-09-05 | Intel Corporation | Organic-inorganic hybrid structure for integrated circuit packages |
| JP2017197708A (en) | 2016-04-26 | 2017-11-02 | 株式会社フジミインコーポレーテッド | Polishing composition |
| US20170338254A1 (en) | 2016-05-20 | 2017-11-23 | ARES Materials, Inc. | Polymer substrate for flexible electronics microfabrication and methods of use |
| CN107428544A (en) | 2015-03-31 | 2017-12-01 | 日挥触媒化成株式会社 | Silica-based composite particles dispersion liquid, its manufacture method and the polishing slurry for including silica-based composite particles dispersion liquid |
| US9837352B2 (en) | 2015-10-07 | 2017-12-05 | Advanced Semiconductor Engineering, Inc. | Semiconductor device and method for manufacturing the same |
| US9837484B2 (en) | 2015-05-27 | 2017-12-05 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming substrate including embedded component with symmetrical structure |
| US9859258B2 (en) | 2016-05-17 | 2018-01-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
| WO2018013122A1 (en) | 2016-07-14 | 2018-01-18 | Intel Corporation | Semiconductor package with embedded optical die |
| US20180019197A1 (en) | 2016-07-12 | 2018-01-18 | Sri Ranga Sai BOYAPATI | Package with passivated interconnects |
| US9875970B2 (en) | 2016-04-25 | 2018-01-23 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| US20180033779A1 (en) | 2016-07-29 | 2018-02-01 | Samsung Electronics Co., Ltd. | Circuit boards and semiconductor packages |
| US9887103B2 (en) | 2010-02-16 | 2018-02-06 | Deca Technologies, Inc. | Semiconductor device and method of adaptive patterning for panelized packaging |
| US9887167B1 (en) | 2016-09-19 | 2018-02-06 | Advanced Semiconductor Engineering, Inc. | Embedded component package structure and method of manufacturing the same |
| US9893045B2 (en) | 2009-08-21 | 2018-02-13 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
| US20180047666A1 (en) | 2015-11-17 | 2018-02-15 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor structure and manufacturing method thereof |
| TW201805400A (en) | 2016-07-28 | 2018-02-16 | 日商日本百考基股份有限公司 | Abrasive grain, method for producing the same, polishing slurry containing the same, and polishing method using the same |
| US20180116057A1 (en) | 2016-10-25 | 2018-04-26 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing printed wiring board |
| CN108028225A (en) | 2015-09-17 | 2018-05-11 | 德卡技术股份有限公司 | Thermally Enhanced Fully Molded Fan-Out Module |
| US9978720B2 (en) | 2015-07-06 | 2018-05-22 | Infineon Technologies Ag | Insulated die |
| US20180145044A1 (en) | 2015-05-11 | 2018-05-24 | Samsung Electro-Mechanics Co., Ltd. | Electronic component package and method of manufacturing the same |
| US9997444B2 (en) | 2014-03-12 | 2018-06-12 | Intel Corporation | Microelectronic package having a passive microelectronic device disposed within a package body |
| US20180182727A1 (en) | 2015-08-11 | 2018-06-28 | Huatian Technology (Kunshan) Electronics Co., Ltd. | Embedded silicon substrate fan-out type packaging structure and manufacturing method therefor |
| CN108235562A (en) | 2016-12-22 | 2018-06-29 | 奥特斯奥地利科技与系统技术有限公司 | For the gas permeability in component built in items load-bearing part to be carried temporarily |
| TW201824472A (en) | 2016-10-04 | 2018-07-01 | 南韓商三星電子股份有限公司 | Fan-out type semiconductor package |
| US10014292B2 (en) | 2015-03-09 | 2018-07-03 | Monolithic 3D Inc. | 3D semiconductor device and structure |
| WO2018125184A1 (en) | 2016-12-30 | 2018-07-05 | Intel Corporation | Package substrate with high-density interconnect layer having pillar and via connections for fan out scaling |
| US20180197831A1 (en) | 2017-01-11 | 2018-07-12 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor package and method of manufacturing the same |
| US20180204802A1 (en) | 2014-12-15 | 2018-07-19 | Bridge Semiconductor Corp. | Wiring board having component integrated with leadframe and method of making the same |
| US10037975B2 (en) | 2016-08-31 | 2018-07-31 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and a method of manufacturing the same |
| JP6394136B2 (en) | 2014-07-14 | 2018-09-26 | 凸版印刷株式会社 | Package substrate and manufacturing method thereof |
| KR20180113885A (en) | 2017-04-07 | 2018-10-17 | 삼성전기주식회사 | Fan-out sensor package and optical-type fingerprint sensor module |
| US20180308792A1 (en) | 2015-09-25 | 2018-10-25 | Vivek Raghunathan | Thin electronic package elements using laser spallation |
| KR20180121893A (en) | 2016-02-23 | 2018-11-09 | 화티엔 테크놀로지 (쿤산) 일렉트로닉스 컴퍼니 리미티드 | Fan-out 3D package structure of embedded silicon substrate |
| US10128177B2 (en) | 2014-05-06 | 2018-11-13 | Intel Corporation | Multi-layer package with integrated antenna |
| US10134687B1 (en) | 2017-12-14 | 2018-11-20 | Amkor Technology, Inc. | Semiconductor device and method of manufacturing a semiconductor device |
| KR101922884B1 (en) | 2017-10-26 | 2018-11-28 | 삼성전기 주식회사 | Fan-out semiconductor package |
| JP2018195620A (en) | 2017-05-12 | 2018-12-06 | 大日本印刷株式会社 | Penetration electrode substrate, mounting substrate including the penetration electrode substrate, and method for manufacturing the penetration electrode substrate |
| US20180352658A1 (en) | 2017-06-02 | 2018-12-06 | Subtron Technology Co., Ltd. | Component embedded package carrier and manufacturing method thereof |
| US10153219B2 (en) | 2016-09-09 | 2018-12-11 | Samsung Electronics Co., Ltd. | Fan out wafer level package type semiconductor package and package on package type semiconductor package including the same |
| US10163803B1 (en) | 2017-06-20 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated fan-out packages and methods of forming the same |
| US20180374696A1 (en) | 2017-06-23 | 2018-12-27 | Applied Materials, Inc. | Method of redistribution layer formation for advanced packaging applications |
| US20180376589A1 (en) | 2017-06-26 | 2018-12-27 | Kyocera Corporation | Wiring board and method for manufacturing the same |
| US10170386B2 (en) | 2015-05-11 | 2019-01-01 | Samsung Electro-Mechanics Co., Ltd. | Electronic component package and method of manufacturing the same |
| CN109155246A (en) | 2016-04-22 | 2019-01-04 | 日挥触媒化成株式会社 | Silica-based composite fine particle dispersion and method for producing the same |
| US10177083B2 (en) | 2015-10-29 | 2019-01-08 | Intel Corporation | Alternative surfaces for conductive pad layers of silicon bridges for semiconductor packages |
| WO2019023213A1 (en) | 2017-07-24 | 2019-01-31 | Corning Incorporated | Precision structured glass articles, integrated circuit packages, optical devices, microfluidic devices, and methods for making the same |
| US20190088603A1 (en) | 2015-07-29 | 2019-03-21 | STATS ChipPAC Pte. Ltd. | Antenna in Embedded Wafer-Level Ball-Grid Array Package |
| WO2019066988A1 (en) | 2017-09-30 | 2019-04-04 | Intel Corporation | Pcb/package embedded stack for double sided interconnect |
| US10256180B2 (en) | 2014-06-24 | 2019-04-09 | Ibis Innotech Inc. | Package structure and manufacturing method of package structure |
| US10269773B1 (en) | 2017-09-29 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor packages and methods of forming the same |
| US20190131270A1 (en) | 2017-10-31 | 2019-05-02 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| US20190131284A1 (en) | 2017-10-31 | 2019-05-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Chip package with interposer substrate and method for forming the same |
| US10297586B2 (en) | 2015-03-09 | 2019-05-21 | Monolithic 3D Inc. | Methods for processing a 3D semiconductor device |
| US10297518B2 (en) | 2012-09-28 | 2019-05-21 | Stats Chippac, Ltd. | Semiconductor device and method of forming supporting layer over semiconductor die in thin fan-out wafer level chip scale package |
| US10304765B2 (en) | 2017-06-08 | 2019-05-28 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package |
| US20190189561A1 (en) | 2015-07-15 | 2019-06-20 | Chip Solutions, LLC | Semiconductor device and method with multiple redistribution layer and fine line capability |
| US10347585B2 (en) | 2017-10-20 | 2019-07-09 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| JP6542616B2 (en) | 2015-08-27 | 2019-07-10 | 古河電気工業株式会社 | Method of manufacturing component built-in wiring board, component built-in wiring board and tape for fixing electronic component |
| US20190229046A1 (en) | 2018-01-19 | 2019-07-25 | Taiwan Semiconductor Manufacturing Company , Ltd. | Heterogeneous Fan-Out Structure and Method of Manufacture |
| US20190237430A1 (en) | 2018-01-29 | 2019-08-01 | Globalfoundries Inc. | 3d ic package with rdl interposer and related method |
| KR102012443B1 (en) | 2016-09-21 | 2019-08-20 | 삼성전자주식회사 | Fan-out semiconductor package |
| US10410971B2 (en) | 2017-08-29 | 2019-09-10 | Qualcomm Incorporated | Thermal and electromagnetic interference shielding for die embedded in package substrate |
| US20190285981A1 (en) | 2018-03-19 | 2019-09-19 | Applied Materials, Inc. | Methods and apparatus for creating a large area imprint without a seam |
| WO2019177742A1 (en) | 2018-03-15 | 2019-09-19 | Applied Materials, Inc. | Planarization for semiconductor device package fabrication processes |
| US10424530B1 (en) | 2018-06-21 | 2019-09-24 | Intel Corporation | Electrical interconnections with improved compliance due to stress relaxation and method of making |
| US20190306988A1 (en) | 2018-03-29 | 2019-10-03 | At & S Austria Technologie & Systemtechnik Aktiengesellschaft | Component Carrier Connected With a Separate Tilted Component Carrier For Short Electric Connection |
| US20190326224A1 (en) | 2018-04-23 | 2019-10-24 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
| TW201943321A (en) | 2018-03-28 | 2019-11-01 | 美商蘋果公司 | System-in-package including opposing circuit boards |
| TW201944533A (en) | 2015-10-04 | 2019-11-16 | 美商應用材料股份有限公司 | Substrate support and baffle apparatus |
| US20190355675A1 (en) | 2018-05-17 | 2019-11-21 | Intel Corporation | Embedding magnetic material in a cored or coreless semiconductor package |
| US20190355680A1 (en) | 2018-05-21 | 2019-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device and Method of Manufacture |
| US20190369321A1 (en) | 2018-05-30 | 2019-12-05 | Applied Materials, Inc. | Method of imprinting tilt angle light gratings |
| US10515912B2 (en) | 2017-09-24 | 2019-12-24 | Intel Corporation | Integrated circuit packages |
| JP6626697B2 (en) | 2015-11-24 | 2019-12-25 | 京セラ株式会社 | Wiring board and method of manufacturing the same |
| US10522483B2 (en) | 2013-06-26 | 2019-12-31 | Intel Corporation | Package assembly for embedded die and associated techniques and configurations |
| US20200003936A1 (en) | 2018-06-29 | 2020-01-02 | Applied Materials, Inc. | Gap fill of imprinted structure with spin coated high refractive index material for optical components |
| US10553515B2 (en) | 2016-04-28 | 2020-02-04 | Intel Corporation | Integrated circuit structures with extended conductive pathways |
| US20200039002A1 (en) | 2008-10-10 | 2020-02-06 | Ipg Photonics Corporation | Laser Machining Systems and Methods with Vision Correction and/or Tracking |
| US10570257B2 (en) | 2015-11-16 | 2020-02-25 | Applied Materials, Inc. | Copolymerized high temperature bonding component |
| US20200130131A1 (en) | 2017-04-24 | 2020-04-30 | Ebara Corporation | Polishing apparatus of substrate |
| US10658337B2 (en) | 2014-04-14 | 2020-05-19 | Taiwan Semiconductor Manufacturing Company | Packages and packaging methods for semiconductor devices, and packaged semiconductor devices |
| US20200163218A1 (en) | 2018-11-20 | 2020-05-21 | At&S Austria Technologie & Systemtechnik Aktiengesellschaft | Component Carrier Comprising a Photo-Imageable Dielectric and Method of Manufacturing the Same |
| CN111492472A (en) | 2018-02-27 | 2020-08-04 | Dic株式会社 | Electronic component package and method of making the same |
| US20200357947A1 (en) | 2019-05-10 | 2020-11-12 | Applied Materials, Inc. | Substrate structuring methods |
| US20200358163A1 (en) | 2019-05-10 | 2020-11-12 | Applied Materials, Inc. | Reconstituted substrate for radio frequency applications |
| US20210005550A1 (en) | 2019-07-03 | 2021-01-07 | Sri Chaitra Jyotsna Chavali | Inductors for package substrates |
| KR20210068581A (en) | 2019-03-07 | 2021-06-09 | 에스케이씨 주식회사 | Packaging substrate and semiconductor device including same |
| US11676832B2 (en) | 2020-07-24 | 2023-06-13 | Applied Materials, Inc. | Laser ablation system for package fabrication |
Family Cites Families (46)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3069560A (en) | 1959-03-09 | 1962-12-18 | Burroughs Corp | Pulse amplifier with means maintaining current drain constant in different conductive states |
| US6620731B1 (en) * | 1997-12-18 | 2003-09-16 | Micron Technology, Inc. | Method for fabricating semiconductor components and interconnects with contacts on opposing sides |
| JP3822549B2 (en) * | 2002-09-26 | 2006-09-20 | 富士通株式会社 | Wiring board |
| TWI245597B (en) * | 2003-06-30 | 2005-12-11 | Siliconware Precision Industries Co Ltd | Printed circuit boards and method for fabricating the same |
| JP4551135B2 (en) * | 2004-06-14 | 2010-09-22 | 新光電気工業株式会社 | Wiring board manufacturing method |
| JP3841096B2 (en) * | 2004-09-28 | 2006-11-01 | セイコーエプソン株式会社 | Wiring pattern forming method, multilayer wiring board manufacturing method, electronic device |
| JP2007027451A (en) | 2005-07-19 | 2007-02-01 | Shinko Electric Ind Co Ltd | Circuit board and manufacturing method thereof |
| JP4511604B2 (en) | 2008-01-30 | 2010-07-28 | 京セラ株式会社 | Wiring board with built-in electrical elements |
| WO2009120631A2 (en) * | 2008-03-25 | 2009-10-01 | Applied Materials, Inc. | Surface cleaning and texturing process for crystalline solar cells |
| TW200948888A (en) * | 2008-04-16 | 2009-12-01 | Henkel Corp | Flow controllable B-stageable composition |
| KR101086972B1 (en) * | 2009-10-01 | 2011-11-29 | 앰코 테크놀로지 코리아 주식회사 | Wafer level package having through electrode and method for manufacturing same |
| JP5514559B2 (en) * | 2010-01-12 | 2014-06-04 | 新光電気工業株式会社 | WIRING BOARD, MANUFACTURING METHOD THEREOF, AND SEMICONDUCTOR PACKAGE |
| US8236584B1 (en) * | 2011-02-11 | 2012-08-07 | Tsmc Solid State Lighting Ltd. | Method of forming a light emitting diode emitter substrate with highly reflective metal bonding |
| TWI492680B (en) | 2011-08-05 | 2015-07-11 | 欣興電子股份有限公司 | Package substrate with interposer embedded therein and method of making same |
| US20130050155A1 (en) * | 2011-08-30 | 2013-02-28 | Qualcomm Mems Technologies, Inc. | Glass as a substrate material and a final package for mems and ic devices |
| US20130050228A1 (en) * | 2011-08-30 | 2013-02-28 | Qualcomm Mems Technologies, Inc. | Glass as a substrate material and a final package for mems and ic devices |
| JP5099272B1 (en) * | 2011-12-26 | 2012-12-19 | パナソニック株式会社 | Multilayer wiring board and manufacturing method thereof |
| US9082780B2 (en) * | 2012-03-23 | 2015-07-14 | Stats Chippac, Ltd. | Semiconductor device and method of forming a robust fan-out package including vertical interconnects and mechanical support layer |
| KR20140042604A (en) * | 2012-09-28 | 2014-04-07 | 엘지이노텍 주식회사 | Printed circuit board and method for manufacturing same |
| KR101472633B1 (en) | 2012-10-16 | 2014-12-15 | 삼성전기주식회사 | Hybrid lamination substrate, manufacturing method thereof and package substrate |
| US9236305B2 (en) * | 2013-01-25 | 2016-01-12 | Applied Materials, Inc. | Wafer dicing with etch chamber shield ring for film frame wafer applications |
| US9941198B2 (en) * | 2014-04-24 | 2018-04-10 | Sht Smart High-Tech Ab | Method of manufacturing a flexible substrate with carbon nanotube vias and corresponding flexible substrate |
| JP6539992B2 (en) * | 2014-11-14 | 2019-07-10 | 凸版印刷株式会社 | Printed circuit board, semiconductor device, method of manufacturing wired circuit board, method of manufacturing semiconductor device |
| JP6695066B2 (en) * | 2014-11-27 | 2020-05-20 | ツーハイ アクセス セミコンダクター カンパニー リミテッド | Polymer frame for chips such that the frame comprises at least one via in series with a capacitor |
| US9443799B2 (en) * | 2014-12-16 | 2016-09-13 | International Business Machines Corporation | Interposer with lattice construction and embedded conductive metal structures |
| US9806063B2 (en) | 2015-04-29 | 2017-10-31 | Qualcomm Incorporated | Reinforced wafer level package comprising a core layer for reducing stress in a solder joint and improving solder joint reliability |
| WO2016179111A1 (en) * | 2015-05-04 | 2016-11-10 | Adventive Technology, Ltd. | Low-profile footed power package |
| JP6735071B2 (en) | 2015-05-13 | 2020-08-05 | 日東電工株式会社 | Sealing resin sheet |
| US10051742B2 (en) | 2015-12-10 | 2018-08-14 | Industrial Technology Research Institute | Power module and manufacturing method thereof |
| US10446439B2 (en) * | 2015-12-26 | 2019-10-15 | Intel Corporation | Low resistance interconnect |
| JP6639934B2 (en) | 2016-02-08 | 2020-02-05 | 新光電気工業株式会社 | Wiring board, semiconductor device, and method of manufacturing wiring board |
| US10490483B2 (en) * | 2016-03-07 | 2019-11-26 | Micron Technology, Inc. | Low capacitance through substrate via structures |
| US10032722B2 (en) * | 2016-05-31 | 2018-07-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor package structure having am antenna pattern and manufacturing method thereof |
| JP2018004401A (en) | 2016-06-30 | 2018-01-11 | 株式会社トプコン | Laser scanner and laser scanner system, and registration method for dot group data |
| KR20190034237A (en) * | 2016-08-01 | 2019-04-01 | 코닝 인코포레이티드 | Glass-based electronic package and method of forming the same |
| US10333493B2 (en) * | 2016-08-25 | 2019-06-25 | General Electric Company | Embedded RF filter package structure and method of manufacturing thereof |
| JP6816486B2 (en) * | 2016-12-07 | 2021-01-20 | 凸版印刷株式会社 | Manufacturing method of core substrate, multilayer wiring board, semiconductor package, semiconductor module, copper-clad substrate, and core substrate |
| US10541464B2 (en) | 2017-01-17 | 2020-01-21 | Sony Corporation | Microwave antenna coupling apparatus, microwave antenna apparatus and microwave antenna package |
| US10199303B1 (en) * | 2017-08-07 | 2019-02-05 | Nxp Usa, Inc. | Molded air cavity packages and methods for the production thereof |
| JP6847007B2 (en) | 2017-09-13 | 2021-03-24 | 株式会社日立製作所 | Semiconductor devices and their manufacturing methods |
| US11024979B2 (en) * | 2017-09-29 | 2021-06-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3D IC antenna array with laminated high-k dielectric |
| US10930753B2 (en) * | 2017-11-30 | 2021-02-23 | Intel Corporation | Trench isolation for advanced integrated circuit structure fabrication |
| US11469206B2 (en) * | 2018-06-14 | 2022-10-11 | Intel Corporation | Microelectronic assemblies |
| KR102582422B1 (en) * | 2018-06-29 | 2023-09-25 | 삼성전자주식회사 | Semiconductor Package having Redistribution layer |
| US11424197B2 (en) * | 2018-07-27 | 2022-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package, package structure with redistributing circuits and antenna elements and method of manufacturing the same |
| US10971461B2 (en) * | 2018-08-16 | 2021-04-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
-
2019
- 2019-05-10 IT IT102019000006736A patent/IT201900006736A1/en unknown
- 2019-11-18 US US16/687,567 patent/US11264331B2/en active Active
-
2020
- 2020-01-17 US US16/746,711 patent/US10886232B2/en active Active
- 2020-04-06 WO PCT/US2020/026874 patent/WO2020231545A1/en not_active Ceased
- 2020-04-06 CN CN202080034788.1A patent/CN113811994A/en active Pending
- 2020-04-06 KR KR1020237041469A patent/KR102868625B1/en active Active
- 2020-04-06 JP JP2021566586A patent/JP7386902B2/en active Active
- 2020-04-06 KR KR1020217040365A patent/KR102610674B1/en active Active
- 2020-04-07 US US16/841,766 patent/US11417605B2/en active Active
- 2020-05-05 TW TW113130314A patent/TWI895066B/en active
- 2020-05-05 TW TW109114878A patent/TWI855065B/en active
- 2020-05-08 KR KR1020247009552A patent/KR102781170B1/en active Active
- 2020-05-08 JP JP2021566585A patent/JP7350890B2/en active Active
- 2020-05-08 US US16/870,843 patent/US11264333B2/en active Active
- 2020-05-08 KR KR1020257007757A patent/KR20250037599A/en active Pending
- 2020-05-08 CN CN202080034003.0A patent/CN113795910A/en active Pending
- 2020-05-08 WO PCT/US2020/032245 patent/WO2020231871A1/en not_active Ceased
- 2020-05-08 KR KR1020217040372A patent/KR102651523B1/en active Active
- 2020-05-11 TW TW112107529A patent/TWI838146B/en active
- 2020-05-11 TW TW109115574A patent/TWI797446B/en active
- 2020-05-11 TW TW114101294A patent/TWI905007B/en active
- 2020-05-11 TW TW113106910A patent/TWI872964B/en active
- 2020-08-28 US US17/005,905 patent/US11476202B2/en active Active
- 2020-08-28 US US17/005,955 patent/US11398433B2/en active Active
-
2021
- 2021-04-05 KR KR1020210043866A patent/KR102776483B1/en active Active
- 2021-04-06 TW TW110112309A patent/TWI859435B/en active
- 2021-04-06 TW TW114118449A patent/TW202537111A/en unknown
- 2021-04-06 TW TW113135421A patent/TWI887118B/en active
- 2021-04-07 CN CN202110372367.6A patent/CN113496984A/en active Pending
- 2021-04-12 US US17/227,811 patent/US11521935B2/en active Active
- 2021-04-12 US US17/227,983 patent/US11715700B2/en active Active
-
2022
- 2022-07-25 US US17/872,731 patent/US12051653B2/en active Active
- 2022-12-05 US US18/075,141 patent/US11887934B2/en active Active
-
2023
- 2023-07-31 US US18/362,433 patent/US12354968B2/en active Active
- 2023-09-12 JP JP2023147957A patent/JP7588191B2/en active Active
- 2023-11-14 JP JP2023193793A patent/JP7699188B2/en active Active
-
2024
- 2024-07-30 US US18/788,906 patent/US20240404960A1/en active Pending
- 2024-11-11 JP JP2024196867A patent/JP2025026907A/en active Pending
-
2025
- 2025-02-26 KR KR1020250024897A patent/KR20250035520A/en active Pending
- 2025-06-16 JP JP2025099848A patent/JP2025138697A/en active Pending
Patent Citations (423)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4073610A (en) | 1976-02-05 | 1978-02-14 | Cox Bernard K | Apparatus for producing a foldable plastic strip |
| EP0264134A2 (en) | 1986-10-16 | 1988-04-20 | International Business Machines Corporation | Zirconium as an adhesion material in a multi-layer wiring substrate |
| US5268194A (en) | 1990-08-10 | 1993-12-07 | Nippon Cmk Corp. | Method of packing filler into through-holes in a printed circuit board |
| US5126016A (en) | 1991-02-01 | 1992-06-30 | International Business Machines Corporation | Circuitization of polymeric circuit boards with galvanic removal of chromium adhesion layers |
| US5878485A (en) | 1991-06-04 | 1999-03-09 | Micron Technologoy, Inc. | Method for fabricating a carrier for testing unpackaged semiconductor dice |
| US5474834A (en) | 1992-03-09 | 1995-12-12 | Kyocera Corporation | Superconducting circuit sub-assembly having an oxygen shielding barrier layer |
| JPH06152089A (en) | 1992-10-09 | 1994-05-31 | Internatl Business Mach Corp <Ibm> | Printed wiring board and its manufacture |
| US5374788A (en) | 1992-10-09 | 1994-12-20 | International Business Machines Corporation | Printed wiring board and manufacturing method therefor |
| US5367143A (en) | 1992-12-30 | 1994-11-22 | International Business Machines Corporation | Apparatus and method for multi-beam drilling |
| US5353195A (en) | 1993-07-09 | 1994-10-04 | General Electric Company | Integral power and ground structure for multi-chip modules |
| US7166914B2 (en) | 1994-07-07 | 2007-01-23 | Tessera, Inc. | Semiconductor package with heat sink |
| US5783870A (en) | 1995-03-16 | 1998-07-21 | National Semiconductor Corporation | Method for connecting packages of a stacked ball grid array structure |
| US5670262A (en) | 1995-05-09 | 1997-09-23 | The Dow Chemical Company | Printing wiring board(s) having polyimidebenzoxazole dielectric layer(s) and the manufacture thereof |
| US5767480A (en) | 1995-07-28 | 1998-06-16 | National Semiconductor Corporation | Hole generation and lead forming for integrated circuit lead frames using laser machining |
| US6013948A (en) | 1995-11-27 | 2000-01-11 | Micron Technology, Inc. | Stackable chip scale semiconductor package with mating contacts on opposed surfaces |
| US20010020548A1 (en) | 1996-06-05 | 2001-09-13 | Burgess Larry W. | Blind via laser drilling system |
| US20040118824A1 (en) | 1996-06-05 | 2004-06-24 | Laservia Corporation, An Oregon Corporation | Conveyorized blind microvia laser drilling system |
| US7062845B2 (en) | 1996-06-05 | 2006-06-20 | Laservia Corporation | Conveyorized blind microvia laser drilling system |
| US6631558B2 (en) | 1996-06-05 | 2003-10-14 | Laservia Corporation | Blind via laser drilling system |
| US6211485B1 (en) | 1996-06-05 | 2001-04-03 | Larry W. Burgess | Blind via laser drilling system |
| US5841102A (en) | 1996-11-08 | 1998-11-24 | W. L. Gore & Associates, Inc. | Multiple pulse space processing to enhance via entrance formation at 355 nm |
| US20020074615A1 (en) | 1997-04-03 | 2002-06-20 | Nobuaki Honda | Circuit substrate, detector, and method of manufacturing the same |
| US6087719A (en) | 1997-04-25 | 2000-07-11 | Kabushiki Kaisha Toshiba | Chip for multi-chip semiconductor device and method of manufacturing the same |
| US6388202B1 (en) | 1997-10-06 | 2002-05-14 | Motorola, Inc. | Multi layer printed circuit board |
| US20020036054A1 (en) | 1997-11-25 | 2002-03-28 | Seiichi Nakatani | Printed circuit board and method manufacturing the same |
| JPH11233950A (en) | 1997-12-11 | 1999-08-27 | Ibiden Co Ltd | Manufacture of multilayer printed wiring board |
| US6576869B1 (en) | 1998-05-27 | 2003-06-10 | Excellon Automation Co. | Method and apparatus for drilling microvia holes in electrical circuit interconnection packages |
| US20040134682A1 (en) | 1998-09-14 | 2004-07-15 | Ibiden Co., Ltd. | Printed wiring board and its manufacturing method |
| US20030221864A1 (en) | 1998-10-06 | 2003-12-04 | Leif Bergstedt | Printed board assembly and method of its manufacture |
| US6039889A (en) | 1999-01-12 | 2000-03-21 | Fujitsu Limited | Process flows for formation of fine structure layer pairs on flexible films |
| US6117704A (en) | 1999-03-31 | 2000-09-12 | Irvine Sensors Corporation | Stackable layers containing encapsulated chips |
| US7276446B2 (en) | 1999-04-09 | 2007-10-02 | Micron Technology, Inc. | Planarizing solutions, planarizing machines and methods for mechanical or chemical-mechanical planarization of microelectronic-device substrate assemblies |
| US6775907B1 (en) | 1999-06-29 | 2004-08-17 | International Business Machines Corporation | Process for manufacturing a printed wiring board |
| US6781093B2 (en) | 1999-08-03 | 2004-08-24 | Xsil Technology Limited | Circuit singulation system and method |
| US20130286615A1 (en) | 1999-09-02 | 2013-10-31 | Ibiden Co., Ltd. | Printed circuit board and method of manufacturing printed circuit board |
| US7978478B2 (en) | 1999-09-02 | 2011-07-12 | Ibiden Co., Ltd. | Printed circuit board |
| US6724638B1 (en) | 1999-09-02 | 2004-04-20 | Ibiden Co., Ltd. | Printed wiring board and method of producing the same |
| US6713719B1 (en) | 1999-09-30 | 2004-03-30 | Siemens Aktiengesellschaft | Method and device for laser drilling laminates |
| US20010030059A1 (en) | 1999-12-20 | 2001-10-18 | Yasuhiro Sugaya | Circuit component built-in module, radio device having the same, and method for producing the same |
| US20030222330A1 (en) | 2000-01-10 | 2003-12-04 | Yunlong Sun | Passivation processing over a memory link |
| US6392290B1 (en) | 2000-04-07 | 2002-05-21 | Siliconix Incorporated | Vertical structure for semiconductor wafer-level chip scale packages |
| US6384473B1 (en) | 2000-05-16 | 2002-05-07 | Sandia Corporation | Microelectronic device package with an integral window |
| US6538312B1 (en) | 2000-05-16 | 2003-03-25 | Sandia Corporation | Multilayered microelectronic device package with an integral window |
| US6495895B1 (en) | 2000-05-16 | 2002-12-17 | Sandia Corporation | Bi-level multilayered microelectronic device package with an integral window |
| US6489670B1 (en) | 2000-05-16 | 2002-12-03 | Sandia Corporation | Sealed symmetric multilayered microelectronic device package with integral windows |
| US6661084B1 (en) | 2000-05-16 | 2003-12-09 | Sandia Corporation | Single level microelectronic device package with an integral window |
| US20060270242A1 (en) | 2000-06-26 | 2006-11-30 | Steven Verhaverbeke | Cleaning method and solution for cleaning a wafer in a single wafer process |
| US6593240B1 (en) | 2000-06-28 | 2003-07-15 | Infineon Technologies, North America Corp | Two step chemical mechanical polishing process |
| US20020048715A1 (en) | 2000-08-09 | 2002-04-25 | Bret Walczynski | Photoresist adhesive and method |
| US7078788B2 (en) | 2000-08-16 | 2006-07-18 | Intel Corporation | Microelectronic substrates with integrated devices |
| US6799369B2 (en) | 2000-08-28 | 2004-10-05 | Matsushita Electric Industrial Co., Ltd. | Printed circuit board and method for producing the same |
| US6459046B1 (en) | 2000-08-28 | 2002-10-01 | Matsushita Electric Industrial Co., Ltd. | Printed circuit board and method for producing the same |
| US7852634B2 (en) | 2000-09-25 | 2010-12-14 | Ibiden Co., Ltd. | Semiconductor element, method of manufacturing semiconductor element, multi-layer printed circuit board, and method of manufacturing multi-layer printed circuit board |
| US20020070443A1 (en) | 2000-12-08 | 2002-06-13 | Xiao-Chun Mu | Microelectronic package having an integrated heat sink and build-up layers |
| US6555906B2 (en) | 2000-12-15 | 2003-04-29 | Intel Corporation | Microelectronic package having a bumpless laminated interconnection layer |
| JP4108285B2 (en) | 2000-12-15 | 2008-06-25 | イビデン株式会社 | Manufacturing method of multilayer printed wiring board |
| JP2002246755A (en) | 2000-12-15 | 2002-08-30 | Ibiden Co Ltd | Manufacturing method of multilayer printed wiring board |
| US6388207B1 (en) | 2000-12-29 | 2002-05-14 | Intel Corporation | Electronic assembly with trench structures and methods of manufacture |
| JP2002208778A (en) | 2001-01-10 | 2002-07-26 | Ibiden Co Ltd | Multilayer printed wiring board |
| JP5004378B2 (en) | 2001-01-10 | 2012-08-22 | イビデン株式会社 | Multilayer printed wiring board |
| US20020135058A1 (en) | 2001-01-19 | 2002-09-26 | Matsushita Electric Industrial Co., Ltd. | Component built-in module and method of manufacturing the same |
| JP2001244591A (en) | 2001-02-06 | 2001-09-07 | Ngk Spark Plug Co Ltd | Wiring board and manufacturing method thereof |
| US6512182B2 (en) | 2001-03-12 | 2003-01-28 | Ngk Spark Plug Co., Ltd. | Wiring circuit board and method for producing same |
| US7887712B2 (en) | 2001-03-22 | 2011-02-15 | Electro Scientific Industries, Inc. | Laser machining system and method |
| US20020170891A1 (en) | 2001-03-22 | 2002-11-21 | Adrian Boyle | Laser machining system and method |
| CN1376554A (en) | 2001-03-22 | 2002-10-30 | 松下电器产业株式会社 | Dielectric base plate for laser process and process method thereof, semiconductor components and manufacturing method thereof |
| US6465084B1 (en) | 2001-04-12 | 2002-10-15 | International Business Machines Corporation | Method and structure for producing Z-axis interconnection assembly of printed wiring board elements |
| US20020158334A1 (en) | 2001-04-30 | 2002-10-31 | Intel Corporation | Microelectronic device having signal distribution functionality on an interfacial layer thereof |
| US6894399B2 (en) | 2001-04-30 | 2005-05-17 | Intel Corporation | Microelectronic device having signal distribution functionality on an interfacial layer thereof |
| US20030059976A1 (en) | 2001-09-24 | 2003-03-27 | Nathan Richard J. | Integrated package and methods for making same |
| US6677552B1 (en) | 2001-11-30 | 2004-01-13 | Positive Light, Inc. | System and method for laser micro-machining |
| JP2003188340A (en) | 2001-12-19 | 2003-07-04 | Matsushita Electric Ind Co Ltd | Component built-in module and manufacturing method thereof |
| US7211899B2 (en) | 2002-01-18 | 2007-05-01 | Fujitsu Limited | Circuit substrate and method for fabricating the same |
| CN1646650A (en) | 2002-02-11 | 2005-07-27 | 杜邦空中产品纳米材料公司 | Free radical-forming activator attached to solid and used to enhance CMP formulations |
| US6506632B1 (en) | 2002-02-15 | 2003-01-14 | Unimicron Technology Corp. | Method of forming IC package having downward-facing chip cavity |
| US20060160332A1 (en) | 2002-03-27 | 2006-07-20 | Bo Gu | Method and system for high-speed precise laser trimming, scan lens system for use therein and electrical device produced thereby |
| US7028400B1 (en) | 2002-05-01 | 2006-04-18 | Amkor Technology, Inc. | Integrated circuit substrate having laser-exposed terminals |
| US7279357B2 (en) | 2002-05-27 | 2007-10-09 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a chip-scale-packaging (CSP) having an inductor |
| EP1536673A1 (en) | 2002-05-30 | 2005-06-01 | Taiyo Yuden Co., Ltd. | Composite multi-layer substrate and module using the substrate |
| US20040080040A1 (en) | 2002-10-28 | 2004-04-29 | Sharp Kabushiki Kaisha | Semiconductor device and chip-stack semiconductor device |
| US8710649B1 (en) | 2002-11-08 | 2014-04-29 | Amkor Technology, Inc. | Wafer level package and fabrication method |
| US9406645B1 (en) | 2002-11-08 | 2016-08-02 | Amkor Technology, Inc. | Wafer level package and fabrication method |
| US7714431B1 (en) | 2002-11-08 | 2010-05-11 | Amkor Technology, Inc. | Electronic component package comprising fan-out and fan-in traces |
| US7932595B1 (en) | 2002-11-08 | 2011-04-26 | Amkor Technology, Inc. | Electronic component package comprising fan-out traces |
| US7192807B1 (en) | 2002-11-08 | 2007-03-20 | Amkor Technology, Inc. | Wafer level package and fabrication method |
| KR20040096537A (en) | 2002-12-11 | 2004-11-16 | 다이니폰 인사츠 가부시키가이샤 | Multilayer printed circuit board and method for manufacturing same |
| US7091589B2 (en) | 2002-12-11 | 2006-08-15 | Dai Nippon Printing Co., Ltd. | Multilayer wiring board and manufacture method thereof |
| US7690109B2 (en) | 2002-12-11 | 2010-04-06 | Dai Nippon Printing Co., Ltd. | Method of manufacturing a multilayer wiring board |
| US8069560B2 (en) | 2002-12-11 | 2011-12-06 | Dai Nippon Printing Co., Ltd. | Method of manufacturing multilayer wiring board |
| US20050012217A1 (en) | 2002-12-11 | 2005-01-20 | Toshiaki Mori | Multilayer wiring board and manufacture method thereof |
| US7105931B2 (en) | 2003-01-07 | 2006-09-12 | Abbas Ismail Attarwala | Electronic package and method |
| CN1714608A (en) | 2003-01-16 | 2005-12-28 | 富士通株式会社 | Multilayer wiring board, method for manufacturing same, method for manufacturing fiber-reinforced resin board |
| US20110291293A1 (en) | 2003-04-01 | 2011-12-01 | Imbera Electronics Oy | Method for manufacturing an electronic module and an electronic module |
| US9363898B2 (en) | 2003-04-01 | 2016-06-07 | Ge Embedded Electronics Oy | Method for manufacturing an electronic module and an electronic module |
| US8704359B2 (en) | 2003-04-01 | 2014-04-22 | Ge Embedded Electronics Oy | Method for manufacturing an electronic module and an electronic module |
| JP2004311788A (en) | 2003-04-08 | 2004-11-04 | Matsushita Electric Ind Co Ltd | Sheet-shaped module and manufacturing method thereof |
| JP2004335641A (en) | 2003-05-06 | 2004-11-25 | Canon Inc | Manufacturing method of semiconductor device embedded substrate |
| EP1478021B1 (en) | 2003-05-15 | 2008-07-16 | Sanyo Electric Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US20040248412A1 (en) | 2003-06-06 | 2004-12-09 | Liu Feng Q. | Method and composition for fine copper slurry for low dishing in ECMP |
| US20060283716A1 (en) | 2003-07-08 | 2006-12-21 | Hooman Hafezi | Method of direct plating of copper on a ruthenium alloy |
| US7091593B2 (en) | 2003-07-09 | 2006-08-15 | Matsushita Electric Industrial Co., Ltd. | Circuit board with built-in electronic component and method for manufacturing the same |
| US7271012B2 (en) | 2003-07-15 | 2007-09-18 | Control Systemation, Inc. | Failure analysis methods and systems |
| CA2481616C (en) | 2003-09-15 | 2013-01-08 | Rohm And Haas Electronic Materials, Llc | Device package and methods for the fabrication and testing thereof |
| US20050070092A1 (en) | 2003-09-29 | 2005-03-31 | Kirby Kyle K. | Method for creating electrical pathways for semiconductor device structures using laser machining processes |
| US7064069B2 (en) | 2003-10-21 | 2006-06-20 | Micron Technology, Inc. | Substrate thinning including planarization |
| US20070111401A1 (en) | 2003-12-05 | 2007-05-17 | Mitsui Mining & Smelting Co., Ltd | Printed wiring board, its manufacturing method, and circuit device |
| US7723838B2 (en) | 2004-01-20 | 2010-05-25 | Shinko Electric Industries Co., Ltd. | Package structure having semiconductor device embedded within wiring board |
| US20050170292A1 (en) | 2004-02-04 | 2005-08-04 | Industrial Technology Research Institute | Structure of imprint mold and method for fabricating the same |
| US7170152B2 (en) | 2004-03-11 | 2007-01-30 | Siliconware Precision Industries Co., Ltd. | Wafer level semiconductor package with build-up layer and method for fabricating the same |
| US20080011852A1 (en) | 2004-06-30 | 2008-01-17 | Gsi Group Corporation | Laser-based method and system for processing targeted surface material and article produced thereby |
| JP2006032556A (en) | 2004-07-14 | 2006-02-02 | Fujitsu Ltd | Semiconductor device and manufacturing method thereof |
| US20060014532A1 (en) | 2004-07-15 | 2006-01-19 | Seligmann Doree D | Proximity-based authorization |
| US7458794B2 (en) | 2004-08-10 | 2008-12-02 | Webasto Ag | Injection moulding machine |
| US20080090095A1 (en) | 2004-09-01 | 2008-04-17 | Sumitomo Metal Mining Co., Ltd. | Adhesiveless Copper Clad Laminates And Method For Manufacturing Thereof |
| US7129117B2 (en) | 2004-09-09 | 2006-10-31 | Phoenix Precision Technology Corporation | Method of embedding semiconductor chip in support plate and embedded structure thereof |
| US7274099B2 (en) | 2004-09-09 | 2007-09-25 | Phoenix Precision Technology Corp. | Method of embedding semiconductor chip in support plate |
| US7868464B2 (en) | 2004-09-16 | 2011-01-11 | Tdk Corporation | Multilayer substrate and manufacturing method thereof |
| US20060073234A1 (en) | 2004-10-06 | 2006-04-06 | Williams Michael E | Concrete stamp and method of manufacture |
| US20170223842A1 (en) | 2004-11-24 | 2017-08-03 | Dai Nippon Printing Co., Ltd. | Method for manufacturing multilayer wiring board |
| US7449363B2 (en) | 2004-11-26 | 2008-11-11 | Phoenix Precision Technology Corporation | Semiconductor package substrate with embedded chip and fabrication method thereof |
| US20060128069A1 (en) | 2004-12-10 | 2006-06-15 | Phoenix Precision Technology Corporation | Package structure with embedded chip and method for fabricating the same |
| US20060145328A1 (en) | 2005-01-06 | 2006-07-06 | Shih-Ping Hsu | Three dimensional package structure with semiconductor chip embedded in substrate and method for fabricating the same |
| CN100502040C (en) | 2005-01-21 | 2009-06-17 | 株式会社半导体能源研究所 | Semiconductor device, method for manufacturing the same, and electronic apparatus |
| US7312405B2 (en) | 2005-02-01 | 2007-12-25 | Phoenix Precision Technology Corporation | Module structure having embedded chips |
| US8367943B2 (en) | 2005-02-02 | 2013-02-05 | Ibiden Co., Ltd. | Multilayered printed wiring board |
| EP1845762B1 (en) | 2005-02-02 | 2011-05-25 | Ibiden Co., Ltd. | Multilayer printed wiring board |
| US7754530B2 (en) | 2005-04-21 | 2010-07-13 | Industrial Technology Research Institute | Thermal enhanced low profile package structure and method for fabricating the same |
| US7511365B2 (en) | 2005-04-21 | 2009-03-31 | Industrial Technology Research Institute | Thermal enhanced low profile package structure |
| US20070035033A1 (en) | 2005-05-26 | 2007-02-15 | Volkan Ozguz | Stackable tier structure comprising high density feedthrough |
| US8283778B2 (en) | 2005-06-14 | 2012-10-09 | Cufer Asset Ltd. L.L.C. | Thermally balanced via |
| KR100714196B1 (en) | 2005-07-11 | 2007-05-02 | 삼성전기주식회사 | Printed Circuit Boards Incorporating Electrical Elements And Manufacturing Method Thereof |
| US7321164B2 (en) | 2005-08-15 | 2008-01-22 | Phoenix Precision Technology Corporation | Stack structure with semiconductor chip embedded in carrier |
| US20070042563A1 (en) | 2005-08-19 | 2007-02-22 | Honeywell International Inc. | Single crystal based through the wafer connections technical field |
| US20070077865A1 (en) | 2005-10-04 | 2007-04-05 | Cabot Microelectronics Corporation | Method for controlling polysilicon removal |
| US7914693B2 (en) | 2005-10-18 | 2011-03-29 | Korea Institute Of Machinery & Materials | Stamp for micro/nano imprint lithography using diamond-like carbon and method of fabricating the same |
| CN1971894A (en) | 2005-11-25 | 2007-05-30 | 全懋精密科技股份有限公司 | Chip-embedded modular structure |
| CN100524717C (en) | 2005-11-25 | 2009-08-05 | 全懋精密科技股份有限公司 | Modular structure with embedded chip |
| CN100463128C (en) | 2005-11-25 | 2009-02-18 | 全懋精密科技股份有限公司 | Three-dimensional packaging structure of semiconductor chip embedded substrate and manufacturing method thereof |
| US20070130761A1 (en) | 2005-12-14 | 2007-06-14 | Samsung Electro-Mechanics Co., Ltd. | Method of manufacturing printed circuit board having landless via hole |
| US20080277776A1 (en) | 2006-01-27 | 2008-11-13 | Ibiden Co., Ltd. | Substrate and multilayer circuit board |
| US7808799B2 (en) | 2006-04-25 | 2010-10-05 | Ngk Spark Plug Co., Ltd. | Wiring board |
| US20090243065A1 (en) | 2006-04-27 | 2009-10-01 | Mitsuo Sugino | Semiconductor Device and Method for Manufacturing Semiconductor Device |
| US20080113283A1 (en) | 2006-04-28 | 2008-05-15 | Polyset Company, Inc. | Siloxane epoxy polymers for redistribution layer applications |
| EP2023382A1 (en) | 2006-05-01 | 2009-02-11 | Mitsubishi Chemical Corporation | Etching method, etching mask and method for manufacturing semiconductor device using the same |
| US20070290300A1 (en) | 2006-05-22 | 2007-12-20 | Sony Corporation | Semiconductor device and method for manufacturing same |
| US20080006945A1 (en) | 2006-06-27 | 2008-01-10 | Megica Corporation | Integrated circuit and method for fabricating the same |
| KR100731112B1 (en) | 2006-07-24 | 2007-06-22 | 동부일렉트로닉스 주식회사 | CPM Slurry for Removing Photoresist |
| US20100160170A1 (en) | 2006-08-25 | 2010-06-24 | Nihon Micro Coating Co., Ltd. | Method for polishing tape-shaped substrate for oxide superconductor, oxide superconductor, and base material for oxide superconductor |
| JP2008066517A (en) | 2006-09-07 | 2008-03-21 | Shinko Electric Ind Co Ltd | Semiconductor device |
| US20080076256A1 (en) | 2006-09-22 | 2008-03-27 | Disco Corporation | Via hole forming method |
| KR20080037296A (en) | 2006-10-25 | 2008-04-30 | 삼성전자주식회사 | Thin film transistor substrate and manufacturing method thereof |
| US20080119041A1 (en) | 2006-11-08 | 2008-05-22 | Motorola, Inc. | Method for fabricating closed vias in a printed circuit board |
| KR20080052491A (en) | 2006-12-07 | 2008-06-11 | 어드벤스드 칩 엔지니어링 테크놀로지, 인크. | Multi-chip package structure and manufacturing method thereof |
| US7915737B2 (en) | 2006-12-15 | 2011-03-29 | Sanyo Electric Co., Ltd. | Packing board for electronic device, packing board manufacturing method, semiconductor module, semiconductor module manufacturing method, and mobile device |
| US7839649B2 (en) | 2006-12-25 | 2010-11-23 | Unimicron Technology Corp. | Circuit board structure having embedded semiconductor element and fabrication method thereof |
| US20080173792A1 (en) | 2007-01-23 | 2008-07-24 | Advanced Chip Engineering Technology Inc. | Image sensor module and the method of the same |
| US20080173999A1 (en) | 2007-01-23 | 2008-07-24 | Samsung Electronics Co., Ltd. | Stack package and method of manufacturing the same |
| CN100561696C (en) | 2007-03-01 | 2009-11-18 | 全懋精密科技股份有限公司 | Structure of embedded semiconductor chip and its manufacturing method |
| US8990754B2 (en) | 2007-04-04 | 2015-03-24 | Cisco Technology, Inc. | Optimizing application specific integrated circuit pinouts for high density interconnect printed circuit boards |
| US7855460B2 (en) | 2007-04-25 | 2010-12-21 | Tdk Corporation | Electronic component to protect an interface between a conductor and an insulator and method for manufacturing the same |
| US20110151663A1 (en) | 2007-05-29 | 2011-06-23 | Freescale Semiconductor Inc. | Method to form a via |
| US20080296273A1 (en) | 2007-06-01 | 2008-12-04 | Electro Scientific Industries, Inc. | Method of and apparatus for laser drilling holes with improved taper |
| US8710402B2 (en) | 2007-06-01 | 2014-04-29 | Electro Scientific Industries, Inc. | Method of and apparatus for laser drilling holes with improved taper |
| JP2010528866A (en) | 2007-06-01 | 2010-08-26 | エレクトロ サイエンティフィック インダストリーズ インコーポレーテッド | Method and apparatus for laser drilling holes with improved taper shape |
| US8426246B2 (en) | 2007-06-07 | 2013-04-23 | United Test And Assembly Center Ltd. | Vented die and package |
| JP2010529664A (en) | 2007-06-07 | 2010-08-26 | コミサリア ア レネルジ アトミク | Multi-component device integrated in a semiconductor die |
| JP2009081423A (en) | 2007-09-05 | 2009-04-16 | Taiyo Yuden Co Ltd | Electronic component built-in multilayer substrate and method for manufacturing the same |
| US20090084596A1 (en) | 2007-09-05 | 2009-04-02 | Taiyo Yuden Co., Ltd. | Multi-layer board incorporating electronic component and method for producing the same |
| US8314343B2 (en) | 2007-09-05 | 2012-11-20 | Taiyo Yuden Co., Ltd. | Multi-layer board incorporating electronic component and method for producing the same |
| US20100264538A1 (en) | 2007-10-15 | 2010-10-21 | Imec | Method for producing electrical interconnects and devices made thereof |
| US8476769B2 (en) | 2007-10-17 | 2013-07-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-silicon vias and methods for forming the same |
| US20130196501A1 (en) | 2007-12-06 | 2013-08-01 | Micron Technology, Inc. | Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods |
| US7843064B2 (en) | 2007-12-21 | 2010-11-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and process for the formation of TSVs |
| US20090224372A1 (en) | 2008-03-07 | 2009-09-10 | Advanced Inquiry Systems, Inc. | Wafer translator having a silicon core isolated from signal paths by a ground plane |
| US8137497B2 (en) | 2008-03-25 | 2012-03-20 | Shinko Electric Industries Co., Ltd. | Method of manufacturing wiring substrate |
| US20090250823A1 (en) | 2008-04-04 | 2009-10-08 | Racz Livia M | Electronic Modules and Methods for Forming the Same |
| US20090278126A1 (en) | 2008-05-06 | 2009-11-12 | Samsung Electronics Co., Ltd. | Metal line substrate, thin film transistor substrate and method of forming the same |
| US9059186B2 (en) | 2008-07-14 | 2015-06-16 | Stats Chippac, Ltd. | Embedded semiconductor die package and method of making the same using metal frame carrier |
| US9704726B2 (en) | 2008-07-18 | 2017-07-11 | UTAC Headquarters Pte. Ltd. | Packaging structural member |
| US20100013081A1 (en) | 2008-07-18 | 2010-01-21 | United Test And Assembly Center Ltd. | Packaging structural member |
| US9142487B2 (en) | 2008-07-18 | 2015-09-22 | United Test And Assembly Center Ltd. | Packaging structural member |
| US8384203B2 (en) | 2008-07-18 | 2013-02-26 | United Test And Assembly Center Ltd. | Packaging structural member |
| US8628383B2 (en) | 2008-07-22 | 2014-01-14 | Saint-Gobain Abrasives, Inc. | Coated abrasive products containing aggregates |
| US20160118325A1 (en) | 2008-07-22 | 2016-04-28 | Advanced Semiconductor Engineering, Inc. | Fabrication method of embedded chip substrate |
| US20100059876A1 (en) | 2008-09-05 | 2010-03-11 | Shinko Electric Industries Co., Ltd. | Electronic component package and method of manufacturing the same |
| US20100062287A1 (en) | 2008-09-10 | 2010-03-11 | Seagate Technology Llc | Method of polishing amorphous/crystalline glass to achieve a low rq & wq |
| US20100068837A1 (en) | 2008-09-12 | 2010-03-18 | Kumar Ananda H | Structures and Methods for Wafer Packages, and Probes |
| US20100078805A1 (en) | 2008-09-30 | 2010-04-01 | Yonggang Li | Method and core materials for semiconductor packaging |
| US20200039002A1 (en) | 2008-10-10 | 2020-02-06 | Ipg Photonics Corporation | Laser Machining Systems and Methods with Vision Correction and/or Tracking |
| US20110062594A1 (en) | 2008-10-16 | 2011-03-17 | Dai Nippon Printing, Co., Ltd. | Through hole electrode substrate, method for manufacturing the through hole electrode substrate, and semiconductor device using the through hole electrode substrate |
| US7982305B1 (en) | 2008-10-20 | 2011-07-19 | Maxim Integrated Products, Inc. | Integrated circuit package including a three-dimensional fan-out / fan-in signal routing |
| US8921995B1 (en) | 2008-10-20 | 2014-12-30 | Maxim Intergrated Products, Inc. | Integrated circuit package including a three-dimensional fan-out/fan-in signal routing |
| JP2010129723A (en) | 2008-11-27 | 2010-06-10 | Shinko Electric Ind Co Ltd | Method of forming via hole |
| JP5111342B2 (en) | 2008-12-01 | 2013-01-09 | 日本特殊陶業株式会社 | Wiring board |
| US20100144101A1 (en) | 2008-12-05 | 2010-06-10 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming Conductive Posts Embedded in Photosensitive Encapsulant |
| US20130200528A1 (en) | 2008-12-12 | 2013-08-08 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming a Vertical Interconnect Structure for 3-D FO-WLCSP |
| US20100148305A1 (en) | 2008-12-12 | 2010-06-17 | Jong Yong Yun | Semiconductor Device and Fabricating Method Thereof |
| US9064936B2 (en) | 2008-12-12 | 2015-06-23 | Stats Chippac, Ltd. | Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP |
| US20110259631A1 (en) | 2008-12-13 | 2011-10-27 | M-Solv Ltd. | Method and apparatus for laser machining relatively narrow and relatively wide structures |
| US8390125B2 (en) | 2009-02-24 | 2013-03-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-silicon via formed with a post passivation interconnect structure |
| US7932608B2 (en) | 2009-02-24 | 2011-04-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-silicon via formed with a post passivation interconnect structure |
| KR20100097893A (en) | 2009-02-27 | 2010-09-06 | 주식회사 티지솔라 | Method for manufacturing solar cell using substrare having concavo-convex activestructure |
| KR100997993B1 (en) | 2009-03-20 | 2010-12-03 | 삼성전기주식회사 | Circuit board having metal wiring of multi-layer structure and manufacturing method thereof |
| US20100248451A1 (en) | 2009-03-27 | 2010-09-30 | Electro Sceintific Industries, Inc. | Method for Laser Singulation of Chip Scale Packages on Glass Substrates |
| TW201042019A (en) | 2009-04-20 | 2010-12-01 | Hitachi Chemical Co Ltd | Polishing agent for semiconductor substrate and method for polishing semiconductor substrate |
| US7955942B2 (en) | 2009-05-18 | 2011-06-07 | Stats Chippac, Ltd. | Semiconductor device and method of forming a 3D inductor from prefabricated pillar frame |
| US7988446B2 (en) | 2009-05-27 | 2011-08-02 | Hong Fu Jin Precision Industry (Shenzhen) Co., Ltd. | Mold assembly |
| US20100301023A1 (en) | 2009-05-28 | 2010-12-02 | Electro Scientific Industries, Inc. | Acousto-optic deflector applications in laser processing of dielectric or other materials |
| US20100307798A1 (en) | 2009-06-03 | 2010-12-09 | Izadian Jamal S | Unified scalable high speed interconnects technologies |
| US20120128891A1 (en) | 2009-07-29 | 2012-05-24 | Nissan Chemical Industries, Ltd. | Composition for forming resist underlayer film for nanoimprint |
| US9893045B2 (en) | 2009-08-21 | 2018-02-13 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
| US8633397B2 (en) | 2009-08-25 | 2014-01-21 | Samsung Electro-Mechanics Co., Ltd. | Method of processing cavity of core substrate |
| US8999759B2 (en) | 2009-09-08 | 2015-04-07 | Unimicron Technology Corporation | Method for fabricating packaging structure having embedded semiconductor element |
| CN102024713A (en) | 2009-09-14 | 2011-04-20 | 台湾积体电路制造股份有限公司 | Semiconductor Package Process |
| US8728341B2 (en) | 2009-10-22 | 2014-05-20 | Hitachi Chemical Company, Ltd. | Polishing agent, concentrated one-pack type polishing agent, two-pack type polishing agent and method for polishing substrate |
| US8772087B2 (en) | 2009-10-22 | 2014-07-08 | Infineon Technologies Ag | Method and apparatus for semiconductor device fabrication using a reconstituted wafer |
| US20110097432A1 (en) | 2009-10-23 | 2011-04-28 | Hon Hai Precision Industry Co., Ltd. | Injection mold |
| JP5700241B2 (en) | 2009-11-09 | 2015-04-15 | 日立化成株式会社 | Multilayer wiring board and manufacturing method thereof |
| US20110111300A1 (en) | 2009-11-11 | 2011-05-12 | Amprius Inc. | Intermediate layers for electrode fabrication |
| US8907471B2 (en) | 2009-12-24 | 2014-12-09 | Imec | Window interposed die packaging |
| US9887103B2 (en) | 2010-02-16 | 2018-02-06 | Deca Technologies, Inc. | Semiconductor device and method of adaptive patterning for panelized packaging |
| US20110204505A1 (en) | 2010-02-23 | 2011-08-25 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming TMV and TSV in WLCSP Using Same Carrier |
| US8470708B2 (en) | 2010-02-25 | 2013-06-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Double patterning strategy for contact hole and trench in photolithography |
| US9275934B2 (en) | 2010-03-03 | 2016-03-01 | Georgia Tech Research Corporation | Through-package-via (TPV) structures on inorganic interposer and methods for fabricating same |
| WO2011130300A1 (en) | 2010-04-12 | 2011-10-20 | Ikonics Corporation | Photoresist film and methods for abrasive etching and cutting |
| US20110272191A1 (en) | 2010-05-05 | 2011-11-10 | Tyco Electronics Services Gmbh | Potting for electronic components |
| US20110304024A1 (en) | 2010-06-15 | 2011-12-15 | STMicroelectrionic S.r.l. | Vertical conductive connections in semiconductor substrates |
| US20110316147A1 (en) | 2010-06-25 | 2011-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Embedded 3D Interposer Structure |
| US20120135608A1 (en) | 2010-07-26 | 2012-05-31 | Hamamatsu Photonics K.K. | Substrate processing method |
| US20130105329A1 (en) | 2010-08-02 | 2013-05-02 | Atotech Deutschland Gmbh | Method to form solder deposits and non-melting bump structures on substrates |
| JP2012069926A (en) | 2010-08-21 | 2012-04-05 | Ibiden Co Ltd | Printed wiring board and manufacturing method therefor |
| US8518746B2 (en) | 2010-09-02 | 2013-08-27 | Stats Chippac, Ltd. | Semiconductor device and method of forming TSV semiconductor wafer with embedded semiconductor die |
| US8786098B2 (en) | 2010-10-11 | 2014-07-22 | Advanced Semiconductor Engineering, Inc. | Semiconductor element having conductive vias and semiconductor package having a semiconductor element with conductive vias and method for making the same |
| JP5608605B2 (en) | 2010-11-05 | 2014-10-15 | 新光電気工業株式会社 | Wiring board manufacturing method |
| US20120146209A1 (en) | 2010-12-14 | 2012-06-14 | Unimicron Technology Corporation | Packaging substrate having through-holed interposer embedded therein and fabrication method thereof |
| US9210809B2 (en) | 2010-12-20 | 2015-12-08 | Intel Corporation | Reduced PTH pad for enabling core routing and substrate layer count reduction |
| US20120164827A1 (en) | 2010-12-22 | 2012-06-28 | Applied Materials, Inc. | Fabrication of through-silicon vias on silicon wafers |
| JP5693977B2 (en) | 2011-01-11 | 2015-04-01 | 新光電気工業株式会社 | Wiring board and manufacturing method thereof |
| US8536695B2 (en) | 2011-03-08 | 2013-09-17 | Georgia Tech Research Corporation | Chip-last embedded interconnect structures |
| US20120229990A1 (en) | 2011-03-08 | 2012-09-13 | Ibiden Co., Ltd. | Multilayer printed wiring board and method for manufacturing multilayer printed wiring board |
| US9070637B2 (en) | 2011-03-17 | 2015-06-30 | Seiko Epson Corporation | Device-mounted substrate, infrared light sensor and through electrode forming method |
| US20120261805A1 (en) | 2011-04-14 | 2012-10-18 | Georgia Tech Research Corporation | Through package via structures in panel-based silicon substrates and methods of making the same |
| WO2013008415A1 (en) | 2011-07-08 | 2013-01-17 | パナソニック株式会社 | Wiring board and method for manufacturing three-dimensional wiring board |
| US20130074332A1 (en) | 2011-09-28 | 2013-03-28 | Ngk Spark Plug Co., Ltd. | Method of manufacturing wiring substrate having built-in component |
| CN102437110A (en) | 2011-11-30 | 2012-05-02 | 北京大学 | Method for producing graphene vertical interconnection structure |
| US8994185B2 (en) | 2011-12-14 | 2015-03-31 | Stats Chippac, Ltd. | Semiconductor device and method of forming vertical interconnect structure with conductive micro via array for 3-D Fo-WLCSP |
| US9224674B2 (en) | 2011-12-15 | 2015-12-29 | Intel Corporation | Packaged semiconductor die with bumpless die-package interface for bumpless build-up layer (BBUL) packages |
| US20130203190A1 (en) | 2012-02-02 | 2013-08-08 | Harris Corporation, Corporation Of The State Of Delaware | Method for making a redistributed wafer using transferrable redistribution layers |
| JP2013176835A (en) | 2012-02-02 | 2013-09-09 | Shin-Etsu Chemical Co Ltd | Method for manufacturing synthetic quartz glass substrate |
| WO2013126927A2 (en) | 2012-02-26 | 2013-08-29 | Solexel, Inc. | Systems and methods for laser splitting and device layer transfer |
| JP2013207006A (en) | 2012-03-28 | 2013-10-07 | Toppan Printing Co Ltd | Wiring board with through electrode and manufacturing method of the same |
| JP2013222889A (en) | 2012-04-18 | 2013-10-28 | Mitsubishi Chemicals Corp | Interlayer filler composition for three-dimensional lamination type semiconductor device and coating liquid thereof |
| US8698293B2 (en) | 2012-05-25 | 2014-04-15 | Infineon Technologies Ag | Multi-chip package and method of manufacturing thereof |
| JP5981232B2 (en) | 2012-06-06 | 2016-08-31 | 新光電気工業株式会社 | Semiconductor package, semiconductor device, and semiconductor package manufacturing method |
| US9161453B2 (en) | 2012-06-15 | 2015-10-13 | Shinko Electric Industries Co., Ltd. | Wiring board and method of manufacturing the same |
| KR101975302B1 (en) | 2012-06-15 | 2019-08-28 | 신꼬오덴기 고교 가부시키가이샤 | Wiring board and method of manufacturing the same |
| US20130341738A1 (en) | 2012-06-21 | 2013-12-26 | Robert Bosch Gmbh | Method for manufacturing a component having an electrical through-connection |
| US20150187691A1 (en) | 2012-06-25 | 2015-07-02 | Research Triangle Institute | Three-dimensional electronic packages utilizing unpatterned adhesive layer |
| US20140054075A1 (en) | 2012-08-24 | 2014-02-27 | Zhen Ding Technology Co., Ltd. | Printed circuit baord and method for manufacturing same |
| US8890628B2 (en) | 2012-08-31 | 2014-11-18 | Intel Corporation | Ultra slim RF package for ultrabooks and smart phones |
| US20150255344A1 (en) | 2012-09-27 | 2015-09-10 | Silex Microsystems Ab | Electroless metal through silicon via |
| US20140092519A1 (en) | 2012-09-28 | 2014-04-03 | Beijing Boe Optoelectronics Technology Co., Ltd. | Touch panel, touch display device and method for manufacturing the touch panel |
| US10297518B2 (en) | 2012-09-28 | 2019-05-21 | Stats Chippac, Ltd. | Semiconductor device and method of forming supporting layer over semiconductor die in thin fan-out wafer level chip scale package |
| US20140094094A1 (en) | 2012-09-28 | 2014-04-03 | Robert A. Rizzuto | Modified Microgrinding Process |
| US20140103499A1 (en) | 2012-10-11 | 2014-04-17 | International Business Machines Corporation | Advanced handler wafer bonding and debonding |
| KR101301507B1 (en) | 2012-11-26 | 2013-09-04 | (주)씨엠코리아 | Semiconductor heater manufacturing method and heater thereusing |
| US9099313B2 (en) | 2012-12-18 | 2015-08-04 | SK Hynix Inc. | Embedded package and method of manufacturing the same |
| US20150359098A1 (en) | 2012-12-26 | 2015-12-10 | Hana Micron Inc. | Circuit Board Having Interposer Embedded Therein, Electronic Module Using Same, and Method for Manufacturing Same |
| KR20140086375A (en) | 2012-12-28 | 2014-07-08 | (재)한국나노기술원 | Manufacturing method of space transformer for glass base probe card and the space transformer for glass base probe card thereby |
| EP2942808A1 (en) | 2013-01-07 | 2015-11-11 | A.L.M.T. Corp. | Ceramic wiring substrate, semiconductor device, and method for manufacturing ceramic wiring substrate |
| US20170229432A1 (en) | 2013-01-31 | 2017-08-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Die package with Openings Surrounding End-portions of Through Package Vias (TPVs) and Package on Package (PoP) Using the Die Package |
| US20140252655A1 (en) | 2013-03-05 | 2014-09-11 | Maxim Integrated Products, Inc. | Fan-out and heterogeneous packaging of electronic components |
| US8877554B2 (en) | 2013-03-15 | 2014-11-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaged semiconductor devices, methods of packaging semiconductor devices, and PoP devices |
| WO2014186538A1 (en) | 2013-05-17 | 2014-11-20 | Advanced Technology Materials, Inc. | Compositions and methods for removing ceria particles from a surface |
| KR101494413B1 (en) | 2013-05-29 | 2015-02-17 | 주식회사 네패스 | Support frame, and method of manufacturing semiconductor package using the same |
| US20140353019A1 (en) | 2013-05-30 | 2014-12-04 | Deepak ARORA | Formation of dielectric with smooth surface |
| US20160088729A1 (en) | 2013-05-31 | 2016-03-24 | Epcos Ag | Multilayer Wiring Substrate |
| TW201511634A (en) | 2013-06-17 | 2015-03-16 | Ajinomoto Kk | Manufacturing method of substrate having elements wiring therein and semiconductor device |
| US10522483B2 (en) | 2013-06-26 | 2019-12-31 | Intel Corporation | Package assembly for embedded die and associated techniques and configurations |
| US8980691B2 (en) | 2013-06-28 | 2015-03-17 | Stats Chippac, Ltd. | Semiconductor device and method of forming low profile 3D fan-out package |
| US20160049371A1 (en) | 2013-06-29 | 2016-02-18 | Intel Corporation | Interconnect structure comprising fine pitch backside metal redistribution lines combined with vias |
| US8952544B2 (en) | 2013-07-03 | 2015-02-10 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method thereof |
| US9111914B2 (en) | 2013-07-03 | 2015-08-18 | Taiwan Semiconductor Manufacturing Company Ltd. | Fan out package, semiconductor device and manufacturing method thereof |
| US20150021081A1 (en) | 2013-07-16 | 2015-01-22 | Sony Corporation | Wiring substrate, method of manufacturing wiring substrate, component-embedded glass substrate, and method of manufacturing component-embedded glass substrate |
| US20150228416A1 (en) | 2013-08-08 | 2015-08-13 | Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. | Polymer Frame for a Chip, Such That the Frame Comprises at Least One Via in Series with a Capacitor |
| JP2015070007A (en) | 2013-09-26 | 2015-04-13 | 新光電気工業株式会社 | Wiring board and manufacturing method of the same |
| US20150380356A1 (en) | 2013-09-26 | 2015-12-31 | General Electric Company | Embedded semiconductor device package and method of manufacturing thereof |
| US9530752B2 (en) | 2013-11-11 | 2016-12-27 | Infineon Technologies Ag | Method for forming electronic components |
| CN104637912A (en) | 2013-11-11 | 2015-05-20 | 英飞凌科技股份有限公司 | Electrically conductive frame on substrate for accommodating electronic chips |
| US20160270242A1 (en) | 2013-11-14 | 2016-09-15 | Amogreentech Co., Ltd. | Flexible printed circuit board and method for manufacturing same |
| US9159678B2 (en) | 2013-11-18 | 2015-10-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method thereof |
| TW201536130A (en) | 2013-12-04 | 2015-09-16 | 日本特殊陶業股份有限公司 | Wiring substrate for built-in parts and manufacturing method thereof |
| US9355881B2 (en) | 2014-02-18 | 2016-05-31 | Infineon Technologies Ag | Semiconductor device including a dielectric material |
| WO2015126438A1 (en) | 2014-02-20 | 2015-08-27 | Applied Materials, Inc. | Laser ablation platform for solar cells |
| US9735134B2 (en) | 2014-03-12 | 2017-08-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packages with through-vias having tapered ends |
| US9997444B2 (en) | 2014-03-12 | 2018-06-12 | Intel Corporation | Microelectronic package having a passive microelectronic device disposed within a package body |
| US10053359B2 (en) | 2014-03-31 | 2018-08-21 | Nxp Usa, Inc. | Microelectronic packages having axially-partitioned hermetic cavities and methods for the fabrication thereof |
| US9499397B2 (en) | 2014-03-31 | 2016-11-22 | Freescale Semiconductor, Inc. | Microelectronic packages having axially-partitioned hermetic cavities and methods for the fabrication thereof |
| US20150296610A1 (en) | 2014-04-09 | 2015-10-15 | Finisar Corporation | Aluminum nitride substrate |
| US10658337B2 (en) | 2014-04-14 | 2020-05-19 | Taiwan Semiconductor Manufacturing Company | Packages and packaging methods for semiconductor devices, and packaged semiconductor devices |
| US20150311093A1 (en) | 2014-04-28 | 2015-10-29 | National Center For Advanced Packaging Co., Ltd. | Method for Polishing a Polymer Surface |
| US10128177B2 (en) | 2014-05-06 | 2018-11-13 | Intel Corporation | Multi-layer package with integrated antenna |
| US8980727B1 (en) | 2014-05-07 | 2015-03-17 | Applied Materials, Inc. | Substrate patterning using hybrid laser scribing and plasma etching processing schemes |
| US10256180B2 (en) | 2014-06-24 | 2019-04-09 | Ibis Innotech Inc. | Package structure and manufacturing method of package structure |
| US9396999B2 (en) | 2014-07-01 | 2016-07-19 | Freescale Semiconductor, Inc. | Wafer level packaging method |
| US9698104B2 (en) | 2014-07-01 | 2017-07-04 | Nxp Usa, Inc. | Integrated electronic package and stacked assembly thereof |
| JP6394136B2 (en) | 2014-07-14 | 2018-09-26 | 凸版印刷株式会社 | Package substrate and manufacturing method thereof |
| US20160013135A1 (en) | 2014-07-14 | 2016-01-14 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures and fabrication method thereof |
| US20160020163A1 (en) | 2014-07-16 | 2016-01-21 | Shinko Electric Industries Co., Ltd. | Wiring Substrate and Semiconductor Device |
| KR20160013706A (en) | 2014-07-28 | 2016-02-05 | 삼성전기주식회사 | Printed circuit board and method of manufacturing the same |
| CN105436718A (en) | 2014-08-26 | 2016-03-30 | 安捷利电子科技(苏州)有限公司 | UV laser drilling method for preparing blind holes controllable in taper |
| US20160276325A1 (en) | 2014-09-18 | 2016-09-22 | Intel Corporation | Method of embedding wlcsp components in e-wlb and e-plb |
| US20160095203A1 (en) | 2014-09-30 | 2016-03-31 | Samsung Electro-Mechanics Co., Ltd. | Circuit board |
| KR20160038293A (en) | 2014-09-30 | 2016-04-07 | 삼성전기주식회사 | Circuit board |
| US20160118337A1 (en) | 2014-10-23 | 2016-04-28 | SK Hynix Inc. | Embedded packages, methods of fabricating the same, electronic systems including the same, and memory cards including the same |
| JP2016092107A (en) | 2014-10-31 | 2016-05-23 | 日立化成株式会社 | Semiconductor device and manufacturing method thereof |
| JP2016102964A (en) | 2014-11-28 | 2016-06-02 | 株式会社Joled | Method of manufacturing display panel and method of repairing display panel |
| US9554469B2 (en) | 2014-12-05 | 2017-01-24 | Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. | Method of fabricating a polymer frame with a rectangular array of cavities |
| US9318376B1 (en) | 2014-12-15 | 2016-04-19 | Freescale Semiconductor, Inc. | Through substrate via with diffused conductive component |
| US20180204802A1 (en) | 2014-12-15 | 2018-07-19 | Bridge Semiconductor Corp. | Wiring board having component integrated with leadframe and method of making the same |
| TWI594397B (en) | 2014-12-19 | 2017-08-01 | 英特爾Ip公司 | Stacked semiconductor device package with improved interconnect bandwidth |
| US9754849B2 (en) | 2014-12-23 | 2017-09-05 | Intel Corporation | Organic-inorganic hybrid structure for integrated circuit packages |
| US10297586B2 (en) | 2015-03-09 | 2019-05-21 | Monolithic 3D Inc. | Methods for processing a 3D semiconductor device |
| US10014292B2 (en) | 2015-03-09 | 2018-07-03 | Monolithic 3D Inc. | 3D semiconductor device and structure |
| WO2016143797A1 (en) | 2015-03-10 | 2016-09-15 | 日立化成株式会社 | Polishing agent, stock solution for polishing agent, and polishing method |
| JP2016171118A (en) | 2015-03-11 | 2016-09-23 | イビデン株式会社 | Circuit board and manufacturing method thereof |
| CN107428544A (en) | 2015-03-31 | 2017-12-01 | 日挥触媒化成株式会社 | Silica-based composite particles dispersion liquid, its manufacture method and the polishing slurry for including silica-based composite particles dispersion liquid |
| US20160329299A1 (en) | 2015-05-05 | 2016-11-10 | Mediatek Inc. | Fan-out package structure including antenna |
| US10170386B2 (en) | 2015-05-11 | 2019-01-01 | Samsung Electro-Mechanics Co., Ltd. | Electronic component package and method of manufacturing the same |
| US20180145044A1 (en) | 2015-05-11 | 2018-05-24 | Samsung Electro-Mechanics Co., Ltd. | Electronic component package and method of manufacturing the same |
| US20160336296A1 (en) | 2015-05-15 | 2016-11-17 | Samsung Electro-Mechanics Co., Ltd. | Electronic component package and package-on-package structure including the same |
| US10109588B2 (en) | 2015-05-15 | 2018-10-23 | Samsung Electro-Mechanics Co., Ltd. | Electronic component package and package-on-package structure including the same |
| US9837484B2 (en) | 2015-05-27 | 2017-12-05 | STATS ChipPAC Pte. Ltd. | Semiconductor device and method of forming substrate including embedded component with symmetrical structure |
| US9978720B2 (en) | 2015-07-06 | 2018-05-22 | Infineon Technologies Ag | Insulated die |
| US20190189561A1 (en) | 2015-07-15 | 2019-06-20 | Chip Solutions, LLC | Semiconductor device and method with multiple redistribution layer and fine line capability |
| US20190088603A1 (en) | 2015-07-29 | 2019-03-21 | STATS ChipPAC Pte. Ltd. | Antenna in Embedded Wafer-Level Ball-Grid Array Package |
| US20180182727A1 (en) | 2015-08-11 | 2018-06-28 | Huatian Technology (Kunshan) Electronics Co., Ltd. | Embedded silicon substrate fan-out type packaging structure and manufacturing method therefor |
| US20170047308A1 (en) | 2015-08-12 | 2017-02-16 | Semtech Corporation | Semiconductor Device and Method of Forming Inverted Pyramid Cavity Semiconductor Package |
| JP6542616B2 (en) | 2015-08-27 | 2019-07-10 | 古河電気工業株式会社 | Method of manufacturing component built-in wiring board, component built-in wiring board and tape for fixing electronic component |
| US20170064835A1 (en) | 2015-08-31 | 2017-03-02 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing printed wiring board |
| CN108028225A (en) | 2015-09-17 | 2018-05-11 | 德卡技术股份有限公司 | Thermally Enhanced Fully Molded Fan-Out Module |
| US20180308792A1 (en) | 2015-09-25 | 2018-10-25 | Vivek Raghunathan | Thin electronic package elements using laser spallation |
| TW201944533A (en) | 2015-10-04 | 2019-11-16 | 美商應用材料股份有限公司 | Substrate support and baffle apparatus |
| US9837352B2 (en) | 2015-10-07 | 2017-12-05 | Advanced Semiconductor Engineering, Inc. | Semiconductor device and method for manufacturing the same |
| US10177083B2 (en) | 2015-10-29 | 2019-01-08 | Intel Corporation | Alternative surfaces for conductive pad layers of silicon bridges for semiconductor packages |
| CN106653703A (en) | 2015-11-04 | 2017-05-10 | 美光科技公司 | Package-on-package structure |
| US10570257B2 (en) | 2015-11-16 | 2020-02-25 | Applied Materials, Inc. | Copolymerized high temperature bonding component |
| US20180047666A1 (en) | 2015-11-17 | 2018-02-15 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor structure and manufacturing method thereof |
| JP6626697B2 (en) | 2015-11-24 | 2019-12-25 | 京セラ株式会社 | Wiring board and method of manufacturing the same |
| US9660037B1 (en) | 2015-12-15 | 2017-05-23 | Infineon Technologies Austria Ag | Semiconductor wafer and method |
| WO2017111957A1 (en) | 2015-12-22 | 2017-06-29 | Intel Corporation | Semiconductor package with through bridge die connections |
| US20170207197A1 (en) | 2016-01-19 | 2017-07-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices, packaged semiconductor devices, and semiconductor device packaging methods |
| KR20180121893A (en) | 2016-02-23 | 2018-11-09 | 화티엔 테크놀로지 (쿤산) 일렉트로닉스 컴퍼니 리미티드 | Fan-out 3D package structure of embedded silicon substrate |
| JP2019512168A (en) | 2016-02-23 | 2019-05-09 | 華天科技(昆山)電子有限公司Huatian Technology (Kunshan) Electronics Co.,Ltd | Fan-out 3D package structure embedded in silicon substrate |
| JP2017148920A (en) | 2016-02-26 | 2017-08-31 | 株式会社フジミインコーポレーテッド | Polishing method |
| CN105575938A (en) | 2016-02-26 | 2016-05-11 | 中国科学院微电子研究所 | A silicon-based adapter plate and its preparation method |
| CN109155246A (en) | 2016-04-22 | 2019-01-04 | 日挥触媒化成株式会社 | Silica-based composite fine particle dispersion and method for producing the same |
| US9875970B2 (en) | 2016-04-25 | 2018-01-23 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| JP2017197708A (en) | 2016-04-26 | 2017-11-02 | 株式会社フジミインコーポレーテッド | Polishing composition |
| US10553515B2 (en) | 2016-04-28 | 2020-02-04 | Intel Corporation | Integrated circuit structures with extended conductive pathways |
| US9859258B2 (en) | 2016-05-17 | 2018-01-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
| US10090284B2 (en) | 2016-05-17 | 2018-10-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
| US20170338254A1 (en) | 2016-05-20 | 2017-11-23 | ARES Materials, Inc. | Polymer substrate for flexible electronics microfabrication and methods of use |
| US20180019197A1 (en) | 2016-07-12 | 2018-01-18 | Sri Ranga Sai BOYAPATI | Package with passivated interconnects |
| WO2018013122A1 (en) | 2016-07-14 | 2018-01-18 | Intel Corporation | Semiconductor package with embedded optical die |
| US9748167B1 (en) | 2016-07-25 | 2017-08-29 | United Microelectronics Corp. | Silicon interposer, semiconductor package using the same, and fabrication method thereof |
| TW201805400A (en) | 2016-07-28 | 2018-02-16 | 日商日本百考基股份有限公司 | Abrasive grain, method for producing the same, polishing slurry containing the same, and polishing method using the same |
| US20180033779A1 (en) | 2016-07-29 | 2018-02-01 | Samsung Electronics Co., Ltd. | Circuit boards and semiconductor packages |
| US10037975B2 (en) | 2016-08-31 | 2018-07-31 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and a method of manufacturing the same |
| US10153219B2 (en) | 2016-09-09 | 2018-12-11 | Samsung Electronics Co., Ltd. | Fan out wafer level package type semiconductor package and package on package type semiconductor package including the same |
| US9887167B1 (en) | 2016-09-19 | 2018-02-06 | Advanced Semiconductor Engineering, Inc. | Embedded component package structure and method of manufacturing the same |
| KR102012443B1 (en) | 2016-09-21 | 2019-08-20 | 삼성전자주식회사 | Fan-out semiconductor package |
| TW201824472A (en) | 2016-10-04 | 2018-07-01 | 南韓商三星電子股份有限公司 | Fan-out type semiconductor package |
| US20180116057A1 (en) | 2016-10-25 | 2018-04-26 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing printed wiring board |
| CN108235562A (en) | 2016-12-22 | 2018-06-29 | 奥特斯奥地利科技与系统技术有限公司 | For the gas permeability in component built in items load-bearing part to be carried temporarily |
| CN106531647A (en) | 2016-12-29 | 2017-03-22 | 华进半导体封装先导技术研发中心有限公司 | Fan-out chip packaging structure and packaging method thereof |
| WO2018125184A1 (en) | 2016-12-30 | 2018-07-05 | Intel Corporation | Package substrate with high-density interconnect layer having pillar and via connections for fan out scaling |
| US20180197831A1 (en) | 2017-01-11 | 2018-07-12 | Samsung Electro-Mechanics Co., Ltd. | Semiconductor package and method of manufacturing the same |
| KR20180113885A (en) | 2017-04-07 | 2018-10-17 | 삼성전기주식회사 | Fan-out sensor package and optical-type fingerprint sensor module |
| US20200130131A1 (en) | 2017-04-24 | 2020-04-30 | Ebara Corporation | Polishing apparatus of substrate |
| JP2018195620A (en) | 2017-05-12 | 2018-12-06 | 大日本印刷株式会社 | Penetration electrode substrate, mounting substrate including the penetration electrode substrate, and method for manufacturing the penetration electrode substrate |
| US20180352658A1 (en) | 2017-06-02 | 2018-12-06 | Subtron Technology Co., Ltd. | Component embedded package carrier and manufacturing method thereof |
| US10304765B2 (en) | 2017-06-08 | 2019-05-28 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package |
| US10163803B1 (en) | 2017-06-20 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated fan-out packages and methods of forming the same |
| US10211072B2 (en) | 2017-06-23 | 2019-02-19 | Applied Materials, Inc. | Method of reconstituted substrate formation for advanced packaging applications |
| US10229827B2 (en) | 2017-06-23 | 2019-03-12 | Applied Materials, Inc. | Method of redistribution layer formation for advanced packaging applications |
| US20180374696A1 (en) | 2017-06-23 | 2018-12-27 | Applied Materials, Inc. | Method of redistribution layer formation for advanced packaging applications |
| US20180376589A1 (en) | 2017-06-26 | 2018-12-27 | Kyocera Corporation | Wiring board and method for manufacturing the same |
| JP2019009297A (en) | 2017-06-26 | 2019-01-17 | 京セラ株式会社 | Wiring board and manufacturing method thereof |
| WO2019023213A1 (en) | 2017-07-24 | 2019-01-31 | Corning Incorporated | Precision structured glass articles, integrated circuit packages, optical devices, microfluidic devices, and methods for making the same |
| US10410971B2 (en) | 2017-08-29 | 2019-09-10 | Qualcomm Incorporated | Thermal and electromagnetic interference shielding for die embedded in package substrate |
| US10515912B2 (en) | 2017-09-24 | 2019-12-24 | Intel Corporation | Integrated circuit packages |
| US10269773B1 (en) | 2017-09-29 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor packages and methods of forming the same |
| WO2019066988A1 (en) | 2017-09-30 | 2019-04-04 | Intel Corporation | Pcb/package embedded stack for double sided interconnect |
| US10347585B2 (en) | 2017-10-20 | 2019-07-09 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| US20190131224A1 (en) | 2017-10-26 | 2019-05-02 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| KR101922884B1 (en) | 2017-10-26 | 2018-11-28 | 삼성전기 주식회사 | Fan-out semiconductor package |
| US20190131284A1 (en) | 2017-10-31 | 2019-05-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Chip package with interposer substrate and method for forming the same |
| US20190131270A1 (en) | 2017-10-31 | 2019-05-02 | Samsung Electro-Mechanics Co., Ltd. | Fan-out semiconductor package |
| US10134687B1 (en) | 2017-12-14 | 2018-11-20 | Amkor Technology, Inc. | Semiconductor device and method of manufacturing a semiconductor device |
| US20190229046A1 (en) | 2018-01-19 | 2019-07-25 | Taiwan Semiconductor Manufacturing Company , Ltd. | Heterogeneous Fan-Out Structure and Method of Manufacture |
| US20190237430A1 (en) | 2018-01-29 | 2019-08-01 | Globalfoundries Inc. | 3d ic package with rdl interposer and related method |
| CN111492472A (en) | 2018-02-27 | 2020-08-04 | Dic株式会社 | Electronic component package and method of making the same |
| WO2019177742A1 (en) | 2018-03-15 | 2019-09-19 | Applied Materials, Inc. | Planarization for semiconductor device package fabrication processes |
| US20190285981A1 (en) | 2018-03-19 | 2019-09-19 | Applied Materials, Inc. | Methods and apparatus for creating a large area imprint without a seam |
| TW201943321A (en) | 2018-03-28 | 2019-11-01 | 美商蘋果公司 | System-in-package including opposing circuit boards |
| US20190306988A1 (en) | 2018-03-29 | 2019-10-03 | At & S Austria Technologie & Systemtechnik Aktiengesellschaft | Component Carrier Connected With a Separate Tilted Component Carrier For Short Electric Connection |
| US20190326224A1 (en) | 2018-04-23 | 2019-10-24 | Shinko Electric Industries Co., Ltd. | Wiring substrate |
| US20190355675A1 (en) | 2018-05-17 | 2019-11-21 | Intel Corporation | Embedding magnetic material in a cored or coreless semiconductor package |
| US20190355680A1 (en) | 2018-05-21 | 2019-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device and Method of Manufacture |
| US20190369321A1 (en) | 2018-05-30 | 2019-12-05 | Applied Materials, Inc. | Method of imprinting tilt angle light gratings |
| US10424530B1 (en) | 2018-06-21 | 2019-09-24 | Intel Corporation | Electrical interconnections with improved compliance due to stress relaxation and method of making |
| US20200003936A1 (en) | 2018-06-29 | 2020-01-02 | Applied Materials, Inc. | Gap fill of imprinted structure with spin coated high refractive index material for optical components |
| US20200163218A1 (en) | 2018-11-20 | 2020-05-21 | At&S Austria Technologie & Systemtechnik Aktiengesellschaft | Component Carrier Comprising a Photo-Imageable Dielectric and Method of Manufacturing the Same |
| KR20210068581A (en) | 2019-03-07 | 2021-06-09 | 에스케이씨 주식회사 | Packaging substrate and semiconductor device including same |
| US20200357947A1 (en) | 2019-05-10 | 2020-11-12 | Applied Materials, Inc. | Substrate structuring methods |
| US20200358163A1 (en) | 2019-05-10 | 2020-11-12 | Applied Materials, Inc. | Reconstituted substrate for radio frequency applications |
| US20200395306A1 (en) | 2019-05-10 | 2020-12-17 | Applied Materials, Inc. | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US10886232B2 (en) | 2019-05-10 | 2021-01-05 | Applied Materials, Inc. | Package structure and fabrication methods |
| US11264331B2 (en) | 2019-05-10 | 2022-03-01 | Applied Materials, Inc. | Package structure and fabrication methods |
| US11715700B2 (en) * | 2019-05-10 | 2023-08-01 | Applied Materials, Inc. | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration |
| US20210005550A1 (en) | 2019-07-03 | 2021-01-07 | Sri Chaitra Jyotsna Chavali | Inductors for package substrates |
| US11676832B2 (en) | 2020-07-24 | 2023-06-13 | Applied Materials, Inc. | Laser ablation system for package fabrication |
Non-Patent Citations (78)
| Title |
|---|
| Allresist Gmbh—Strausberg et al: "Resist-Wiki: Adhesion promoter HMDS and diphenylsilanedio (AR 300-80)- . . . -Allresist GmbH—Strausberg, Germany", Apr. 12, 2019 (Apr. 12, 2019), XP055663206, Retrieved from the Internet: URL:https://web.archive.org/web/2019041220micals-adhesion-promoter-hmds-and-diphenyl2908/https://www.allresist.com/process-chemicals-adhesion-promoter-hmds-and-diphenylsilanedio/, [retrieved on Jan. 29, 2020]. |
| Amit Kelkar, et al. "Novel Mold-free Fan-out Wafer Level Package using Silicon Wafer", IMAPS 2016—49th International Symposium on Microelectronics—Pasadena, CA USA—Oct. 10-13, 2016, 5 pages. (IMAPS 2016—49th International Symposium on Microelectronics—Pasadena, CA USA—Oct. 10-13, 2016, 5 pages.). |
| Arifur Rahman. "System-Level Performance Evaluation of Three-Dimensional Integrated Circuits", vol. 8, No. 6, Dec. 2000. pp. 671-678. |
| Baier, T. et al., Theoretical Approach to Estimate Laser Process Parameters for Drilling in Crystalline Silicon, Prog. Photovolt: Res. Appl. 18 (2010) 603-606, 5 pages. |
| Chen, Qiao—"Modeling, Design and Demonstration of Through-Package-Vias in Panel-Based Polycrystalline Silicon Interposers for High Performance, High Reliability and Low Cost," a Dissertation presented to the Academic Faculty, Georgia Institute of Technology, May 2015, 168 pages. |
| Chien-Wei Chien et al "Chip Embedded Wafer Level Packaging Technology for Stacked RF-SiP Application",2007 IEEE, pp. 305-310. |
| Chien-Wei Chien et al. "3D Chip Stack With Wafer Through Hole Technology". 6 pages. |
| Chinese Office Action dated Apr. 24, 2024, for Chinese Patent Application No. 2020800340030. |
| Chinese Office Action dated Jan. 21, 2025, for Chinese Patent Application No. 202080034003.0. |
| Doany, F.E., et al.—"Laser release process to obtain freestanding multilayer metal-polyimide circuits," IBM Journal of Research and Development, vol. 41, Issue 1/2, Jan./Mar. 1997, pp. 151-157. |
| Dyer, P.E., et al.—"Nanosecond photoacoustic studies on ultraviolet laser ablation of organic polymers," Applied Physics Letters, vol. 48, No. 6, Feb. 10, 1986, pp. 445-447. |
| Han et al.—"Process Feasibility and Reliability Performance of Fine Pitch Si Bare Chip Embedded in Through Cavity of Substrate Core," IEEE Trans. Components, Packaging and Manuf. Tech., vol. 5, No. 4, pp. 551-561, 2015. [Han et al. IEEE Trans. Components, Packaging and Manuf. Tech., vol. 5, No. 4, pp. 551-561, 2015.]. |
| Han et al.—"Through Cavity Core Device Embedded Substrate for Ultra-Fine-Pitch Si Bare Chips; (Fabrication feasibility and residual stress evaluation)", ICEP-IAAC, 2015, pp. 174-179. [Han et al., ICEP-IAAC, 2015, pp. 174-179.]. |
| Han, Younggun, et al.—"Evaluation of Residual Stress and Warpage of Device Embedded Substrates with Piezo-Resistive Sensor Silicon Chips" technical paper, Jul. 31, 2015, pp. 81-94. |
| International Search Report and the Written Opinion for International Application No. PCT/US2019/064280 mailed Mar. 20, 2020, 12 pages. |
| International Search Report and Written Opinion dated Oct. 7, 2021 for Application No. PCT/US2021037375. |
| International Search Report and Written Opinion for Application No. PCT/US2020/026832 dated Jul. 23, 2020. |
| Italian search report and written opinion for Application No. IT 201900006736 dated Mar. 2, 2020. |
| Italian Search Report and Written Opinion for Application No. IT 201900006740 dated Mar. 4, 2020. |
| Japanese Office Action dated Aug. 29, 2023, for Japanese Patent Application No. 2022-529566. |
| Japanese Office Action dated Dec. 18, 2023 for Japan application No. 2021-574255. |
| Japanese Office Action dated Feb. 27, 2024 for Application No. 2023-501778. |
| Japanese Office Action dated Feb. 28, 2023, for Japanese Patent Application No. 2021-574255. |
| Japanese Office Action dated Feb. 7, 2023, for Japanese Patent Application No. 2021-566585. |
| Japanese Office Action dated Jan. 31, 2023, for Japanese Patent Application No. 2021-566586. |
| Japanese Office Action issued to Patent Application No. 2021-574255 on Sep. 12, 2023. |
| Junghoon Yeom′, et al. "Critical Aspect Ratio Dependence in Deep Reactive Ion Etching of Silicon", 2003 IEEE. pp. 1631-1634. |
| K. Sakuma et al. "3D Stacking Technology with Low-Volume Lead-Free Interconnections", IBM T.J. Watson Research Center. 2007 IEEE, pp. 627-632. |
| Kenji Takahashi et al. "Current Status of Research and Development for Three-Dimensional Chip Stack Technology", Jpn. J. Appl. Phys. vol. 40 (2001) pp. 3032-3037, Part 1, No. 4B, Apr. 2001. 6 pages. |
| Kim et al. "A Study on the Adhesion Properties of Reactive Sputtered Molybdenum Thin Films with Nitrogen Gas on Polyimide Substrate as a Cu Barrier Layer," 2015, Journal of Nanoscience and Nanotechnology, vol. 15, No. 11, pp. 8743-8748, doi: 10.1166/jnn.2015.11493. |
| Knickerbocker, J.U., et al.—"Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection," IBM Journal of Research and Development, vol. 49, Issue 4/5, Jul./Sep. 2005, pp. 725-753. |
| Knickerbocker, John U., et al.—"3-D Silicon Integration and Silicon Packaging Technology Using Silicon Through-Vias," IEEE Journal of Solid-State Circuits, vol. 41, No. 8, Aug. 2006, pp. 1718-1725. |
| Knorz, A. et al., High Speed Laser Drilling: Parameter Evaluation and Characterisation, Presented at the 25th European PV Solar Energy Conference and Exhibition, Sep. 6-10, 2010, Valencia, Spain, 7 pages. |
| Korean Office Action dated Mar. 10, 2023, for Korean Patent Application No. 10-2021-7040360. |
| Korean Office Action dated Mar. 10, 2023, for Korean Patent Application No. 10-2021-7040365. |
| Korean Office Action issued to Patent Application No. 10-2024-7009552 on Apr. 11, 2024. |
| Korean Office Action issued to Patent Application No. 109140506 on May 11, 2023. |
| L. Wang, et al. "High aspect ratio through-wafer interconnections for 3Dmicrosystems", 2003 IEEE. pp. 634-637. |
| Lannon, John Jr., et al.—"Fabrication and Testing of a TSV-Enabled Si Interposer with Cu- and Polymer-Based Multilevel Metallization," IEEE Transactions on Components, Packaging and Manufacturing Technology, vol. 4, No. 1, Jan. 2014, pp. 153-157. |
| Lee et al. "Effect of sputtering parameters on the adhesion force of copper/molybdenum metal on polymer substrate," 2011, Current Applied Physics, vol. 11, pp. S12-S15, doi: 10.1016/j.cap.2011.06.019. |
| Liu, C.Y. et al., Time Resolved Shadowgraph Images of Silicon during Laser Ablation: Shockwaves and Particle Generation, Journal of Physics: Conference Series 59 (2007) 338-342, 6 pages. |
| Makoto Fujiwara et al., Extended Abstracts of the 2008 International Conference on SSDM, Tsukuba, 2008, pp. 958-959. |
| Malta, D., et al.—"Fabrication of TSV-Based Silicon Interposers," 3D Systems Integration Conference (3DIC), 2010 IEEE International, Nov. 16-18, 2010, 6 pages. |
| Narayan, C., et al.—"Thin Film Transfer Process for Low Cost MCM's," Proceedings of 1993 IEEE/CHMT International Electronic Manufacturing Technology Symposium, Oct. 4-6, 1993, pp. 373-380. |
| NT Nguyen et al. "Through-Wafer Copper Electroplating for Three-Dimensional Interconnects", Journal of Micromechanics and Microengineering. 12 (2002) 395-399. 2002 IOP. |
| Office Action for Korean Application No. 10-2022-7001325 dated Nov. 16, 2023. |
| PCT International Search Report and Written Opinion dated Aug. 12, 2022 for International Application No. PCT/US2022/026652. |
| PCT International Search Report and Written Opinion dated Aug. 28, 2020, for International Application No. PCT/US2020/032245. |
| PCT International Search Report and Written Opinion dated Feb. 17, 2021 for International Application No. PCT/US2020/057787. |
| PCT International Search Report and Written Opinion dated Feb. 19, 2021, for International Application No. PCT/US2020/057788. |
| PCT International Search Report and Written Opinion dated Feb. 4, 2022, for International Application No. PCT/US2021/053821. |
| PCT International Search Report and Written Opinion dated Feb. 4, 2022, for International Application No. PCT/US2021/053830. |
| PCT International Search Report and Written Opinion dated Nov. 4, 2022, for International Application No. PCT/US2022/036724. |
| PCT International Search Report and Written Opinion dated Oct. 19, 2021, for International Application No. PCT/US2021/038690. |
| PCT International Search Report and Written Opinion dated Sep. 15, 2020, for International Application No. PCT/US2020/035778. |
| PCT International Search Report and Written Opinion dated Sep. 15, 2023, for International Application No. PCT/US2023/021345. |
| Ronald Hon et al. "Multi-Stack Flip Chip 3D Packaging with Copper Plated Through-Silicon Vertical Interconnection", 2005 IEEE. pp. 384-389. |
| S. W. Ricky Lee et al. "3D Stacked Flip Chip Packaging with Through Silicon Vias and Copper Plating or Conductive Adhesive Filling", 2005 IEEE, pp. 798-801. |
| Shen, Li-Cheng, et al.—"A Clamped Through Silicon Via (TSV) Interconnection for Stacked Chip Bonding Using Metal Cap on Pad and Metal Column Forming in Via," Proceedings of 2008 Electronic Components and Technology Conference, pp. 544-549. |
| Shi, Tailong, et al.—"First Demonstration of Panel Glass Fan-out (GFO) Packages for High I/O Density and High Frequency Multi-chip Integration," Proceedings of 2017 IEEE 67th Electronic Components and Technology Conference, May 30-Jun. 2, 2017, pp. 41-46. |
| Srinivasan, R., et al.—"Ultraviolet Laser Ablation of Organic Polymers," Chemical Reviews, 1989, vol. 89, No. 6, pp. 1303-1316. |
| Taiwan Office Action dated Apr. 8, 2024, for Taiwan Patent Application No. 113106910. |
| Taiwan Office Action dated Apr. 9, 2025, for Taiwan Patent Application No. 114101294. |
| Taiwan Office Action dated Feb. 25, 2022, for Taiwan Patent Application No. 109119795. |
| Taiwan Office Action dated Feb. 5, 2024, for Taiwan Patent Application No. 112135866. |
| Taiwan Office Action dated Jan. 9, 2023, for Taiwan Patent Application No. 109140460. |
| Taiwan Office Action dated Jul. 17, 2024, for Taiwan Patent Application No. 113106910. |
| Taiwan Office Action dated Oct. 17, 2023, for Taiwan Patent Application No. 110138256. |
| Taiwan Office Action dated Oct. 27, 2020 for Application No. 108148588. |
| Taiwan Office Action dated Sep. 22, 2022, for Taiwan Patent Application No. 111130159. |
| Taiwan Office Action issued to Application No. 10914056 on Apr. 27, 2023. |
| Tecnisco, Ltd.—"Company Profile" presentation with product introduction, date unknown, 26 pages. |
| Trusheim, D. et al., Investigation of the Influence of Pulse Duration in Laser Processes for Solar Cells, Physics Procedia Dec. 2011, 278-285, 9 pages. |
| U.S. Office Action dated May 13, 2021, in U.S. Appl. No. 16/870,843. |
| Wang et al. "Study of Direct Cu Electrodeposition on Ultra-Thin Mo for Copper Interconnect", State key lab of ASIC and system, School of microelectronics, Fudan University, Shanghai, China; 36 pages. |
| Wu et al., Microelect. Eng., vol. 87 2010, pp. 505-509. |
| Yu et al. "High Performance, High Density RDL for Advanced Packaging," 2018 IEEE 68th Electronic Components and Technology Conference, pp. 587-593, DOI 10.1109/ETCC.2018.0009. |
| Yu, Daquan—"Embedded Silicon Fan-out (eSiFO) Technology for Wafer-Level System Integration," Advances in Embedded and Fan-Out Wafer-Level Packaging Technologies, First Edition, edited by Beth Keser and Steffen Kroehnert, published 2019 by John Wiley & Sons, Inc., pp. 169-184. |
Also Published As
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12354968B2 (en) | Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration | |
| US11521937B2 (en) | Package structures with built-in EMI shielding | |
| US12482736B2 (en) | Semiconductor device packages | |
| US12183684B2 (en) | Semiconductor device packaging methods | |
| US20260040980A1 (en) | Semiconductor device packages |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |